blob: fb5c07a9ec9cdc8c88ae9053945aa83cf72134da [file] [log] [blame]
Mark Browna9ba6152011-06-24 12:10:44 +01001/*
2 * wm8996.c - WM8996 audio codec interface
3 *
4 * Copyright 2011 Wolfson Microelectronics PLC.
5 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/completion.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/gcd.h>
20#include <linux/gpio.h>
21#include <linux/i2c.h>
Mark Brown79172742011-09-19 16:15:58 +010022#include <linux/regmap.h>
Mark Browna9ba6152011-06-24 12:10:44 +010023#include <linux/regulator/consumer.h>
24#include <linux/slab.h>
25#include <linux/workqueue.h>
26#include <sound/core.h>
27#include <sound/jack.h>
28#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/initval.h>
32#include <sound/tlv.h>
33#include <trace/events/asoc.h>
34
35#include <sound/wm8996.h>
36#include "wm8996.h"
37
38#define WM8996_AIFS 2
39
40#define HPOUT1L 1
41#define HPOUT1R 2
42#define HPOUT2L 4
43#define HPOUT2R 8
44
Mark Brownc83495a2011-09-11 10:05:18 +010045#define WM8996_NUM_SUPPLIES 3
Mark Browna9ba6152011-06-24 12:10:44 +010046static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
47 "DBVDD",
48 "AVDD1",
49 "AVDD2",
Mark Browna9ba6152011-06-24 12:10:44 +010050};
51
52struct wm8996_priv {
Mark Brownb2d1e232011-09-19 23:04:06 +010053 struct device *dev;
Mark Brownee5f3872011-09-19 19:51:07 +010054 struct regmap *regmap;
Mark Browna9ba6152011-06-24 12:10:44 +010055 struct snd_soc_codec *codec;
56
57 int ldo1ena;
58
59 int sysclk;
60 int sysclk_src;
61
62 int fll_src;
63 int fll_fref;
64 int fll_fout;
65
66 struct completion fll_lock;
67
68 u16 dcs_pending;
69 struct completion dcs_done;
70
71 u16 hpout_ena;
72 u16 hpout_pending;
73
74 struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
75 struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
Mark Brownded71dc2011-09-19 18:50:05 +010076 int bg_ena;
Mark Browna9ba6152011-06-24 12:10:44 +010077
78 struct wm8996_pdata pdata;
79
80 int rx_rate[WM8996_AIFS];
81 int bclk_rate[WM8996_AIFS];
82
83 /* Platform dependant ReTune mobile configuration */
84 int num_retune_mobile_texts;
85 const char **retune_mobile_texts;
86 int retune_mobile_cfg[2];
87 struct soc_enum retune_mobile_enum;
88
89 struct snd_soc_jack *jack;
90 bool detecting;
91 bool jack_mic;
Mark Brownd7b35572012-01-26 18:00:42 +000092 int jack_flips;
Mark Browna9ba6152011-06-24 12:10:44 +010093 wm8996_polarity_fn polarity_cb;
94
95#ifdef CONFIG_GPIOLIB
96 struct gpio_chip gpio_chip;
97#endif
98};
99
100/* We can't use the same notifier block for more than one supply and
101 * there's no way I can see to get from a callback to the caller
102 * except container_of().
103 */
104#define WM8996_REGULATOR_EVENT(n) \
105static int wm8996_regulator_event_##n(struct notifier_block *nb, \
106 unsigned long event, void *data) \
107{ \
108 struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
109 disable_nb[n]); \
110 if (event & REGULATOR_EVENT_DISABLE) { \
Mark Brown1b76d2e2012-01-25 21:10:07 +0000111 regcache_mark_dirty(wm8996->regmap); \
Mark Browna9ba6152011-06-24 12:10:44 +0100112 } \
113 return 0; \
114}
115
116WM8996_REGULATOR_EVENT(0)
117WM8996_REGULATOR_EVENT(1)
118WM8996_REGULATOR_EVENT(2)
Mark Browna9ba6152011-06-24 12:10:44 +0100119
Mark Brown79172742011-09-19 16:15:58 +0100120static struct reg_default wm8996_reg[] = {
121 { WM8996_SOFTWARE_RESET, 0x8996 },
122 { WM8996_POWER_MANAGEMENT_1, 0x0 },
123 { WM8996_POWER_MANAGEMENT_2, 0x0 },
124 { WM8996_POWER_MANAGEMENT_3, 0x0 },
125 { WM8996_POWER_MANAGEMENT_4, 0x0 },
126 { WM8996_POWER_MANAGEMENT_5, 0x0 },
127 { WM8996_POWER_MANAGEMENT_6, 0x0 },
128 { WM8996_POWER_MANAGEMENT_7, 0x10 },
129 { WM8996_POWER_MANAGEMENT_8, 0x0 },
130 { WM8996_LEFT_LINE_INPUT_VOLUME, 0x0 },
131 { WM8996_RIGHT_LINE_INPUT_VOLUME, 0x0 },
132 { WM8996_LINE_INPUT_CONTROL, 0x0 },
133 { WM8996_DAC1_HPOUT1_VOLUME, 0x88 },
134 { WM8996_DAC2_HPOUT2_VOLUME, 0x88 },
135 { WM8996_DAC1_LEFT_VOLUME, 0x2c0 },
136 { WM8996_DAC1_RIGHT_VOLUME, 0x2c0 },
137 { WM8996_DAC2_LEFT_VOLUME, 0x2c0 },
138 { WM8996_DAC2_RIGHT_VOLUME, 0x2c0 },
139 { WM8996_OUTPUT1_LEFT_VOLUME, 0x80 },
140 { WM8996_OUTPUT1_RIGHT_VOLUME, 0x80 },
141 { WM8996_OUTPUT2_LEFT_VOLUME, 0x80 },
142 { WM8996_OUTPUT2_RIGHT_VOLUME, 0x80 },
143 { WM8996_MICBIAS_1, 0x39 },
144 { WM8996_MICBIAS_2, 0x39 },
145 { WM8996_LDO_1, 0x3 },
146 { WM8996_LDO_2, 0x13 },
147 { WM8996_ACCESSORY_DETECT_MODE_1, 0x4 },
148 { WM8996_ACCESSORY_DETECT_MODE_2, 0x0 },
149 { WM8996_HEADPHONE_DETECT_1, 0x20 },
150 { WM8996_HEADPHONE_DETECT_2, 0x0 },
151 { WM8996_MIC_DETECT_1, 0x7600 },
152 { WM8996_MIC_DETECT_2, 0xbf },
153 { WM8996_CHARGE_PUMP_1, 0x1f25 },
154 { WM8996_CHARGE_PUMP_2, 0xab19 },
155 { WM8996_DC_SERVO_1, 0x0 },
156 { WM8996_DC_SERVO_2, 0x0 },
157 { WM8996_DC_SERVO_3, 0x0 },
158 { WM8996_DC_SERVO_5, 0x2a2a },
159 { WM8996_DC_SERVO_6, 0x0 },
160 { WM8996_DC_SERVO_7, 0x0 },
161 { WM8996_ANALOGUE_HP_1, 0x0 },
162 { WM8996_ANALOGUE_HP_2, 0x0 },
163 { WM8996_CONTROL_INTERFACE_1, 0x8004 },
164 { WM8996_WRITE_SEQUENCER_CTRL_1, 0x0 },
165 { WM8996_WRITE_SEQUENCER_CTRL_2, 0x0 },
166 { WM8996_AIF_CLOCKING_1, 0x0 },
167 { WM8996_AIF_CLOCKING_2, 0x0 },
168 { WM8996_CLOCKING_1, 0x10 },
169 { WM8996_CLOCKING_2, 0x0 },
170 { WM8996_AIF_RATE, 0x83 },
171 { WM8996_FLL_CONTROL_1, 0x0 },
172 { WM8996_FLL_CONTROL_2, 0x0 },
173 { WM8996_FLL_CONTROL_3, 0x0 },
174 { WM8996_FLL_CONTROL_4, 0x5dc0 },
175 { WM8996_FLL_CONTROL_5, 0xc84 },
176 { WM8996_FLL_EFS_1, 0x0 },
177 { WM8996_FLL_EFS_2, 0x2 },
178 { WM8996_AIF1_CONTROL, 0x0 },
179 { WM8996_AIF1_BCLK, 0x0 },
180 { WM8996_AIF1_TX_LRCLK_1, 0x80 },
181 { WM8996_AIF1_TX_LRCLK_2, 0x8 },
182 { WM8996_AIF1_RX_LRCLK_1, 0x80 },
183 { WM8996_AIF1_RX_LRCLK_2, 0x0 },
184 { WM8996_AIF1TX_DATA_CONFIGURATION_1, 0x1818 },
185 { WM8996_AIF1TX_DATA_CONFIGURATION_2, 0 },
186 { WM8996_AIF1RX_DATA_CONFIGURATION, 0x1818 },
187 { WM8996_AIF1TX_CHANNEL_0_CONFIGURATION, 0x0 },
188 { WM8996_AIF1TX_CHANNEL_1_CONFIGURATION, 0x0 },
189 { WM8996_AIF1TX_CHANNEL_2_CONFIGURATION, 0x0 },
190 { WM8996_AIF1TX_CHANNEL_3_CONFIGURATION, 0x0 },
191 { WM8996_AIF1TX_CHANNEL_4_CONFIGURATION, 0x0 },
192 { WM8996_AIF1TX_CHANNEL_5_CONFIGURATION, 0x0 },
193 { WM8996_AIF1RX_CHANNEL_0_CONFIGURATION, 0x0 },
194 { WM8996_AIF1RX_CHANNEL_1_CONFIGURATION, 0x0 },
195 { WM8996_AIF1RX_CHANNEL_2_CONFIGURATION, 0x0 },
196 { WM8996_AIF1RX_CHANNEL_3_CONFIGURATION, 0x0 },
197 { WM8996_AIF1RX_CHANNEL_4_CONFIGURATION, 0x0 },
198 { WM8996_AIF1RX_CHANNEL_5_CONFIGURATION, 0x0 },
199 { WM8996_AIF1RX_MONO_CONFIGURATION, 0x0 },
200 { WM8996_AIF1TX_TEST, 0x7 },
201 { WM8996_AIF2_CONTROL, 0x0 },
202 { WM8996_AIF2_BCLK, 0x0 },
203 { WM8996_AIF2_TX_LRCLK_1, 0x80 },
204 { WM8996_AIF2_TX_LRCLK_2, 0x8 },
205 { WM8996_AIF2_RX_LRCLK_1, 0x80 },
206 { WM8996_AIF2_RX_LRCLK_2, 0x0 },
207 { WM8996_AIF2TX_DATA_CONFIGURATION_1, 0x1818 },
208 { WM8996_AIF2RX_DATA_CONFIGURATION, 0x1818 },
209 { WM8996_AIF2RX_DATA_CONFIGURATION, 0x0 },
210 { WM8996_AIF2TX_CHANNEL_0_CONFIGURATION, 0x0 },
211 { WM8996_AIF2TX_CHANNEL_1_CONFIGURATION, 0x0 },
212 { WM8996_AIF2RX_CHANNEL_0_CONFIGURATION, 0x0 },
213 { WM8996_AIF2RX_CHANNEL_1_CONFIGURATION, 0x0 },
214 { WM8996_AIF2RX_MONO_CONFIGURATION, 0x0 },
215 { WM8996_AIF2TX_TEST, 0x1 },
216 { WM8996_DSP1_TX_LEFT_VOLUME, 0xc0 },
217 { WM8996_DSP1_TX_RIGHT_VOLUME, 0xc0 },
218 { WM8996_DSP1_RX_LEFT_VOLUME, 0xc0 },
219 { WM8996_DSP1_RX_RIGHT_VOLUME, 0xc0 },
220 { WM8996_DSP1_TX_FILTERS, 0x2000 },
221 { WM8996_DSP1_RX_FILTERS_1, 0x200 },
222 { WM8996_DSP1_RX_FILTERS_2, 0x10 },
223 { WM8996_DSP1_DRC_1, 0x98 },
224 { WM8996_DSP1_DRC_2, 0x845 },
225 { WM8996_DSP1_RX_EQ_GAINS_1, 0x6318 },
226 { WM8996_DSP1_RX_EQ_GAINS_2, 0x6300 },
227 { WM8996_DSP1_RX_EQ_BAND_1_A, 0xfca },
228 { WM8996_DSP1_RX_EQ_BAND_1_B, 0x400 },
229 { WM8996_DSP1_RX_EQ_BAND_1_PG, 0xd8 },
230 { WM8996_DSP1_RX_EQ_BAND_2_A, 0x1eb5 },
231 { WM8996_DSP1_RX_EQ_BAND_2_B, 0xf145 },
232 { WM8996_DSP1_RX_EQ_BAND_2_C, 0xb75 },
233 { WM8996_DSP1_RX_EQ_BAND_2_PG, 0x1c5 },
234 { WM8996_DSP1_RX_EQ_BAND_3_A, 0x1c58 },
235 { WM8996_DSP1_RX_EQ_BAND_3_B, 0xf373 },
236 { WM8996_DSP1_RX_EQ_BAND_3_C, 0xa54 },
237 { WM8996_DSP1_RX_EQ_BAND_3_PG, 0x558 },
238 { WM8996_DSP1_RX_EQ_BAND_4_A, 0x168e },
239 { WM8996_DSP1_RX_EQ_BAND_4_B, 0xf829 },
240 { WM8996_DSP1_RX_EQ_BAND_4_C, 0x7ad },
241 { WM8996_DSP1_RX_EQ_BAND_4_PG, 0x1103 },
242 { WM8996_DSP1_RX_EQ_BAND_5_A, 0x564 },
243 { WM8996_DSP1_RX_EQ_BAND_5_B, 0x559 },
244 { WM8996_DSP1_RX_EQ_BAND_5_PG, 0x4000 },
245 { WM8996_DSP2_TX_LEFT_VOLUME, 0xc0 },
246 { WM8996_DSP2_TX_RIGHT_VOLUME, 0xc0 },
247 { WM8996_DSP2_RX_LEFT_VOLUME, 0xc0 },
248 { WM8996_DSP2_RX_RIGHT_VOLUME, 0xc0 },
249 { WM8996_DSP2_TX_FILTERS, 0x2000 },
250 { WM8996_DSP2_RX_FILTERS_1, 0x200 },
251 { WM8996_DSP2_RX_FILTERS_2, 0x10 },
252 { WM8996_DSP2_DRC_1, 0x98 },
253 { WM8996_DSP2_DRC_2, 0x845 },
254 { WM8996_DSP2_RX_EQ_GAINS_1, 0x6318 },
255 { WM8996_DSP2_RX_EQ_GAINS_2, 0x6300 },
256 { WM8996_DSP2_RX_EQ_BAND_1_A, 0xfca },
257 { WM8996_DSP2_RX_EQ_BAND_1_B, 0x400 },
258 { WM8996_DSP2_RX_EQ_BAND_1_PG, 0xd8 },
259 { WM8996_DSP2_RX_EQ_BAND_2_A, 0x1eb5 },
260 { WM8996_DSP2_RX_EQ_BAND_2_B, 0xf145 },
261 { WM8996_DSP2_RX_EQ_BAND_2_C, 0xb75 },
262 { WM8996_DSP2_RX_EQ_BAND_2_PG, 0x1c5 },
263 { WM8996_DSP2_RX_EQ_BAND_3_A, 0x1c58 },
264 { WM8996_DSP2_RX_EQ_BAND_3_B, 0xf373 },
265 { WM8996_DSP2_RX_EQ_BAND_3_C, 0xa54 },
266 { WM8996_DSP2_RX_EQ_BAND_3_PG, 0x558 },
267 { WM8996_DSP2_RX_EQ_BAND_4_A, 0x168e },
268 { WM8996_DSP2_RX_EQ_BAND_4_B, 0xf829 },
269 { WM8996_DSP2_RX_EQ_BAND_4_C, 0x7ad },
270 { WM8996_DSP2_RX_EQ_BAND_4_PG, 0x1103 },
271 { WM8996_DSP2_RX_EQ_BAND_5_A, 0x564 },
272 { WM8996_DSP2_RX_EQ_BAND_5_B, 0x559 },
273 { WM8996_DSP2_RX_EQ_BAND_5_PG, 0x4000 },
274 { WM8996_DAC1_MIXER_VOLUMES, 0x0 },
275 { WM8996_DAC1_LEFT_MIXER_ROUTING, 0x0 },
276 { WM8996_DAC1_RIGHT_MIXER_ROUTING, 0x0 },
277 { WM8996_DAC2_MIXER_VOLUMES, 0x0 },
278 { WM8996_DAC2_LEFT_MIXER_ROUTING, 0x0 },
279 { WM8996_DAC2_RIGHT_MIXER_ROUTING, 0x0 },
280 { WM8996_DSP1_TX_LEFT_MIXER_ROUTING, 0x0 },
281 { WM8996_DSP1_TX_RIGHT_MIXER_ROUTING, 0x0 },
282 { WM8996_DSP2_TX_LEFT_MIXER_ROUTING, 0x0 },
283 { WM8996_DSP2_TX_RIGHT_MIXER_ROUTING, 0x0 },
284 { WM8996_DSP_TX_MIXER_SELECT, 0x0 },
285 { WM8996_DAC_SOFTMUTE, 0x0 },
286 { WM8996_OVERSAMPLING, 0xd },
287 { WM8996_SIDETONE, 0x1040 },
288 { WM8996_GPIO_1, 0xa101 },
289 { WM8996_GPIO_2, 0xa101 },
290 { WM8996_GPIO_3, 0xa101 },
291 { WM8996_GPIO_4, 0xa101 },
292 { WM8996_GPIO_5, 0xa101 },
293 { WM8996_PULL_CONTROL_1, 0x0 },
294 { WM8996_PULL_CONTROL_2, 0x140 },
295 { WM8996_INTERRUPT_STATUS_1_MASK, 0x1f },
296 { WM8996_INTERRUPT_STATUS_2_MASK, 0x1ecf },
297 { WM8996_LEFT_PDM_SPEAKER, 0x0 },
298 { WM8996_RIGHT_PDM_SPEAKER, 0x1 },
299 { WM8996_PDM_SPEAKER_MUTE_SEQUENCE, 0x69 },
300 { WM8996_PDM_SPEAKER_VOLUME, 0x66 },
301 { WM8996_WRITE_SEQUENCER_0, 0x1 },
302 { WM8996_WRITE_SEQUENCER_1, 0x1 },
303 { WM8996_WRITE_SEQUENCER_3, 0x6 },
304 { WM8996_WRITE_SEQUENCER_4, 0x40 },
305 { WM8996_WRITE_SEQUENCER_5, 0x1 },
306 { WM8996_WRITE_SEQUENCER_6, 0xf },
307 { WM8996_WRITE_SEQUENCER_7, 0x6 },
308 { WM8996_WRITE_SEQUENCER_8, 0x1 },
309 { WM8996_WRITE_SEQUENCER_9, 0x3 },
310 { WM8996_WRITE_SEQUENCER_10, 0x104 },
311 { WM8996_WRITE_SEQUENCER_12, 0x60 },
312 { WM8996_WRITE_SEQUENCER_13, 0x11 },
313 { WM8996_WRITE_SEQUENCER_14, 0x401 },
314 { WM8996_WRITE_SEQUENCER_16, 0x50 },
315 { WM8996_WRITE_SEQUENCER_17, 0x3 },
316 { WM8996_WRITE_SEQUENCER_18, 0x100 },
317 { WM8996_WRITE_SEQUENCER_20, 0x51 },
318 { WM8996_WRITE_SEQUENCER_21, 0x3 },
319 { WM8996_WRITE_SEQUENCER_22, 0x104 },
320 { WM8996_WRITE_SEQUENCER_23, 0xa },
321 { WM8996_WRITE_SEQUENCER_24, 0x60 },
322 { WM8996_WRITE_SEQUENCER_25, 0x3b },
323 { WM8996_WRITE_SEQUENCER_26, 0x502 },
324 { WM8996_WRITE_SEQUENCER_27, 0x100 },
325 { WM8996_WRITE_SEQUENCER_28, 0x2fff },
326 { WM8996_WRITE_SEQUENCER_32, 0x2fff },
327 { WM8996_WRITE_SEQUENCER_36, 0x2fff },
328 { WM8996_WRITE_SEQUENCER_40, 0x2fff },
329 { WM8996_WRITE_SEQUENCER_44, 0x2fff },
330 { WM8996_WRITE_SEQUENCER_48, 0x2fff },
331 { WM8996_WRITE_SEQUENCER_52, 0x2fff },
332 { WM8996_WRITE_SEQUENCER_56, 0x2fff },
333 { WM8996_WRITE_SEQUENCER_60, 0x2fff },
334 { WM8996_WRITE_SEQUENCER_64, 0x1 },
335 { WM8996_WRITE_SEQUENCER_65, 0x1 },
336 { WM8996_WRITE_SEQUENCER_67, 0x6 },
337 { WM8996_WRITE_SEQUENCER_68, 0x40 },
338 { WM8996_WRITE_SEQUENCER_69, 0x1 },
339 { WM8996_WRITE_SEQUENCER_70, 0xf },
340 { WM8996_WRITE_SEQUENCER_71, 0x6 },
341 { WM8996_WRITE_SEQUENCER_72, 0x1 },
342 { WM8996_WRITE_SEQUENCER_73, 0x3 },
343 { WM8996_WRITE_SEQUENCER_74, 0x104 },
344 { WM8996_WRITE_SEQUENCER_76, 0x60 },
345 { WM8996_WRITE_SEQUENCER_77, 0x11 },
346 { WM8996_WRITE_SEQUENCER_78, 0x401 },
347 { WM8996_WRITE_SEQUENCER_80, 0x50 },
348 { WM8996_WRITE_SEQUENCER_81, 0x3 },
349 { WM8996_WRITE_SEQUENCER_82, 0x100 },
350 { WM8996_WRITE_SEQUENCER_84, 0x60 },
351 { WM8996_WRITE_SEQUENCER_85, 0x3b },
352 { WM8996_WRITE_SEQUENCER_86, 0x502 },
353 { WM8996_WRITE_SEQUENCER_87, 0x100 },
354 { WM8996_WRITE_SEQUENCER_88, 0x2fff },
355 { WM8996_WRITE_SEQUENCER_92, 0x2fff },
356 { WM8996_WRITE_SEQUENCER_96, 0x2fff },
357 { WM8996_WRITE_SEQUENCER_100, 0x2fff },
358 { WM8996_WRITE_SEQUENCER_104, 0x2fff },
359 { WM8996_WRITE_SEQUENCER_108, 0x2fff },
360 { WM8996_WRITE_SEQUENCER_112, 0x2fff },
361 { WM8996_WRITE_SEQUENCER_116, 0x2fff },
362 { WM8996_WRITE_SEQUENCER_120, 0x2fff },
363 { WM8996_WRITE_SEQUENCER_124, 0x2fff },
364 { WM8996_WRITE_SEQUENCER_128, 0x1 },
365 { WM8996_WRITE_SEQUENCER_129, 0x1 },
366 { WM8996_WRITE_SEQUENCER_131, 0x6 },
367 { WM8996_WRITE_SEQUENCER_132, 0x40 },
368 { WM8996_WRITE_SEQUENCER_133, 0x1 },
369 { WM8996_WRITE_SEQUENCER_134, 0xf },
370 { WM8996_WRITE_SEQUENCER_135, 0x6 },
371 { WM8996_WRITE_SEQUENCER_136, 0x1 },
372 { WM8996_WRITE_SEQUENCER_137, 0x3 },
373 { WM8996_WRITE_SEQUENCER_138, 0x106 },
374 { WM8996_WRITE_SEQUENCER_140, 0x61 },
375 { WM8996_WRITE_SEQUENCER_141, 0x11 },
376 { WM8996_WRITE_SEQUENCER_142, 0x401 },
377 { WM8996_WRITE_SEQUENCER_144, 0x50 },
378 { WM8996_WRITE_SEQUENCER_145, 0x3 },
379 { WM8996_WRITE_SEQUENCER_146, 0x102 },
380 { WM8996_WRITE_SEQUENCER_148, 0x51 },
381 { WM8996_WRITE_SEQUENCER_149, 0x3 },
382 { WM8996_WRITE_SEQUENCER_150, 0x106 },
383 { WM8996_WRITE_SEQUENCER_151, 0xa },
384 { WM8996_WRITE_SEQUENCER_152, 0x61 },
385 { WM8996_WRITE_SEQUENCER_153, 0x3b },
386 { WM8996_WRITE_SEQUENCER_154, 0x502 },
387 { WM8996_WRITE_SEQUENCER_155, 0x100 },
388 { WM8996_WRITE_SEQUENCER_156, 0x2fff },
389 { WM8996_WRITE_SEQUENCER_160, 0x2fff },
390 { WM8996_WRITE_SEQUENCER_164, 0x2fff },
391 { WM8996_WRITE_SEQUENCER_168, 0x2fff },
392 { WM8996_WRITE_SEQUENCER_172, 0x2fff },
393 { WM8996_WRITE_SEQUENCER_176, 0x2fff },
394 { WM8996_WRITE_SEQUENCER_180, 0x2fff },
395 { WM8996_WRITE_SEQUENCER_184, 0x2fff },
396 { WM8996_WRITE_SEQUENCER_188, 0x2fff },
397 { WM8996_WRITE_SEQUENCER_192, 0x1 },
398 { WM8996_WRITE_SEQUENCER_193, 0x1 },
399 { WM8996_WRITE_SEQUENCER_195, 0x6 },
400 { WM8996_WRITE_SEQUENCER_196, 0x40 },
401 { WM8996_WRITE_SEQUENCER_197, 0x1 },
402 { WM8996_WRITE_SEQUENCER_198, 0xf },
403 { WM8996_WRITE_SEQUENCER_199, 0x6 },
404 { WM8996_WRITE_SEQUENCER_200, 0x1 },
405 { WM8996_WRITE_SEQUENCER_201, 0x3 },
406 { WM8996_WRITE_SEQUENCER_202, 0x106 },
407 { WM8996_WRITE_SEQUENCER_204, 0x61 },
408 { WM8996_WRITE_SEQUENCER_205, 0x11 },
409 { WM8996_WRITE_SEQUENCER_206, 0x401 },
410 { WM8996_WRITE_SEQUENCER_208, 0x50 },
411 { WM8996_WRITE_SEQUENCER_209, 0x3 },
412 { WM8996_WRITE_SEQUENCER_210, 0x102 },
413 { WM8996_WRITE_SEQUENCER_212, 0x61 },
414 { WM8996_WRITE_SEQUENCER_213, 0x3b },
415 { WM8996_WRITE_SEQUENCER_214, 0x502 },
416 { WM8996_WRITE_SEQUENCER_215, 0x100 },
417 { WM8996_WRITE_SEQUENCER_216, 0x2fff },
418 { WM8996_WRITE_SEQUENCER_220, 0x2fff },
419 { WM8996_WRITE_SEQUENCER_224, 0x2fff },
420 { WM8996_WRITE_SEQUENCER_228, 0x2fff },
421 { WM8996_WRITE_SEQUENCER_232, 0x2fff },
422 { WM8996_WRITE_SEQUENCER_236, 0x2fff },
423 { WM8996_WRITE_SEQUENCER_240, 0x2fff },
424 { WM8996_WRITE_SEQUENCER_244, 0x2fff },
425 { WM8996_WRITE_SEQUENCER_248, 0x2fff },
426 { WM8996_WRITE_SEQUENCER_252, 0x2fff },
427 { WM8996_WRITE_SEQUENCER_256, 0x60 },
428 { WM8996_WRITE_SEQUENCER_258, 0x601 },
429 { WM8996_WRITE_SEQUENCER_260, 0x50 },
430 { WM8996_WRITE_SEQUENCER_262, 0x100 },
431 { WM8996_WRITE_SEQUENCER_264, 0x1 },
432 { WM8996_WRITE_SEQUENCER_266, 0x104 },
433 { WM8996_WRITE_SEQUENCER_267, 0x100 },
434 { WM8996_WRITE_SEQUENCER_268, 0x2fff },
435 { WM8996_WRITE_SEQUENCER_272, 0x2fff },
436 { WM8996_WRITE_SEQUENCER_276, 0x2fff },
437 { WM8996_WRITE_SEQUENCER_280, 0x2fff },
438 { WM8996_WRITE_SEQUENCER_284, 0x2fff },
439 { WM8996_WRITE_SEQUENCER_288, 0x2fff },
440 { WM8996_WRITE_SEQUENCER_292, 0x2fff },
441 { WM8996_WRITE_SEQUENCER_296, 0x2fff },
442 { WM8996_WRITE_SEQUENCER_300, 0x2fff },
443 { WM8996_WRITE_SEQUENCER_304, 0x2fff },
444 { WM8996_WRITE_SEQUENCER_308, 0x2fff },
445 { WM8996_WRITE_SEQUENCER_312, 0x2fff },
446 { WM8996_WRITE_SEQUENCER_316, 0x2fff },
447 { WM8996_WRITE_SEQUENCER_320, 0x61 },
448 { WM8996_WRITE_SEQUENCER_322, 0x601 },
449 { WM8996_WRITE_SEQUENCER_324, 0x50 },
450 { WM8996_WRITE_SEQUENCER_326, 0x102 },
451 { WM8996_WRITE_SEQUENCER_328, 0x1 },
452 { WM8996_WRITE_SEQUENCER_330, 0x106 },
453 { WM8996_WRITE_SEQUENCER_331, 0x100 },
454 { WM8996_WRITE_SEQUENCER_332, 0x2fff },
455 { WM8996_WRITE_SEQUENCER_336, 0x2fff },
456 { WM8996_WRITE_SEQUENCER_340, 0x2fff },
457 { WM8996_WRITE_SEQUENCER_344, 0x2fff },
458 { WM8996_WRITE_SEQUENCER_348, 0x2fff },
459 { WM8996_WRITE_SEQUENCER_352, 0x2fff },
460 { WM8996_WRITE_SEQUENCER_356, 0x2fff },
461 { WM8996_WRITE_SEQUENCER_360, 0x2fff },
462 { WM8996_WRITE_SEQUENCER_364, 0x2fff },
463 { WM8996_WRITE_SEQUENCER_368, 0x2fff },
464 { WM8996_WRITE_SEQUENCER_372, 0x2fff },
465 { WM8996_WRITE_SEQUENCER_376, 0x2fff },
466 { WM8996_WRITE_SEQUENCER_380, 0x2fff },
467 { WM8996_WRITE_SEQUENCER_384, 0x60 },
468 { WM8996_WRITE_SEQUENCER_386, 0x601 },
469 { WM8996_WRITE_SEQUENCER_388, 0x61 },
470 { WM8996_WRITE_SEQUENCER_390, 0x601 },
471 { WM8996_WRITE_SEQUENCER_392, 0x50 },
472 { WM8996_WRITE_SEQUENCER_394, 0x300 },
473 { WM8996_WRITE_SEQUENCER_396, 0x1 },
474 { WM8996_WRITE_SEQUENCER_398, 0x304 },
475 { WM8996_WRITE_SEQUENCER_400, 0x40 },
476 { WM8996_WRITE_SEQUENCER_402, 0xf },
477 { WM8996_WRITE_SEQUENCER_404, 0x1 },
478 { WM8996_WRITE_SEQUENCER_407, 0x100 },
Mark Browna9ba6152011-06-24 12:10:44 +0100479};
480
481static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
482static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
483static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
484static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
485static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
486static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
487static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
susan gao18a4eef2011-08-26 12:14:14 -0700488static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
Mark Browna9ba6152011-06-24 12:10:44 +0100489
490static const char *sidetone_hpf_text[] = {
491 "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
492};
493
494static const struct soc_enum sidetone_hpf =
Mark Brown18036b52011-08-24 16:35:32 +0100495 SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 7, sidetone_hpf_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100496
497static const char *hpf_mode_text[] = {
498 "HiFi", "Custom", "Voice"
499};
500
501static const struct soc_enum dsp1tx_hpf_mode =
502 SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
503
504static const struct soc_enum dsp2tx_hpf_mode =
505 SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
506
507static const char *hpf_cutoff_text[] = {
508 "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
509};
510
511static const struct soc_enum dsp1tx_hpf_cutoff =
512 SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
513
514static const struct soc_enum dsp2tx_hpf_cutoff =
515 SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
516
517static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
518{
519 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
520 struct wm8996_pdata *pdata = &wm8996->pdata;
521 int base, best, best_val, save, i, cfg, iface;
522
523 if (!wm8996->num_retune_mobile_texts)
524 return;
525
526 switch (block) {
527 case 0:
528 base = WM8996_DSP1_RX_EQ_GAINS_1;
529 if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
530 WM8996_DSP1RX_SRC)
531 iface = 1;
532 else
533 iface = 0;
534 break;
535 case 1:
536 base = WM8996_DSP1_RX_EQ_GAINS_2;
537 if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
538 WM8996_DSP2RX_SRC)
539 iface = 1;
540 else
541 iface = 0;
542 break;
543 default:
544 return;
545 }
546
547 /* Find the version of the currently selected configuration
548 * with the nearest sample rate. */
549 cfg = wm8996->retune_mobile_cfg[block];
550 best = 0;
551 best_val = INT_MAX;
552 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
553 if (strcmp(pdata->retune_mobile_cfgs[i].name,
554 wm8996->retune_mobile_texts[cfg]) == 0 &&
555 abs(pdata->retune_mobile_cfgs[i].rate
556 - wm8996->rx_rate[iface]) < best_val) {
557 best = i;
558 best_val = abs(pdata->retune_mobile_cfgs[i].rate
559 - wm8996->rx_rate[iface]);
560 }
561 }
562
563 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
564 block,
565 pdata->retune_mobile_cfgs[best].name,
566 pdata->retune_mobile_cfgs[best].rate,
567 wm8996->rx_rate[iface]);
568
569 /* The EQ will be disabled while reconfiguring it, remember the
570 * current configuration.
571 */
572 save = snd_soc_read(codec, base);
573 save &= WM8996_DSP1RX_EQ_ENA;
574
575 for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
576 snd_soc_update_bits(codec, base + i, 0xffff,
577 pdata->retune_mobile_cfgs[best].regs[i]);
578
579 snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
580}
581
582/* Icky as hell but saves code duplication */
583static int wm8996_get_retune_mobile_block(const char *name)
584{
585 if (strcmp(name, "DSP1 EQ Mode") == 0)
586 return 0;
587 if (strcmp(name, "DSP2 EQ Mode") == 0)
588 return 1;
589 return -EINVAL;
590}
591
592static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
593 struct snd_ctl_elem_value *ucontrol)
594{
595 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
596 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
597 struct wm8996_pdata *pdata = &wm8996->pdata;
598 int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
599 int value = ucontrol->value.integer.value[0];
600
601 if (block < 0)
602 return block;
603
604 if (value >= pdata->num_retune_mobile_cfgs)
605 return -EINVAL;
606
607 wm8996->retune_mobile_cfg[block] = value;
608
609 wm8996_set_retune_mobile(codec, block);
610
611 return 0;
612}
613
614static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
615 struct snd_ctl_elem_value *ucontrol)
616{
617 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
618 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
619 int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
620
621 ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
622
623 return 0;
624}
625
626static const struct snd_kcontrol_new wm8996_snd_controls[] = {
627SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
628 WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
629SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
630 WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
631
632SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
633 0, 5, 24, 0, sidetone_tlv),
634SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
635 0, 5, 24, 0, sidetone_tlv),
636SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
637SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
638SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
639
640SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
641 WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
642SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
643 WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
644
645SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
646 13, 1, 0),
647SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
648SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
649SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
650
651SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
652 13, 1, 0),
653SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
654SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
655SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
656
657SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
658 WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
659SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
660
661SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
662 WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
663SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
664
665SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
666 WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
667SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
668 WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
669
670SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
671 WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
672SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
673 WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
674
675SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
676SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
677SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
678SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
679
680SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
681SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
682
susan gao18a4eef2011-08-26 12:14:14 -0700683SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
684SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
685
686SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
687 0, threedstereo_tlv),
688SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
689 0, threedstereo_tlv),
690
Mark Browna9ba6152011-06-24 12:10:44 +0100691SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
692 8, 0, out_digital_tlv),
693SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
694 8, 0, out_digital_tlv),
695
696SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
697 WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
698SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
699 WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
700
701SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
702 WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
703SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
704 WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
705
706SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
707 spk_tlv),
708SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
709 WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
710SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
711 WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
712
713SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
714SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
Karl Tsoubcec2672011-09-28 01:47:18 +0800715
716SOC_SINGLE("DSP1 DRC TXL Switch", WM8996_DSP1_DRC_1, 0, 1, 0),
717SOC_SINGLE("DSP1 DRC TXR Switch", WM8996_DSP1_DRC_1, 1, 1, 0),
718SOC_SINGLE("DSP1 DRC RX Switch", WM8996_DSP1_DRC_1, 2, 1, 0),
Mark Brown29e3cc12012-02-21 19:13:10 +0000719SND_SOC_BYTES_MASK("DSP1 DRC", WM8996_DSP1_DRC_1, 5,
720 WM8996_DSP1RX_DRC_ENA | WM8996_DSP1TXL_DRC_ENA |
721 WM8996_DSP1TXR_DRC_ENA),
Karl Tsoubcec2672011-09-28 01:47:18 +0800722
723SOC_SINGLE("DSP2 DRC TXL Switch", WM8996_DSP2_DRC_1, 0, 1, 0),
724SOC_SINGLE("DSP2 DRC TXR Switch", WM8996_DSP2_DRC_1, 1, 1, 0),
725SOC_SINGLE("DSP2 DRC RX Switch", WM8996_DSP2_DRC_1, 2, 1, 0),
Mark Brown29e3cc12012-02-21 19:13:10 +0000726SND_SOC_BYTES_MASK("DSP2 DRC", WM8996_DSP2_DRC_1, 5,
727 WM8996_DSP2RX_DRC_ENA | WM8996_DSP2TXL_DRC_ENA |
728 WM8996_DSP2TXR_DRC_ENA),
Mark Browna9ba6152011-06-24 12:10:44 +0100729};
730
731static const struct snd_kcontrol_new wm8996_eq_controls[] = {
732SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
733 eq_tlv),
734SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
735 eq_tlv),
736SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
737 eq_tlv),
738SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
739 eq_tlv),
740SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
741 eq_tlv),
742
743SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
744 eq_tlv),
745SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
746 eq_tlv),
747SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
748 eq_tlv),
749SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
750 eq_tlv),
751SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
752 eq_tlv),
753};
754
Mark Brownded71dc2011-09-19 18:50:05 +0100755static void wm8996_bg_enable(struct snd_soc_codec *codec)
756{
757 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
758
759 wm8996->bg_ena++;
760 if (wm8996->bg_ena == 1) {
761 snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
762 WM8996_BG_ENA, WM8996_BG_ENA);
763 msleep(2);
764 }
765}
766
767static void wm8996_bg_disable(struct snd_soc_codec *codec)
768{
769 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
770
771 wm8996->bg_ena--;
772 if (!wm8996->bg_ena)
773 snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
774 WM8996_BG_ENA, 0);
775}
776
Mark Brown8259df12011-09-16 17:55:06 +0100777static int bg_event(struct snd_soc_dapm_widget *w,
778 struct snd_kcontrol *kcontrol, int event)
779{
Mark Brownded71dc2011-09-19 18:50:05 +0100780 struct snd_soc_codec *codec = w->codec;
Mark Brown8259df12011-09-16 17:55:06 +0100781 int ret = 0;
782
783 switch (event) {
Mark Brownded71dc2011-09-19 18:50:05 +0100784 case SND_SOC_DAPM_PRE_PMU:
785 wm8996_bg_enable(codec);
786 break;
787 case SND_SOC_DAPM_POST_PMD:
788 wm8996_bg_disable(codec);
Mark Brown8259df12011-09-16 17:55:06 +0100789 break;
790 default:
791 BUG();
792 ret = -EINVAL;
793 }
794
795 return ret;
796}
797
Mark Browna9ba6152011-06-24 12:10:44 +0100798static int cp_event(struct snd_soc_dapm_widget *w,
799 struct snd_kcontrol *kcontrol, int event)
800{
Mark Brownc83495a2011-09-11 10:05:18 +0100801 int ret = 0;
802
Mark Browna9ba6152011-06-24 12:10:44 +0100803 switch (event) {
804 case SND_SOC_DAPM_POST_PMU:
805 msleep(5);
806 break;
807 default:
808 BUG();
Mark Brownc83495a2011-09-11 10:05:18 +0100809 ret = -EINVAL;
Mark Browna9ba6152011-06-24 12:10:44 +0100810 }
811
Mark Brown4a086e42012-01-21 21:50:00 +0000812 return 0;
Mark Browna9ba6152011-06-24 12:10:44 +0100813}
814
815static int rmv_short_event(struct snd_soc_dapm_widget *w,
816 struct snd_kcontrol *kcontrol, int event)
817{
818 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
819
820 /* Record which outputs we enabled */
821 switch (event) {
822 case SND_SOC_DAPM_PRE_PMD:
823 wm8996->hpout_pending &= ~w->shift;
824 break;
825 case SND_SOC_DAPM_PRE_PMU:
826 wm8996->hpout_pending |= w->shift;
827 break;
828 default:
829 BUG();
830 return -EINVAL;
831 }
832
833 return 0;
834}
835
836static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
837{
838 struct i2c_client *i2c = to_i2c_client(codec->dev);
839 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
Mark Brownf998f252011-09-15 10:52:11 +0100840 int ret;
Mark Browna9ba6152011-06-24 12:10:44 +0100841 unsigned long timeout = 200;
842
843 snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
844
845 /* Use the interrupt if possible */
846 do {
847 if (i2c->irq) {
848 timeout = wait_for_completion_timeout(&wm8996->dcs_done,
849 msecs_to_jiffies(200));
850 if (timeout == 0)
851 dev_err(codec->dev, "DC servo timed out\n");
852
853 } else {
854 msleep(1);
Mark Brownf998f252011-09-15 10:52:11 +0100855 timeout--;
Mark Browna9ba6152011-06-24 12:10:44 +0100856 }
857
858 ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
859 dev_dbg(codec->dev, "DC servo state: %x\n", ret);
Mark Brownf998f252011-09-15 10:52:11 +0100860 } while (timeout && ret & mask);
Mark Browna9ba6152011-06-24 12:10:44 +0100861
862 if (timeout == 0)
863 dev_err(codec->dev, "DC servo timed out for %x\n", mask);
864 else
865 dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
866}
867
868static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
869 enum snd_soc_dapm_type event, int subseq)
870{
871 struct snd_soc_codec *codec = container_of(dapm,
872 struct snd_soc_codec, dapm);
873 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
874 u16 val, mask;
875
876 /* Complete any pending DC servo starts */
877 if (wm8996->dcs_pending) {
878 dev_dbg(codec->dev, "Starting DC servo for %x\n",
879 wm8996->dcs_pending);
880
881 /* Trigger a startup sequence */
882 wait_for_dc_servo(codec, wm8996->dcs_pending
883 << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
884
885 wm8996->dcs_pending = 0;
886 }
887
888 if (wm8996->hpout_pending != wm8996->hpout_ena) {
889 dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
890 wm8996->hpout_ena, wm8996->hpout_pending);
891
892 val = 0;
893 mask = 0;
894 if (wm8996->hpout_pending & HPOUT1L) {
895 val |= WM8996_HPOUT1L_RMV_SHORT;
896 mask |= WM8996_HPOUT1L_RMV_SHORT;
897 } else {
898 mask |= WM8996_HPOUT1L_RMV_SHORT |
899 WM8996_HPOUT1L_OUTP |
900 WM8996_HPOUT1L_DLY;
901 }
902
903 if (wm8996->hpout_pending & HPOUT1R) {
904 val |= WM8996_HPOUT1R_RMV_SHORT;
905 mask |= WM8996_HPOUT1R_RMV_SHORT;
906 } else {
907 mask |= WM8996_HPOUT1R_RMV_SHORT |
908 WM8996_HPOUT1R_OUTP |
909 WM8996_HPOUT1R_DLY;
910 }
911
912 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
913
914 val = 0;
915 mask = 0;
916 if (wm8996->hpout_pending & HPOUT2L) {
917 val |= WM8996_HPOUT2L_RMV_SHORT;
918 mask |= WM8996_HPOUT2L_RMV_SHORT;
919 } else {
920 mask |= WM8996_HPOUT2L_RMV_SHORT |
921 WM8996_HPOUT2L_OUTP |
922 WM8996_HPOUT2L_DLY;
923 }
924
925 if (wm8996->hpout_pending & HPOUT2R) {
926 val |= WM8996_HPOUT2R_RMV_SHORT;
927 mask |= WM8996_HPOUT2R_RMV_SHORT;
928 } else {
929 mask |= WM8996_HPOUT2R_RMV_SHORT |
930 WM8996_HPOUT2R_OUTP |
931 WM8996_HPOUT2R_DLY;
932 }
933
934 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
935
936 wm8996->hpout_ena = wm8996->hpout_pending;
937 }
938}
939
940static int dcs_start(struct snd_soc_dapm_widget *w,
941 struct snd_kcontrol *kcontrol, int event)
942{
943 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
944
945 switch (event) {
946 case SND_SOC_DAPM_POST_PMU:
947 wm8996->dcs_pending |= 1 << w->shift;
948 break;
949 default:
950 BUG();
951 return -EINVAL;
952 }
953
954 return 0;
955}
956
957static const char *sidetone_text[] = {
958 "IN1", "IN2",
959};
960
961static const struct soc_enum left_sidetone_enum =
962 SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
963
964static const struct snd_kcontrol_new left_sidetone =
965 SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
966
967static const struct soc_enum right_sidetone_enum =
968 SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
969
970static const struct snd_kcontrol_new right_sidetone =
971 SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
972
973static const char *spk_text[] = {
974 "DAC1L", "DAC1R", "DAC2L", "DAC2R"
975};
976
977static const struct soc_enum spkl_enum =
978 SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
979
980static const struct snd_kcontrol_new spkl_mux =
981 SOC_DAPM_ENUM("SPKL", spkl_enum);
982
983static const struct soc_enum spkr_enum =
984 SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
985
986static const struct snd_kcontrol_new spkr_mux =
987 SOC_DAPM_ENUM("SPKR", spkr_enum);
988
989static const char *dsp1rx_text[] = {
990 "AIF1", "AIF2"
991};
992
993static const struct soc_enum dsp1rx_enum =
994 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
995
996static const struct snd_kcontrol_new dsp1rx =
997 SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
998
999static const char *dsp2rx_text[] = {
1000 "AIF2", "AIF1"
1001};
1002
1003static const struct soc_enum dsp2rx_enum =
1004 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
1005
1006static const struct snd_kcontrol_new dsp2rx =
1007 SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
1008
1009static const char *aif2tx_text[] = {
1010 "DSP2", "DSP1", "AIF1"
1011};
1012
1013static const struct soc_enum aif2tx_enum =
1014 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
1015
1016static const struct snd_kcontrol_new aif2tx =
1017 SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
1018
1019static const char *inmux_text[] = {
1020 "ADC", "DMIC1", "DMIC2"
1021};
1022
1023static const struct soc_enum in1_enum =
1024 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
1025
1026static const struct snd_kcontrol_new in1_mux =
1027 SOC_DAPM_ENUM("IN1 Mux", in1_enum);
1028
1029static const struct soc_enum in2_enum =
1030 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
1031
1032static const struct snd_kcontrol_new in2_mux =
1033 SOC_DAPM_ENUM("IN2 Mux", in2_enum);
1034
1035static const struct snd_kcontrol_new dac2r_mix[] = {
1036SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
1037 5, 1, 0),
1038SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
1039 4, 1, 0),
1040SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
1041SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
1042};
1043
1044static const struct snd_kcontrol_new dac2l_mix[] = {
1045SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
1046 5, 1, 0),
1047SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
1048 4, 1, 0),
1049SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
1050SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
1051};
1052
1053static const struct snd_kcontrol_new dac1r_mix[] = {
1054SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
1055 5, 1, 0),
1056SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
1057 4, 1, 0),
1058SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
1059SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
1060};
1061
1062static const struct snd_kcontrol_new dac1l_mix[] = {
1063SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
1064 5, 1, 0),
1065SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
1066 4, 1, 0),
1067SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
1068SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
1069};
1070
1071static const struct snd_kcontrol_new dsp1txl[] = {
1072SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
1073 1, 1, 0),
1074SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
1075 0, 1, 0),
1076};
1077
1078static const struct snd_kcontrol_new dsp1txr[] = {
1079SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
1080 1, 1, 0),
1081SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
1082 0, 1, 0),
1083};
1084
1085static const struct snd_kcontrol_new dsp2txl[] = {
1086SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
1087 1, 1, 0),
1088SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
1089 0, 1, 0),
1090};
1091
1092static const struct snd_kcontrol_new dsp2txr[] = {
1093SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
1094 1, 1, 0),
1095SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
1096 0, 1, 0),
1097};
1098
1099
1100static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
1101SND_SOC_DAPM_INPUT("IN1LN"),
1102SND_SOC_DAPM_INPUT("IN1LP"),
1103SND_SOC_DAPM_INPUT("IN1RN"),
1104SND_SOC_DAPM_INPUT("IN1RP"),
1105
1106SND_SOC_DAPM_INPUT("IN2LN"),
1107SND_SOC_DAPM_INPUT("IN2LP"),
1108SND_SOC_DAPM_INPUT("IN2RN"),
1109SND_SOC_DAPM_INPUT("IN2RP"),
1110
1111SND_SOC_DAPM_INPUT("DMIC1DAT"),
1112SND_SOC_DAPM_INPUT("DMIC2DAT"),
1113
Mark Brown4a086e42012-01-21 21:50:00 +00001114SND_SOC_DAPM_REGULATOR_SUPPLY("CPVDD", 20),
Mark Browna9ba6152011-06-24 12:10:44 +01001115SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
1116SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
1117SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
1118SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
Mark Brown4a086e42012-01-21 21:50:00 +00001119 SND_SOC_DAPM_POST_PMU),
Mark Brownded71dc2011-09-19 18:50:05 +01001120SND_SOC_DAPM_SUPPLY("Bandgap", SND_SOC_NOPM, 0, 0, bg_event,
1121 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Browna9ba6152011-06-24 12:10:44 +01001122SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
Mark Brown889c85c2011-08-20 19:00:50 +01001123SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
1124SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001125SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
1126SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
1127
1128SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
1129SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
1130
Mark Brown7691cd742011-08-20 16:59:27 +01001131SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
1132SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
1133SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
1134SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
Mark Browna9ba6152011-06-24 12:10:44 +01001135
1136SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
1137SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
1138
1139SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
1140SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
1141SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
1142SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
1143
1144SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
1145SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
1146
1147SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
1148SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
1149
1150SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
1151SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
1152SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
1153SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
1154
1155SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
1156 dsp2txl, ARRAY_SIZE(dsp2txl)),
1157SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
1158 dsp2txr, ARRAY_SIZE(dsp2txr)),
1159SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
1160 dsp1txl, ARRAY_SIZE(dsp1txl)),
1161SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
1162 dsp1txr, ARRAY_SIZE(dsp1txr)),
1163
1164SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1165 dac2l_mix, ARRAY_SIZE(dac2l_mix)),
1166SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1167 dac2r_mix, ARRAY_SIZE(dac2r_mix)),
1168SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1169 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1170SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1171 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1172
1173SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
1174SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
1175SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
1176SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
1177
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001178SND_SOC_DAPM_AIF_IN("AIF2RX1", NULL, 0, WM8996_POWER_MANAGEMENT_4, 9, 0),
1179SND_SOC_DAPM_AIF_IN("AIF2RX0", NULL, 1, WM8996_POWER_MANAGEMENT_4, 8, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001180
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001181SND_SOC_DAPM_AIF_OUT("AIF2TX1", NULL, 0, WM8996_POWER_MANAGEMENT_6, 9, 0),
1182SND_SOC_DAPM_AIF_OUT("AIF2TX0", NULL, 1, WM8996_POWER_MANAGEMENT_6, 8, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001183
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001184SND_SOC_DAPM_AIF_IN("AIF1RX5", NULL, 5, WM8996_POWER_MANAGEMENT_4, 5, 0),
1185SND_SOC_DAPM_AIF_IN("AIF1RX4", NULL, 4, WM8996_POWER_MANAGEMENT_4, 4, 0),
1186SND_SOC_DAPM_AIF_IN("AIF1RX3", NULL, 3, WM8996_POWER_MANAGEMENT_4, 3, 0),
1187SND_SOC_DAPM_AIF_IN("AIF1RX2", NULL, 2, WM8996_POWER_MANAGEMENT_4, 2, 0),
1188SND_SOC_DAPM_AIF_IN("AIF1RX1", NULL, 1, WM8996_POWER_MANAGEMENT_4, 1, 0),
1189SND_SOC_DAPM_AIF_IN("AIF1RX0", NULL, 0, WM8996_POWER_MANAGEMENT_4, 0, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001190
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001191SND_SOC_DAPM_AIF_OUT("AIF1TX5", NULL, 5, WM8996_POWER_MANAGEMENT_6, 5, 0),
1192SND_SOC_DAPM_AIF_OUT("AIF1TX4", NULL, 4, WM8996_POWER_MANAGEMENT_6, 4, 0),
1193SND_SOC_DAPM_AIF_OUT("AIF1TX3", NULL, 3, WM8996_POWER_MANAGEMENT_6, 3, 0),
1194SND_SOC_DAPM_AIF_OUT("AIF1TX2", NULL, 2, WM8996_POWER_MANAGEMENT_6, 2, 0),
1195SND_SOC_DAPM_AIF_OUT("AIF1TX1", NULL, 1, WM8996_POWER_MANAGEMENT_6, 1, 0),
1196SND_SOC_DAPM_AIF_OUT("AIF1TX0", NULL, 0, WM8996_POWER_MANAGEMENT_6, 0, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001197
1198/* We route as stereo pairs so define some dummy widgets to squash
1199 * things down for now. RXA = 0,1, RXB = 2,3 and so on */
1200SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
1201SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
1202SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
1203SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
1204SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
1205
1206SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
1207SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
1208SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
1209
1210SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
1211SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
1212SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
1213SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
1214
1215SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
1216SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
1217SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
1218 SND_SOC_DAPM_POST_PMU),
1219SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8996_ANALOGUE_HP_2, 6, 0, NULL, 0),
1220SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
1221 rmv_short_event,
1222 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1223
1224SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
1225SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
1226SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
1227 SND_SOC_DAPM_POST_PMU),
1228SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8996_ANALOGUE_HP_2, 2, 0, NULL, 0),
1229SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
1230 rmv_short_event,
1231 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1232
1233SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
1234SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
1235SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
1236 SND_SOC_DAPM_POST_PMU),
1237SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8996_ANALOGUE_HP_1, 6, 0, NULL, 0),
1238SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
1239 rmv_short_event,
1240 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1241
1242SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
1243SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
1244SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
1245 SND_SOC_DAPM_POST_PMU),
1246SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8996_ANALOGUE_HP_1, 2, 0, NULL, 0),
1247SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
1248 rmv_short_event,
1249 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1250
1251SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1252SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1253SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1254SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1255SND_SOC_DAPM_OUTPUT("SPKDAT"),
1256};
1257
1258static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
1259 { "AIFCLK", NULL, "SYSCLK" },
1260 { "SYSDSPCLK", NULL, "SYSCLK" },
1261 { "Charge Pump", NULL, "SYSCLK" },
Mark Brown4a086e42012-01-21 21:50:00 +00001262 { "Charge Pump", NULL, "CPVDD" },
Mark Browna9ba6152011-06-24 12:10:44 +01001263
1264 { "MICB1", NULL, "LDO2" },
Mark Brown889c85c2011-08-20 19:00:50 +01001265 { "MICB1", NULL, "MICB1 Audio" },
Mark Brown8259df12011-09-16 17:55:06 +01001266 { "MICB1", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001267 { "MICB2", NULL, "LDO2" },
Mark Brown889c85c2011-08-20 19:00:50 +01001268 { "MICB2", NULL, "MICB2 Audio" },
Mark Brown8259df12011-09-16 17:55:06 +01001269 { "MICB2", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001270
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001271 { "AIF1RX0", NULL, "AIF1 Playback" },
1272 { "AIF1RX1", NULL, "AIF1 Playback" },
1273 { "AIF1RX2", NULL, "AIF1 Playback" },
1274 { "AIF1RX3", NULL, "AIF1 Playback" },
1275 { "AIF1RX4", NULL, "AIF1 Playback" },
1276 { "AIF1RX5", NULL, "AIF1 Playback" },
1277
1278 { "AIF2RX0", NULL, "AIF2 Playback" },
1279 { "AIF2RX1", NULL, "AIF2 Playback" },
1280
1281 { "AIF1 Capture", NULL, "AIF1TX0" },
1282 { "AIF1 Capture", NULL, "AIF1TX1" },
1283 { "AIF1 Capture", NULL, "AIF1TX2" },
1284 { "AIF1 Capture", NULL, "AIF1TX3" },
1285 { "AIF1 Capture", NULL, "AIF1TX4" },
1286 { "AIF1 Capture", NULL, "AIF1TX5" },
1287
1288 { "AIF2 Capture", NULL, "AIF2TX0" },
1289 { "AIF2 Capture", NULL, "AIF2TX1" },
1290
Mark Browna9ba6152011-06-24 12:10:44 +01001291 { "IN1L PGA", NULL, "IN2LN" },
1292 { "IN1L PGA", NULL, "IN2LP" },
1293 { "IN1L PGA", NULL, "IN1LN" },
1294 { "IN1L PGA", NULL, "IN1LP" },
Mark Brown8259df12011-09-16 17:55:06 +01001295 { "IN1L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001296
1297 { "IN1R PGA", NULL, "IN2RN" },
1298 { "IN1R PGA", NULL, "IN2RP" },
1299 { "IN1R PGA", NULL, "IN1RN" },
1300 { "IN1R PGA", NULL, "IN1RP" },
Mark Brown8259df12011-09-16 17:55:06 +01001301 { "IN1R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001302
1303 { "ADCL", NULL, "IN1L PGA" },
1304
1305 { "ADCR", NULL, "IN1R PGA" },
1306
1307 { "DMIC1L", NULL, "DMIC1DAT" },
1308 { "DMIC1R", NULL, "DMIC1DAT" },
1309 { "DMIC2L", NULL, "DMIC2DAT" },
1310 { "DMIC2R", NULL, "DMIC2DAT" },
1311
1312 { "DMIC2L", NULL, "DMIC2" },
1313 { "DMIC2R", NULL, "DMIC2" },
1314 { "DMIC1L", NULL, "DMIC1" },
1315 { "DMIC1R", NULL, "DMIC1" },
1316
1317 { "IN1L Mux", "ADC", "ADCL" },
1318 { "IN1L Mux", "DMIC1", "DMIC1L" },
1319 { "IN1L Mux", "DMIC2", "DMIC2L" },
1320
1321 { "IN1R Mux", "ADC", "ADCR" },
1322 { "IN1R Mux", "DMIC1", "DMIC1R" },
1323 { "IN1R Mux", "DMIC2", "DMIC2R" },
1324
1325 { "IN2L Mux", "ADC", "ADCL" },
1326 { "IN2L Mux", "DMIC1", "DMIC1L" },
1327 { "IN2L Mux", "DMIC2", "DMIC2L" },
1328
1329 { "IN2R Mux", "ADC", "ADCR" },
1330 { "IN2R Mux", "DMIC1", "DMIC1R" },
1331 { "IN2R Mux", "DMIC2", "DMIC2R" },
1332
1333 { "Left Sidetone", "IN1", "IN1L Mux" },
1334 { "Left Sidetone", "IN2", "IN2L Mux" },
1335
1336 { "Right Sidetone", "IN1", "IN1R Mux" },
1337 { "Right Sidetone", "IN2", "IN2R Mux" },
1338
1339 { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
1340 { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
1341
1342 { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
1343 { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
1344
1345 { "AIF1TX0", NULL, "DSP1TXL" },
1346 { "AIF1TX1", NULL, "DSP1TXR" },
1347 { "AIF1TX2", NULL, "DSP2TXL" },
1348 { "AIF1TX3", NULL, "DSP2TXR" },
1349 { "AIF1TX4", NULL, "AIF2RX0" },
1350 { "AIF1TX5", NULL, "AIF2RX1" },
1351
1352 { "AIF1RX0", NULL, "AIFCLK" },
1353 { "AIF1RX1", NULL, "AIFCLK" },
1354 { "AIF1RX2", NULL, "AIFCLK" },
1355 { "AIF1RX3", NULL, "AIFCLK" },
1356 { "AIF1RX4", NULL, "AIFCLK" },
1357 { "AIF1RX5", NULL, "AIFCLK" },
1358
1359 { "AIF2RX0", NULL, "AIFCLK" },
1360 { "AIF2RX1", NULL, "AIFCLK" },
1361
Mark Brown4f41adf2011-08-20 10:23:38 +01001362 { "AIF1TX0", NULL, "AIFCLK" },
1363 { "AIF1TX1", NULL, "AIFCLK" },
1364 { "AIF1TX2", NULL, "AIFCLK" },
1365 { "AIF1TX3", NULL, "AIFCLK" },
1366 { "AIF1TX4", NULL, "AIFCLK" },
1367 { "AIF1TX5", NULL, "AIFCLK" },
1368
1369 { "AIF2TX0", NULL, "AIFCLK" },
1370 { "AIF2TX1", NULL, "AIFCLK" },
1371
Mark Browna9ba6152011-06-24 12:10:44 +01001372 { "DSP1RXL", NULL, "SYSDSPCLK" },
1373 { "DSP1RXR", NULL, "SYSDSPCLK" },
1374 { "DSP2RXL", NULL, "SYSDSPCLK" },
1375 { "DSP2RXR", NULL, "SYSDSPCLK" },
1376 { "DSP1TXL", NULL, "SYSDSPCLK" },
1377 { "DSP1TXR", NULL, "SYSDSPCLK" },
1378 { "DSP2TXL", NULL, "SYSDSPCLK" },
1379 { "DSP2TXR", NULL, "SYSDSPCLK" },
1380
1381 { "AIF1RXA", NULL, "AIF1RX0" },
1382 { "AIF1RXA", NULL, "AIF1RX1" },
1383 { "AIF1RXB", NULL, "AIF1RX2" },
1384 { "AIF1RXB", NULL, "AIF1RX3" },
1385 { "AIF1RXC", NULL, "AIF1RX4" },
1386 { "AIF1RXC", NULL, "AIF1RX5" },
1387
1388 { "AIF2RX", NULL, "AIF2RX0" },
1389 { "AIF2RX", NULL, "AIF2RX1" },
1390
1391 { "AIF2TX", "DSP2", "DSP2TX" },
1392 { "AIF2TX", "DSP1", "DSP1RX" },
1393 { "AIF2TX", "AIF1", "AIF1RXC" },
1394
1395 { "DSP1RXL", NULL, "DSP1RX" },
1396 { "DSP1RXR", NULL, "DSP1RX" },
1397 { "DSP2RXL", NULL, "DSP2RX" },
1398 { "DSP2RXR", NULL, "DSP2RX" },
1399
1400 { "DSP2TX", NULL, "DSP2TXL" },
1401 { "DSP2TX", NULL, "DSP2TXR" },
1402
1403 { "DSP1RX", "AIF1", "AIF1RXA" },
1404 { "DSP1RX", "AIF2", "AIF2RX" },
1405
1406 { "DSP2RX", "AIF1", "AIF1RXB" },
1407 { "DSP2RX", "AIF2", "AIF2RX" },
1408
1409 { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
1410 { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
1411 { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1412 { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1413
1414 { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
1415 { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
1416 { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1417 { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1418
1419 { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
1420 { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
1421 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1422 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1423
1424 { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
1425 { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
1426 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1427 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1428
1429 { "DAC1L", NULL, "DAC1L Mixer" },
1430 { "DAC1R", NULL, "DAC1R Mixer" },
1431 { "DAC2L", NULL, "DAC2L Mixer" },
1432 { "DAC2R", NULL, "DAC2R Mixer" },
1433
1434 { "HPOUT2L PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001435 { "HPOUT2L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001436 { "HPOUT2L PGA", NULL, "DAC2L" },
1437 { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
1438 { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
1439 { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
1440 { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
1441
1442 { "HPOUT2R PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001443 { "HPOUT2R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001444 { "HPOUT2R PGA", NULL, "DAC2R" },
1445 { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
1446 { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
1447 { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
1448 { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
1449
1450 { "HPOUT1L PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001451 { "HPOUT1L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001452 { "HPOUT1L PGA", NULL, "DAC1L" },
1453 { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
1454 { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
1455 { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
1456 { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
1457
1458 { "HPOUT1R PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001459 { "HPOUT1R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001460 { "HPOUT1R PGA", NULL, "DAC1R" },
1461 { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
1462 { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
1463 { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
1464 { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
1465
1466 { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
1467 { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
1468 { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
1469 { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
1470
1471 { "SPKL", "DAC1L", "DAC1L" },
1472 { "SPKL", "DAC1R", "DAC1R" },
1473 { "SPKL", "DAC2L", "DAC2L" },
1474 { "SPKL", "DAC2R", "DAC2R" },
1475
1476 { "SPKR", "DAC1L", "DAC1L" },
1477 { "SPKR", "DAC1R", "DAC1R" },
1478 { "SPKR", "DAC2L", "DAC2L" },
1479 { "SPKR", "DAC2R", "DAC2R" },
1480
1481 { "SPKL PGA", NULL, "SPKL" },
1482 { "SPKR PGA", NULL, "SPKR" },
1483
1484 { "SPKDAT", NULL, "SPKL PGA" },
1485 { "SPKDAT", NULL, "SPKR PGA" },
1486};
1487
Mark Brown79172742011-09-19 16:15:58 +01001488static bool wm8996_readable_register(struct device *dev, unsigned int reg)
Mark Browna9ba6152011-06-24 12:10:44 +01001489{
1490 /* Due to the sparseness of the register map the compiler
1491 * output from an explicit switch statement ends up being much
1492 * more efficient than a table.
1493 */
1494 switch (reg) {
1495 case WM8996_SOFTWARE_RESET:
1496 case WM8996_POWER_MANAGEMENT_1:
1497 case WM8996_POWER_MANAGEMENT_2:
1498 case WM8996_POWER_MANAGEMENT_3:
1499 case WM8996_POWER_MANAGEMENT_4:
1500 case WM8996_POWER_MANAGEMENT_5:
1501 case WM8996_POWER_MANAGEMENT_6:
1502 case WM8996_POWER_MANAGEMENT_7:
1503 case WM8996_POWER_MANAGEMENT_8:
1504 case WM8996_LEFT_LINE_INPUT_VOLUME:
1505 case WM8996_RIGHT_LINE_INPUT_VOLUME:
1506 case WM8996_LINE_INPUT_CONTROL:
1507 case WM8996_DAC1_HPOUT1_VOLUME:
1508 case WM8996_DAC2_HPOUT2_VOLUME:
1509 case WM8996_DAC1_LEFT_VOLUME:
1510 case WM8996_DAC1_RIGHT_VOLUME:
1511 case WM8996_DAC2_LEFT_VOLUME:
1512 case WM8996_DAC2_RIGHT_VOLUME:
1513 case WM8996_OUTPUT1_LEFT_VOLUME:
1514 case WM8996_OUTPUT1_RIGHT_VOLUME:
1515 case WM8996_OUTPUT2_LEFT_VOLUME:
1516 case WM8996_OUTPUT2_RIGHT_VOLUME:
1517 case WM8996_MICBIAS_1:
1518 case WM8996_MICBIAS_2:
1519 case WM8996_LDO_1:
1520 case WM8996_LDO_2:
1521 case WM8996_ACCESSORY_DETECT_MODE_1:
1522 case WM8996_ACCESSORY_DETECT_MODE_2:
1523 case WM8996_HEADPHONE_DETECT_1:
1524 case WM8996_HEADPHONE_DETECT_2:
1525 case WM8996_MIC_DETECT_1:
1526 case WM8996_MIC_DETECT_2:
1527 case WM8996_MIC_DETECT_3:
1528 case WM8996_CHARGE_PUMP_1:
1529 case WM8996_CHARGE_PUMP_2:
1530 case WM8996_DC_SERVO_1:
1531 case WM8996_DC_SERVO_2:
1532 case WM8996_DC_SERVO_3:
1533 case WM8996_DC_SERVO_5:
1534 case WM8996_DC_SERVO_6:
1535 case WM8996_DC_SERVO_7:
1536 case WM8996_DC_SERVO_READBACK_0:
1537 case WM8996_ANALOGUE_HP_1:
1538 case WM8996_ANALOGUE_HP_2:
1539 case WM8996_CHIP_REVISION:
1540 case WM8996_CONTROL_INTERFACE_1:
1541 case WM8996_WRITE_SEQUENCER_CTRL_1:
1542 case WM8996_WRITE_SEQUENCER_CTRL_2:
1543 case WM8996_AIF_CLOCKING_1:
1544 case WM8996_AIF_CLOCKING_2:
1545 case WM8996_CLOCKING_1:
1546 case WM8996_CLOCKING_2:
1547 case WM8996_AIF_RATE:
1548 case WM8996_FLL_CONTROL_1:
1549 case WM8996_FLL_CONTROL_2:
1550 case WM8996_FLL_CONTROL_3:
1551 case WM8996_FLL_CONTROL_4:
1552 case WM8996_FLL_CONTROL_5:
1553 case WM8996_FLL_CONTROL_6:
1554 case WM8996_FLL_EFS_1:
1555 case WM8996_FLL_EFS_2:
1556 case WM8996_AIF1_CONTROL:
1557 case WM8996_AIF1_BCLK:
1558 case WM8996_AIF1_TX_LRCLK_1:
1559 case WM8996_AIF1_TX_LRCLK_2:
1560 case WM8996_AIF1_RX_LRCLK_1:
1561 case WM8996_AIF1_RX_LRCLK_2:
1562 case WM8996_AIF1TX_DATA_CONFIGURATION_1:
1563 case WM8996_AIF1TX_DATA_CONFIGURATION_2:
1564 case WM8996_AIF1RX_DATA_CONFIGURATION:
1565 case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
1566 case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
1567 case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
1568 case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
1569 case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
1570 case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
1571 case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
1572 case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
1573 case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
1574 case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
1575 case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
1576 case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
1577 case WM8996_AIF1RX_MONO_CONFIGURATION:
1578 case WM8996_AIF1TX_TEST:
1579 case WM8996_AIF2_CONTROL:
1580 case WM8996_AIF2_BCLK:
1581 case WM8996_AIF2_TX_LRCLK_1:
1582 case WM8996_AIF2_TX_LRCLK_2:
1583 case WM8996_AIF2_RX_LRCLK_1:
1584 case WM8996_AIF2_RX_LRCLK_2:
1585 case WM8996_AIF2TX_DATA_CONFIGURATION_1:
1586 case WM8996_AIF2TX_DATA_CONFIGURATION_2:
1587 case WM8996_AIF2RX_DATA_CONFIGURATION:
1588 case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
1589 case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
1590 case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
1591 case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
1592 case WM8996_AIF2RX_MONO_CONFIGURATION:
1593 case WM8996_AIF2TX_TEST:
1594 case WM8996_DSP1_TX_LEFT_VOLUME:
1595 case WM8996_DSP1_TX_RIGHT_VOLUME:
1596 case WM8996_DSP1_RX_LEFT_VOLUME:
1597 case WM8996_DSP1_RX_RIGHT_VOLUME:
1598 case WM8996_DSP1_TX_FILTERS:
1599 case WM8996_DSP1_RX_FILTERS_1:
1600 case WM8996_DSP1_RX_FILTERS_2:
1601 case WM8996_DSP1_DRC_1:
1602 case WM8996_DSP1_DRC_2:
1603 case WM8996_DSP1_DRC_3:
1604 case WM8996_DSP1_DRC_4:
1605 case WM8996_DSP1_DRC_5:
1606 case WM8996_DSP1_RX_EQ_GAINS_1:
1607 case WM8996_DSP1_RX_EQ_GAINS_2:
1608 case WM8996_DSP1_RX_EQ_BAND_1_A:
1609 case WM8996_DSP1_RX_EQ_BAND_1_B:
1610 case WM8996_DSP1_RX_EQ_BAND_1_PG:
1611 case WM8996_DSP1_RX_EQ_BAND_2_A:
1612 case WM8996_DSP1_RX_EQ_BAND_2_B:
1613 case WM8996_DSP1_RX_EQ_BAND_2_C:
1614 case WM8996_DSP1_RX_EQ_BAND_2_PG:
1615 case WM8996_DSP1_RX_EQ_BAND_3_A:
1616 case WM8996_DSP1_RX_EQ_BAND_3_B:
1617 case WM8996_DSP1_RX_EQ_BAND_3_C:
1618 case WM8996_DSP1_RX_EQ_BAND_3_PG:
1619 case WM8996_DSP1_RX_EQ_BAND_4_A:
1620 case WM8996_DSP1_RX_EQ_BAND_4_B:
1621 case WM8996_DSP1_RX_EQ_BAND_4_C:
1622 case WM8996_DSP1_RX_EQ_BAND_4_PG:
1623 case WM8996_DSP1_RX_EQ_BAND_5_A:
1624 case WM8996_DSP1_RX_EQ_BAND_5_B:
1625 case WM8996_DSP1_RX_EQ_BAND_5_PG:
1626 case WM8996_DSP2_TX_LEFT_VOLUME:
1627 case WM8996_DSP2_TX_RIGHT_VOLUME:
1628 case WM8996_DSP2_RX_LEFT_VOLUME:
1629 case WM8996_DSP2_RX_RIGHT_VOLUME:
1630 case WM8996_DSP2_TX_FILTERS:
1631 case WM8996_DSP2_RX_FILTERS_1:
1632 case WM8996_DSP2_RX_FILTERS_2:
1633 case WM8996_DSP2_DRC_1:
1634 case WM8996_DSP2_DRC_2:
1635 case WM8996_DSP2_DRC_3:
1636 case WM8996_DSP2_DRC_4:
1637 case WM8996_DSP2_DRC_5:
1638 case WM8996_DSP2_RX_EQ_GAINS_1:
1639 case WM8996_DSP2_RX_EQ_GAINS_2:
1640 case WM8996_DSP2_RX_EQ_BAND_1_A:
1641 case WM8996_DSP2_RX_EQ_BAND_1_B:
1642 case WM8996_DSP2_RX_EQ_BAND_1_PG:
1643 case WM8996_DSP2_RX_EQ_BAND_2_A:
1644 case WM8996_DSP2_RX_EQ_BAND_2_B:
1645 case WM8996_DSP2_RX_EQ_BAND_2_C:
1646 case WM8996_DSP2_RX_EQ_BAND_2_PG:
1647 case WM8996_DSP2_RX_EQ_BAND_3_A:
1648 case WM8996_DSP2_RX_EQ_BAND_3_B:
1649 case WM8996_DSP2_RX_EQ_BAND_3_C:
1650 case WM8996_DSP2_RX_EQ_BAND_3_PG:
1651 case WM8996_DSP2_RX_EQ_BAND_4_A:
1652 case WM8996_DSP2_RX_EQ_BAND_4_B:
1653 case WM8996_DSP2_RX_EQ_BAND_4_C:
1654 case WM8996_DSP2_RX_EQ_BAND_4_PG:
1655 case WM8996_DSP2_RX_EQ_BAND_5_A:
1656 case WM8996_DSP2_RX_EQ_BAND_5_B:
1657 case WM8996_DSP2_RX_EQ_BAND_5_PG:
1658 case WM8996_DAC1_MIXER_VOLUMES:
1659 case WM8996_DAC1_LEFT_MIXER_ROUTING:
1660 case WM8996_DAC1_RIGHT_MIXER_ROUTING:
1661 case WM8996_DAC2_MIXER_VOLUMES:
1662 case WM8996_DAC2_LEFT_MIXER_ROUTING:
1663 case WM8996_DAC2_RIGHT_MIXER_ROUTING:
1664 case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
1665 case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
1666 case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
1667 case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
1668 case WM8996_DSP_TX_MIXER_SELECT:
1669 case WM8996_DAC_SOFTMUTE:
1670 case WM8996_OVERSAMPLING:
1671 case WM8996_SIDETONE:
1672 case WM8996_GPIO_1:
1673 case WM8996_GPIO_2:
1674 case WM8996_GPIO_3:
1675 case WM8996_GPIO_4:
1676 case WM8996_GPIO_5:
1677 case WM8996_PULL_CONTROL_1:
1678 case WM8996_PULL_CONTROL_2:
1679 case WM8996_INTERRUPT_STATUS_1:
1680 case WM8996_INTERRUPT_STATUS_2:
1681 case WM8996_INTERRUPT_RAW_STATUS_2:
1682 case WM8996_INTERRUPT_STATUS_1_MASK:
1683 case WM8996_INTERRUPT_STATUS_2_MASK:
1684 case WM8996_INTERRUPT_CONTROL:
1685 case WM8996_LEFT_PDM_SPEAKER:
1686 case WM8996_RIGHT_PDM_SPEAKER:
1687 case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
1688 case WM8996_PDM_SPEAKER_VOLUME:
1689 return 1;
1690 default:
1691 return 0;
1692 }
1693}
1694
Mark Brown79172742011-09-19 16:15:58 +01001695static bool wm8996_volatile_register(struct device *dev, unsigned int reg)
Mark Browna9ba6152011-06-24 12:10:44 +01001696{
1697 switch (reg) {
1698 case WM8996_SOFTWARE_RESET:
1699 case WM8996_CHIP_REVISION:
1700 case WM8996_LDO_1:
1701 case WM8996_LDO_2:
1702 case WM8996_INTERRUPT_STATUS_1:
1703 case WM8996_INTERRUPT_STATUS_2:
1704 case WM8996_INTERRUPT_RAW_STATUS_2:
1705 case WM8996_DC_SERVO_READBACK_0:
1706 case WM8996_DC_SERVO_2:
1707 case WM8996_DC_SERVO_6:
1708 case WM8996_DC_SERVO_7:
1709 case WM8996_FLL_CONTROL_6:
1710 case WM8996_MIC_DETECT_3:
1711 case WM8996_HEADPHONE_DETECT_1:
1712 case WM8996_HEADPHONE_DETECT_2:
1713 return 1;
1714 default:
1715 return 0;
1716 }
1717}
1718
Mark Brownee5f3872011-09-19 19:51:07 +01001719static int wm8996_reset(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01001720{
Mark Brownee5f3872011-09-19 19:51:07 +01001721 if (wm8996->pdata.ldo_ena > 0) {
Mark Brownd5a7f232012-02-17 13:12:21 -08001722 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
Mark Brownee5f3872011-09-19 19:51:07 +01001723 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
1724 return 0;
1725 } else {
1726 return regmap_write(wm8996->regmap, WM8996_SOFTWARE_RESET,
1727 0x8915);
1728 }
Mark Browna9ba6152011-06-24 12:10:44 +01001729}
1730
1731static const int bclk_divs[] = {
1732 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
1733};
1734
1735static void wm8996_update_bclk(struct snd_soc_codec *codec)
1736{
1737 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1738 int aif, best, cur_val, bclk_rate, bclk_reg, i;
1739
1740 /* Don't bother if we're in a low frequency idle mode that
1741 * can't support audio.
1742 */
1743 if (wm8996->sysclk < 64000)
1744 return;
1745
1746 for (aif = 0; aif < WM8996_AIFS; aif++) {
1747 switch (aif) {
1748 case 0:
1749 bclk_reg = WM8996_AIF1_BCLK;
1750 break;
1751 case 1:
1752 bclk_reg = WM8996_AIF2_BCLK;
1753 break;
1754 }
1755
1756 bclk_rate = wm8996->bclk_rate[aif];
1757
1758 /* Pick a divisor for BCLK as close as we can get to ideal */
1759 best = 0;
1760 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
1761 cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
1762 if (cur_val < 0) /* BCLK table is sorted */
1763 break;
1764 best = i;
1765 }
1766 bclk_rate = wm8996->sysclk / bclk_divs[best];
1767 dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
1768 bclk_divs[best], bclk_rate);
1769
1770 snd_soc_update_bits(codec, bclk_reg,
1771 WM8996_AIF1_BCLK_DIV_MASK, best);
1772 }
1773}
1774
1775static int wm8996_set_bias_level(struct snd_soc_codec *codec,
1776 enum snd_soc_bias_level level)
1777{
1778 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1779 int ret;
1780
1781 switch (level) {
1782 case SND_SOC_BIAS_ON:
Mark Browna9ba6152011-06-24 12:10:44 +01001783 case SND_SOC_BIAS_PREPARE:
Mark Browna9ba6152011-06-24 12:10:44 +01001784 break;
1785
1786 case SND_SOC_BIAS_STANDBY:
1787 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
1788 ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
1789 wm8996->supplies);
1790 if (ret != 0) {
1791 dev_err(codec->dev,
1792 "Failed to enable supplies: %d\n",
1793 ret);
1794 return ret;
1795 }
1796
1797 if (wm8996->pdata.ldo_ena >= 0) {
1798 gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
1799 1);
1800 msleep(5);
1801 }
1802
Mark Brown79172742011-09-19 16:15:58 +01001803 regcache_cache_only(codec->control_data, false);
1804 regcache_sync(codec->control_data);
Mark Browna9ba6152011-06-24 12:10:44 +01001805 }
Mark Browna9ba6152011-06-24 12:10:44 +01001806 break;
1807
1808 case SND_SOC_BIAS_OFF:
Mark Brown79172742011-09-19 16:15:58 +01001809 regcache_cache_only(codec->control_data, true);
Mark Browna9ba6152011-06-24 12:10:44 +01001810 if (wm8996->pdata.ldo_ena >= 0)
1811 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
1812 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
1813 wm8996->supplies);
1814 break;
1815 }
1816
1817 codec->dapm.bias_level = level;
1818
1819 return 0;
1820}
1821
1822static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1823{
1824 struct snd_soc_codec *codec = dai->codec;
1825 int aifctrl = 0;
1826 int bclk = 0;
1827 int lrclk_tx = 0;
1828 int lrclk_rx = 0;
1829 int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
1830
1831 switch (dai->id) {
1832 case 0:
1833 aifctrl_reg = WM8996_AIF1_CONTROL;
1834 bclk_reg = WM8996_AIF1_BCLK;
1835 lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
1836 lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
1837 break;
1838 case 1:
1839 aifctrl_reg = WM8996_AIF2_CONTROL;
1840 bclk_reg = WM8996_AIF2_BCLK;
1841 lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
1842 lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
1843 break;
1844 default:
1845 BUG();
1846 return -EINVAL;
1847 }
1848
1849 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1850 case SND_SOC_DAIFMT_NB_NF:
1851 break;
1852 case SND_SOC_DAIFMT_IB_NF:
1853 bclk |= WM8996_AIF1_BCLK_INV;
1854 break;
1855 case SND_SOC_DAIFMT_NB_IF:
1856 lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1857 lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1858 break;
1859 case SND_SOC_DAIFMT_IB_IF:
1860 bclk |= WM8996_AIF1_BCLK_INV;
1861 lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1862 lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1863 break;
1864 }
1865
1866 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1867 case SND_SOC_DAIFMT_CBS_CFS:
1868 break;
1869 case SND_SOC_DAIFMT_CBS_CFM:
1870 lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1871 lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1872 break;
1873 case SND_SOC_DAIFMT_CBM_CFS:
1874 bclk |= WM8996_AIF1_BCLK_MSTR;
1875 break;
1876 case SND_SOC_DAIFMT_CBM_CFM:
1877 bclk |= WM8996_AIF1_BCLK_MSTR;
1878 lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1879 lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1880 break;
1881 default:
1882 return -EINVAL;
1883 }
1884
1885 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1886 case SND_SOC_DAIFMT_DSP_A:
1887 break;
1888 case SND_SOC_DAIFMT_DSP_B:
1889 aifctrl |= 1;
1890 break;
1891 case SND_SOC_DAIFMT_I2S:
1892 aifctrl |= 2;
1893 break;
1894 case SND_SOC_DAIFMT_LEFT_J:
1895 aifctrl |= 3;
1896 break;
1897 default:
1898 return -EINVAL;
1899 }
1900
1901 snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
1902 snd_soc_update_bits(codec, bclk_reg,
1903 WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
1904 bclk);
1905 snd_soc_update_bits(codec, lrclk_tx_reg,
1906 WM8996_AIF1TX_LRCLK_INV |
1907 WM8996_AIF1TX_LRCLK_MSTR,
1908 lrclk_tx);
1909 snd_soc_update_bits(codec, lrclk_rx_reg,
1910 WM8996_AIF1RX_LRCLK_INV |
1911 WM8996_AIF1RX_LRCLK_MSTR,
1912 lrclk_rx);
1913
1914 return 0;
1915}
1916
1917static const int dsp_divs[] = {
1918 48000, 32000, 16000, 8000
1919};
1920
1921static int wm8996_hw_params(struct snd_pcm_substream *substream,
1922 struct snd_pcm_hw_params *params,
1923 struct snd_soc_dai *dai)
1924{
1925 struct snd_soc_codec *codec = dai->codec;
1926 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1927 int bits, i, bclk_rate;
1928 int aifdata = 0;
1929 int lrclk = 0;
1930 int dsp = 0;
1931 int aifdata_reg, lrclk_reg, dsp_shift;
1932
1933 switch (dai->id) {
1934 case 0:
1935 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1936 (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
1937 aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
1938 lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
1939 } else {
1940 aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
1941 lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
1942 }
1943 dsp_shift = 0;
1944 break;
1945 case 1:
1946 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1947 (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
1948 aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
1949 lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
1950 } else {
1951 aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
1952 lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
1953 }
1954 dsp_shift = WM8996_DSP2_DIV_SHIFT;
1955 break;
1956 default:
1957 BUG();
1958 return -EINVAL;
1959 }
1960
1961 bclk_rate = snd_soc_params_to_bclk(params);
1962 if (bclk_rate < 0) {
1963 dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
1964 return bclk_rate;
1965 }
1966
1967 wm8996->bclk_rate[dai->id] = bclk_rate;
1968 wm8996->rx_rate[dai->id] = params_rate(params);
1969
1970 /* Needs looking at for TDM */
1971 bits = snd_pcm_format_width(params_format(params));
1972 if (bits < 0)
1973 return bits;
1974 aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
1975
1976 for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
1977 if (dsp_divs[i] == params_rate(params))
1978 break;
1979 }
1980 if (i == ARRAY_SIZE(dsp_divs)) {
1981 dev_err(codec->dev, "Unsupported sample rate %dHz\n",
1982 params_rate(params));
1983 return -EINVAL;
1984 }
1985 dsp |= i << dsp_shift;
1986
1987 wm8996_update_bclk(codec);
1988
1989 lrclk = bclk_rate / params_rate(params);
1990 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
1991 lrclk, bclk_rate / lrclk);
1992
1993 snd_soc_update_bits(codec, aifdata_reg,
1994 WM8996_AIF1TX_WL_MASK |
1995 WM8996_AIF1TX_SLOT_LEN_MASK,
1996 aifdata);
1997 snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
1998 lrclk);
1999 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
Axel Lin3205e662011-10-21 10:44:07 +08002000 WM8996_DSP1_DIV_MASK << dsp_shift, dsp);
Mark Browna9ba6152011-06-24 12:10:44 +01002001
2002 return 0;
2003}
2004
2005static int wm8996_set_sysclk(struct snd_soc_dai *dai,
2006 int clk_id, unsigned int freq, int dir)
2007{
2008 struct snd_soc_codec *codec = dai->codec;
2009 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2010 int lfclk = 0;
2011 int ratediv = 0;
Mark Brownfed22002012-01-18 19:17:06 +00002012 int sync = WM8996_REG_SYNC;
Mark Browna9ba6152011-06-24 12:10:44 +01002013 int src;
2014 int old;
2015
2016 if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
2017 return 0;
2018
2019 /* Disable SYSCLK while we reconfigure */
2020 old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
2021 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
2022 WM8996_SYSCLK_ENA, 0);
2023
2024 switch (clk_id) {
2025 case WM8996_SYSCLK_MCLK1:
2026 wm8996->sysclk = freq;
2027 src = 0;
2028 break;
2029 case WM8996_SYSCLK_MCLK2:
2030 wm8996->sysclk = freq;
2031 src = 1;
2032 break;
2033 case WM8996_SYSCLK_FLL:
2034 wm8996->sysclk = freq;
2035 src = 2;
2036 break;
2037 default:
2038 dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
2039 return -EINVAL;
2040 }
2041
2042 switch (wm8996->sysclk) {
2043 case 6144000:
2044 snd_soc_update_bits(codec, WM8996_AIF_RATE,
2045 WM8996_SYSCLK_RATE, 0);
2046 break;
2047 case 24576000:
2048 ratediv = WM8996_SYSCLK_DIV;
Mark Brown37d59932011-12-10 20:38:32 +08002049 wm8996->sysclk /= 2;
Mark Browna9ba6152011-06-24 12:10:44 +01002050 case 12288000:
2051 snd_soc_update_bits(codec, WM8996_AIF_RATE,
2052 WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
2053 break;
2054 case 32000:
2055 case 32768:
2056 lfclk = WM8996_LFCLK_ENA;
Mark Brownfed22002012-01-18 19:17:06 +00002057 sync = 0;
Mark Browna9ba6152011-06-24 12:10:44 +01002058 break;
2059 default:
2060 dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
2061 wm8996->sysclk);
2062 return -EINVAL;
2063 }
2064
2065 wm8996_update_bclk(codec);
2066
2067 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
2068 WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
2069 src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
2070 snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
Mark Brownfed22002012-01-18 19:17:06 +00002071 snd_soc_update_bits(codec, WM8996_CONTROL_INTERFACE_1,
2072 WM8996_REG_SYNC, sync);
Mark Browna9ba6152011-06-24 12:10:44 +01002073 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
2074 WM8996_SYSCLK_ENA, old);
2075
2076 wm8996->sysclk_src = clk_id;
2077
2078 return 0;
2079}
2080
2081struct _fll_div {
2082 u16 fll_fratio;
2083 u16 fll_outdiv;
2084 u16 fll_refclk_div;
2085 u16 fll_loop_gain;
2086 u16 fll_ref_freq;
2087 u16 n;
2088 u16 theta;
2089 u16 lambda;
2090};
2091
2092static struct {
2093 unsigned int min;
2094 unsigned int max;
2095 u16 fll_fratio;
2096 int ratio;
2097} fll_fratios[] = {
2098 { 0, 64000, 4, 16 },
2099 { 64000, 128000, 3, 8 },
2100 { 128000, 256000, 2, 4 },
2101 { 256000, 1000000, 1, 2 },
2102 { 1000000, 13500000, 0, 1 },
2103};
2104
2105static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
2106 unsigned int Fout)
2107{
2108 unsigned int target;
2109 unsigned int div;
2110 unsigned int fratio, gcd_fll;
2111 int i;
2112
2113 /* Fref must be <=13.5MHz */
2114 div = 1;
2115 fll_div->fll_refclk_div = 0;
2116 while ((Fref / div) > 13500000) {
2117 div *= 2;
2118 fll_div->fll_refclk_div++;
2119
2120 if (div > 8) {
2121 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
2122 Fref);
2123 return -EINVAL;
2124 }
2125 }
2126
2127 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
2128
2129 /* Apply the division for our remaining calculations */
2130 Fref /= div;
2131
2132 if (Fref >= 3000000)
2133 fll_div->fll_loop_gain = 5;
2134 else
2135 fll_div->fll_loop_gain = 0;
2136
2137 if (Fref >= 48000)
2138 fll_div->fll_ref_freq = 0;
2139 else
2140 fll_div->fll_ref_freq = 1;
2141
2142 /* Fvco should be 90-100MHz; don't check the upper bound */
2143 div = 2;
2144 while (Fout * div < 90000000) {
2145 div++;
2146 if (div > 64) {
2147 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
2148 Fout);
2149 return -EINVAL;
2150 }
2151 }
2152 target = Fout * div;
2153 fll_div->fll_outdiv = div - 1;
2154
2155 pr_debug("FLL Fvco=%dHz\n", target);
2156
2157 /* Find an appropraite FLL_FRATIO and factor it out of the target */
2158 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
2159 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
2160 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
2161 fratio = fll_fratios[i].ratio;
2162 break;
2163 }
2164 }
2165 if (i == ARRAY_SIZE(fll_fratios)) {
2166 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
2167 return -EINVAL;
2168 }
2169
2170 fll_div->n = target / (fratio * Fref);
2171
2172 if (target % Fref == 0) {
2173 fll_div->theta = 0;
2174 fll_div->lambda = 0;
2175 } else {
2176 gcd_fll = gcd(target, fratio * Fref);
2177
2178 fll_div->theta = (target - (fll_div->n * fratio * Fref))
2179 / gcd_fll;
2180 fll_div->lambda = (fratio * Fref) / gcd_fll;
2181 }
2182
2183 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
2184 fll_div->n, fll_div->theta, fll_div->lambda);
2185 pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
2186 fll_div->fll_fratio, fll_div->fll_outdiv,
2187 fll_div->fll_refclk_div);
2188
2189 return 0;
2190}
2191
2192static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
2193 unsigned int Fref, unsigned int Fout)
2194{
2195 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2196 struct i2c_client *i2c = to_i2c_client(codec->dev);
2197 struct _fll_div fll_div;
2198 unsigned long timeout;
Mark Brown27b6d922011-09-04 09:35:47 -07002199 int ret, reg, retry;
Mark Browna9ba6152011-06-24 12:10:44 +01002200
2201 /* Any change? */
2202 if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
2203 Fout == wm8996->fll_fout)
2204 return 0;
2205
2206 if (Fout == 0) {
2207 dev_dbg(codec->dev, "FLL disabled\n");
2208
2209 wm8996->fll_fref = 0;
2210 wm8996->fll_fout = 0;
2211
2212 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2213 WM8996_FLL_ENA, 0);
2214
Mark Brownded71dc2011-09-19 18:50:05 +01002215 wm8996_bg_disable(codec);
2216
Mark Browna9ba6152011-06-24 12:10:44 +01002217 return 0;
2218 }
2219
2220 ret = fll_factors(&fll_div, Fref, Fout);
2221 if (ret != 0)
2222 return ret;
2223
2224 switch (source) {
2225 case WM8996_FLL_MCLK1:
2226 reg = 0;
2227 break;
2228 case WM8996_FLL_MCLK2:
2229 reg = 1;
2230 break;
2231 case WM8996_FLL_DACLRCLK1:
2232 reg = 2;
2233 break;
2234 case WM8996_FLL_BCLK1:
2235 reg = 3;
2236 break;
2237 default:
2238 dev_err(codec->dev, "Unknown FLL source %d\n", ret);
2239 return -EINVAL;
2240 }
2241
2242 reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
2243 reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
2244
2245 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
2246 WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
2247 WM8996_FLL_REFCLK_SRC_MASK, reg);
2248
2249 reg = 0;
2250 if (fll_div.theta || fll_div.lambda)
2251 reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
2252 else
2253 reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
2254 snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
2255
2256 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
2257 WM8996_FLL_OUTDIV_MASK |
2258 WM8996_FLL_FRATIO_MASK,
2259 (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
2260 (fll_div.fll_fratio));
2261
2262 snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
2263
2264 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
2265 WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
2266 (fll_div.n << WM8996_FLL_N_SHIFT) |
2267 fll_div.fll_loop_gain);
2268
2269 snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
2270
Mark Brownded71dc2011-09-19 18:50:05 +01002271 /* Enable the bandgap if it's not already enabled */
2272 ret = snd_soc_read(codec, WM8996_FLL_CONTROL_1);
2273 if (!(ret & WM8996_FLL_ENA))
2274 wm8996_bg_enable(codec);
2275
Mark Browna4161942011-08-16 16:57:58 +09002276 /* Clear any pending completions (eg, from failed startups) */
2277 try_wait_for_completion(&wm8996->fll_lock);
2278
Mark Browna9ba6152011-06-24 12:10:44 +01002279 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2280 WM8996_FLL_ENA, WM8996_FLL_ENA);
2281
2282 /* The FLL supports live reconfiguration - kick that in case we were
2283 * already enabled.
2284 */
2285 snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
2286
2287 /* Wait for the FLL to lock, using the interrupt if possible */
2288 if (Fref > 1000000)
2289 timeout = usecs_to_jiffies(300);
2290 else
2291 timeout = msecs_to_jiffies(2);
2292
Mark Brown27b6d922011-09-04 09:35:47 -07002293 /* Allow substantially longer if we've actually got the IRQ, poll
2294 * at a slightly higher rate if we don't.
2295 */
Mark Browna9ba6152011-06-24 12:10:44 +01002296 if (i2c->irq)
Mark Brown27b6d922011-09-04 09:35:47 -07002297 timeout *= 10;
2298 else
2299 timeout /= 2;
Mark Browna9ba6152011-06-24 12:10:44 +01002300
Mark Brown27b6d922011-09-04 09:35:47 -07002301 for (retry = 0; retry < 10; retry++) {
2302 ret = wait_for_completion_timeout(&wm8996->fll_lock,
2303 timeout);
2304 if (ret != 0) {
2305 WARN_ON(!i2c->irq);
2306 break;
2307 }
Mark Browna9ba6152011-06-24 12:10:44 +01002308
Mark Brown27b6d922011-09-04 09:35:47 -07002309 ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
2310 if (ret & WM8996_FLL_LOCK_STS)
2311 break;
2312 }
2313 if (retry == 10) {
Mark Browna9ba6152011-06-24 12:10:44 +01002314 dev_err(codec->dev, "Timed out waiting for FLL\n");
2315 ret = -ETIMEDOUT;
Mark Browna9ba6152011-06-24 12:10:44 +01002316 }
2317
2318 dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
2319
2320 wm8996->fll_fref = Fref;
2321 wm8996->fll_fout = Fout;
2322 wm8996->fll_src = source;
2323
2324 return ret;
2325}
2326
2327#ifdef CONFIG_GPIOLIB
2328static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
2329{
2330 return container_of(chip, struct wm8996_priv, gpio_chip);
2331}
2332
2333static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
2334{
2335 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
Mark Browna9ba6152011-06-24 12:10:44 +01002336
Mark Brownb2d1e232011-09-19 23:04:06 +01002337 regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
2338 WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
Mark Browna9ba6152011-06-24 12:10:44 +01002339}
2340
2341static int wm8996_gpio_direction_out(struct gpio_chip *chip,
2342 unsigned offset, int value)
2343{
2344 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
Mark Browna9ba6152011-06-24 12:10:44 +01002345 int val;
2346
2347 val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
2348
Mark Brownb2d1e232011-09-19 23:04:06 +01002349 return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
2350 WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
2351 WM8996_GP1_LVL, val);
Mark Browna9ba6152011-06-24 12:10:44 +01002352}
2353
2354static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
2355{
2356 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
Mark Brownb2d1e232011-09-19 23:04:06 +01002357 unsigned int reg;
Mark Browna9ba6152011-06-24 12:10:44 +01002358 int ret;
2359
Mark Brownb2d1e232011-09-19 23:04:06 +01002360 ret = regmap_read(wm8996->regmap, WM8996_GPIO_1 + offset, &reg);
Mark Browna9ba6152011-06-24 12:10:44 +01002361 if (ret < 0)
2362 return ret;
2363
Mark Brownb2d1e232011-09-19 23:04:06 +01002364 return (reg & WM8996_GP1_LVL) != 0;
Mark Browna9ba6152011-06-24 12:10:44 +01002365}
2366
2367static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
2368{
2369 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
Mark Browna9ba6152011-06-24 12:10:44 +01002370
Mark Brownb2d1e232011-09-19 23:04:06 +01002371 return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
2372 WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
2373 (1 << WM8996_GP1_FN_SHIFT) |
2374 (1 << WM8996_GP1_DIR_SHIFT));
Mark Browna9ba6152011-06-24 12:10:44 +01002375}
2376
2377static struct gpio_chip wm8996_template_chip = {
2378 .label = "wm8996",
2379 .owner = THIS_MODULE,
2380 .direction_output = wm8996_gpio_direction_out,
2381 .set = wm8996_gpio_set,
2382 .direction_input = wm8996_gpio_direction_in,
2383 .get = wm8996_gpio_get,
2384 .can_sleep = 1,
2385};
2386
Mark Brownb2d1e232011-09-19 23:04:06 +01002387static void wm8996_init_gpio(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01002388{
Mark Browna9ba6152011-06-24 12:10:44 +01002389 int ret;
2390
2391 wm8996->gpio_chip = wm8996_template_chip;
2392 wm8996->gpio_chip.ngpio = 5;
Mark Brownb2d1e232011-09-19 23:04:06 +01002393 wm8996->gpio_chip.dev = wm8996->dev;
Mark Browna9ba6152011-06-24 12:10:44 +01002394
2395 if (wm8996->pdata.gpio_base)
2396 wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
2397 else
2398 wm8996->gpio_chip.base = -1;
2399
2400 ret = gpiochip_add(&wm8996->gpio_chip);
2401 if (ret != 0)
Mark Brownb2d1e232011-09-19 23:04:06 +01002402 dev_err(wm8996->dev, "Failed to add GPIOs: %d\n", ret);
Mark Browna9ba6152011-06-24 12:10:44 +01002403}
2404
Mark Brownb2d1e232011-09-19 23:04:06 +01002405static void wm8996_free_gpio(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01002406{
Mark Browna9ba6152011-06-24 12:10:44 +01002407 int ret;
2408
2409 ret = gpiochip_remove(&wm8996->gpio_chip);
2410 if (ret != 0)
Mark Brownb2d1e232011-09-19 23:04:06 +01002411 dev_err(wm8996->dev, "Failed to remove GPIOs: %d\n", ret);
Mark Browna9ba6152011-06-24 12:10:44 +01002412}
2413#else
Mark Brownb2d1e232011-09-19 23:04:06 +01002414static void wm8996_init_gpio(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01002415{
2416}
2417
Mark Brownb2d1e232011-09-19 23:04:06 +01002418static void wm8996_free_gpio(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01002419{
2420}
2421#endif
2422
2423/**
2424 * wm8996_detect - Enable default WM8996 jack detection
2425 *
2426 * The WM8996 has advanced accessory detection support for headsets.
2427 * This function provides a default implementation which integrates
2428 * the majority of this functionality with minimal user configuration.
2429 *
2430 * This will detect headset, headphone and short circuit button and
2431 * will also detect inverted microphone ground connections and update
2432 * the polarity of the connections.
2433 */
2434int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2435 wm8996_polarity_fn polarity_cb)
2436{
2437 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2438
2439 wm8996->jack = jack;
2440 wm8996->detecting = true;
2441 wm8996->polarity_cb = polarity_cb;
Mark Brownd7b35572012-01-26 18:00:42 +00002442 wm8996->jack_flips = 0;
Mark Browna9ba6152011-06-24 12:10:44 +01002443
2444 if (wm8996->polarity_cb)
2445 wm8996->polarity_cb(codec, 0);
2446
2447 /* Clear discarge to avoid noise during detection */
2448 snd_soc_update_bits(codec, WM8996_MICBIAS_1,
2449 WM8996_MICB1_DISCH, 0);
2450 snd_soc_update_bits(codec, WM8996_MICBIAS_2,
2451 WM8996_MICB2_DISCH, 0);
2452
2453 /* LDO2 powers the microphones, SYSCLK clocks detection */
2454 snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
2455 snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
2456
2457 /* We start off just enabling microphone detection - even a
2458 * plain headphone will trigger detection.
2459 */
2460 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2461 WM8996_MICD_ENA, WM8996_MICD_ENA);
2462
2463 /* Slowest detection rate, gives debounce for initial detection */
2464 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2465 WM8996_MICD_RATE_MASK,
2466 WM8996_MICD_RATE_MASK);
2467
2468 /* Enable interrupts and we're off */
2469 snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
Mark Brown0b684cc2011-09-04 07:50:31 -07002470 WM8996_IM_MICD_EINT | WM8996_HP_DONE_EINT, 0);
Mark Browna9ba6152011-06-24 12:10:44 +01002471
2472 return 0;
2473}
2474EXPORT_SYMBOL_GPL(wm8996_detect);
2475
Mark Brown0b684cc2011-09-04 07:50:31 -07002476static void wm8996_hpdet_irq(struct snd_soc_codec *codec)
2477{
2478 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2479 int val, reg, report;
2480
2481 /* Assume headphone in error conditions; we need to report
2482 * something or we stall our state machine.
2483 */
2484 report = SND_JACK_HEADPHONE;
2485
2486 reg = snd_soc_read(codec, WM8996_HEADPHONE_DETECT_2);
2487 if (reg < 0) {
2488 dev_err(codec->dev, "Failed to read HPDET status\n");
2489 goto out;
2490 }
2491
2492 if (!(reg & WM8996_HP_DONE)) {
2493 dev_err(codec->dev, "Got HPDET IRQ but HPDET is busy\n");
2494 goto out;
2495 }
2496
2497 val = reg & WM8996_HP_LVL_MASK;
2498
2499 dev_dbg(codec->dev, "HPDET measured %d ohms\n", val);
2500
2501 /* If we've got high enough impedence then report as line,
2502 * otherwise assume headphone.
2503 */
2504 if (val >= 126)
2505 report = SND_JACK_LINEOUT;
2506 else
2507 report = SND_JACK_HEADPHONE;
2508
2509out:
2510 if (wm8996->jack_mic)
2511 report |= SND_JACK_MICROPHONE;
2512
2513 snd_soc_jack_report(wm8996->jack, report,
2514 SND_JACK_LINEOUT | SND_JACK_HEADSET);
2515
2516 wm8996->detecting = false;
2517
2518 /* If the output isn't running re-clamp it */
2519 if (!(snd_soc_read(codec, WM8996_POWER_MANAGEMENT_1) &
2520 (WM8996_HPOUT1L_ENA | WM8996_HPOUT1R_RMV_SHORT)))
2521 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
2522 WM8996_HPOUT1L_RMV_SHORT |
2523 WM8996_HPOUT1R_RMV_SHORT, 0);
2524
2525 /* Go back to looking at the microphone */
2526 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
2527 WM8996_JD_MODE_MASK, 0);
2528 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA,
2529 WM8996_MICD_ENA);
2530
2531 snd_soc_dapm_disable_pin(&codec->dapm, "Bandgap");
2532 snd_soc_dapm_sync(&codec->dapm);
2533}
2534
2535static void wm8996_hpdet_start(struct snd_soc_codec *codec)
2536{
2537 /* Unclamp the output, we can't measure while we're shorting it */
2538 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
2539 WM8996_HPOUT1L_RMV_SHORT |
2540 WM8996_HPOUT1R_RMV_SHORT,
2541 WM8996_HPOUT1L_RMV_SHORT |
2542 WM8996_HPOUT1R_RMV_SHORT);
2543
2544 /* We need bandgap for HPDET */
2545 snd_soc_dapm_force_enable_pin(&codec->dapm, "Bandgap");
2546 snd_soc_dapm_sync(&codec->dapm);
2547
2548 /* Go into headphone detect left mode */
2549 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA, 0);
2550 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
2551 WM8996_JD_MODE_MASK, 1);
2552
2553 /* Trigger a measurement */
2554 snd_soc_update_bits(codec, WM8996_HEADPHONE_DETECT_1,
2555 WM8996_HP_POLL, WM8996_HP_POLL);
2556}
2557
Mark Brownd7b35572012-01-26 18:00:42 +00002558static void wm8996_report_headphone(struct snd_soc_codec *codec)
2559{
2560 dev_dbg(codec->dev, "Headphone detected\n");
2561 wm8996_hpdet_start(codec);
2562
2563 /* Increase the detection rate a bit for responsiveness. */
2564 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2565 WM8996_MICD_RATE_MASK |
2566 WM8996_MICD_BIAS_STARTTIME_MASK,
2567 7 << WM8996_MICD_RATE_SHIFT |
2568 7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
2569}
2570
Mark Browna9ba6152011-06-24 12:10:44 +01002571static void wm8996_micd(struct snd_soc_codec *codec)
2572{
2573 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2574 int val, reg;
2575
2576 val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
2577
2578 dev_dbg(codec->dev, "Microphone event: %x\n", val);
2579
2580 if (!(val & WM8996_MICD_VALID)) {
2581 dev_warn(codec->dev, "Microphone detection state invalid\n");
2582 return;
2583 }
2584
2585 /* No accessory, reset everything and report removal */
2586 if (!(val & WM8996_MICD_STS)) {
2587 dev_dbg(codec->dev, "Jack removal detected\n");
2588 wm8996->jack_mic = false;
2589 wm8996->detecting = true;
Mark Brownd7b35572012-01-26 18:00:42 +00002590 wm8996->jack_flips = 0;
Mark Browna9ba6152011-06-24 12:10:44 +01002591 snd_soc_jack_report(wm8996->jack, 0,
Mark Brown0b684cc2011-09-04 07:50:31 -07002592 SND_JACK_LINEOUT | SND_JACK_HEADSET |
2593 SND_JACK_BTN_0);
2594
Mark Browna9ba6152011-06-24 12:10:44 +01002595 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
Mark Brown45ba82d2011-12-14 19:23:37 +08002596 WM8996_MICD_RATE_MASK |
2597 WM8996_MICD_BIAS_STARTTIME_MASK,
2598 WM8996_MICD_RATE_MASK |
2599 9 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
Mark Browna9ba6152011-06-24 12:10:44 +01002600 return;
2601 }
2602
Mark Brown0b684cc2011-09-04 07:50:31 -07002603 /* If the measurement is very high we've got a microphone,
2604 * either we just detected one or if we already reported then
2605 * we've got a button release event.
Mark Browna9ba6152011-06-24 12:10:44 +01002606 */
2607 if (val & 0x400) {
Mark Brown0b684cc2011-09-04 07:50:31 -07002608 if (wm8996->detecting) {
2609 dev_dbg(codec->dev, "Microphone detected\n");
2610 wm8996->jack_mic = true;
2611 wm8996_hpdet_start(codec);
Mark Browna9ba6152011-06-24 12:10:44 +01002612
Mark Brown0b684cc2011-09-04 07:50:31 -07002613 /* Increase poll rate to give better responsiveness
2614 * for buttons */
2615 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
Mark Brown45ba82d2011-12-14 19:23:37 +08002616 WM8996_MICD_RATE_MASK |
2617 WM8996_MICD_BIAS_STARTTIME_MASK,
2618 5 << WM8996_MICD_RATE_SHIFT |
2619 7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
Mark Brown0b684cc2011-09-04 07:50:31 -07002620 } else {
2621 dev_dbg(codec->dev, "Mic button up\n");
2622 snd_soc_jack_report(wm8996->jack, 0, SND_JACK_BTN_0);
2623 }
2624
2625 return;
Mark Browna9ba6152011-06-24 12:10:44 +01002626 }
2627
2628 /* If we detected a lower impedence during initial startup
2629 * then we probably have the wrong polarity, flip it. Don't
2630 * do this for the lowest impedences to speed up detection of
Mark Brownd7b35572012-01-26 18:00:42 +00002631 * plain headphones. If both polarities report a low
2632 * impedence then give up and report headphones.
Mark Browna9ba6152011-06-24 12:10:44 +01002633 */
2634 if (wm8996->detecting && (val & 0x3f0)) {
Mark Brownd7b35572012-01-26 18:00:42 +00002635 wm8996->jack_flips++;
2636
2637 if (wm8996->jack_flips > 1) {
2638 wm8996_report_headphone(codec);
2639 return;
2640 }
2641
Mark Browna9ba6152011-06-24 12:10:44 +01002642 reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
2643 reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2644 WM8996_MICD_BIAS_SRC;
2645 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2646 WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2647 WM8996_MICD_BIAS_SRC, reg);
2648
2649 if (wm8996->polarity_cb)
2650 wm8996->polarity_cb(codec,
2651 (reg & WM8996_MICD_SRC) != 0);
2652
2653 dev_dbg(codec->dev, "Set microphone polarity to %d\n",
2654 (reg & WM8996_MICD_SRC) != 0);
2655
2656 return;
2657 }
2658
2659 /* Don't distinguish between buttons, just report any low
2660 * impedence as BTN_0.
2661 */
2662 if (val & 0x3fc) {
2663 if (wm8996->jack_mic) {
2664 dev_dbg(codec->dev, "Mic button detected\n");
Mark Brown0b684cc2011-09-04 07:50:31 -07002665 snd_soc_jack_report(wm8996->jack, SND_JACK_BTN_0,
Mark Browna9ba6152011-06-24 12:10:44 +01002666 SND_JACK_BTN_0);
Mark Brown0b684cc2011-09-04 07:50:31 -07002667 } else if (wm8996->detecting) {
Mark Brownd7b35572012-01-26 18:00:42 +00002668 wm8996_report_headphone(codec);
Mark Browna9ba6152011-06-24 12:10:44 +01002669 }
2670 }
2671}
2672
2673static irqreturn_t wm8996_irq(int irq, void *data)
2674{
2675 struct snd_soc_codec *codec = data;
2676 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2677 int irq_val;
2678
2679 irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
2680 if (irq_val < 0) {
2681 dev_err(codec->dev, "Failed to read IRQ status: %d\n",
2682 irq_val);
2683 return IRQ_NONE;
2684 }
2685 irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
2686
Mark Brown2fde6e82011-08-20 19:28:59 +01002687 if (!irq_val)
2688 return IRQ_NONE;
2689
Mark Brown84497092011-07-20 13:49:58 +01002690 snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
2691
Mark Browna9ba6152011-06-24 12:10:44 +01002692 if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
2693 dev_dbg(codec->dev, "DC servo IRQ\n");
2694 complete(&wm8996->dcs_done);
2695 }
2696
2697 if (irq_val & WM8996_FIFOS_ERR_EINT)
2698 dev_err(codec->dev, "Digital core FIFO error\n");
2699
2700 if (irq_val & WM8996_FLL_LOCK_EINT) {
2701 dev_dbg(codec->dev, "FLL locked\n");
2702 complete(&wm8996->fll_lock);
2703 }
2704
2705 if (irq_val & WM8996_MICD_EINT)
2706 wm8996_micd(codec);
2707
Mark Brown0b684cc2011-09-04 07:50:31 -07002708 if (irq_val & WM8996_HP_DONE_EINT)
2709 wm8996_hpdet_irq(codec);
2710
Mark Brown2fde6e82011-08-20 19:28:59 +01002711 return IRQ_HANDLED;
Mark Browna9ba6152011-06-24 12:10:44 +01002712}
2713
2714static irqreturn_t wm8996_edge_irq(int irq, void *data)
2715{
2716 irqreturn_t ret = IRQ_NONE;
2717 irqreturn_t val;
2718
2719 do {
2720 val = wm8996_irq(irq, data);
2721 if (val != IRQ_NONE)
2722 ret = val;
2723 } while (val != IRQ_NONE);
2724
2725 return ret;
2726}
2727
2728static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
2729{
2730 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2731 struct wm8996_pdata *pdata = &wm8996->pdata;
2732
2733 struct snd_kcontrol_new controls[] = {
2734 SOC_ENUM_EXT("DSP1 EQ Mode",
2735 wm8996->retune_mobile_enum,
2736 wm8996_get_retune_mobile_enum,
2737 wm8996_put_retune_mobile_enum),
2738 SOC_ENUM_EXT("DSP2 EQ Mode",
2739 wm8996->retune_mobile_enum,
2740 wm8996_get_retune_mobile_enum,
2741 wm8996_put_retune_mobile_enum),
2742 };
2743 int ret, i, j;
2744 const char **t;
2745
2746 /* We need an array of texts for the enum API but the number
2747 * of texts is likely to be less than the number of
2748 * configurations due to the sample rate dependency of the
2749 * configurations. */
2750 wm8996->num_retune_mobile_texts = 0;
2751 wm8996->retune_mobile_texts = NULL;
2752 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2753 for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
2754 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2755 wm8996->retune_mobile_texts[j]) == 0)
2756 break;
2757 }
2758
2759 if (j != wm8996->num_retune_mobile_texts)
2760 continue;
2761
2762 /* Expand the array... */
2763 t = krealloc(wm8996->retune_mobile_texts,
2764 sizeof(char *) *
2765 (wm8996->num_retune_mobile_texts + 1),
2766 GFP_KERNEL);
2767 if (t == NULL)
2768 continue;
2769
2770 /* ...store the new entry... */
2771 t[wm8996->num_retune_mobile_texts] =
2772 pdata->retune_mobile_cfgs[i].name;
2773
2774 /* ...and remember the new version. */
2775 wm8996->num_retune_mobile_texts++;
2776 wm8996->retune_mobile_texts = t;
2777 }
2778
2779 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2780 wm8996->num_retune_mobile_texts);
2781
2782 wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
2783 wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
2784
Liam Girdwood022658b2012-02-03 17:43:09 +00002785 ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
Mark Browna9ba6152011-06-24 12:10:44 +01002786 if (ret != 0)
2787 dev_err(codec->dev,
2788 "Failed to add ReTune Mobile controls: %d\n", ret);
2789}
2790
Mark Brown79172742011-09-19 16:15:58 +01002791static const struct regmap_config wm8996_regmap = {
2792 .reg_bits = 16,
2793 .val_bits = 16,
2794
2795 .max_register = WM8996_MAX_REGISTER,
2796 .reg_defaults = wm8996_reg,
2797 .num_reg_defaults = ARRAY_SIZE(wm8996_reg),
2798 .volatile_reg = wm8996_volatile_register,
2799 .readable_reg = wm8996_readable_register,
2800 .cache_type = REGCACHE_RBTREE,
2801};
2802
Mark Browna9ba6152011-06-24 12:10:44 +01002803static int wm8996_probe(struct snd_soc_codec *codec)
2804{
2805 int ret;
2806 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2807 struct i2c_client *i2c = to_i2c_client(codec->dev);
Mark Browna9ba6152011-06-24 12:10:44 +01002808 int i, irq_flags;
2809
2810 wm8996->codec = codec;
2811
2812 init_completion(&wm8996->dcs_done);
2813 init_completion(&wm8996->fll_lock);
2814
Mark Brownee5f3872011-09-19 19:51:07 +01002815 codec->control_data = wm8996->regmap;
Mark Brown79172742011-09-19 16:15:58 +01002816
2817 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Browna9ba6152011-06-24 12:10:44 +01002818 if (ret != 0) {
2819 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
Mark Brownee5f3872011-09-19 19:51:07 +01002820 goto err;
Mark Browna9ba6152011-06-24 12:10:44 +01002821 }
2822
2823 wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
2824 wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
2825 wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
Mark Brownc83495a2011-09-11 10:05:18 +01002826
Mark Browna9ba6152011-06-24 12:10:44 +01002827 /* This should really be moved into the regulator core */
2828 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
2829 ret = regulator_register_notifier(wm8996->supplies[i].consumer,
2830 &wm8996->disable_nb[i]);
2831 if (ret != 0) {
2832 dev_err(codec->dev,
2833 "Failed to register regulator notifier: %d\n",
2834 ret);
2835 }
2836 }
2837
Mark Brown79172742011-09-19 16:15:58 +01002838 regcache_cache_only(codec->control_data, true);
Mark Browna9ba6152011-06-24 12:10:44 +01002839
2840 /* Apply platform data settings */
2841 snd_soc_update_bits(codec, WM8996_LINE_INPUT_CONTROL,
2842 WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
2843 wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
2844 wm8996->pdata.inr_mode);
2845
2846 for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
2847 if (!wm8996->pdata.gpio_default[i])
2848 continue;
2849
2850 snd_soc_write(codec, WM8996_GPIO_1 + i,
2851 wm8996->pdata.gpio_default[i] & 0xffff);
2852 }
2853
2854 if (wm8996->pdata.spkmute_seq)
2855 snd_soc_update_bits(codec, WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
2856 WM8996_SPK_MUTE_ENDIAN |
2857 WM8996_SPK_MUTE_SEQ1_MASK,
2858 wm8996->pdata.spkmute_seq);
2859
2860 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2861 WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
2862 WM8996_MICD_SRC, wm8996->pdata.micdet_def);
2863
2864 /* Latch volume update bits */
2865 snd_soc_update_bits(codec, WM8996_LEFT_LINE_INPUT_VOLUME,
2866 WM8996_IN1_VU, WM8996_IN1_VU);
2867 snd_soc_update_bits(codec, WM8996_RIGHT_LINE_INPUT_VOLUME,
2868 WM8996_IN1_VU, WM8996_IN1_VU);
2869
2870 snd_soc_update_bits(codec, WM8996_DAC1_LEFT_VOLUME,
2871 WM8996_DAC1_VU, WM8996_DAC1_VU);
2872 snd_soc_update_bits(codec, WM8996_DAC1_RIGHT_VOLUME,
2873 WM8996_DAC1_VU, WM8996_DAC1_VU);
2874 snd_soc_update_bits(codec, WM8996_DAC2_LEFT_VOLUME,
2875 WM8996_DAC2_VU, WM8996_DAC2_VU);
2876 snd_soc_update_bits(codec, WM8996_DAC2_RIGHT_VOLUME,
2877 WM8996_DAC2_VU, WM8996_DAC2_VU);
2878
2879 snd_soc_update_bits(codec, WM8996_OUTPUT1_LEFT_VOLUME,
2880 WM8996_DAC1_VU, WM8996_DAC1_VU);
2881 snd_soc_update_bits(codec, WM8996_OUTPUT1_RIGHT_VOLUME,
2882 WM8996_DAC1_VU, WM8996_DAC1_VU);
2883 snd_soc_update_bits(codec, WM8996_OUTPUT2_LEFT_VOLUME,
2884 WM8996_DAC2_VU, WM8996_DAC2_VU);
2885 snd_soc_update_bits(codec, WM8996_OUTPUT2_RIGHT_VOLUME,
2886 WM8996_DAC2_VU, WM8996_DAC2_VU);
2887
2888 snd_soc_update_bits(codec, WM8996_DSP1_TX_LEFT_VOLUME,
2889 WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2890 snd_soc_update_bits(codec, WM8996_DSP1_TX_RIGHT_VOLUME,
2891 WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2892 snd_soc_update_bits(codec, WM8996_DSP2_TX_LEFT_VOLUME,
2893 WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2894 snd_soc_update_bits(codec, WM8996_DSP2_TX_RIGHT_VOLUME,
2895 WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2896
2897 snd_soc_update_bits(codec, WM8996_DSP1_RX_LEFT_VOLUME,
2898 WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2899 snd_soc_update_bits(codec, WM8996_DSP1_RX_RIGHT_VOLUME,
2900 WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2901 snd_soc_update_bits(codec, WM8996_DSP2_RX_LEFT_VOLUME,
2902 WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2903 snd_soc_update_bits(codec, WM8996_DSP2_RX_RIGHT_VOLUME,
2904 WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2905
2906 /* No support currently for the underclocked TDM modes and
2907 * pick a default TDM layout with each channel pair working with
2908 * slots 0 and 1. */
2909 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
2910 WM8996_AIF1RX_CHAN0_SLOTS_MASK |
2911 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2912 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
2913 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
2914 WM8996_AIF1RX_CHAN1_SLOTS_MASK |
2915 WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
2916 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
2917 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
2918 WM8996_AIF1RX_CHAN2_SLOTS_MASK |
2919 WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
2920 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
2921 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
2922 WM8996_AIF1RX_CHAN3_SLOTS_MASK |
2923 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2924 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
2925 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
2926 WM8996_AIF1RX_CHAN4_SLOTS_MASK |
2927 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2928 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
2929 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
2930 WM8996_AIF1RX_CHAN5_SLOTS_MASK |
2931 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2932 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
2933
2934 snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
2935 WM8996_AIF2RX_CHAN0_SLOTS_MASK |
2936 WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
2937 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
2938 snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
2939 WM8996_AIF2RX_CHAN1_SLOTS_MASK |
2940 WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
2941 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
2942
2943 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
2944 WM8996_AIF1TX_CHAN0_SLOTS_MASK |
2945 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2946 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
2947 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2948 WM8996_AIF1TX_CHAN1_SLOTS_MASK |
2949 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2950 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2951 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
2952 WM8996_AIF1TX_CHAN2_SLOTS_MASK |
2953 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2954 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
2955 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
2956 WM8996_AIF1TX_CHAN3_SLOTS_MASK |
2957 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2958 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
2959 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
2960 WM8996_AIF1TX_CHAN4_SLOTS_MASK |
2961 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2962 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
2963 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
2964 WM8996_AIF1TX_CHAN5_SLOTS_MASK |
2965 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2966 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
2967
2968 snd_soc_update_bits(codec, WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
2969 WM8996_AIF2TX_CHAN0_SLOTS_MASK |
2970 WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
2971 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
2972 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2973 WM8996_AIF2TX_CHAN1_SLOTS_MASK |
2974 WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
2975 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2976
2977 if (wm8996->pdata.num_retune_mobile_cfgs)
2978 wm8996_retune_mobile_pdata(codec);
2979 else
Liam Girdwood022658b2012-02-03 17:43:09 +00002980 snd_soc_add_codec_controls(codec, wm8996_eq_controls,
Mark Browna9ba6152011-06-24 12:10:44 +01002981 ARRAY_SIZE(wm8996_eq_controls));
2982
2983 /* If the TX LRCLK pins are not in LRCLK mode configure the
2984 * AIFs to source their clocks from the RX LRCLKs.
2985 */
2986 if ((snd_soc_read(codec, WM8996_GPIO_1)))
2987 snd_soc_update_bits(codec, WM8996_AIF1_TX_LRCLK_2,
2988 WM8996_AIF1TX_LRCLK_MODE,
2989 WM8996_AIF1TX_LRCLK_MODE);
2990
2991 if ((snd_soc_read(codec, WM8996_GPIO_2)))
2992 snd_soc_update_bits(codec, WM8996_AIF2_TX_LRCLK_2,
2993 WM8996_AIF2TX_LRCLK_MODE,
2994 WM8996_AIF2TX_LRCLK_MODE);
2995
Mark Browna9ba6152011-06-24 12:10:44 +01002996 if (i2c->irq) {
2997 if (wm8996->pdata.irq_flags)
2998 irq_flags = wm8996->pdata.irq_flags;
2999 else
3000 irq_flags = IRQF_TRIGGER_LOW;
3001
3002 irq_flags |= IRQF_ONESHOT;
3003
3004 if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
3005 ret = request_threaded_irq(i2c->irq, NULL,
3006 wm8996_edge_irq,
3007 irq_flags, "wm8996", codec);
3008 else
3009 ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
3010 irq_flags, "wm8996", codec);
3011
3012 if (ret == 0) {
3013 /* Unmask the interrupt */
3014 snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
3015 WM8996_IM_IRQ, 0);
3016
3017 /* Enable error reporting and DC servo status */
3018 snd_soc_update_bits(codec,
3019 WM8996_INTERRUPT_STATUS_2_MASK,
3020 WM8996_IM_DCS_DONE_23_EINT |
3021 WM8996_IM_DCS_DONE_01_EINT |
3022 WM8996_IM_FLL_LOCK_EINT |
3023 WM8996_IM_FIFOS_ERR_EINT,
3024 0);
3025 } else {
3026 dev_err(codec->dev, "Failed to request IRQ: %d\n",
3027 ret);
3028 }
3029 }
3030
3031 return 0;
3032
Mark Browna9ba6152011-06-24 12:10:44 +01003033err:
3034 return ret;
3035}
3036
3037static int wm8996_remove(struct snd_soc_codec *codec)
3038{
3039 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
3040 struct i2c_client *i2c = to_i2c_client(codec->dev);
3041 int i;
3042
3043 snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
3044 WM8996_IM_IRQ, WM8996_IM_IRQ);
3045
3046 if (i2c->irq)
3047 free_irq(i2c->irq, codec);
3048
Mark Browna9ba6152011-06-24 12:10:44 +01003049 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
3050 regulator_unregister_notifier(wm8996->supplies[i].consumer,
3051 &wm8996->disable_nb[i]);
Mark Browna9ba6152011-06-24 12:10:44 +01003052 regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3053
3054 return 0;
3055}
3056
Mark Brown1b39bf32011-12-29 12:18:53 +00003057static int wm8996_soc_volatile_register(struct snd_soc_codec *codec,
3058 unsigned int reg)
3059{
3060 return true;
3061}
3062
Mark Browna9ba6152011-06-24 12:10:44 +01003063static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
3064 .probe = wm8996_probe,
3065 .remove = wm8996_remove,
3066 .set_bias_level = wm8996_set_bias_level,
Axel Lineb3032f2012-01-27 18:02:09 +08003067 .idle_bias_off = true,
Mark Browna9ba6152011-06-24 12:10:44 +01003068 .seq_notifier = wm8996_seq_notifier,
Mark Browna9ba6152011-06-24 12:10:44 +01003069 .controls = wm8996_snd_controls,
3070 .num_controls = ARRAY_SIZE(wm8996_snd_controls),
3071 .dapm_widgets = wm8996_dapm_widgets,
3072 .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
3073 .dapm_routes = wm8996_dapm_routes,
3074 .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
3075 .set_pll = wm8996_set_fll,
Mark Brown1b39bf32011-12-29 12:18:53 +00003076 .reg_cache_size = WM8996_MAX_REGISTER,
3077 .volatile_register = wm8996_soc_volatile_register,
Mark Browna9ba6152011-06-24 12:10:44 +01003078};
3079
3080#define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
3081 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
3082#define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
3083 SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
3084 SNDRV_PCM_FMTBIT_S32_LE)
3085
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01003086static const struct snd_soc_dai_ops wm8996_dai_ops = {
Mark Browna9ba6152011-06-24 12:10:44 +01003087 .set_fmt = wm8996_set_fmt,
3088 .hw_params = wm8996_hw_params,
3089 .set_sysclk = wm8996_set_sysclk,
3090};
3091
3092static struct snd_soc_dai_driver wm8996_dai[] = {
3093 {
3094 .name = "wm8996-aif1",
3095 .playback = {
3096 .stream_name = "AIF1 Playback",
3097 .channels_min = 1,
3098 .channels_max = 6,
3099 .rates = WM8996_RATES,
3100 .formats = WM8996_FORMATS,
Mark Browna4b52332012-01-16 18:39:21 +00003101 .sig_bits = 24,
Mark Browna9ba6152011-06-24 12:10:44 +01003102 },
3103 .capture = {
3104 .stream_name = "AIF1 Capture",
3105 .channels_min = 1,
3106 .channels_max = 6,
3107 .rates = WM8996_RATES,
3108 .formats = WM8996_FORMATS,
Mark Browna4b52332012-01-16 18:39:21 +00003109 .sig_bits = 24,
Mark Browna9ba6152011-06-24 12:10:44 +01003110 },
3111 .ops = &wm8996_dai_ops,
3112 },
3113 {
3114 .name = "wm8996-aif2",
3115 .playback = {
3116 .stream_name = "AIF2 Playback",
3117 .channels_min = 1,
3118 .channels_max = 2,
3119 .rates = WM8996_RATES,
3120 .formats = WM8996_FORMATS,
Mark Browna4b52332012-01-16 18:39:21 +00003121 .sig_bits = 24,
Mark Browna9ba6152011-06-24 12:10:44 +01003122 },
3123 .capture = {
3124 .stream_name = "AIF2 Capture",
3125 .channels_min = 1,
3126 .channels_max = 2,
3127 .rates = WM8996_RATES,
3128 .formats = WM8996_FORMATS,
Mark Browna4b52332012-01-16 18:39:21 +00003129 .sig_bits = 24,
Mark Browna9ba6152011-06-24 12:10:44 +01003130 },
3131 .ops = &wm8996_dai_ops,
3132 },
3133};
3134
3135static __devinit int wm8996_i2c_probe(struct i2c_client *i2c,
3136 const struct i2c_device_id *id)
3137{
3138 struct wm8996_priv *wm8996;
Mark Brownee5f3872011-09-19 19:51:07 +01003139 int ret, i;
3140 unsigned int reg;
Mark Browna9ba6152011-06-24 12:10:44 +01003141
Mark Browna2909862011-11-27 15:59:23 +00003142 wm8996 = devm_kzalloc(&i2c->dev, sizeof(struct wm8996_priv),
3143 GFP_KERNEL);
Mark Browna9ba6152011-06-24 12:10:44 +01003144 if (wm8996 == NULL)
3145 return -ENOMEM;
3146
3147 i2c_set_clientdata(i2c, wm8996);
Mark Brownb2d1e232011-09-19 23:04:06 +01003148 wm8996->dev = &i2c->dev;
Mark Browna9ba6152011-06-24 12:10:44 +01003149
3150 if (dev_get_platdata(&i2c->dev))
3151 memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
3152 sizeof(wm8996->pdata));
3153
3154 if (wm8996->pdata.ldo_ena > 0) {
3155 ret = gpio_request_one(wm8996->pdata.ldo_ena,
3156 GPIOF_OUT_INIT_LOW, "WM8996 ENA");
3157 if (ret < 0) {
3158 dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
3159 wm8996->pdata.ldo_ena, ret);
3160 goto err;
3161 }
3162 }
3163
Mark Brownee5f3872011-09-19 19:51:07 +01003164 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
3165 wm8996->supplies[i].supply = wm8996_supply_names[i];
3166
Mark Brown24e0c572012-01-21 22:18:52 +00003167 ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8996->supplies),
3168 wm8996->supplies);
Mark Brownee5f3872011-09-19 19:51:07 +01003169 if (ret != 0) {
3170 dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
3171 goto err_gpio;
3172 }
3173
Mark Brownee5f3872011-09-19 19:51:07 +01003174 ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
3175 wm8996->supplies);
3176 if (ret != 0) {
3177 dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
Mark Brown24e0c572012-01-21 22:18:52 +00003178 goto err_gpio;
Mark Brownee5f3872011-09-19 19:51:07 +01003179 }
3180
3181 if (wm8996->pdata.ldo_ena > 0) {
3182 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
3183 msleep(5);
3184 }
3185
3186 wm8996->regmap = regmap_init_i2c(i2c, &wm8996_regmap);
3187 if (IS_ERR(wm8996->regmap)) {
3188 ret = PTR_ERR(wm8996->regmap);
3189 dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
3190 goto err_enable;
3191 }
3192
3193 ret = regmap_read(wm8996->regmap, WM8996_SOFTWARE_RESET, &reg);
3194 if (ret < 0) {
3195 dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
3196 goto err_regmap;
3197 }
3198 if (reg != 0x8915) {
Axel Lin905b4192012-02-16 10:33:45 +08003199 dev_err(&i2c->dev, "Device is not a WM8996, ID %x\n", reg);
Mark Brownee5f3872011-09-19 19:51:07 +01003200 ret = -EINVAL;
3201 goto err_regmap;
3202 }
3203
3204 ret = regmap_read(wm8996->regmap, WM8996_CHIP_REVISION, &reg);
3205 if (ret < 0) {
3206 dev_err(&i2c->dev, "Failed to read device revision: %d\n",
3207 ret);
3208 goto err_regmap;
3209 }
3210
3211 dev_info(&i2c->dev, "revision %c\n",
3212 (reg & WM8996_CHIP_REV_MASK) + 'A');
3213
3214 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3215
3216 ret = wm8996_reset(wm8996);
3217 if (ret < 0) {
3218 dev_err(&i2c->dev, "Failed to issue reset\n");
3219 goto err_regmap;
3220 }
3221
Mark Brownb2d1e232011-09-19 23:04:06 +01003222 wm8996_init_gpio(wm8996);
3223
Mark Browna9ba6152011-06-24 12:10:44 +01003224 ret = snd_soc_register_codec(&i2c->dev,
3225 &soc_codec_dev_wm8996, wm8996_dai,
3226 ARRAY_SIZE(wm8996_dai));
3227 if (ret < 0)
Mark Brownb2d1e232011-09-19 23:04:06 +01003228 goto err_gpiolib;
Mark Browna9ba6152011-06-24 12:10:44 +01003229
3230 return ret;
3231
Mark Brownb2d1e232011-09-19 23:04:06 +01003232err_gpiolib:
3233 wm8996_free_gpio(wm8996);
Mark Brownee5f3872011-09-19 19:51:07 +01003234err_regmap:
3235 regmap_exit(wm8996->regmap);
3236err_enable:
3237 if (wm8996->pdata.ldo_ena > 0)
3238 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
3239 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
Mark Browna9ba6152011-06-24 12:10:44 +01003240err_gpio:
3241 if (wm8996->pdata.ldo_ena > 0)
3242 gpio_free(wm8996->pdata.ldo_ena);
3243err:
Mark Browna9ba6152011-06-24 12:10:44 +01003244
3245 return ret;
3246}
3247
3248static __devexit int wm8996_i2c_remove(struct i2c_client *client)
3249{
3250 struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
3251
3252 snd_soc_unregister_codec(&client->dev);
Mark Brownb2d1e232011-09-19 23:04:06 +01003253 wm8996_free_gpio(wm8996);
Mark Brownee5f3872011-09-19 19:51:07 +01003254 regmap_exit(wm8996->regmap);
3255 if (wm8996->pdata.ldo_ena > 0) {
3256 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
Mark Browna9ba6152011-06-24 12:10:44 +01003257 gpio_free(wm8996->pdata.ldo_ena);
Mark Brownee5f3872011-09-19 19:51:07 +01003258 }
Mark Browna9ba6152011-06-24 12:10:44 +01003259 return 0;
3260}
3261
3262static const struct i2c_device_id wm8996_i2c_id[] = {
3263 { "wm8996", 0 },
3264 { }
3265};
3266MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
3267
3268static struct i2c_driver wm8996_i2c_driver = {
3269 .driver = {
3270 .name = "wm8996",
3271 .owner = THIS_MODULE,
3272 },
3273 .probe = wm8996_i2c_probe,
3274 .remove = __devexit_p(wm8996_i2c_remove),
3275 .id_table = wm8996_i2c_id,
3276};
3277
Mark Brown8005f392012-02-16 22:44:04 -08003278module_i2c_driver(wm8996_i2c_driver);
Mark Browna9ba6152011-06-24 12:10:44 +01003279
3280MODULE_DESCRIPTION("ASoC WM8996 driver");
3281MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3282MODULE_LICENSE("GPL");