blob: db31eaed6ea59b32083df49f757c1fc949c60303 [file] [log] [blame]
Komal Shah010d442c42006-08-13 23:44:09 +02001/*
2 * TI OMAP I2C master mode driver
3 *
4 * Copyright (C) 2003 MontaVista Software, Inc.
Komal Shah010d442c42006-08-13 23:44:09 +02005 * Copyright (C) 2005 Nokia Corporation
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08006 * Copyright (C) 2004 - 2007 Texas Instruments.
Komal Shah010d442c42006-08-13 23:44:09 +02007 *
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08008 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
Komal Shah010d442c42006-08-13 23:44:09 +020015 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29 */
30
31#include <linux/module.h>
32#include <linux/delay.h>
33#include <linux/i2c.h>
34#include <linux/err.h>
35#include <linux/interrupt.h>
36#include <linux/completion.h>
37#include <linux/platform_device.h>
38#include <linux/clk.h>
Tony Lindgrenc1a473b2008-11-21 13:39:47 -080039#include <linux/io.h>
Benoit Cousson61451972011-12-22 15:56:36 +010040#include <linux/of.h>
41#include <linux/of_i2c.h>
42#include <linux/of_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -070044#include <linux/i2c-omap.h>
Rajendra Nayak27b1fec2010-09-28 21:02:58 +053045#include <linux/pm_runtime.h>
Jean Pihet3db11fe2012-09-20 18:08:03 +020046#include <linux/pm_qos.h>
Komal Shah010d442c42006-08-13 23:44:09 +020047
Paul Walmsley9c76b872008-11-21 13:39:55 -080048/* I2C controller revisions */
Andy Green4e80f722011-05-30 07:43:07 -070049#define OMAP_I2C_OMAP1_REV_2 0x20
Paul Walmsley9c76b872008-11-21 13:39:55 -080050
51/* I2C controller revisions present on specific hardware */
52#define OMAP_I2C_REV_ON_2430 0x36
Jon Hunterf518b482012-06-28 20:41:31 +053053#define OMAP_I2C_REV_ON_3430_3530 0x3C
54#define OMAP_I2C_REV_ON_3630_4430 0x40
Paul Walmsley9c76b872008-11-21 13:39:55 -080055
Komal Shah010d442c42006-08-13 23:44:09 +020056/* timeout waiting for the controller to respond */
57#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
58
Felipe Balbi6d8451d2012-09-12 16:28:15 +053059/* timeout for pm runtime autosuspend */
60#define OMAP_I2C_PM_TIMEOUT 1000 /* ms */
61
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -080062/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070063enum {
64 OMAP_I2C_REV_REG = 0,
65 OMAP_I2C_IE_REG,
66 OMAP_I2C_STAT_REG,
67 OMAP_I2C_IV_REG,
68 OMAP_I2C_WE_REG,
69 OMAP_I2C_SYSS_REG,
70 OMAP_I2C_BUF_REG,
71 OMAP_I2C_CNT_REG,
72 OMAP_I2C_DATA_REG,
73 OMAP_I2C_SYSC_REG,
74 OMAP_I2C_CON_REG,
75 OMAP_I2C_OA_REG,
76 OMAP_I2C_SA_REG,
77 OMAP_I2C_PSC_REG,
78 OMAP_I2C_SCLL_REG,
79 OMAP_I2C_SCLH_REG,
80 OMAP_I2C_SYSTEST_REG,
81 OMAP_I2C_BUFSTAT_REG,
Andy Greenb8853082011-05-30 07:43:04 -070082 /* only on OMAP4430 */
83 OMAP_I2C_IP_V2_REVNB_LO,
84 OMAP_I2C_IP_V2_REVNB_HI,
85 OMAP_I2C_IP_V2_IRQSTATUS_RAW,
86 OMAP_I2C_IP_V2_IRQENABLE_SET,
87 OMAP_I2C_IP_V2_IRQENABLE_CLR,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070088};
Komal Shah010d442c42006-08-13 23:44:09 +020089
90/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080091#define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
92#define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
Komal Shah010d442c42006-08-13 23:44:09 +020093#define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
94#define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
95#define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
96#define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
97#define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
98
99/* I2C Status Register (OMAP_I2C_STAT): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800100#define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
101#define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
Komal Shah010d442c42006-08-13 23:44:09 +0200102#define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
103#define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
104#define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
105#define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
106#define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
107#define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
108#define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
109#define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
110#define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
111#define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
112
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800113/* I2C WE wakeup enable register */
114#define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
115#define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
116#define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
117#define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
118#define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
119#define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
120#define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
121#define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
122#define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
123#define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
124
125#define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
126 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
127 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
128 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
129 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
130
Komal Shah010d442c42006-08-13 23:44:09 +0200131/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
132#define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800133#define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200134#define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800135#define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200136
137/* I2C Configuration Register (OMAP_I2C_CON): */
138#define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
139#define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800140#define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
Komal Shah010d442c42006-08-13 23:44:09 +0200141#define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
142#define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
143#define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
144#define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
145#define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
146#define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
147#define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
148
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800149/* I2C SCL time value when Master */
150#define OMAP_I2C_SCLL_HSSCLL 8
151#define OMAP_I2C_SCLH_HSSCLH 8
152
Komal Shah010d442c42006-08-13 23:44:09 +0200153/* I2C System Test Register (OMAP_I2C_SYSTEST): */
154#ifdef DEBUG
155#define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
156#define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
157#define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
158#define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
159#define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
160#define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
161#define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
162#define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
163#endif
164
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800165/* OCP_SYSSTATUS bit definitions */
166#define SYSS_RESETDONE_MASK (1 << 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200167
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800168/* OCP_SYSCONFIG bit definitions */
169#define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
170#define SYSC_SIDLEMODE_MASK (0x3 << 3)
171#define SYSC_ENAWAKEUP_MASK (1 << 2)
172#define SYSC_SOFTRESET_MASK (1 << 1)
173#define SYSC_AUTOIDLE_MASK (1 << 0)
174
175#define SYSC_IDLEMODE_SMART 0x2
176#define SYSC_CLOCKACTIVITY_FCLK 0x2
177
manjugk manjugkf3083d92010-05-11 11:35:20 -0700178/* Errata definitions */
179#define I2C_OMAP_ERRATA_I207 (1 << 0)
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +0530180#define I2C_OMAP_ERRATA_I462 (1 << 1)
Komal Shah010d442c42006-08-13 23:44:09 +0200181
Komal Shah010d442c42006-08-13 23:44:09 +0200182struct omap_i2c_dev {
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530183 spinlock_t lock; /* IRQ synchronization */
Komal Shah010d442c42006-08-13 23:44:09 +0200184 struct device *dev;
185 void __iomem *base; /* virtual */
186 int irq;
Cory Maccarroned84d3ea2009-12-12 17:54:02 -0800187 int reg_shift; /* bit shift for I2C register addresses */
Komal Shah010d442c42006-08-13 23:44:09 +0200188 struct completion cmd_complete;
189 struct resource *ioarea;
Jean Pihet3db11fe2012-09-20 18:08:03 +0200190 u32 latency; /* maximum MPU wkup latency */
191 struct pm_qos_request pm_qos_request;
Benoit Cousson61451972011-12-22 15:56:36 +0100192 u32 speed; /* Speed of bus in kHz */
193 u32 dtrev; /* extra revision from DT */
194 u32 flags;
Komal Shah010d442c42006-08-13 23:44:09 +0200195 u16 cmd_err;
196 u8 *buf;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700197 u8 *regs;
Komal Shah010d442c42006-08-13 23:44:09 +0200198 size_t buf_len;
199 struct i2c_adapter adapter;
Felipe Balbidd745482012-09-12 16:28:10 +0530200 u8 threshold;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800201 u8 fifo_size; /* use as flag and value
202 * fifo_size==0 implies no fifo
203 * if set, should be trsh+1
204 */
Paul Walmsley9c76b872008-11-21 13:39:55 -0800205 u8 rev;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800206 unsigned b_hw:1; /* bad h/w fixes */
Felipe Balbi079d8af2012-09-12 16:28:06 +0530207 unsigned receiver:1; /* true when we're in receiver mode */
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100208 u16 iestate; /* Saved interrupt register */
Rajendra Nayakef871432009-11-23 08:59:18 -0800209 u16 pscstate;
210 u16 scllstate;
211 u16 sclhstate;
212 u16 bufstate;
213 u16 syscstate;
214 u16 westate;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700215 u16 errata;
Komal Shah010d442c42006-08-13 23:44:09 +0200216};
217
Andy Greena1295572011-05-30 07:43:06 -0700218static const u8 reg_map_ip_v1[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700219 [OMAP_I2C_REV_REG] = 0x00,
220 [OMAP_I2C_IE_REG] = 0x01,
221 [OMAP_I2C_STAT_REG] = 0x02,
222 [OMAP_I2C_IV_REG] = 0x03,
223 [OMAP_I2C_WE_REG] = 0x03,
224 [OMAP_I2C_SYSS_REG] = 0x04,
225 [OMAP_I2C_BUF_REG] = 0x05,
226 [OMAP_I2C_CNT_REG] = 0x06,
227 [OMAP_I2C_DATA_REG] = 0x07,
228 [OMAP_I2C_SYSC_REG] = 0x08,
229 [OMAP_I2C_CON_REG] = 0x09,
230 [OMAP_I2C_OA_REG] = 0x0a,
231 [OMAP_I2C_SA_REG] = 0x0b,
232 [OMAP_I2C_PSC_REG] = 0x0c,
233 [OMAP_I2C_SCLL_REG] = 0x0d,
234 [OMAP_I2C_SCLH_REG] = 0x0e,
235 [OMAP_I2C_SYSTEST_REG] = 0x0f,
236 [OMAP_I2C_BUFSTAT_REG] = 0x10,
237};
238
Andy Greena1295572011-05-30 07:43:06 -0700239static const u8 reg_map_ip_v2[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700240 [OMAP_I2C_REV_REG] = 0x04,
241 [OMAP_I2C_IE_REG] = 0x2c,
242 [OMAP_I2C_STAT_REG] = 0x28,
243 [OMAP_I2C_IV_REG] = 0x34,
244 [OMAP_I2C_WE_REG] = 0x34,
245 [OMAP_I2C_SYSS_REG] = 0x90,
246 [OMAP_I2C_BUF_REG] = 0x94,
247 [OMAP_I2C_CNT_REG] = 0x98,
248 [OMAP_I2C_DATA_REG] = 0x9c,
Alexander Aring2727b172011-12-08 15:43:53 +0100249 [OMAP_I2C_SYSC_REG] = 0x10,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700250 [OMAP_I2C_CON_REG] = 0xa4,
251 [OMAP_I2C_OA_REG] = 0xa8,
252 [OMAP_I2C_SA_REG] = 0xac,
253 [OMAP_I2C_PSC_REG] = 0xb0,
254 [OMAP_I2C_SCLL_REG] = 0xb4,
255 [OMAP_I2C_SCLH_REG] = 0xb8,
256 [OMAP_I2C_SYSTEST_REG] = 0xbC,
257 [OMAP_I2C_BUFSTAT_REG] = 0xc0,
Andy Greenb8853082011-05-30 07:43:04 -0700258 [OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
259 [OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
260 [OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
261 [OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
262 [OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700263};
264
Komal Shah010d442c42006-08-13 23:44:09 +0200265static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
266 int reg, u16 val)
267{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700268 __raw_writew(val, i2c_dev->base +
269 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200270}
271
272static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
273{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700274 return __raw_readw(i2c_dev->base +
275 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200276}
277
Komal Shah010d442c42006-08-13 23:44:09 +0200278static int omap_i2c_init(struct omap_i2c_dev *dev)
279{
Rajendra Nayakef871432009-11-23 08:59:18 -0800280 u16 psc = 0, scll = 0, sclh = 0, buf = 0;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800281 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200282 unsigned long fclk_rate = 12000000;
283 unsigned long timeout;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800284 unsigned long internal_clk = 0;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530285 struct clk *fclk;
Komal Shah010d442c42006-08-13 23:44:09 +0200286
Andy Green4e80f722011-05-30 07:43:07 -0700287 if (dev->rev >= OMAP_I2C_OMAP1_REV_2) {
Manjunatha GK57eb81b2009-12-11 11:09:08 +0530288 /* Disable I2C controller before soft reset */
289 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
290 omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
291 ~(OMAP_I2C_CON_EN));
292
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800293 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
Komal Shah010d442c42006-08-13 23:44:09 +0200294 /* For some reason we need to set the EN bit before the
295 * reset done bit gets set. */
296 timeout = jiffies + OMAP_I2C_TIMEOUT;
297 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
298 while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800299 SYSS_RESETDONE_MASK)) {
Komal Shah010d442c42006-08-13 23:44:09 +0200300 if (time_after(jiffies, timeout)) {
Joe Perchesfce3ff02007-12-12 13:45:24 +0100301 dev_warn(dev->dev, "timeout waiting "
Komal Shah010d442c42006-08-13 23:44:09 +0200302 "for controller reset\n");
303 return -ETIMEDOUT;
304 }
305 msleep(1);
306 }
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800307
308 /* SYSC register is cleared by the reset; rewrite it */
309 if (dev->rev == OMAP_I2C_REV_ON_2430) {
310
311 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
312 SYSC_AUTOIDLE_MASK);
313
Jon Hunterf518b482012-06-28 20:41:31 +0530314 } else if (dev->rev >= OMAP_I2C_REV_ON_3430_3530) {
Rajendra Nayakef871432009-11-23 08:59:18 -0800315 dev->syscstate = SYSC_AUTOIDLE_MASK;
316 dev->syscstate |= SYSC_ENAWAKEUP_MASK;
317 dev->syscstate |= (SYSC_IDLEMODE_SMART <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800318 __ffs(SYSC_SIDLEMODE_MASK));
Rajendra Nayakef871432009-11-23 08:59:18 -0800319 dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800320 __ffs(SYSC_CLOCKACTIVITY_MASK));
321
Rajendra Nayakef871432009-11-23 08:59:18 -0800322 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
323 dev->syscstate);
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800324 /*
325 * Enabling all wakup sources to stop I2C freezing on
326 * WFI instruction.
327 * REVISIT: Some wkup sources might not be needed.
328 */
Rajendra Nayakef871432009-11-23 08:59:18 -0800329 dev->westate = OMAP_I2C_WE_ALL;
Shubhrajyoti Dcb28e582011-08-03 13:58:08 +0530330 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
331 dev->westate);
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800332 }
Komal Shah010d442c42006-08-13 23:44:09 +0200333 }
334 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
335
Benoit Cousson61451972011-12-22 15:56:36 +0100336 if (dev->flags & OMAP_I2C_FLAG_ALWAYS_ARMXOR_CLK) {
Russell King0e9ae102009-01-22 19:31:46 +0000337 /*
338 * The I2C functional clock is the armxor_ck, so there's
339 * no need to get "armxor_ck" separately. Now, if OMAP2420
340 * always returns 12MHz for the functional clock, we can
341 * do this bit unconditionally.
342 */
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530343 fclk = clk_get(dev->dev, "fck");
344 fclk_rate = clk_get_rate(fclk);
345 clk_put(fclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200346
Komal Shah010d442c42006-08-13 23:44:09 +0200347 /* TRM for 5912 says the I2C clock must be prescaled to be
348 * between 7 - 12 MHz. The XOR input clock is typically
349 * 12, 13 or 19.2 MHz. So we should have code that produces:
350 *
351 * XOR MHz Divider Prescaler
352 * 12 1 0
353 * 13 2 1
354 * 19.2 2 1
355 */
Jean Delvared7aef132006-12-10 21:21:34 +0100356 if (fclk_rate > 12000000)
357 psc = fclk_rate / 12000000;
Komal Shah010d442c42006-08-13 23:44:09 +0200358 }
359
Benoit Cousson61451972011-12-22 15:56:36 +0100360 if (!(dev->flags & OMAP_I2C_FLAG_SIMPLE_CLOCK)) {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800361
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300362 /*
363 * HSI2C controller internal clk rate should be 19.2 Mhz for
364 * HS and for all modes on 2430. On 34xx we can use lower rate
365 * to get longer filter period for better noise suppression.
366 * The filter is iclk (fclk for HS) period.
367 */
Andy Green3be00532011-05-30 07:43:09 -0700368 if (dev->speed > 400 ||
Benoit Cousson61451972011-12-22 15:56:36 +0100369 dev->flags & OMAP_I2C_FLAG_FORCE_19200_INT_CLK)
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300370 internal_clk = 19200;
371 else if (dev->speed > 100)
372 internal_clk = 9600;
373 else
374 internal_clk = 4000;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530375 fclk = clk_get(dev->dev, "fck");
376 fclk_rate = clk_get_rate(fclk) / 1000;
377 clk_put(fclk);
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800378
379 /* Compute prescaler divisor */
380 psc = fclk_rate / internal_clk;
381 psc = psc - 1;
382
383 /* If configured for High Speed */
384 if (dev->speed > 400) {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300385 unsigned long scl;
386
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800387 /* For first phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300388 scl = internal_clk / 400;
389 fsscll = scl - (scl / 3) - 7;
390 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800391
392 /* For second phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300393 scl = fclk_rate / dev->speed;
394 hsscll = scl - (scl / 3) - 7;
395 hssclh = (scl / 3) - 5;
396 } else if (dev->speed > 100) {
397 unsigned long scl;
398
399 /* Fast mode */
400 scl = internal_clk / dev->speed;
401 fsscll = scl - (scl / 3) - 7;
402 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800403 } else {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300404 /* Standard mode */
405 fsscll = internal_clk / (dev->speed * 2) - 7;
406 fssclh = internal_clk / (dev->speed * 2) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800407 }
408 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
409 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
410 } else {
411 /* Program desired operating rate */
412 fclk_rate /= (psc + 1) * 1000;
413 if (psc > 2)
414 psc = 2;
415 scll = fclk_rate / (dev->speed * 2) - 7 + psc;
416 sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
417 }
418
Komal Shah010d442c42006-08-13 23:44:09 +0200419 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
420 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
421
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800422 /* SCL low and high time values */
423 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
424 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
Komal Shah010d442c42006-08-13 23:44:09 +0200425
426 /* Take the I2C module out of reset: */
427 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
428
429 /* Enable interrupts */
Rajendra Nayakef871432009-11-23 08:59:18 -0800430 dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800431 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
432 OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
Rajendra Nayakef871432009-11-23 08:59:18 -0800433 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
434 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
Benoit Cousson61451972011-12-22 15:56:36 +0100435 if (dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
Rajendra Nayakef871432009-11-23 08:59:18 -0800436 dev->pscstate = psc;
437 dev->scllstate = scll;
438 dev->sclhstate = sclh;
439 dev->bufstate = buf;
440 }
Komal Shah010d442c42006-08-13 23:44:09 +0200441 return 0;
442}
443
444/*
445 * Waiting on Bus Busy
446 */
447static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
448{
449 unsigned long timeout;
450
451 timeout = jiffies + OMAP_I2C_TIMEOUT;
452 while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
453 if (time_after(jiffies, timeout)) {
454 dev_warn(dev->dev, "timeout waiting for bus ready\n");
455 return -ETIMEDOUT;
456 }
457 msleep(1);
458 }
459
460 return 0;
461}
462
Felipe Balbidd745482012-09-12 16:28:10 +0530463static void omap_i2c_resize_fifo(struct omap_i2c_dev *dev, u8 size, bool is_rx)
464{
465 u16 buf;
466
467 if (dev->flags & OMAP_I2C_FLAG_NO_FIFO)
468 return;
469
470 /*
471 * Set up notification threshold based on message size. We're doing
472 * this to try and avoid draining feature as much as possible. Whenever
473 * we have big messages to transfer (bigger than our total fifo size)
474 * then we might use draining feature to transfer the remaining bytes.
475 */
476
477 dev->threshold = clamp(size, (u8) 1, dev->fifo_size);
478
479 buf = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
480
481 if (is_rx) {
482 /* Clear RX Threshold */
483 buf &= ~(0x3f << 8);
484 buf |= ((dev->threshold - 1) << 8) | OMAP_I2C_BUF_RXFIF_CLR;
485 } else {
486 /* Clear TX Threshold */
487 buf &= ~0x3f;
488 buf |= (dev->threshold - 1) | OMAP_I2C_BUF_TXFIF_CLR;
489 }
490
491 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
492
493 if (dev->rev < OMAP_I2C_REV_ON_3630_4430)
494 dev->b_hw = 1; /* Enable hardware fixes */
495
496 /* calculate wakeup latency constraint for MPU */
Jean Pihet3db11fe2012-09-20 18:08:03 +0200497 dev->latency = (1000000 * dev->threshold) / (1000 * dev->speed / 8);
Felipe Balbidd745482012-09-12 16:28:10 +0530498}
499
Komal Shah010d442c42006-08-13 23:44:09 +0200500/*
501 * Low level master read/write transaction.
502 */
503static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
504 struct i2c_msg *msg, int stop)
505{
506 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530507 unsigned long timeout;
Komal Shah010d442c42006-08-13 23:44:09 +0200508 u16 w;
509
510 dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
511 msg->addr, msg->len, msg->flags, stop);
512
513 if (msg->len == 0)
514 return -EINVAL;
515
Felipe Balbidd745482012-09-12 16:28:10 +0530516 dev->receiver = !!(msg->flags & I2C_M_RD);
517 omap_i2c_resize_fifo(dev, msg->len, dev->receiver);
518
Komal Shah010d442c42006-08-13 23:44:09 +0200519 omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
520
521 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
522 dev->buf = msg->buf;
523 dev->buf_len = msg->len;
524
525 omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
526
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800527 /* Clear the FIFO Buffers */
528 w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
529 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
530 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
531
Shubhrajyoti D0e33bbb2012-06-28 20:41:29 +0530532 INIT_COMPLETION(dev->cmd_complete);
Komal Shah010d442c42006-08-13 23:44:09 +0200533 dev->cmd_err = 0;
534
535 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800536
537 /* High speed configuration */
538 if (dev->speed > 400)
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800539 w |= OMAP_I2C_CON_OPMODE_HS;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800540
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200541 if (msg->flags & I2C_M_STOP)
542 stop = 1;
Komal Shah010d442c42006-08-13 23:44:09 +0200543 if (msg->flags & I2C_M_TEN)
544 w |= OMAP_I2C_CON_XA;
545 if (!(msg->flags & I2C_M_RD))
546 w |= OMAP_I2C_CON_TRX;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800547
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800548 if (!dev->b_hw && stop)
Komal Shah010d442c42006-08-13 23:44:09 +0200549 w |= OMAP_I2C_CON_STP;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800550
Komal Shah010d442c42006-08-13 23:44:09 +0200551 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
552
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800553 /*
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800554 * Don't write stt and stp together on some hardware.
555 */
556 if (dev->b_hw && stop) {
557 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
558 u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
559 while (con & OMAP_I2C_CON_STT) {
560 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
561
562 /* Let the user know if i2c is in a bad state */
563 if (time_after(jiffies, delay)) {
564 dev_err(dev->dev, "controller timed out "
565 "waiting for start condition to finish\n");
566 return -ETIMEDOUT;
567 }
568 cpu_relax();
569 }
570
571 w |= OMAP_I2C_CON_STP;
572 w &= ~OMAP_I2C_CON_STT;
573 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
574 }
575
576 /*
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800577 * REVISIT: We should abort the transfer on signals, but the bus goes
578 * into arbitration and we're currently unable to recover from it.
579 */
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530580 timeout = wait_for_completion_timeout(&dev->cmd_complete,
581 OMAP_I2C_TIMEOUT);
Komal Shah010d442c42006-08-13 23:44:09 +0200582 dev->buf_len = 0;
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530583 if (timeout == 0) {
Komal Shah010d442c42006-08-13 23:44:09 +0200584 dev_err(dev->dev, "controller timed out\n");
585 omap_i2c_init(dev);
586 return -ETIMEDOUT;
587 }
588
589 if (likely(!dev->cmd_err))
590 return 0;
591
592 /* We have an error */
593 if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
594 OMAP_I2C_STAT_XUDF)) {
595 omap_i2c_init(dev);
596 return -EIO;
597 }
598
599 if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
600 if (msg->flags & I2C_M_IGNORE_NAK)
601 return 0;
602 if (stop) {
603 w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
604 w |= OMAP_I2C_CON_STP;
605 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
606 }
607 return -EREMOTEIO;
608 }
609 return -EIO;
610}
611
612
613/*
614 * Prepare controller for a transaction and call omap_i2c_xfer_msg
615 * to do the work during IRQ processing.
616 */
617static int
618omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
619{
620 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
621 int i;
622 int r;
623
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +0530624 r = pm_runtime_get_sync(dev->dev);
625 if (IS_ERR_VALUE(r))
Kevin Hilman33ec5e82012-06-26 18:45:32 -0700626 goto out;
Komal Shah010d442c42006-08-13 23:44:09 +0200627
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800628 r = omap_i2c_wait_for_bb(dev);
629 if (r < 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200630 goto out;
631
Jean Pihet3db11fe2012-09-20 18:08:03 +0200632 /*
633 * When waiting for completion of a i2c transfer, we need to
634 * set a wake up latency constraint for the MPU. This is to
635 * ensure quick enough wakeup from idle, when transfer
636 * completes.
637 */
638 if (dev->latency)
639 pm_qos_add_request(&dev->pm_qos_request,
640 PM_QOS_CPU_DMA_LATENCY,
641 dev->latency);
Samu Onkalo6a91b552010-11-18 12:04:20 +0200642
Komal Shah010d442c42006-08-13 23:44:09 +0200643 for (i = 0; i < num; i++) {
644 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
645 if (r != 0)
646 break;
647 }
648
Jean Pihet3db11fe2012-09-20 18:08:03 +0200649 if (dev->latency)
650 pm_qos_remove_request(&dev->pm_qos_request);
Samu Onkalo6a91b552010-11-18 12:04:20 +0200651
Komal Shah010d442c42006-08-13 23:44:09 +0200652 if (r == 0)
653 r = num;
Mathias Nyman5c64eb22010-08-26 07:36:44 +0000654
655 omap_i2c_wait_for_bb(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200656out:
Felipe Balbi6d8451d2012-09-12 16:28:15 +0530657 pm_runtime_mark_last_busy(dev->dev);
658 pm_runtime_put_autosuspend(dev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200659 return r;
660}
661
662static u32
663omap_i2c_func(struct i2c_adapter *adap)
664{
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200665 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
666 I2C_FUNC_PROTOCOL_MANGLING;
Komal Shah010d442c42006-08-13 23:44:09 +0200667}
668
669static inline void
670omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
671{
672 dev->cmd_err |= err;
673 complete(&dev->cmd_complete);
674}
675
676static inline void
677omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
678{
679 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
680}
681
manjugk manjugkf3083d92010-05-11 11:35:20 -0700682static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
683{
684 /*
685 * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
686 * Not applicable for OMAP4.
687 * Under certain rare conditions, RDR could be set again
688 * when the bus is busy, then ignore the interrupt and
689 * clear the interrupt.
690 */
691 if (stat & OMAP_I2C_STAT_RDR) {
692 /* Step 1: If RDR is set, clear it */
693 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
694
695 /* Step 2: */
696 if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
697 & OMAP_I2C_STAT_BB)) {
698
699 /* Step 3: */
700 if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
701 & OMAP_I2C_STAT_RDR) {
702 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
703 dev_dbg(dev->dev, "RDR when bus is busy.\n");
704 }
705
706 }
707 }
708}
709
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800710/* rev1 devices are apparently only on some 15xx */
711#ifdef CONFIG_ARCH_OMAP15XX
712
Komal Shah010d442c42006-08-13 23:44:09 +0200713static irqreturn_t
Andy Green4e80f722011-05-30 07:43:07 -0700714omap_i2c_omap1_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200715{
716 struct omap_i2c_dev *dev = dev_id;
717 u16 iv, w;
718
Kevin Hilmanfab67af2011-05-17 16:31:38 +0200719 if (pm_runtime_suspended(dev->dev))
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100720 return IRQ_NONE;
721
Komal Shah010d442c42006-08-13 23:44:09 +0200722 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
723 switch (iv) {
724 case 0x00: /* None */
725 break;
726 case 0x01: /* Arbitration lost */
727 dev_err(dev->dev, "Arbitration lost\n");
728 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
729 break;
730 case 0x02: /* No acknowledgement */
731 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
732 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
733 break;
734 case 0x03: /* Register access ready */
735 omap_i2c_complete_cmd(dev, 0);
736 break;
737 case 0x04: /* Receive data ready */
738 if (dev->buf_len) {
739 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
740 *dev->buf++ = w;
741 dev->buf_len--;
742 if (dev->buf_len) {
743 *dev->buf++ = w >> 8;
744 dev->buf_len--;
745 }
746 } else
747 dev_err(dev->dev, "RRDY IRQ while no data requested\n");
748 break;
749 case 0x05: /* Transmit data ready */
750 if (dev->buf_len) {
751 w = *dev->buf++;
752 dev->buf_len--;
753 if (dev->buf_len) {
754 w |= *dev->buf++ << 8;
755 dev->buf_len--;
756 }
757 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
758 } else
759 dev_err(dev->dev, "XRDY IRQ while no data to send\n");
760 break;
761 default:
762 return IRQ_NONE;
763 }
764
765 return IRQ_HANDLED;
766}
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800767#else
Andy Green4e80f722011-05-30 07:43:07 -0700768#define omap_i2c_omap1_isr NULL
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800769#endif
Komal Shah010d442c42006-08-13 23:44:09 +0200770
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700771/*
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +0530772 * OMAP3430 Errata i462: When an XRDY/XDR is hit, wait for XUDF before writing
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700773 * data to DATA_REG. Otherwise some data bytes can be lost while transferring
774 * them from the memory to the I2C interface.
775 */
Felipe Balbi4151e742012-09-12 16:28:01 +0530776static int errata_omap3_i462(struct omap_i2c_dev *dev)
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700777{
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700778 unsigned long timeout = 10000;
Felipe Balbi4151e742012-09-12 16:28:01 +0530779 u16 stat;
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700780
Felipe Balbi4151e742012-09-12 16:28:01 +0530781 do {
782 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
783 if (stat & OMAP_I2C_STAT_XUDF)
784 break;
785
786 if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
Felipe Balbi540a4792012-09-12 16:27:59 +0530787 omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_XRDY |
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700788 OMAP_I2C_STAT_XDR));
Felipe Balbib07be0f2012-09-12 16:28:11 +0530789 if (stat & OMAP_I2C_STAT_NACK) {
790 dev->cmd_err |= OMAP_I2C_STAT_NACK;
791 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
792 }
793
794 if (stat & OMAP_I2C_STAT_AL) {
795 dev_err(dev->dev, "Arbitration lost\n");
796 dev->cmd_err |= OMAP_I2C_STAT_AL;
797 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
798 }
799
Felipe Balbi4151e742012-09-12 16:28:01 +0530800 return -EIO;
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700801 }
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700802
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700803 cpu_relax();
Felipe Balbi4151e742012-09-12 16:28:01 +0530804 } while (--timeout);
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700805
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700806 if (!timeout) {
807 dev_err(dev->dev, "timeout waiting on XUDF bit\n");
808 return 0;
809 }
810
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700811 return 0;
812}
813
Felipe Balbi3312d252012-09-12 16:28:02 +0530814static void omap_i2c_receive_data(struct omap_i2c_dev *dev, u8 num_bytes,
815 bool is_rdr)
816{
817 u16 w;
818
819 while (num_bytes--) {
Felipe Balbi3312d252012-09-12 16:28:02 +0530820 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
821 *dev->buf++ = w;
822 dev->buf_len--;
823
824 /*
825 * Data reg in 2430, omap3 and
826 * omap4 is 8 bit wide
827 */
828 if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
Felipe Balbidd745482012-09-12 16:28:10 +0530829 *dev->buf++ = w >> 8;
830 dev->buf_len--;
Felipe Balbi3312d252012-09-12 16:28:02 +0530831 }
832 }
833}
834
835static int omap_i2c_transmit_data(struct omap_i2c_dev *dev, u8 num_bytes,
836 bool is_xdr)
837{
838 u16 w;
839
840 while (num_bytes--) {
Felipe Balbi3312d252012-09-12 16:28:02 +0530841 w = *dev->buf++;
842 dev->buf_len--;
843
844 /*
845 * Data reg in 2430, omap3 and
846 * omap4 is 8 bit wide
847 */
848 if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
Felipe Balbidd745482012-09-12 16:28:10 +0530849 w |= *dev->buf++ << 8;
850 dev->buf_len--;
Felipe Balbi3312d252012-09-12 16:28:02 +0530851 }
852
853 if (dev->errata & I2C_OMAP_ERRATA_I462) {
854 int ret;
855
856 ret = errata_omap3_i462(dev);
857 if (ret < 0)
858 return ret;
859 }
860
861 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
862 }
863
Komal Shah010d442c42006-08-13 23:44:09 +0200864 return 0;
865}
866
867static irqreturn_t
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530868omap_i2c_isr(int irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200869{
870 struct omap_i2c_dev *dev = dev_id;
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530871 irqreturn_t ret = IRQ_HANDLED;
872 u16 mask;
873 u16 stat;
874
875 spin_lock(&dev->lock);
876 mask = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
877 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
878
879 if (stat & mask)
880 ret = IRQ_WAKE_THREAD;
881
882 spin_unlock(&dev->lock);
883
884 return ret;
885}
886
887static irqreturn_t
888omap_i2c_isr_thread(int this_irq, void *dev_id)
889{
890 struct omap_i2c_dev *dev = dev_id;
891 unsigned long flags;
Komal Shah010d442c42006-08-13 23:44:09 +0200892 u16 bits;
Felipe Balbi3312d252012-09-12 16:28:02 +0530893 u16 stat;
Felipe Balbi66b92982012-09-12 16:28:03 +0530894 int err = 0, count = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200895
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530896 spin_lock_irqsave(&dev->lock, flags);
Felipe Balbi66b92982012-09-12 16:28:03 +0530897 do {
898 bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
899 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
900 stat &= bits;
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100901
Felipe Balbi079d8af2012-09-12 16:28:06 +0530902 /* If we're in receiver mode, ignore XDR/XRDY */
903 if (dev->receiver)
904 stat &= ~(OMAP_I2C_STAT_XDR | OMAP_I2C_STAT_XRDY);
905 else
906 stat &= ~(OMAP_I2C_STAT_RDR | OMAP_I2C_STAT_RRDY);
907
Felipe Balbi66b92982012-09-12 16:28:03 +0530908 if (!stat) {
909 /* my work here is done */
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530910 goto out;
Felipe Balbi66b92982012-09-12 16:28:03 +0530911 }
912
Komal Shah010d442c42006-08-13 23:44:09 +0200913 dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
914 if (count++ == 100) {
915 dev_warn(dev->dev, "Too much work in one IRQ\n");
916 break;
917 }
918
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530919 if (stat & OMAP_I2C_STAT_NACK) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800920 err |= OMAP_I2C_STAT_NACK;
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530921 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530922 break;
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530923 }
Jan Weitzel78e1cf42011-12-07 11:50:16 -0800924
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800925 if (stat & OMAP_I2C_STAT_AL) {
926 dev_err(dev->dev, "Arbitration lost\n");
927 err |= OMAP_I2C_STAT_AL;
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530928 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_AL);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530929 break;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800930 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530931
Ben Dooksa5a595c2011-02-23 00:43:55 +0000932 /*
Richard woodruffcb527ed2011-02-16 10:24:16 +0530933 * ProDB0017052: Clear ARDY bit twice
Ben Dooksa5a595c2011-02-23 00:43:55 +0000934 */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800935 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500936 OMAP_I2C_STAT_AL)) {
Felipe Balbi540a4792012-09-12 16:27:59 +0530937 omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_RRDY |
938 OMAP_I2C_STAT_RDR |
939 OMAP_I2C_STAT_XRDY |
940 OMAP_I2C_STAT_XDR |
941 OMAP_I2C_STAT_ARDY));
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530942 break;
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500943 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530944
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530945 if (stat & OMAP_I2C_STAT_RDR) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800946 u8 num_bytes = 1;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700947
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530948 if (dev->fifo_size)
949 num_bytes = dev->buf_len;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700950
Felipe Balbi3312d252012-09-12 16:28:02 +0530951 omap_i2c_receive_data(dev, num_bytes, true);
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530952
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800953 if (dev->errata & I2C_OMAP_ERRATA_I207)
954 i2c_omap_errata_i207(dev, stat);
Komal Shah010d442c42006-08-13 23:44:09 +0200955
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530956 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530957 break;
Komal Shah010d442c42006-08-13 23:44:09 +0200958 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530959
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530960 if (stat & OMAP_I2C_STAT_RRDY) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800961 u8 num_bytes = 1;
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500962
Felipe Balbidd745482012-09-12 16:28:10 +0530963 if (dev->threshold)
964 num_bytes = dev->threshold;
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500965
Felipe Balbi3312d252012-09-12 16:28:02 +0530966 omap_i2c_receive_data(dev, num_bytes, false);
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530967 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RRDY);
Komal Shah010d442c42006-08-13 23:44:09 +0200968 continue;
969 }
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530970
971 if (stat & OMAP_I2C_STAT_XDR) {
972 u8 num_bytes = 1;
Felipe Balbi3312d252012-09-12 16:28:02 +0530973 int ret;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530974
975 if (dev->fifo_size)
976 num_bytes = dev->buf_len;
977
Felipe Balbi3312d252012-09-12 16:28:02 +0530978 ret = omap_i2c_transmit_data(dev, num_bytes, true);
Felipe Balbi3312d252012-09-12 16:28:02 +0530979 if (ret < 0)
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530980 break;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530981
982 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XDR);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530983 break;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530984 }
985
986 if (stat & OMAP_I2C_STAT_XRDY) {
987 u8 num_bytes = 1;
Felipe Balbi3312d252012-09-12 16:28:02 +0530988 int ret;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530989
Felipe Balbidd745482012-09-12 16:28:10 +0530990 if (dev->threshold)
991 num_bytes = dev->threshold;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530992
Felipe Balbi3312d252012-09-12 16:28:02 +0530993 ret = omap_i2c_transmit_data(dev, num_bytes, false);
Felipe Balbi3312d252012-09-12 16:28:02 +0530994 if (ret < 0)
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530995 break;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530996
997 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XRDY);
Komal Shah010d442c42006-08-13 23:44:09 +0200998 continue;
999 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301000
Komal Shah010d442c42006-08-13 23:44:09 +02001001 if (stat & OMAP_I2C_STAT_ROVR) {
1002 dev_err(dev->dev, "Receive overrun\n");
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301003 err |= OMAP_I2C_STAT_ROVR;
1004 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_ROVR);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301005 break;
Komal Shah010d442c42006-08-13 23:44:09 +02001006 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301007
Komal Shah010d442c42006-08-13 23:44:09 +02001008 if (stat & OMAP_I2C_STAT_XUDF) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001009 dev_err(dev->dev, "Transmit underflow\n");
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301010 err |= OMAP_I2C_STAT_XUDF;
1011 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XUDF);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301012 break;
Komal Shah010d442c42006-08-13 23:44:09 +02001013 }
Felipe Balbi66b92982012-09-12 16:28:03 +05301014 } while (stat);
Komal Shah010d442c42006-08-13 23:44:09 +02001015
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +05301016 omap_i2c_complete_cmd(dev, err);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301017
1018out:
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301019 spin_unlock_irqrestore(&dev->lock, flags);
1020
Felipe Balbi6a85ced2012-09-12 16:28:08 +05301021 return IRQ_HANDLED;
Komal Shah010d442c42006-08-13 23:44:09 +02001022}
1023
Jean Delvare8f9082c2006-09-03 22:39:46 +02001024static const struct i2c_algorithm omap_i2c_algo = {
Komal Shah010d442c42006-08-13 23:44:09 +02001025 .master_xfer = omap_i2c_xfer,
1026 .functionality = omap_i2c_func,
1027};
1028
Benoit Cousson61451972011-12-22 15:56:36 +01001029#ifdef CONFIG_OF
1030static struct omap_i2c_bus_platform_data omap3_pdata = {
1031 .rev = OMAP_I2C_IP_VERSION_1,
1032 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
1033 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
1034 OMAP_I2C_FLAG_BUS_SHIFT_2,
1035};
1036
1037static struct omap_i2c_bus_platform_data omap4_pdata = {
1038 .rev = OMAP_I2C_IP_VERSION_2,
1039};
1040
1041static const struct of_device_id omap_i2c_of_match[] = {
1042 {
1043 .compatible = "ti,omap4-i2c",
1044 .data = &omap4_pdata,
1045 },
1046 {
1047 .compatible = "ti,omap3-i2c",
1048 .data = &omap3_pdata,
1049 },
1050 { },
1051};
1052MODULE_DEVICE_TABLE(of, omap_i2c_of_match);
1053#endif
1054
Uwe Kleine-König1139aea2010-02-04 20:56:53 +01001055static int __devinit
Komal Shah010d442c42006-08-13 23:44:09 +02001056omap_i2c_probe(struct platform_device *pdev)
1057{
1058 struct omap_i2c_dev *dev;
1059 struct i2c_adapter *adap;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301060 struct resource *mem;
Uwe Kleine-Königc4dba012012-05-21 21:57:39 +02001061 const struct omap_i2c_bus_platform_data *pdata =
1062 pdev->dev.platform_data;
Benoit Cousson61451972011-12-22 15:56:36 +01001063 struct device_node *node = pdev->dev.of_node;
1064 const struct of_device_id *match;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301065 int irq;
Komal Shah010d442c42006-08-13 23:44:09 +02001066 int r;
1067
1068 /* NOTE: driver uses the static register mapping */
1069 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1070 if (!mem) {
1071 dev_err(&pdev->dev, "no mem resource?\n");
1072 return -ENODEV;
1073 }
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301074
1075 irq = platform_get_irq(pdev, 0);
1076 if (irq < 0) {
Komal Shah010d442c42006-08-13 23:44:09 +02001077 dev_err(&pdev->dev, "no irq resource?\n");
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301078 return irq;
Komal Shah010d442c42006-08-13 23:44:09 +02001079 }
1080
Felipe Balbid9ebd042012-09-12 16:27:55 +05301081 dev = devm_kzalloc(&pdev->dev, sizeof(struct omap_i2c_dev), GFP_KERNEL);
Komal Shah010d442c42006-08-13 23:44:09 +02001082 if (!dev) {
Felipe Balbid9ebd042012-09-12 16:27:55 +05301083 dev_err(&pdev->dev, "Menory allocation failed\n");
1084 return -ENOMEM;
Komal Shah010d442c42006-08-13 23:44:09 +02001085 }
1086
Felipe Balbid9ebd042012-09-12 16:27:55 +05301087 dev->base = devm_request_and_ioremap(&pdev->dev, mem);
1088 if (!dev->base) {
1089 dev_err(&pdev->dev, "I2C region already claimed\n");
1090 return -ENOMEM;
Komal Shah010d442c42006-08-13 23:44:09 +02001091 }
1092
Cousson, Benoit6c5aa402012-01-20 16:55:04 +01001093 match = of_match_device(of_match_ptr(omap_i2c_of_match), &pdev->dev);
Benoit Cousson61451972011-12-22 15:56:36 +01001094 if (match) {
1095 u32 freq = 100000; /* default to 100000 Hz */
1096
1097 pdata = match->data;
1098 dev->dtrev = pdata->rev;
1099 dev->flags = pdata->flags;
1100
1101 of_property_read_u32(node, "clock-frequency", &freq);
1102 /* convert DT freq value in Hz into kHz for speed */
1103 dev->speed = freq / 1000;
1104 } else if (pdata != NULL) {
1105 dev->speed = pdata->clkrate;
1106 dev->flags = pdata->flags;
Benoit Cousson61451972011-12-22 15:56:36 +01001107 dev->dtrev = pdata->rev;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001108 }
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08001109
Komal Shah010d442c42006-08-13 23:44:09 +02001110 dev->dev = &pdev->dev;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301111 dev->irq = irq;
Russell King55c381e2008-09-04 14:07:22 +01001112
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301113 spin_lock_init(&dev->lock);
Komal Shah010d442c42006-08-13 23:44:09 +02001114
1115 platform_set_drvdata(pdev, dev);
Shubhrajyoti D0e33bbb2012-06-28 20:41:29 +05301116 init_completion(&dev->cmd_complete);
Komal Shah010d442c42006-08-13 23:44:09 +02001117
Benoit Cousson61451972011-12-22 15:56:36 +01001118 dev->reg_shift = (dev->flags >> OMAP_I2C_FLAG_BUS_SHIFT__SHIFT) & 3;
Mika Westerberg7c6bd202010-03-23 12:12:56 +02001119
Benoit Cousson61451972011-12-22 15:56:36 +01001120 if (dev->dtrev == OMAP_I2C_IP_VERSION_2)
Andy Greena1295572011-05-30 07:43:06 -07001121 dev->regs = (u8 *)reg_map_ip_v2;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001122 else
Andy Greena1295572011-05-30 07:43:06 -07001123 dev->regs = (u8 *)reg_map_ip_v1;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001124
Kevin Hilman7f4b08e2011-05-17 16:31:37 +02001125 pm_runtime_enable(dev->dev);
Felipe Balbi6d8451d2012-09-12 16:28:15 +05301126 pm_runtime_set_autosuspend_delay(dev->dev, OMAP_I2C_PM_TIMEOUT);
1127 pm_runtime_use_autosuspend(dev->dev);
1128
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301129 r = pm_runtime_get_sync(dev->dev);
1130 if (IS_ERR_VALUE(r))
1131 goto err_free_mem;
Komal Shah010d442c42006-08-13 23:44:09 +02001132
Paul Walmsley9c76b872008-11-21 13:39:55 -08001133 dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
Komal Shah010d442c42006-08-13 23:44:09 +02001134
Tasslehoff Kjappfot9aa8ec62012-05-29 16:26:20 +05301135 dev->errata = 0;
1136
1137 if (dev->flags & OMAP_I2C_FLAG_APPLY_ERRATA_I207)
1138 dev->errata |= I2C_OMAP_ERRATA_I207;
1139
Jon Hunterf518b482012-06-28 20:41:31 +05301140 if (dev->rev <= OMAP_I2C_REV_ON_3430_3530)
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +05301141 dev->errata |= I2C_OMAP_ERRATA_I462;
manjugk manjugk8a9d97d2010-05-11 11:35:23 -07001142
Benoit Cousson61451972011-12-22 15:56:36 +01001143 if (!(dev->flags & OMAP_I2C_FLAG_NO_FIFO)) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001144 u16 s;
1145
1146 /* Set up the fifo size - Get total size */
1147 s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
1148 dev->fifo_size = 0x8 << s;
1149
1150 /*
1151 * Set up notification threshold as half the total available
1152 * size. This is to ensure that we can handle the status on int
1153 * call back latencies.
1154 */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001155
1156 dev->fifo_size = (dev->fifo_size / 2);
1157
Felipe Balbi3ff44432012-09-12 16:28:07 +05301158 if (dev->rev < OMAP_I2C_REV_ON_3630_4430)
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001159 dev->b_hw = 1; /* Enable hardware fixes */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001160
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001161 /* calculate wakeup latency constraint for MPU */
Jean Pihet3db11fe2012-09-20 18:08:03 +02001162 dev->latency = (1000000 * dev->fifo_size) /
1163 (1000 * dev->speed / 8);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001164 }
1165
Komal Shah010d442c42006-08-13 23:44:09 +02001166 /* reset ASAP, clearing any IRQs */
1167 omap_i2c_init(dev);
1168
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301169 if (dev->rev < OMAP_I2C_OMAP1_REV_2)
1170 r = devm_request_irq(&pdev->dev, dev->irq, omap_i2c_omap1_isr,
1171 IRQF_NO_SUSPEND, pdev->name, dev);
1172 else
1173 r = devm_request_threaded_irq(&pdev->dev, dev->irq,
1174 omap_i2c_isr, omap_i2c_isr_thread,
1175 IRQF_NO_SUSPEND | IRQF_ONESHOT,
1176 pdev->name, dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001177
1178 if (r) {
1179 dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
1180 goto err_unuse_clocks;
1181 }
Paul Walmsley9c76b872008-11-21 13:39:55 -08001182
Komal Shah010d442c42006-08-13 23:44:09 +02001183 adap = &dev->adapter;
1184 i2c_set_adapdata(adap, dev);
1185 adap->owner = THIS_MODULE;
1186 adap->class = I2C_CLASS_HWMON;
Roel Kluin783fd6f2009-07-17 15:24:00 +02001187 strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
Komal Shah010d442c42006-08-13 23:44:09 +02001188 adap->algo = &omap_i2c_algo;
1189 adap->dev.parent = &pdev->dev;
Benoit Cousson61451972011-12-22 15:56:36 +01001190 adap->dev.of_node = pdev->dev.of_node;
Komal Shah010d442c42006-08-13 23:44:09 +02001191
1192 /* i2c device drivers may be active on return from add_adapter() */
David Brownell7c175492007-05-01 23:26:32 +02001193 adap->nr = pdev->id;
1194 r = i2c_add_numbered_adapter(adap);
Komal Shah010d442c42006-08-13 23:44:09 +02001195 if (r) {
1196 dev_err(dev->dev, "failure adding adapter\n");
Felipe Balbid9ebd042012-09-12 16:27:55 +05301197 goto err_unuse_clocks;
Komal Shah010d442c42006-08-13 23:44:09 +02001198 }
1199
Florian Vaussardc5d3cd62012-08-31 13:02:55 +02001200 dev_info(dev->dev, "bus %d rev%d.%d.%d at %d kHz\n", adap->nr,
1201 dev->dtrev, dev->rev >> 4, dev->rev & 0xf, dev->speed);
1202
Benoit Cousson61451972011-12-22 15:56:36 +01001203 of_i2c_register_devices(adap);
1204
Felipe Balbi6d8451d2012-09-12 16:28:15 +05301205 pm_runtime_mark_last_busy(dev->dev);
1206 pm_runtime_put_autosuspend(dev->dev);
Shubhrajyoti D62ff2c22012-05-29 16:26:16 +05301207
Komal Shah010d442c42006-08-13 23:44:09 +02001208 return 0;
1209
Komal Shah010d442c42006-08-13 23:44:09 +02001210err_unuse_clocks:
Tony Lindgren3e397522008-01-14 21:53:30 +01001211 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001212 pm_runtime_put(dev->dev);
Shubhrajyoti D24740512012-05-29 16:26:14 +05301213 pm_runtime_disable(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001214err_free_mem:
1215 platform_set_drvdata(pdev, NULL);
Komal Shah010d442c42006-08-13 23:44:09 +02001216
1217 return r;
1218}
1219
Shubhrajyoti Dd790aea2012-06-28 20:41:27 +05301220static int __devexit omap_i2c_remove(struct platform_device *pdev)
Komal Shah010d442c42006-08-13 23:44:09 +02001221{
1222 struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301223 int ret;
Komal Shah010d442c42006-08-13 23:44:09 +02001224
1225 platform_set_drvdata(pdev, NULL);
1226
Komal Shah010d442c42006-08-13 23:44:09 +02001227 i2c_del_adapter(&dev->adapter);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301228 ret = pm_runtime_get_sync(&pdev->dev);
1229 if (IS_ERR_VALUE(ret))
1230 return ret;
1231
Komal Shah010d442c42006-08-13 23:44:09 +02001232 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Shubhrajyoti D0861f432012-05-29 16:26:18 +05301233 pm_runtime_put(&pdev->dev);
Shubhrajyoti D24740512012-05-29 16:26:14 +05301234 pm_runtime_disable(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001235 return 0;
1236}
1237
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301238#ifdef CONFIG_PM
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001239#ifdef CONFIG_PM_RUNTIME
1240static int omap_i2c_runtime_suspend(struct device *dev)
1241{
1242 struct platform_device *pdev = to_platform_device(dev);
1243 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301244 u16 iv;
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001245
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301246 _dev->iestate = omap_i2c_read_reg(_dev, OMAP_I2C_IE_REG);
Shubhrajyoti Dbd16c822012-05-29 16:26:15 +05301247
1248 omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, 0);
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301249
1250 if (_dev->rev < OMAP_I2C_OMAP1_REV_2) {
1251 iv = omap_i2c_read_reg(_dev, OMAP_I2C_IV_REG); /* Read clears */
1252 } else {
1253 omap_i2c_write_reg(_dev, OMAP_I2C_STAT_REG, _dev->iestate);
1254
1255 /* Flush posted write */
1256 omap_i2c_read_reg(_dev, OMAP_I2C_STAT_REG);
1257 }
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001258
1259 return 0;
1260}
1261
1262static int omap_i2c_runtime_resume(struct device *dev)
1263{
1264 struct platform_device *pdev = to_platform_device(dev);
1265 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
1266
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301267 if (_dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
1268 omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, 0);
1269 omap_i2c_write_reg(_dev, OMAP_I2C_PSC_REG, _dev->pscstate);
1270 omap_i2c_write_reg(_dev, OMAP_I2C_SCLL_REG, _dev->scllstate);
1271 omap_i2c_write_reg(_dev, OMAP_I2C_SCLH_REG, _dev->sclhstate);
1272 omap_i2c_write_reg(_dev, OMAP_I2C_BUF_REG, _dev->bufstate);
1273 omap_i2c_write_reg(_dev, OMAP_I2C_SYSC_REG, _dev->syscstate);
1274 omap_i2c_write_reg(_dev, OMAP_I2C_WE_REG, _dev->westate);
1275 omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
1276 }
1277
1278 /*
1279 * Don't write to this register if the IE state is 0 as it can
1280 * cause deadlock.
1281 */
1282 if (_dev->iestate)
1283 omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, _dev->iestate);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001284
1285 return 0;
1286}
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301287#endif /* CONFIG_PM_RUNTIME */
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001288
1289static struct dev_pm_ops omap_i2c_pm_ops = {
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301290 SET_RUNTIME_PM_OPS(omap_i2c_runtime_suspend,
1291 omap_i2c_runtime_resume, NULL)
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001292};
1293#define OMAP_I2C_PM_OPS (&omap_i2c_pm_ops)
1294#else
1295#define OMAP_I2C_PM_OPS NULL
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301296#endif /* CONFIG_PM */
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001297
Komal Shah010d442c42006-08-13 23:44:09 +02001298static struct platform_driver omap_i2c_driver = {
1299 .probe = omap_i2c_probe,
Shubhrajyoti Dd790aea2012-06-28 20:41:27 +05301300 .remove = __devexit_p(omap_i2c_remove),
Komal Shah010d442c42006-08-13 23:44:09 +02001301 .driver = {
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001302 .name = "omap_i2c",
Komal Shah010d442c42006-08-13 23:44:09 +02001303 .owner = THIS_MODULE,
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001304 .pm = OMAP_I2C_PM_OPS,
Benoit Cousson61451972011-12-22 15:56:36 +01001305 .of_match_table = of_match_ptr(omap_i2c_of_match),
Komal Shah010d442c42006-08-13 23:44:09 +02001306 },
1307};
1308
1309/* I2C may be needed to bring up other drivers */
1310static int __init
1311omap_i2c_init_driver(void)
1312{
1313 return platform_driver_register(&omap_i2c_driver);
1314}
1315subsys_initcall(omap_i2c_init_driver);
1316
1317static void __exit omap_i2c_exit_driver(void)
1318{
1319 platform_driver_unregister(&omap_i2c_driver);
1320}
1321module_exit(omap_i2c_exit_driver);
1322
1323MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
1324MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
1325MODULE_LICENSE("GPL");
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001326MODULE_ALIAS("platform:omap_i2c");