blob: 337fda4e78a64452341965f23862f1a558c0337c [file] [log] [blame]
Andrei Konovalovae918c02007-07-17 04:04:11 -07001/*
Andrei Konovalovae918c02007-07-17 04:04:11 -07002 * Xilinx SPI controller driver (master mode only)
3 *
4 * Author: MontaVista Software, Inc.
5 * source@mvista.com
6 *
Grant Likely8fd88212010-10-14 09:04:29 -06007 * Copyright (c) 2010 Secret Lab Technologies, Ltd.
8 * Copyright (c) 2009 Intel Corporation
9 * 2002-2007 (c) MontaVista Software, Inc.
10
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
Andrei Konovalovae918c02007-07-17 04:04:11 -070014 */
15
16#include <linux/module.h>
Andrei Konovalovae918c02007-07-17 04:04:11 -070017#include <linux/interrupt.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060018#include <linux/of.h>
Grant Likely8fd88212010-10-14 09:04:29 -060019#include <linux/platform_device.h>
Andrei Konovalovae918c02007-07-17 04:04:11 -070020#include <linux/spi/spi.h>
21#include <linux/spi/spi_bitbang.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010022#include <linux/spi/xilinx_spi.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060023#include <linux/io.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010024
David Brownellfc3ba952007-08-30 23:56:24 -070025#define XILINX_SPI_NAME "xilinx_spi"
Andrei Konovalovae918c02007-07-17 04:04:11 -070026
27/* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
28 * Product Specification", DS464
29 */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010030#define XSPI_CR_OFFSET 0x60 /* Control Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070031
Michal Simek082339b2013-06-04 16:02:36 +020032#define XSPI_CR_LOOP 0x01
Andrei Konovalovae918c02007-07-17 04:04:11 -070033#define XSPI_CR_ENABLE 0x02
34#define XSPI_CR_MASTER_MODE 0x04
35#define XSPI_CR_CPOL 0x08
36#define XSPI_CR_CPHA 0x10
Ricardo Ribalda Delgadobca690d2015-01-23 17:08:33 +010037#define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL | \
Ricardo Ribalda Delgado0240f942015-01-23 17:08:34 +010038 XSPI_CR_LSB_FIRST | XSPI_CR_LOOP)
Andrei Konovalovae918c02007-07-17 04:04:11 -070039#define XSPI_CR_TXFIFO_RESET 0x20
40#define XSPI_CR_RXFIFO_RESET 0x40
41#define XSPI_CR_MANUAL_SSELECT 0x80
42#define XSPI_CR_TRANS_INHIBIT 0x100
Richard Röjforsc9da2e12009-11-13 12:28:55 +010043#define XSPI_CR_LSB_FIRST 0x200
Andrei Konovalovae918c02007-07-17 04:04:11 -070044
Richard Röjforsc9da2e12009-11-13 12:28:55 +010045#define XSPI_SR_OFFSET 0x64 /* Status Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070046
47#define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
48#define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
49#define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
50#define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
51#define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
52
Richard Röjforsc9da2e12009-11-13 12:28:55 +010053#define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */
54#define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070055
56#define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
57
58/* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
59 * IPIF registers are 32 bit
60 */
61#define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
62#define XIPIF_V123B_GINTR_ENABLE 0x80000000
63
64#define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
65#define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
66
67#define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
68#define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
69 * disabled */
70#define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
71#define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
72#define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
73#define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010074#define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */
Andrei Konovalovae918c02007-07-17 04:04:11 -070075
76#define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
77#define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
78
79struct xilinx_spi {
80 /* bitbang has to be first */
81 struct spi_bitbang bitbang;
82 struct completion done;
Andrei Konovalovae918c02007-07-17 04:04:11 -070083 void __iomem *regs; /* virt. address of the control registers */
84
Dan Carpenter9ca12732013-07-17 18:34:48 +030085 int irq;
Andrei Konovalovae918c02007-07-17 04:04:11 -070086
Andrei Konovalovae918c02007-07-17 04:04:11 -070087 u8 *rx_ptr; /* pointer in the Tx buffer */
88 const u8 *tx_ptr; /* pointer in the Rx buffer */
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +010089 u8 bytes_per_word;
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +010090 int buffer_size; /* buffer size in words */
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +010091 u32 cs_inactive; /* Level of the CS pins when inactive*/
Jingoo Han6ff86722014-02-26 10:24:47 +090092 unsigned int (*read_fn)(void __iomem *);
93 void (*write_fn)(u32, void __iomem *);
Andrei Konovalovae918c02007-07-17 04:04:11 -070094};
95
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +010096static void xilinx_spi_tx(struct xilinx_spi *xspi)
Richard Röjforsc9da2e12009-11-13 12:28:55 +010097{
Ricardo Ribalda Delgadoc3092942015-01-28 13:23:48 +010098 if (!xspi->tx_ptr) {
99 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
100 return;
101 }
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100102 xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100103 xspi->tx_ptr += xspi->bytes_per_word;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100104}
105
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100106static void xilinx_spi_rx(struct xilinx_spi *xspi)
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100107{
108 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100109
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100110 if (!xspi->rx_ptr)
111 return;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100112
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100113 switch (xspi->bytes_per_word) {
114 case 1:
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100115 *(u8 *)(xspi->rx_ptr) = data;
116 break;
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100117 case 2:
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100118 *(u16 *)(xspi->rx_ptr) = data;
119 break;
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100120 case 4:
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100121 *(u32 *)(xspi->rx_ptr) = data;
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100122 break;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100123 }
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100124
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100125 xspi->rx_ptr += xspi->bytes_per_word;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100126}
127
Richard Röjfors86fc5932009-11-13 12:28:49 +0100128static void xspi_init_hw(struct xilinx_spi *xspi)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700129{
Richard Röjfors86fc5932009-11-13 12:28:49 +0100130 void __iomem *regs_base = xspi->regs;
131
Andrei Konovalovae918c02007-07-17 04:04:11 -0700132 /* Reset the SPI device */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100133 xspi->write_fn(XIPIF_V123B_RESET_MASK,
134 regs_base + XIPIF_V123B_RESETR_OFFSET);
Ricardo Ribalda Delgado899929b2015-01-28 13:23:41 +0100135 /* Enable the transmit empty interrupt, which we use to determine
136 * progress on the transmission.
137 */
138 xspi->write_fn(XSPI_INTR_TX_EMPTY,
139 regs_base + XIPIF_V123B_IIER_OFFSET);
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100140 /* Disable the global IPIF interrupt */
141 xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700142 /* Deselect the slave on the SPI bus */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100143 xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700144 /* Disable the transmitter, enable Manual Slave Select Assertion,
145 * put SPI controller into master mode, and enable it */
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100146 xspi->write_fn(XSPI_CR_MANUAL_SSELECT | XSPI_CR_MASTER_MODE |
147 XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET | XSPI_CR_RXFIFO_RESET,
148 regs_base + XSPI_CR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700149}
150
151static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
152{
153 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100154 u16 cr;
155 u32 cs;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700156
157 if (is_on == BITBANG_CS_INACTIVE) {
158 /* Deselect the slave on the SPI bus */
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100159 xspi->write_fn(xspi->cs_inactive, xspi->regs + XSPI_SSR_OFFSET);
160 return;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700161 }
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100162
163 /* Set the SPI clock phase and polarity */
164 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) & ~XSPI_CR_MODE_MASK;
165 if (spi->mode & SPI_CPHA)
166 cr |= XSPI_CR_CPHA;
167 if (spi->mode & SPI_CPOL)
168 cr |= XSPI_CR_CPOL;
169 if (spi->mode & SPI_LSB_FIRST)
170 cr |= XSPI_CR_LSB_FIRST;
171 if (spi->mode & SPI_LOOP)
172 cr |= XSPI_CR_LOOP;
173 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
174
175 /* We do not check spi->max_speed_hz here as the SPI clock
176 * frequency is not software programmable (the IP block design
177 * parameter)
178 */
179
180 cs = xspi->cs_inactive;
181 cs ^= BIT(spi->chip_select);
182
183 /* Activate the chip select */
184 xspi->write_fn(cs, xspi->regs + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700185}
186
187/* spi_bitbang requires custom setup_transfer() to be defined if there is a
Axel Lin9bf46f62014-02-14 21:06:43 +0800188 * custom txrx_bufs().
Andrei Konovalovae918c02007-07-17 04:04:11 -0700189 */
190static int xilinx_spi_setup_transfer(struct spi_device *spi,
191 struct spi_transfer *t)
192{
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100193 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
194
195 if (spi->mode & SPI_CS_HIGH)
196 xspi->cs_inactive &= ~BIT(spi->chip_select);
197 else
198 xspi->cs_inactive |= BIT(spi->chip_select);
199
Andrei Konovalovae918c02007-07-17 04:04:11 -0700200 return 0;
201}
202
Andrei Konovalovae918c02007-07-17 04:04:11 -0700203static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
204{
205 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100206 int remaining_words; /* the number of words left to transfer */
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100207 bool use_irq = false;
208 u16 cr = 0;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700209
210 /* We get here with transmitter inhibited */
211
212 xspi->tx_ptr = t->tx_buf;
213 xspi->rx_ptr = t->rx_buf;
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100214 remaining_words = t->len / xspi->bytes_per_word;
Wolfram Sang16735d02013-11-14 14:32:02 -0800215 reinit_completion(&xspi->done);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700216
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100217 if (xspi->irq >= 0 && remaining_words > xspi->buffer_size) {
218 use_irq = true;
219 xspi->write_fn(XSPI_INTR_TX_EMPTY,
220 xspi->regs + XIPIF_V123B_IISR_OFFSET);
221 /* Enable the global IPIF interrupt */
222 xspi->write_fn(XIPIF_V123B_GINTR_ENABLE,
223 xspi->regs + XIPIF_V123B_DGIER_OFFSET);
224 /* Inhibit irq to avoid spurious irqs on tx_empty*/
225 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
226 xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
227 xspi->regs + XSPI_CR_OFFSET);
228 }
229
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100230 while (remaining_words) {
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100231 int n_words, tx_words, rx_words;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700232
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100233 n_words = min(remaining_words, xspi->buffer_size);
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100234
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100235 tx_words = n_words;
236 while (tx_words--)
237 xilinx_spi_tx(xspi);
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200238
239 /* Start the transfer by not inhibiting the transmitter any
240 * longer
241 */
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200242
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100243 if (use_irq) {
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100244 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100245 wait_for_completion(&xspi->done);
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100246 } else
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100247 while (!(xspi->read_fn(xspi->regs + XSPI_SR_OFFSET) &
248 XSPI_SR_TX_EMPTY_MASK))
249 ;
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200250
251 /* A transmit has just completed. Process received data and
252 * check for more data to transmit. Always inhibit the
253 * transmitter while the Isr refills the transmit register/FIFO,
254 * or make sure it is stopped if we're done.
255 */
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100256 if (use_irq)
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100257 xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200258 xspi->regs + XSPI_CR_OFFSET);
259
260 /* Read out all the data from the Rx FIFO */
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100261 rx_words = n_words;
262 while (rx_words--)
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100263 xilinx_spi_rx(xspi);
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100264
265 remaining_words -= n_words;
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200266 }
Andrei Konovalovae918c02007-07-17 04:04:11 -0700267
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100268 if (use_irq)
269 xspi->write_fn(0, xspi->regs + XIPIF_V123B_DGIER_OFFSET);
270
Ricardo Ribalda Delgadod79b2d02015-01-28 13:23:49 +0100271 return t->len;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700272}
273
274
275/* This driver supports single master mode only. Hence Tx FIFO Empty
276 * is the only interrupt we care about.
277 * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
278 * Fault are not to happen.
279 */
280static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
281{
282 struct xilinx_spi *xspi = dev_id;
283 u32 ipif_isr;
284
285 /* Get the IPIF interrupts, and clear them immediately */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100286 ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
287 xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700288
289 if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200290 complete(&xspi->done);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700291 }
292
293 return IRQ_HANDLED;
294}
295
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100296static int xilinx_spi_find_buffer_size(struct xilinx_spi *xspi)
297{
298 u8 sr;
299 int n_words = 0;
300
301 /*
302 * Before the buffer_size detection we reset the core
303 * to make sure we start with a clean state.
304 */
305 xspi->write_fn(XIPIF_V123B_RESET_MASK,
306 xspi->regs + XIPIF_V123B_RESETR_OFFSET);
307
308 /* Fill the Tx FIFO with as many words as possible */
309 do {
310 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
311 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
312 n_words++;
313 } while (!(sr & XSPI_SR_TX_FULL_MASK));
314
315 return n_words;
316}
317
Grant Likelyeae6cb32010-10-14 09:32:53 -0600318static const struct of_device_id xilinx_spi_of_match[] = {
319 { .compatible = "xlnx,xps-spi-2.00.a", },
320 { .compatible = "xlnx,xps-spi-2.00.b", },
321 {}
322};
323MODULE_DEVICE_TABLE(of, xilinx_spi_of_match);
Grant Likelyeae6cb32010-10-14 09:32:53 -0600324
Mark Brown7cb2abd2013-07-05 11:24:26 +0100325static int xilinx_spi_probe(struct platform_device *pdev)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700326{
Andrei Konovalovae918c02007-07-17 04:04:11 -0700327 struct xilinx_spi *xspi;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100328 struct xspi_platform_data *pdata;
Michal Simekad3fdbc2013-07-08 15:29:15 +0200329 struct resource *res;
Michal Simek7b3b7432013-07-09 18:05:16 +0200330 int ret, num_cs = 0, bits_per_word = 8;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100331 struct spi_master *master;
Michal Simek082339b2013-06-04 16:02:36 +0200332 u32 tmp;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100333 u8 i;
John Linnff82c582009-01-09 16:01:53 -0700334
Jingoo Han8074cf02013-07-30 16:58:59 +0900335 pdata = dev_get_platdata(&pdev->dev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100336 if (pdata) {
337 num_cs = pdata->num_chipselect;
338 bits_per_word = pdata->bits_per_word;
Michal Simekbe3acdf2013-07-08 15:29:17 +0200339 } else {
340 of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits",
341 &num_cs);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100342 }
Mark Brownd81c0bb2013-07-03 12:05:42 +0100343
344 if (!num_cs) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100345 dev_err(&pdev->dev,
346 "Missing slave select configuration data\n");
Mark Brownd81c0bb2013-07-03 12:05:42 +0100347 return -EINVAL;
348 }
349
Mark Brown7cb2abd2013-07-05 11:24:26 +0100350 master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi));
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100351 if (!master)
Mark Brownd81c0bb2013-07-03 12:05:42 +0100352 return -ENODEV;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700353
David Brownelle7db06b2009-06-17 16:26:04 -0700354 /* the spi->mode bits understood by this driver: */
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100355 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_LOOP |
356 SPI_CS_HIGH;
David Brownelle7db06b2009-06-17 16:26:04 -0700357
Andrei Konovalovae918c02007-07-17 04:04:11 -0700358 xspi = spi_master_get_devdata(master);
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100359 xspi->cs_inactive = 0xffffffff;
Axel Lin94c69f72013-09-10 15:43:41 +0800360 xspi->bitbang.master = master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700361 xspi->bitbang.chipselect = xilinx_spi_chipselect;
362 xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
363 xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700364 init_completion(&xspi->done);
365
Michal Simekad3fdbc2013-07-08 15:29:15 +0200366 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
367 xspi->regs = devm_ioremap_resource(&pdev->dev, res);
Mark Brownc40537d2013-07-01 20:33:01 +0100368 if (IS_ERR(xspi->regs)) {
369 ret = PTR_ERR(xspi->regs);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700370 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700371 }
372
Lars-Peter Clausen4b153a22014-07-10 10:30:20 +0200373 master->bus_num = pdev->id;
Grant Likely91565c42010-10-14 08:54:55 -0600374 master->num_chipselect = num_cs;
Mark Brown7cb2abd2013-07-05 11:24:26 +0100375 master->dev.of_node = pdev->dev.of_node;
Michal Simek082339b2013-06-04 16:02:36 +0200376
377 /*
378 * Detect endianess on the IP via loop bit in CR. Detection
379 * must be done before reset is sent because incorrect reset
380 * value generates error interrupt.
381 * Setup little endian helper functions first and try to use them
382 * and check if bit was correctly setup or not.
383 */
Ricardo Ribalda Delgado99082ea2015-01-28 13:23:51 +0100384 xspi->read_fn = ioread32;
385 xspi->write_fn = iowrite32;
Michal Simek082339b2013-06-04 16:02:36 +0200386
387 xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET);
388 tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
389 tmp &= XSPI_CR_LOOP;
390 if (tmp != XSPI_CR_LOOP) {
Ricardo Ribalda Delgado99082ea2015-01-28 13:23:51 +0100391 xspi->read_fn = ioread32be;
392 xspi->write_fn = iowrite32be;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100393 }
Michal Simek082339b2013-06-04 16:02:36 +0200394
Axel Lin9bf46f62014-02-14 21:06:43 +0800395 master->bits_per_word_mask = SPI_BPW_MASK(bits_per_word);
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100396 xspi->bytes_per_word = bits_per_word / 8;
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100397 xspi->buffer_size = xilinx_spi_find_buffer_size(xspi);
398
Michal Simek7b3b7432013-07-09 18:05:16 +0200399 xspi->irq = platform_get_irq(pdev, 0);
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100400 if (xspi->irq >= 0) {
401 /* Register for SPI Interrupt */
402 ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0,
403 dev_name(&pdev->dev), xspi);
404 if (ret)
405 goto put_master;
Michal Simek7b3b7432013-07-09 18:05:16 +0200406 }
407
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100408 /* SPI controller initializations */
409 xspi_init_hw(xspi);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700410
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100411 ret = spi_bitbang_start(&xspi->bitbang);
412 if (ret) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100413 dev_err(&pdev->dev, "spi_bitbang_start FAILED\n");
Michal Simek7b3b7432013-07-09 18:05:16 +0200414 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700415 }
416
Mark Brown7cb2abd2013-07-05 11:24:26 +0100417 dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n",
Michal Simekad3fdbc2013-07-08 15:29:15 +0200418 (unsigned long long)res->start, xspi->regs, xspi->irq);
Grant Likely8fd88212010-10-14 09:04:29 -0600419
Grant Likelyeae6cb32010-10-14 09:32:53 -0600420 if (pdata) {
421 for (i = 0; i < pdata->num_devices; i++)
422 spi_new_device(master, pdata->devices + i);
423 }
Grant Likely8fd88212010-10-14 09:04:29 -0600424
Mark Brown7cb2abd2013-07-05 11:24:26 +0100425 platform_set_drvdata(pdev, master);
Grant Likely8fd88212010-10-14 09:04:29 -0600426 return 0;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100427
Mark Brownd81c0bb2013-07-03 12:05:42 +0100428put_master:
429 spi_master_put(master);
430
431 return ret;
Grant Likely8fd88212010-10-14 09:04:29 -0600432}
433
Mark Brown7cb2abd2013-07-05 11:24:26 +0100434static int xilinx_spi_remove(struct platform_device *pdev)
Grant Likely8fd88212010-10-14 09:04:29 -0600435{
Mark Brown7cb2abd2013-07-05 11:24:26 +0100436 struct spi_master *master = platform_get_drvdata(pdev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100437 struct xilinx_spi *xspi = spi_master_get_devdata(master);
Michal Simek7b3b7432013-07-09 18:05:16 +0200438 void __iomem *regs_base = xspi->regs;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100439
440 spi_bitbang_stop(&xspi->bitbang);
Michal Simek7b3b7432013-07-09 18:05:16 +0200441
442 /* Disable all the interrupts just in case */
443 xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
444 /* Disable the global IPIF interrupt */
445 xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100446
447 spi_master_put(xspi->bitbang.master);
Grant Likely8fd88212010-10-14 09:04:29 -0600448
449 return 0;
450}
451
452/* work with hotplug and coldplug */
453MODULE_ALIAS("platform:" XILINX_SPI_NAME);
454
455static struct platform_driver xilinx_spi_driver = {
456 .probe = xilinx_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000457 .remove = xilinx_spi_remove,
Grant Likely8fd88212010-10-14 09:04:29 -0600458 .driver = {
459 .name = XILINX_SPI_NAME,
Grant Likelyeae6cb32010-10-14 09:32:53 -0600460 .of_match_table = xilinx_spi_of_match,
Grant Likely8fd88212010-10-14 09:04:29 -0600461 },
462};
Grant Likely940ab882011-10-05 11:29:49 -0600463module_platform_driver(xilinx_spi_driver);
Grant Likely8fd88212010-10-14 09:04:29 -0600464
Andrei Konovalovae918c02007-07-17 04:04:11 -0700465MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
466MODULE_DESCRIPTION("Xilinx SPI driver");
467MODULE_LICENSE("GPL");