blob: 92bfe47ad33cc7f0aaf428d648e2824f83f3044e [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211 FAULT_AND_HANG = 0,
212 FAULT_AND_HALT, /* Debug only */
213 FAULT_AND_STREAM,
214 FAULT_AND_CONTINUE /* Unsupported */
215};
216#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100217#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000218#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
219#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100221/* Typical size of the average request (2 pipecontrols and a MI_BB) */
222#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
223
Chris Wilsone2efd132016-05-24 14:53:34 +0100224static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100225 struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +0100226static int intel_lr_context_pin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000227 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000228
Oscar Mateo73e4d072014-07-24 17:04:48 +0100229/**
230 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100231 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100232 * @enable_execlists: value of i915.enable_execlists module parameter.
233 *
234 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000235 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100236 *
237 * Return: 1 if Execlists is supported and has to be enabled.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100240{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800241 /* On platforms with execlist available, vGPU will only
242 * support execlist mode, no ring buffer mode.
243 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100244 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800245 return 1;
246
Chris Wilsonc0336662016-05-06 15:40:21 +0100247 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000248 return 1;
249
Oscar Mateo127f1002014-07-24 17:04:11 +0100250 if (enable_execlists == 0)
251 return 0;
252
Daniel Vetter5a21b662016-05-24 17:13:53 +0200253 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
254 USES_PPGTT(dev_priv) &&
255 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 return 1;
257
258 return 0;
259}
Oscar Mateoede7d422014-07-24 17:04:12 +0100260
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000261static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000262logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000263{
Chris Wilsonc0336662016-05-06 15:40:21 +0100264 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000265
Chris Wilsonc0336662016-05-06 15:40:21 +0100266 if (IS_GEN8(dev_priv) || IS_GEN9(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000267 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000268
Chris Wilsonc0336662016-05-06 15:40:21 +0100269 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
270 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000271 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000272
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100274 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000275 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
276 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000277
278 /* TODO: WaDisableLiteRestore when we start using semaphore
279 * signalling between Command Streamers */
280 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
281
282 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
283 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000284 if (engine->disable_lite_restore_wa)
285 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000286}
287
288/**
289 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
290 * descriptor for a pinned context
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000291 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100292 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000293 *
294 * The context descriptor encodes various attributes of a context,
295 * including its GTT address and some flags. Because it's fairly
296 * expensive to calculate, we'll just do it once and cache the result,
297 * which remains valid until the context is unpinned.
298 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200299 * This is what a descriptor looks like, from LSB to MSB::
300 *
301 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
302 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
303 * bits 32-52: ctx ID, a globally unique tag
304 * bits 53-54: mbz, reserved for use by hardware
305 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000306 */
307static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100308intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000309 struct intel_engine_cs *engine)
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000310{
Chris Wilson9021ad02016-05-24 14:53:37 +0100311 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100312 u64 desc;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000313
Chris Wilson7069b142016-04-28 09:56:52 +0100314 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
315
Zhi Wangc01fc532016-06-16 08:07:02 -0400316 desc = ctx->desc_template; /* bits 3-4 */
317 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100318 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100319 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100320 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000321
Chris Wilson9021ad02016-05-24 14:53:37 +0100322 ce->lrc_desc = desc;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000323}
324
Chris Wilsone2efd132016-05-24 14:53:34 +0100325uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000326 struct intel_engine_cs *engine)
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000327{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000328 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000329}
330
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300331static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
332 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100333{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300334
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000335 struct intel_engine_cs *engine = rq0->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +0100336 struct drm_i915_private *dev_priv = rq0->i915;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300337 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100338
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300339 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000340 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300341 rq1->elsp_submitted++;
342 } else {
343 desc[1] = 0;
344 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100345
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000346 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300347 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100348
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300349 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000350 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
351 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200352
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000353 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100354 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000355 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100356
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300357 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000358 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100359}
360
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000361static void
362execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
363{
364 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
365 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
366 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
367 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
368}
369
370static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100371{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000372 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300373 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000374 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100375
Chris Wilson8f942012016-08-02 22:50:30 +0100376 reg_state[CTX_RING_TAIL+1] = intel_ring_offset(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100377
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000378 /* True 32b PPGTT with dynamic page allocation: update PDP
379 * registers and point the unallocated PDPs to scratch page.
380 * PML4 is allocated during ppgtt init, so this is not needed
381 * in 48-bit mode.
382 */
383 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
384 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100385}
386
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100387static void execlists_elsp_submit_contexts(struct drm_i915_gem_request *rq0,
388 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100389{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000390 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100391 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000392
Mika Kuoppala05d98242015-07-03 17:09:33 +0300393 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100394
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300395 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300396 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100397
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100398 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100399 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000400
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300401 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000402
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100403 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100404 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100405}
406
Zhi Wang3c7ba632016-06-16 08:07:03 -0400407static inline void execlists_context_status_change(
408 struct drm_i915_gem_request *rq,
409 unsigned long status)
410{
411 /*
412 * Only used when GVT-g is enabled now. When GVT-g is disabled,
413 * The compiler should eliminate this function as dead-code.
414 */
415 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
416 return;
417
418 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
419}
420
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100421static void execlists_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100422{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000423 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000424 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100425
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000426 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100427
Peter Antoine779949f2015-05-11 16:03:27 +0100428 /*
429 * If irqs are not active generate a warning as batches that finish
430 * without the irqs may get lost and a GPU Hang may occur.
431 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100432 WARN_ON(!intel_irqs_enabled(engine->i915));
Peter Antoine779949f2015-05-11 16:03:27 +0100433
Michel Thierryacdd8842014-07-24 17:04:38 +0100434 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100436 execlist_link) {
437 if (!req0) {
438 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000439 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100440 /* Same ctx: ignore first request, as second request
441 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100442 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100443 list_del(&req0->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100444 i915_gem_request_put(req0);
Michel Thierryacdd8842014-07-24 17:04:38 +0100445 req0 = cursor;
446 } else {
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400447 if (IS_ENABLED(CONFIG_DRM_I915_GVT)) {
448 /*
449 * req0 (after merged) ctx requires single
450 * submission, stop picking
451 */
452 if (req0->ctx->execlists_force_single_submission)
453 break;
454 /*
455 * req0 ctx doesn't require single submission,
456 * but next req ctx requires, stop picking
457 */
458 if (cursor->ctx->execlists_force_single_submission)
459 break;
460 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100461 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000462 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100463 break;
464 }
465 }
466
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000467 if (unlikely(!req0))
468 return;
469
Zhi Wang3c7ba632016-06-16 08:07:03 -0400470 execlists_context_status_change(req0, INTEL_CONTEXT_SCHEDULE_IN);
471
472 if (req1)
473 execlists_context_status_change(req1,
474 INTEL_CONTEXT_SCHEDULE_IN);
475
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000476 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100477 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000478 * WaIdleLiteRestore: make sure we never cause a lite restore
479 * with HEAD==TAIL.
480 *
481 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
482 * resubmit the request. See gen8_emit_request() for where we
483 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100484 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000485 req0->tail += 8;
Chris Wilsondca33ec2016-08-02 22:50:20 +0100486 req0->tail &= req0->ring->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100487 }
488
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100489 execlists_elsp_submit_contexts(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100490}
491
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000492static unsigned int
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100493execlists_check_remove_request(struct intel_engine_cs *engine, u32 ctx_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100494{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000495 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100496
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000497 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100498
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000500 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100501 execlist_link);
502
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100503 if (WARN_ON(!head_req || (head_req->ctx_hw_id != ctx_id)))
504 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100505
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000506 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
507
508 if (--head_req->elsp_submitted > 0)
509 return 0;
510
Zhi Wang3c7ba632016-06-16 08:07:03 -0400511 execlists_context_status_change(head_req, INTEL_CONTEXT_SCHEDULE_OUT);
512
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100513 list_del(&head_req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100514 i915_gem_request_put(head_req);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000515
516 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100517}
518
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000519static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000520get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000521 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800522{
Chris Wilsonc0336662016-05-06 15:40:21 +0100523 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000524 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800525
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000526 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800527
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000528 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000529
530 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
531 return 0;
532
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000533 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000534 read_pointer));
535
536 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800537}
538
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200539/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100540 * Check the unread Context Status Buffers and manage the submission of new
541 * contexts to the ELSP accordingly.
542 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100543static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100544{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100545 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilsonc0336662016-05-06 15:40:21 +0100546 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100547 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000548 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000549 u32 csb[GEN8_CSB_ENTRIES][2];
550 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000551 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100552
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100553 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800558 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100559 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100560 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100561
Thomas Daniele981e7b2014-07-24 17:04:39 +0100562 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000563 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
564 break;
565 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
566 &csb[csb_read][1]);
567 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100568 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100569
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000570 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100571
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800572 /* Update the read pointer to the old write pointer. Manual ringbuffer
573 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000574 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000575 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000576 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000577
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100578 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000579
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000580 spin_lock(&engine->execlist_lock);
581
582 for (i = 0; i < csb_read; i++) {
583 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
584 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
585 if (execlists_check_remove_request(engine, csb[i][1]))
586 WARN(1, "Lite Restored request removed from queue\n");
587 } else
588 WARN(1, "Preemption without Lite Restore\n");
589 }
590
591 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
592 GEN8_CTX_STATUS_ELEMENT_SWITCH))
593 submit_contexts +=
594 execlists_check_remove_request(engine, csb[i][1]);
595 }
596
597 if (submit_contexts) {
598 if (!engine->disable_lite_restore_wa ||
599 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100600 execlists_unqueue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000601 }
602
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000603 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000604
605 if (unlikely(submit_contexts > 2))
606 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100607}
608
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100609static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100610{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000611 struct intel_engine_cs *engine = request->engine;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000612 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100613 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100614
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100615 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100616
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000617 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link)
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100618 if (++num_elements > 2)
619 break;
620
621 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000622 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100623
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000624 tail_req = list_last_entry(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000625 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100626 execlist_link);
627
John Harrisonae707972015-05-29 17:44:14 +0100628 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100629 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000630 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100631 list_del(&tail_req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100632 i915_gem_request_put(tail_req);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100633 }
634 }
635
Chris Wilsone8a261e2016-07-20 13:31:49 +0100636 i915_gem_request_get(request);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000637 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Tvrtko Ursulina3d12762016-04-28 09:56:57 +0100638 request->ctx_hw_id = request->ctx->hw_id;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100639 if (num_elements == 0)
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100640 execlists_unqueue(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100641
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100642 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100643}
644
John Harrison40e895c2015-05-29 17:43:26 +0100645int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000646{
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100647 struct intel_engine_cs *engine = request->engine;
Chris Wilson9021ad02016-05-24 14:53:37 +0100648 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonbfa01202016-04-28 09:56:48 +0100649 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000650
Chris Wilson63103462016-04-28 09:56:49 +0100651 /* Flush enough space to reduce the likelihood of waiting after
652 * we start building the request - in which case we will just
653 * have to repeat work.
654 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100655 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100656
Chris Wilson9021ad02016-05-24 14:53:37 +0100657 if (!ce->state) {
Chris Wilson978f1e02016-04-28 09:56:54 +0100658 ret = execlists_context_deferred_alloc(request->ctx, engine);
659 if (ret)
660 return ret;
661 }
662
Chris Wilsondca33ec2016-08-02 22:50:20 +0100663 request->ring = ce->ring;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300664
Alex Daia7e02192015-12-16 11:45:55 -0800665 if (i915.enable_guc_submission) {
666 /*
667 * Check that the GuC has space for the request before
668 * going any further, as the i915_add_request() call
669 * later on mustn't fail ...
670 */
Dave Gordon7c2c2702016-05-13 15:36:32 +0100671 ret = i915_guc_wq_check_space(request);
Alex Daia7e02192015-12-16 11:45:55 -0800672 if (ret)
673 return ret;
674 }
675
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100676 ret = intel_lr_context_pin(request->ctx, engine);
677 if (ret)
678 return ret;
Dave Gordone28e4042016-01-19 19:02:55 +0000679
Chris Wilsonbfa01202016-04-28 09:56:48 +0100680 ret = intel_ring_begin(request, 0);
681 if (ret)
682 goto err_unpin;
683
Chris Wilson9021ad02016-05-24 14:53:37 +0100684 if (!ce->initialised) {
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100685 ret = engine->init_context(request);
686 if (ret)
687 goto err_unpin;
688
Chris Wilson9021ad02016-05-24 14:53:37 +0100689 ce->initialised = true;
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100690 }
691
692 /* Note that after this point, we have committed to using
693 * this request as it is being used to both track the
694 * state of engine initialisation and liveness of the
695 * golden renderstate above. Think twice before you try
696 * to cancel/unwind this request now.
697 */
698
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100699 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100700 return 0;
701
702err_unpin:
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100703 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000704 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000705}
706
John Harrisonbc0dce32015-03-19 12:30:07 +0000707/*
Chris Wilsonddd66c52016-08-02 22:50:31 +0100708 * intel_logical_ring_advance() - advance the tail and prepare for submission
John Harrisonae707972015-05-29 17:44:14 +0100709 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000710 *
711 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
712 * really happens during submission is that the context and current tail will be placed
713 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
714 * point, the tail *inside* the context is updated and the ELSP written to.
715 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200716static int
Chris Wilsonddd66c52016-08-02 22:50:31 +0100717intel_logical_ring_advance(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000718{
Chris Wilson7e37f882016-08-02 22:50:21 +0100719 struct intel_ring *ring = request->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000720 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000721
Chris Wilson1dae2df2016-08-02 22:50:19 +0100722 intel_ring_advance(ring);
723 request->tail = ring->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000724
Chris Wilson7c17d372016-01-20 15:43:35 +0200725 /*
726 * Here we add two extra NOOPs as padding to avoid
727 * lite restore of a context with HEAD==TAIL.
728 *
729 * Caller must reserve WA_TAIL_DWORDS for us!
730 */
Chris Wilson1dae2df2016-08-02 22:50:19 +0100731 intel_ring_emit(ring, MI_NOOP);
732 intel_ring_emit(ring, MI_NOOP);
733 intel_ring_advance(ring);
Alex Daid1675192015-08-12 15:43:43 +0100734
Chris Wilsona16a4052016-04-28 09:56:56 +0100735 /* We keep the previous context alive until we retire the following
736 * request. This ensures that any the context object is still pinned
737 * for any residual writes the HW makes into it on the context switch
738 * into the next object following the breadcrumb. Otherwise, we may
739 * retire the context too early.
740 */
741 request->previous_context = engine->last_context;
742 engine->last_context = request->ctx;
Chris Wilson7c17d372016-01-20 15:43:35 +0200743 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000744}
745
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100746void intel_execlists_cancel_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000747{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000748 struct drm_i915_gem_request *req, *tmp;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100749 LIST_HEAD(cancel_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000750
Chris Wilson91c8a322016-07-05 10:40:23 +0100751 WARN_ON(!mutex_is_locked(&engine->i915->drm.struct_mutex));
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000752
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100753 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100754 list_replace_init(&engine->execlist_queue, &cancel_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100755 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000756
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100757 list_for_each_entry_safe(req, tmp, &cancel_list, execlist_link) {
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000758 list_del(&req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100759 i915_gem_request_put(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000760 }
761}
762
Chris Wilsone2efd132016-05-24 14:53:34 +0100763static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100764 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000765{
Chris Wilson9021ad02016-05-24 14:53:37 +0100766 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100767 void *vaddr;
768 u32 *lrc_reg_state;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000769 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000770
Chris Wilson91c8a322016-07-05 10:40:23 +0100771 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000772
Chris Wilson9021ad02016-05-24 14:53:37 +0100773 if (ce->pin_count++)
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100774 return 0;
775
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100776 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN,
777 PIN_OFFSET_BIAS | GUC_WOPCM_TOP | PIN_GLOBAL);
Nick Hoathe84fe802015-09-11 12:53:46 +0100778 if (ret)
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100779 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000780
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100781 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100782 if (IS_ERR(vaddr)) {
783 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100784 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000785 }
786
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100787 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
788
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100789 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +0100790 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100791 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100792
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000793 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100794
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100795 lrc_reg_state[CTX_RING_BUFFER_START+1] =
796 i915_ggtt_offset(ce->ring->vma);
Chris Wilson9021ad02016-05-24 14:53:37 +0100797 ce->lrc_reg_state = lrc_reg_state;
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100798 ce->state->obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200799
Nick Hoathe84fe802015-09-11 12:53:46 +0100800 /* Invalidate GuC TLB. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100801 if (i915.enable_guc_submission) {
802 struct drm_i915_private *dev_priv = ctx->i915;
Nick Hoathe84fe802015-09-11 12:53:46 +0100803 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100804 }
Oscar Mateodcb4c122014-11-13 10:28:10 +0000805
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100806 i915_gem_context_get(ctx);
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100807 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000808
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100809unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100810 i915_gem_object_unpin_map(ce->state->obj);
811unpin_vma:
812 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100813err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100814 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000815 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000816}
817
Chris Wilsone2efd132016-05-24 14:53:34 +0100818void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000819 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000820{
Chris Wilson9021ad02016-05-24 14:53:37 +0100821 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100822
Chris Wilson91c8a322016-07-05 10:40:23 +0100823 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100824 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000825
Chris Wilson9021ad02016-05-24 14:53:37 +0100826 if (--ce->pin_count)
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100827 return;
828
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100829 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100830
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100831 i915_gem_object_unpin_map(ce->state->obj);
832 i915_vma_unpin(ce->state);
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100833
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100834 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000835}
836
John Harrisone2be4fa2015-05-29 17:43:54 +0100837static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000838{
839 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100840 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100841 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000842
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800843 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000844 return 0;
845
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100846 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000847 if (ret)
848 return ret;
849
Chris Wilson987046a2016-04-28 09:56:46 +0100850 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000851 if (ret)
852 return ret;
853
Chris Wilson1dae2df2016-08-02 22:50:19 +0100854 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000855 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100856 intel_ring_emit_reg(ring, w->reg[i].addr);
857 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000858 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100859 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000860
Chris Wilson1dae2df2016-08-02 22:50:19 +0100861 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000862
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100863 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000864 if (ret)
865 return ret;
866
867 return 0;
868}
869
Arun Siluvery83b8a982015-07-08 10:27:05 +0100870#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100871 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100872 int __index = (index)++; \
873 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100874 return -ENOSPC; \
875 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100876 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100877 } while (0)
878
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200879#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200880 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100881
882/*
883 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
884 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
885 * but there is a slight complication as this is applied in WA batch where the
886 * values are only initialized once so we cannot take register value at the
887 * beginning and reuse it further; hence we save its value to memory, upload a
888 * constant value with bit21 set and then we restore it back with the saved value.
889 * To simplify the WA, a constant value is formed by using the default value
890 * of this register. This shouldn't be a problem because we are only modifying
891 * it for a short period and this batch in non-premptible. We can ofcourse
892 * use additional instructions that read the actual value of the register
893 * at that time and set our bit of interest but it makes the WA complicated.
894 *
895 * This WA is also required for Gen9 so extracting as a function avoids
896 * code duplication.
897 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000898static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200899 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100900 uint32_t index)
901{
Dave Airlie5e580522016-07-26 17:26:29 +1000902 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery9e000842015-07-03 14:27:31 +0100903 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
904
Arun Siluverya4106a72015-07-14 15:01:29 +0100905 /*
Mika Kuoppalafe905812016-06-07 17:19:03 +0300906 * WaDisableLSQCROPERFforOCL:skl,kbl
Arun Siluverya4106a72015-07-14 15:01:29 +0100907 * This WA is implemented in skl_init_clock_gating() but since
908 * this batch updates GEN8_L3SQCREG4 with default value we need to
909 * set this bit here to retain the WA during flush.
910 */
Mika Kuoppala738fa1b2016-06-07 17:19:03 +0300911 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0) ||
912 IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +0100913 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
914
Arun Siluveryf1afe242015-08-04 16:22:20 +0100915 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100916 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200917 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100918 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100919 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100920
Arun Siluvery83b8a982015-07-08 10:27:05 +0100921 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200922 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100923 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100924
Arun Siluvery83b8a982015-07-08 10:27:05 +0100925 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
926 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
927 PIPE_CONTROL_DC_FLUSH_ENABLE));
928 wa_ctx_emit(batch, index, 0);
929 wa_ctx_emit(batch, index, 0);
930 wa_ctx_emit(batch, index, 0);
931 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100932
Arun Siluveryf1afe242015-08-04 16:22:20 +0100933 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100934 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200935 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100936 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100937 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100938
939 return index;
940}
941
Arun Siluvery17ee9502015-06-19 19:07:01 +0100942static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
943 uint32_t offset,
944 uint32_t start_alignment)
945{
946 return wa_ctx->offset = ALIGN(offset, start_alignment);
947}
948
949static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
950 uint32_t offset,
951 uint32_t size_alignment)
952{
953 wa_ctx->size = offset - wa_ctx->offset;
954
955 WARN(wa_ctx->size % size_alignment,
956 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
957 wa_ctx->size, size_alignment);
958 return 0;
959}
960
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200961/*
962 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
963 * initialized at the beginning and shared across all contexts but this field
964 * helps us to have multiple batches at different offsets and select them based
965 * on a criteria. At the moment this batch always start at the beginning of the page
966 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100967 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200968 * The number of WA applied are not known at the beginning; we use this field
969 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100970 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200971 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
972 * so it adds NOOPs as padding to make it cacheline aligned.
973 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
974 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100975 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000976static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100977 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200978 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100979 uint32_t *offset)
980{
Arun Siluvery0160f052015-06-23 15:46:57 +0100981 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100982 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
983
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100984 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +0100985 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100986
Arun Siluveryc82435b2015-06-19 18:37:13 +0100987 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +0100988 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000989 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +0200990 if (rc < 0)
991 return rc;
992 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +0100993 }
994
Arun Siluvery0160f052015-06-23 15:46:57 +0100995 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
996 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100997 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +0100998
Arun Siluvery83b8a982015-07-08 10:27:05 +0100999 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1000 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1001 PIPE_CONTROL_GLOBAL_GTT_IVB |
1002 PIPE_CONTROL_CS_STALL |
1003 PIPE_CONTROL_QW_WRITE));
1004 wa_ctx_emit(batch, index, scratch_addr);
1005 wa_ctx_emit(batch, index, 0);
1006 wa_ctx_emit(batch, index, 0);
1007 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001008
Arun Siluvery17ee9502015-06-19 19:07:01 +01001009 /* Pad to end of cacheline */
1010 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001011 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001012
1013 /*
1014 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1015 * execution depends on the length specified in terms of cache lines
1016 * in the register CTX_RCS_INDIRECT_CTX
1017 */
1018
1019 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1020}
1021
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001022/*
1023 * This batch is started immediately after indirect_ctx batch. Since we ensure
1024 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001025 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001026 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001027 *
1028 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1029 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1030 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001031static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001032 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001033 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001034 uint32_t *offset)
1035{
1036 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1037
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001038 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001039 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001040
Arun Siluvery83b8a982015-07-08 10:27:05 +01001041 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001042
1043 return wa_ctx_end(wa_ctx, *offset = index, 1);
1044}
1045
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001046static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001047 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001048 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001049 uint32_t *offset)
1050{
Arun Siluverya4106a72015-07-14 15:01:29 +01001051 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +10001052 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001053 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1054
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001055 /* WaDisableCtxRestoreArbitration:skl,bxt */
Dave Airlie5e580522016-07-26 17:26:29 +10001056 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0) ||
1057 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001058 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001059
Arun Siluverya4106a72015-07-14 15:01:29 +01001060 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001061 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001062 if (ret < 0)
1063 return ret;
1064 index = ret;
1065
Mika Kuoppala873e8172016-07-20 14:26:13 +03001066 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
1067 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1068 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1069 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1070 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1071 wa_ctx_emit(batch, index, MI_NOOP);
1072
Mika Kuoppala066d4622016-06-07 17:19:15 +03001073 /* WaClearSlmSpaceAtContextSwitch:kbl */
1074 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +03001075 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001076 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001077 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001078
1079 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1080 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1081 PIPE_CONTROL_GLOBAL_GTT_IVB |
1082 PIPE_CONTROL_CS_STALL |
1083 PIPE_CONTROL_QW_WRITE));
1084 wa_ctx_emit(batch, index, scratch_addr);
1085 wa_ctx_emit(batch, index, 0);
1086 wa_ctx_emit(batch, index, 0);
1087 wa_ctx_emit(batch, index, 0);
1088 }
Tim Gore3485d992016-07-05 10:01:30 +01001089
1090 /* WaMediaPoolStateCmdInWABB:bxt */
1091 if (HAS_POOLED_EU(engine->i915)) {
1092 /*
1093 * EU pool configuration is setup along with golden context
1094 * during context initialization. This value depends on
1095 * device type (2x6 or 3x6) and needs to be updated based
1096 * on which subslice is disabled especially for 2x6
1097 * devices, however it is safe to load default
1098 * configuration of 3x6 device instead of masking off
1099 * corresponding bits because HW ignores bits of a disabled
1100 * subslice and drops down to appropriate config. Please
1101 * see render_state_setup() in i915_gem_render_state.c for
1102 * possible configurations, to avoid duplication they are
1103 * not shown here again.
1104 */
1105 u32 eu_pool_config = 0x00777000;
1106 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1107 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1108 wa_ctx_emit(batch, index, eu_pool_config);
1109 wa_ctx_emit(batch, index, 0);
1110 wa_ctx_emit(batch, index, 0);
1111 wa_ctx_emit(batch, index, 0);
1112 }
1113
Arun Siluvery0504cff2015-07-14 15:01:27 +01001114 /* Pad to end of cacheline */
1115 while (index % CACHELINE_DWORDS)
1116 wa_ctx_emit(batch, index, MI_NOOP);
1117
1118 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1119}
1120
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001121static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001122 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001123 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001124 uint32_t *offset)
1125{
1126 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1127
Arun Siluvery9b014352015-07-14 15:01:30 +01001128 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001129 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_B0) ||
1130 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001131 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001132 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001133 wa_ctx_emit(batch, index,
1134 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1135 wa_ctx_emit(batch, index, MI_NOOP);
1136 }
1137
Tim Goreb1e429f2016-03-21 14:37:29 +00001138 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001139 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001140 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1141
1142 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1143 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1144
1145 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1146 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1147
1148 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1149 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1150
1151 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1152 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1153 wa_ctx_emit(batch, index, 0x0);
1154 wa_ctx_emit(batch, index, MI_NOOP);
1155 }
1156
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001157 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001158 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1159 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001160 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1161
Arun Siluvery0504cff2015-07-14 15:01:27 +01001162 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1163
1164 return wa_ctx_end(wa_ctx, *offset = index, 1);
1165}
1166
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001167static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001168{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001169 struct drm_i915_gem_object *obj;
1170 struct i915_vma *vma;
1171 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001172
Chris Wilson48bb74e2016-08-15 10:49:04 +01001173 obj = i915_gem_object_create(&engine->i915->drm, PAGE_ALIGN(size));
1174 if (IS_ERR(obj))
1175 return PTR_ERR(obj);
1176
1177 vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
1178 if (IS_ERR(vma)) {
1179 err = PTR_ERR(vma);
1180 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001181 }
1182
Chris Wilson48bb74e2016-08-15 10:49:04 +01001183 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1184 if (err)
1185 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001186
Chris Wilson48bb74e2016-08-15 10:49:04 +01001187 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001188 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001189
1190err:
1191 i915_gem_object_put(obj);
1192 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001193}
1194
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001195static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001196{
Chris Wilson19880c42016-08-15 10:49:05 +01001197 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001198}
1199
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001200static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001201{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001202 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001203 uint32_t *batch;
1204 uint32_t offset;
1205 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001206 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001207
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001208 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001209
Arun Siluvery5e60d792015-06-23 15:50:44 +01001210 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001211 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001212 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001213 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001214 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001215 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001216
Arun Siluveryc4db7592015-06-19 18:37:11 +01001217 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001218 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001219 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001220 return -EINVAL;
1221 }
1222
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001223 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001224 if (ret) {
1225 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1226 return ret;
1227 }
1228
Chris Wilson48bb74e2016-08-15 10:49:04 +01001229 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001230 batch = kmap_atomic(page);
1231 offset = 0;
1232
Chris Wilsonc0336662016-05-06 15:40:21 +01001233 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001234 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001235 &wa_ctx->indirect_ctx,
1236 batch,
1237 &offset);
1238 if (ret)
1239 goto out;
1240
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001241 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001242 &wa_ctx->per_ctx,
1243 batch,
1244 &offset);
1245 if (ret)
1246 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001247 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001248 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001249 &wa_ctx->indirect_ctx,
1250 batch,
1251 &offset);
1252 if (ret)
1253 goto out;
1254
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001255 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001256 &wa_ctx->per_ctx,
1257 batch,
1258 &offset);
1259 if (ret)
1260 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001261 }
1262
1263out:
1264 kunmap_atomic(batch);
1265 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001266 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001267
1268 return ret;
1269}
1270
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001271static void lrc_init_hws(struct intel_engine_cs *engine)
1272{
Chris Wilsonc0336662016-05-06 15:40:21 +01001273 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001274
1275 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson57e88532016-08-15 10:48:57 +01001276 engine->status_page.ggtt_offset);
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001277 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1278}
1279
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001280static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001281{
Chris Wilsonc0336662016-05-06 15:40:21 +01001282 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001283 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001284
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001285 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001286
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001287 I915_WRITE_IMR(engine,
1288 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1289 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001290
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001291 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001292 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1293 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001294 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001295
1296 /*
1297 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1298 * zero, we need to read the write pointer from hardware and use its
1299 * value because "this register is power context save restored".
1300 * Effectively, these states have been observed:
1301 *
1302 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1303 * BDW | CSB regs not reset | CSB regs reset |
1304 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001305 * SKL | ? | ? |
1306 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001307 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001308 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001309 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001310
1311 /*
1312 * When the CSB registers are reset (also after power-up / gpu reset),
1313 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1314 * this special case, so the first element read is CSB[0].
1315 */
1316 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1317 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1318
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001319 engine->next_context_status_buffer = next_context_status_buffer_hw;
1320 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001321
Tomas Elffc0768c2016-03-21 16:26:59 +00001322 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001323
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001324 return intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001325}
1326
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001327static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001328{
Chris Wilsonc0336662016-05-06 15:40:21 +01001329 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001330 int ret;
1331
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001332 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001333 if (ret)
1334 return ret;
1335
1336 /* We need to disable the AsyncFlip performance optimisations in order
1337 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1338 * programmed to '1' on all products.
1339 *
1340 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1341 */
1342 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1343
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001344 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1345
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001346 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001347}
1348
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001349static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001350{
1351 int ret;
1352
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001353 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001354 if (ret)
1355 return ret;
1356
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001357 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001358}
1359
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001360static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1361{
1362 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001363 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001364 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001365 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1366 int i, ret;
1367
Chris Wilson987046a2016-04-28 09:56:46 +01001368 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001369 if (ret)
1370 return ret;
1371
Chris Wilsonb5321f32016-08-02 22:50:18 +01001372 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001373 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1374 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1375
Chris Wilsonb5321f32016-08-02 22:50:18 +01001376 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1377 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1378 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1379 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001380 }
1381
Chris Wilsonb5321f32016-08-02 22:50:18 +01001382 intel_ring_emit(ring, MI_NOOP);
1383 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001384
1385 return 0;
1386}
1387
John Harrisonbe795fc2015-05-29 17:44:03 +01001388static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001389 u64 offset, u32 len,
1390 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001391{
Chris Wilson7e37f882016-08-02 22:50:21 +01001392 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001393 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001394 int ret;
1395
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001396 /* Don't rely in hw updating PDPs, specially in lite-restore.
1397 * Ideally, we should set Force PD Restore in ctx descriptor,
1398 * but we can't. Force Restore would be a second option, but
1399 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001400 * not idle). PML4 is allocated during ppgtt init so this is
1401 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001402 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001403 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001404 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001405 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001406 ret = intel_logical_ring_emit_pdps(req);
1407 if (ret)
1408 return ret;
1409 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001410
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001411 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001412 }
1413
Chris Wilson987046a2016-04-28 09:56:46 +01001414 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001415 if (ret)
1416 return ret;
1417
1418 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001419 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1420 (ppgtt<<8) |
1421 (dispatch_flags & I915_DISPATCH_RS ?
1422 MI_BATCH_RESOURCE_STREAMER : 0));
1423 intel_ring_emit(ring, lower_32_bits(offset));
1424 intel_ring_emit(ring, upper_32_bits(offset));
1425 intel_ring_emit(ring, MI_NOOP);
1426 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001427
1428 return 0;
1429}
1430
Chris Wilson31bb59c2016-07-01 17:23:27 +01001431static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001432{
Chris Wilsonc0336662016-05-06 15:40:21 +01001433 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001434 I915_WRITE_IMR(engine,
1435 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1436 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001437}
1438
Chris Wilson31bb59c2016-07-01 17:23:27 +01001439static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001440{
Chris Wilsonc0336662016-05-06 15:40:21 +01001441 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001442 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001443}
1444
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001445static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001446{
Chris Wilson7e37f882016-08-02 22:50:21 +01001447 struct intel_ring *ring = request->ring;
1448 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001449 int ret;
1450
Chris Wilson987046a2016-04-28 09:56:46 +01001451 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001452 if (ret)
1453 return ret;
1454
1455 cmd = MI_FLUSH_DW + 1;
1456
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001457 /* We always require a command barrier so that subsequent
1458 * commands, such as breadcrumb interrupts, are strictly ordered
1459 * wrt the contents of the write cache being flushed to memory
1460 * (and thus being coherent from the CPU).
1461 */
1462 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1463
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001464 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001465 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001466 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001467 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001468 }
1469
Chris Wilsonb5321f32016-08-02 22:50:18 +01001470 intel_ring_emit(ring, cmd);
1471 intel_ring_emit(ring,
1472 I915_GEM_HWS_SCRATCH_ADDR |
1473 MI_FLUSH_DW_USE_GTT);
1474 intel_ring_emit(ring, 0); /* upper addr */
1475 intel_ring_emit(ring, 0); /* value */
1476 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001477
1478 return 0;
1479}
1480
John Harrison7deb4d32015-05-29 17:43:59 +01001481static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001482 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001483{
Chris Wilson7e37f882016-08-02 22:50:21 +01001484 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001485 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001486 u32 scratch_addr =
1487 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001488 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001489 u32 flags = 0;
1490 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001491 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001492
1493 flags |= PIPE_CONTROL_CS_STALL;
1494
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001495 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001496 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1497 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001498 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001499 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001500 }
1501
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001502 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001503 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1504 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1505 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1506 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1507 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1508 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1509 flags |= PIPE_CONTROL_QW_WRITE;
1510 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001511
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001512 /*
1513 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1514 * pipe control.
1515 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001516 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001517 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001518
1519 /* WaForGAMHang:kbl */
1520 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1521 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001522 }
Imre Deak9647ff32015-01-25 13:27:11 -08001523
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001524 len = 6;
1525
1526 if (vf_flush_wa)
1527 len += 6;
1528
1529 if (dc_flush_wa)
1530 len += 12;
1531
1532 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001533 if (ret)
1534 return ret;
1535
Imre Deak9647ff32015-01-25 13:27:11 -08001536 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001537 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1538 intel_ring_emit(ring, 0);
1539 intel_ring_emit(ring, 0);
1540 intel_ring_emit(ring, 0);
1541 intel_ring_emit(ring, 0);
1542 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001543 }
1544
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001545 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001546 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1547 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1548 intel_ring_emit(ring, 0);
1549 intel_ring_emit(ring, 0);
1550 intel_ring_emit(ring, 0);
1551 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001552 }
1553
Chris Wilsonb5321f32016-08-02 22:50:18 +01001554 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1555 intel_ring_emit(ring, flags);
1556 intel_ring_emit(ring, scratch_addr);
1557 intel_ring_emit(ring, 0);
1558 intel_ring_emit(ring, 0);
1559 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001560
1561 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001562 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1563 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1564 intel_ring_emit(ring, 0);
1565 intel_ring_emit(ring, 0);
1566 intel_ring_emit(ring, 0);
1567 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001568 }
1569
Chris Wilsonb5321f32016-08-02 22:50:18 +01001570 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001571
1572 return 0;
1573}
1574
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001575static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001576{
Imre Deak319404d2015-08-14 18:35:27 +03001577 /*
1578 * On BXT A steppings there is a HW coherency issue whereby the
1579 * MI_STORE_DATA_IMM storing the completed request's seqno
1580 * occasionally doesn't invalidate the CPU cache. Work around this by
1581 * clflushing the corresponding cacheline whenever the caller wants
1582 * the coherency to be guaranteed. Note that this cacheline is known
1583 * to be clean at this point, since we only write it in
1584 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1585 * this clflush in practice becomes an invalidate operation.
1586 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001587 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001588}
1589
Chris Wilson7c17d372016-01-20 15:43:35 +02001590/*
1591 * Reserve space for 2 NOOPs at the end of each request to be
1592 * used as a workaround for not being allowed to do lite
1593 * restore with HEAD==TAIL (WaIdleLiteRestore).
1594 */
1595#define WA_TAIL_DWORDS 2
1596
John Harrisonc4e76632015-05-29 17:44:01 +01001597static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001598{
Chris Wilson7e37f882016-08-02 22:50:21 +01001599 struct intel_ring *ring = request->ring;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001600 int ret;
1601
Chris Wilson987046a2016-04-28 09:56:46 +01001602 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001603 if (ret)
1604 return ret;
1605
Chris Wilson7c17d372016-01-20 15:43:35 +02001606 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1607 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001608
Chris Wilsonb5321f32016-08-02 22:50:18 +01001609 intel_ring_emit(ring, (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1610 intel_ring_emit(ring,
1611 intel_hws_seqno_address(request->engine) |
1612 MI_FLUSH_DW_USE_GTT);
1613 intel_ring_emit(ring, 0);
1614 intel_ring_emit(ring, request->fence.seqno);
1615 intel_ring_emit(ring, MI_USER_INTERRUPT);
1616 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001617 return intel_logical_ring_advance(request);
Chris Wilson7c17d372016-01-20 15:43:35 +02001618}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001619
Chris Wilson7c17d372016-01-20 15:43:35 +02001620static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1621{
Chris Wilson7e37f882016-08-02 22:50:21 +01001622 struct intel_ring *ring = request->ring;
Chris Wilson7c17d372016-01-20 15:43:35 +02001623 int ret;
1624
Chris Wilson987046a2016-04-28 09:56:46 +01001625 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001626 if (ret)
1627 return ret;
1628
Michał Winiarskice81a652016-04-12 15:51:55 +02001629 /* We're using qword write, seqno should be aligned to 8 bytes. */
1630 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1631
Chris Wilson7c17d372016-01-20 15:43:35 +02001632 /* w/a for post sync ops following a GPGPU operation we
1633 * need a prior CS_STALL, which is emitted by the flush
1634 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001635 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001636 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1637 intel_ring_emit(ring,
1638 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1639 PIPE_CONTROL_CS_STALL |
1640 PIPE_CONTROL_QW_WRITE));
1641 intel_ring_emit(ring, intel_hws_seqno_address(request->engine));
1642 intel_ring_emit(ring, 0);
1643 intel_ring_emit(ring, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001644 /* We're thrashing one dword of HWS. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001645 intel_ring_emit(ring, 0);
1646 intel_ring_emit(ring, MI_USER_INTERRUPT);
1647 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001648 return intel_logical_ring_advance(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001649}
1650
John Harrison87531812015-05-29 17:43:44 +01001651static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001652{
1653 int ret;
1654
John Harrisone2be4fa2015-05-29 17:43:54 +01001655 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001656 if (ret)
1657 return ret;
1658
Peter Antoine3bbaba02015-07-10 20:13:11 +03001659 ret = intel_rcs_context_init_mocs(req);
1660 /*
1661 * Failing to program the MOCS is non-fatal.The system will not
1662 * run at peak performance. So generate an error and carry on.
1663 */
1664 if (ret)
1665 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1666
Chris Wilsone40f9ee2016-08-02 22:50:36 +01001667 return i915_gem_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001668}
1669
Oscar Mateo73e4d072014-07-24 17:04:48 +01001670/**
1671 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001672 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001673 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001674void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001675{
John Harrison6402c332014-10-31 12:00:26 +00001676 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001677
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001678 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001679 return;
1680
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001681 /*
1682 * Tasklet cannot be active at this point due intel_mark_active/idle
1683 * so this is just for documentation.
1684 */
1685 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1686 tasklet_kill(&engine->irq_tasklet);
1687
Chris Wilsonc0336662016-05-06 15:40:21 +01001688 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001689
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001690 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001691 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001692 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001693
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001694 if (engine->cleanup)
1695 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001696
Chris Wilson96a945a2016-08-03 13:19:16 +01001697 intel_engine_cleanup_common(engine);
Chris Wilson688e6c72016-07-01 17:23:15 +01001698
Chris Wilson57e88532016-08-15 10:48:57 +01001699 if (engine->status_page.vma) {
1700 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1701 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001702 }
Chris Wilson24f1d3cc2016-04-28 09:56:53 +01001703 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001704
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001705 engine->idle_lite_restore_wa = 0;
1706 engine->disable_lite_restore_wa = false;
1707 engine->ctx_desc_template = 0;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00001708
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001709 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001710 engine->i915 = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001711}
1712
Chris Wilsonddd66c52016-08-02 22:50:31 +01001713void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1714{
1715 struct intel_engine_cs *engine;
1716
1717 for_each_engine(engine, dev_priv)
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001718 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001719}
1720
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001721static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001722logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001723{
1724 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001725 engine->init_hw = gen8_init_common_ring;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001726 engine->emit_flush = gen8_emit_flush;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001727 engine->emit_request = gen8_emit_request;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001728 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001729
Chris Wilson31bb59c2016-07-01 17:23:27 +01001730 engine->irq_enable = gen8_logical_ring_enable_irq;
1731 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001732 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson1b7744e2016-07-01 17:23:17 +01001733 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001734 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001735}
1736
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001737static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001738logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001739{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001740 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001741 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1742 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001743}
1744
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001745static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001746lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001747{
Chris Wilson57e88532016-08-15 10:48:57 +01001748 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001749 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001750
1751 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001752 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001753 if (IS_ERR(hws))
1754 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001755
1756 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001757 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001758 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001759
1760 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001761}
1762
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001763static void
1764logical_ring_setup(struct intel_engine_cs *engine)
1765{
1766 struct drm_i915_private *dev_priv = engine->i915;
1767 enum forcewake_domains fw_domains;
1768
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001769 intel_engine_setup_common(engine);
1770
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001771 /* Intentionally left blank. */
1772 engine->buffer = NULL;
1773
1774 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1775 RING_ELSP(engine),
1776 FW_REG_WRITE);
1777
1778 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1779 RING_CONTEXT_STATUS_PTR(engine),
1780 FW_REG_READ | FW_REG_WRITE);
1781
1782 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1783 RING_CONTEXT_STATUS_BUF_BASE(engine),
1784 FW_REG_READ);
1785
1786 engine->fw_domains = fw_domains;
1787
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001788 tasklet_init(&engine->irq_tasklet,
1789 intel_lrc_irq_handler, (unsigned long)engine);
1790
1791 logical_ring_init_platform_invariants(engine);
1792 logical_ring_default_vfuncs(engine);
1793 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001794}
1795
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001796static int
1797logical_ring_init(struct intel_engine_cs *engine)
1798{
1799 struct i915_gem_context *dctx = engine->i915->kernel_context;
1800 int ret;
1801
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001802 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001803 if (ret)
1804 goto error;
1805
1806 ret = execlists_context_deferred_alloc(dctx, engine);
1807 if (ret)
1808 goto error;
1809
1810 /* As this is the default context, always pin it */
1811 ret = intel_lr_context_pin(dctx, engine);
1812 if (ret) {
1813 DRM_ERROR("Failed to pin context for %s: %d\n",
1814 engine->name, ret);
1815 goto error;
1816 }
1817
1818 /* And setup the hardware status page. */
1819 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1820 if (ret) {
1821 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1822 goto error;
1823 }
1824
1825 return 0;
1826
1827error:
1828 intel_logical_ring_cleanup(engine);
1829 return ret;
1830}
1831
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001832int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001833{
1834 struct drm_i915_private *dev_priv = engine->i915;
1835 int ret;
1836
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001837 logical_ring_setup(engine);
1838
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001839 if (HAS_L3_DPF(dev_priv))
1840 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1841
1842 /* Override some for render ring. */
1843 if (INTEL_GEN(dev_priv) >= 9)
1844 engine->init_hw = gen9_init_render_ring;
1845 else
1846 engine->init_hw = gen8_init_render_ring;
1847 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001848 engine->emit_flush = gen8_emit_flush_render;
1849 engine->emit_request = gen8_emit_request_render;
1850
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001851 ret = intel_engine_create_scratch(engine, 4096);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001852 if (ret)
1853 return ret;
1854
1855 ret = intel_init_workaround_bb(engine);
1856 if (ret) {
1857 /*
1858 * We continue even if we fail to initialize WA batch
1859 * because we only expect rare glitches but nothing
1860 * critical to prevent us from using GPU
1861 */
1862 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1863 ret);
1864 }
1865
1866 ret = logical_ring_init(engine);
1867 if (ret) {
1868 lrc_destroy_wa_ctx_obj(engine);
1869 }
1870
1871 return ret;
1872}
1873
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001874int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001875{
1876 logical_ring_setup(engine);
1877
1878 return logical_ring_init(engine);
1879}
1880
Jeff McGee0cea6502015-02-13 10:27:56 -06001881static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001882make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001883{
1884 u32 rpcs = 0;
1885
1886 /*
1887 * No explicit RPCS request is needed to ensure full
1888 * slice/subslice/EU enablement prior to Gen9.
1889 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001890 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001891 return 0;
1892
1893 /*
1894 * Starting in Gen9, render power gating can leave
1895 * slice/subslice/EU in a partially enabled state. We
1896 * must make an explicit request through RPCS for full
1897 * enablement.
1898 */
Imre Deak43b67992016-08-31 19:13:02 +03001899 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001900 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001901 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001902 GEN8_RPCS_S_CNT_SHIFT;
1903 rpcs |= GEN8_RPCS_ENABLE;
1904 }
1905
Imre Deak43b67992016-08-31 19:13:02 +03001906 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001907 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001908 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001909 GEN8_RPCS_SS_CNT_SHIFT;
1910 rpcs |= GEN8_RPCS_ENABLE;
1911 }
1912
Imre Deak43b67992016-08-31 19:13:02 +03001913 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1914 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001915 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001916 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001917 GEN8_RPCS_EU_MAX_SHIFT;
1918 rpcs |= GEN8_RPCS_ENABLE;
1919 }
1920
1921 return rpcs;
1922}
1923
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001924static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001925{
1926 u32 indirect_ctx_offset;
1927
Chris Wilsonc0336662016-05-06 15:40:21 +01001928 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001929 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001930 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001931 /* fall through */
1932 case 9:
1933 indirect_ctx_offset =
1934 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1935 break;
1936 case 8:
1937 indirect_ctx_offset =
1938 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1939 break;
1940 }
1941
1942 return indirect_ctx_offset;
1943}
1944
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001945static int
Chris Wilsone2efd132016-05-24 14:53:34 +01001946populate_lr_context(struct i915_gem_context *ctx,
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001947 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001948 struct intel_engine_cs *engine,
Chris Wilson7e37f882016-08-02 22:50:21 +01001949 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001950{
Chris Wilsonc0336662016-05-06 15:40:21 +01001951 struct drm_i915_private *dev_priv = ctx->i915;
Daniel Vetterae6c4802014-08-06 15:04:53 +02001952 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001953 void *vaddr;
1954 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001955 int ret;
1956
Thomas Daniel2d965532014-08-19 10:13:36 +01001957 if (!ppgtt)
1958 ppgtt = dev_priv->mm.aliasing_ppgtt;
1959
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001960 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1961 if (ret) {
1962 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1963 return ret;
1964 }
1965
Chris Wilsond31d7cb2016-08-12 12:39:58 +01001966 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001967 if (IS_ERR(vaddr)) {
1968 ret = PTR_ERR(vaddr);
1969 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001970 return ret;
1971 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001972 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001973
1974 /* The second page of the context object contains some fields which must
1975 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001976 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001977
1978 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1979 * commands followed by (reg, value) pairs. The values we are setting here are
1980 * only for the first context restore: on a subsequent save, the GPU will
1981 * recreate this batchbuffer with new values (including all the missing
1982 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001983 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001984 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
1985 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
1986 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001987 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1988 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01001989 (HAS_RESOURCE_STREAMER(dev_priv) ?
Michel Thierry99cf8ea2016-02-25 09:48:58 +00001990 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001991 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
1992 0);
1993 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
1994 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001995 /* Ring buffer start address is not known until the buffer is pinned.
1996 * It is written to the context image in execlists_update_context()
1997 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001998 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
1999 RING_START(engine->mmio_base), 0);
2000 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2001 RING_CTL(engine->mmio_base),
Chris Wilson7e37f882016-08-02 22:50:21 +01002002 ((ring->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002003 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2004 RING_BBADDR_UDW(engine->mmio_base), 0);
2005 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2006 RING_BBADDR(engine->mmio_base), 0);
2007 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2008 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002009 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002010 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2011 RING_SBBADDR_UDW(engine->mmio_base), 0);
2012 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2013 RING_SBBADDR(engine->mmio_base), 0);
2014 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2015 RING_SBBSTATE(engine->mmio_base), 0);
2016 if (engine->id == RCS) {
2017 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2018 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2019 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2020 RING_INDIRECT_CTX(engine->mmio_base), 0);
2021 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2022 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01002023 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002024 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002025 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002026
2027 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2028 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2029 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2030
2031 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002032 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002033
2034 reg_state[CTX_BB_PER_CTX_PTR+1] =
2035 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2036 0x01;
2037 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002038 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002039 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002040 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2041 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002042 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002043 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2044 0);
2045 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2046 0);
2047 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2048 0);
2049 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2050 0);
2051 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2052 0);
2053 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2054 0);
2055 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2056 0);
2057 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2058 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002059
Michel Thierry2dba3232015-07-30 11:06:23 +01002060 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2061 /* 64b PPGTT (48bit canonical)
2062 * PDP0_DESCRIPTOR contains the base address to PML4 and
2063 * other PDP Descriptors are ignored.
2064 */
2065 ASSIGN_CTX_PML4(ppgtt, reg_state);
2066 } else {
2067 /* 32b PPGTT
2068 * PDP*_DESCRIPTOR contains the base address of space supported.
2069 * With dynamic page allocation, PDPs may not be allocated at
2070 * this point. Point the unallocated PDPs to the scratch page
2071 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002072 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002073 }
2074
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002075 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002076 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002077 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002078 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002079 }
2080
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002081 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002082
2083 return 0;
2084}
2085
Oscar Mateo73e4d072014-07-24 17:04:48 +01002086/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002087 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002088 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002089 *
2090 * Each engine may require a different amount of space for a context image,
2091 * so when allocating (or copying) an image, this function can be used to
2092 * find the right size for the specific engine.
2093 *
2094 * Return: size (in bytes) of an engine-specific context image
2095 *
2096 * Note: this size includes the HWSP, which is part of the context image
2097 * in LRC mode, but does not include the "shared data page" used with
2098 * GuC submission. The caller should account for this if using the GuC.
2099 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002100uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002101{
2102 int ret = 0;
2103
Chris Wilsonc0336662016-05-06 15:40:21 +01002104 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002105
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002106 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002107 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002108 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002109 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2110 else
2111 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002112 break;
2113 case VCS:
2114 case BCS:
2115 case VECS:
2116 case VCS2:
2117 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2118 break;
2119 }
2120
2121 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002122}
2123
Chris Wilsone2efd132016-05-24 14:53:34 +01002124static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002125 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002126{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002127 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002128 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002129 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002130 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002131 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002132 int ret;
2133
Chris Wilson9021ad02016-05-24 14:53:37 +01002134 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002135
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002136 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002137
Alex Daid1675192015-08-12 15:43:43 +01002138 /* One extra page as the sharing data between driver and GuC */
2139 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2140
Chris Wilson91c8a322016-07-05 10:40:23 +01002141 ctx_obj = i915_gem_object_create(&ctx->i915->drm, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002142 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002143 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002144 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002145 }
2146
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002147 vma = i915_vma_create(ctx_obj, &ctx->i915->ggtt.base, NULL);
2148 if (IS_ERR(vma)) {
2149 ret = PTR_ERR(vma);
2150 goto error_deref_obj;
2151 }
2152
Chris Wilson7e37f882016-08-02 22:50:21 +01002153 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002154 if (IS_ERR(ring)) {
2155 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002156 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002157 }
2158
Chris Wilsondca33ec2016-08-02 22:50:20 +01002159 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002160 if (ret) {
2161 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002162 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002163 }
2164
Chris Wilsondca33ec2016-08-02 22:50:20 +01002165 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002166 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002167 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002168
2169 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002170
Chris Wilsondca33ec2016-08-02 22:50:20 +01002171error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002172 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002173error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002174 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002175 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002176}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002177
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002178void intel_lr_context_reset(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002179 struct i915_gem_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002180{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002181 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002182
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002183 for_each_engine(engine, dev_priv) {
Chris Wilson9021ad02016-05-24 14:53:37 +01002184 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002185 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002186 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002187
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002188 if (!ce->state)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002189 continue;
2190
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002191 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002192 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002193 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002194
2195 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002196
2197 reg_state[CTX_RING_HEAD+1] = 0;
2198 reg_state[CTX_RING_TAIL+1] = 0;
2199
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002200 ce->state->obj->dirty = true;
2201 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002202
Chris Wilsondca33ec2016-08-02 22:50:20 +01002203 ce->ring->head = 0;
2204 ce->ring->tail = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002205 }
2206}