blob: 3ab5caa8c165ce1b23b123f3c364761e3118fa89 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
211 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100212 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100213 ADVANCED_AD_CONTEXT,
214 LEGACY_64B_CONTEXT
215};
Michel Thierry2dba3232015-07-30 11:06:23 +0100216#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
217#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
218 LEGACY_64B_CONTEXT :\
219 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220enum {
221 FAULT_AND_HANG = 0,
222 FAULT_AND_HALT, /* Debug only */
223 FAULT_AND_STREAM,
224 FAULT_AND_CONTINUE /* Unsupported */
225};
226#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100227#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000228#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
229#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100230
Chris Wilson978f1e02016-04-28 09:56:54 +0100231static int execlists_context_deferred_alloc(struct intel_context *ctx,
232 struct intel_engine_cs *engine);
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000233static int intel_lr_context_pin(struct intel_context *ctx,
234 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000235
Oscar Mateo73e4d072014-07-24 17:04:48 +0100236/**
237 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
238 * @dev: DRM device.
239 * @enable_execlists: value of i915.enable_execlists module parameter.
240 *
241 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000242 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100243 *
244 * Return: 1 if Execlists is supported and has to be enabled.
245 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100246int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
247{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200248 WARN_ON(i915.enable_ppgtt == -1);
249
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800250 /* On platforms with execlist available, vGPU will only
251 * support execlist mode, no ring buffer mode.
252 */
253 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
254 return 1;
255
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000256 if (INTEL_INFO(dev)->gen >= 9)
257 return 1;
258
Oscar Mateo127f1002014-07-24 17:04:11 +0100259 if (enable_execlists == 0)
260 return 0;
261
Oscar Mateo14bf9932014-07-24 17:04:34 +0100262 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
263 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100264 return 1;
265
266 return 0;
267}
Oscar Mateoede7d422014-07-24 17:04:12 +0100268
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000269static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000270logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000271{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000272 struct drm_device *dev = engine->dev;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000273
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000274 if (IS_GEN8(dev) || IS_GEN9(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000275 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000276
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000277 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000278 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000279 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000280
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000281 engine->ctx_desc_template = GEN8_CTX_VALID;
282 engine->ctx_desc_template |= GEN8_CTX_ADDRESSING_MODE(dev) <<
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000283 GEN8_CTX_ADDRESSING_MODE_SHIFT;
284 if (IS_GEN8(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000285 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
286 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000287
288 /* TODO: WaDisableLiteRestore when we start using semaphore
289 * signalling between Command Streamers */
290 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
291
292 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
293 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000294 if (engine->disable_lite_restore_wa)
295 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000296}
297
298/**
299 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
300 * descriptor for a pinned context
301 *
302 * @ctx: Context to work on
303 * @ring: Engine the descriptor will be used with
304 *
305 * The context descriptor encodes various attributes of a context,
306 * including its GTT address and some flags. Because it's fairly
307 * expensive to calculate, we'll just do it once and cache the result,
308 * which remains valid until the context is unpinned.
309 *
310 * This is what a descriptor looks like, from LSB to MSB:
Chris Wilsonef87bba2016-04-28 09:56:50 +0100311 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000312 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
Chris Wilson7069b142016-04-28 09:56:52 +0100313 * bits 32-52: ctx ID, a globally unique tag
Chris Wilsonef87bba2016-04-28 09:56:50 +0100314 * bits 53-54: mbz, reserved for use by hardware
315 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000316 */
317static void
318intel_lr_context_descriptor_update(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000319 struct intel_engine_cs *engine)
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000320{
Chris Wilson7069b142016-04-28 09:56:52 +0100321 u64 desc;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000322
Chris Wilson7069b142016-04-28 09:56:52 +0100323 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
324
325 desc = engine->ctx_desc_template; /* bits 0-11 */
326 desc |= ctx->engine[engine->id].lrc_vma->node.start + /* bits 12-31 */
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000327 LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson7069b142016-04-28 09:56:52 +0100328 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000329
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000330 ctx->engine[engine->id].lrc_desc = desc;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000331}
332
333uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000334 struct intel_engine_cs *engine)
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000335{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000336 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000337}
338
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300339static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
340 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100341{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300342
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000343 struct intel_engine_cs *engine = rq0->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000344 struct drm_device *dev = engine->dev;
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000345 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300346 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100347
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300348 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000349 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300350 rq1->elsp_submitted++;
351 } else {
352 desc[1] = 0;
353 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100354
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000355 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300356 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100357
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300358 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000359 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
360 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200361
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000362 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100363 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000364 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100365
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300366 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000367 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100368}
369
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000370static void
371execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
372{
373 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
374 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
375 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
376 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
377}
378
379static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100380{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000381 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300382 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000383 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100384
Mika Kuoppala05d98242015-07-03 17:09:33 +0300385 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100386
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000387 /* True 32b PPGTT with dynamic page allocation: update PDP
388 * registers and point the unallocated PDPs to scratch page.
389 * PML4 is allocated during ppgtt init, so this is not needed
390 * in 48-bit mode.
391 */
392 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
393 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100394}
395
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300396static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
397 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100398{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000399 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100400 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000401
Mika Kuoppala05d98242015-07-03 17:09:33 +0300402 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100403
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300404 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300405 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100406
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100407 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100408 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000409
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300410 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000411
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100412 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100413 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100414}
415
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000416static void execlists_context_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100417{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000418 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000419 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100420
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000421 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100422
Peter Antoine779949f2015-05-11 16:03:27 +0100423 /*
424 * If irqs are not active generate a warning as batches that finish
425 * without the irqs may get lost and a GPU Hang may occur.
426 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000427 WARN_ON(!intel_irqs_enabled(engine->dev->dev_private));
Peter Antoine779949f2015-05-11 16:03:27 +0100428
Michel Thierryacdd8842014-07-24 17:04:38 +0100429 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000430 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100431 execlist_link) {
432 if (!req0) {
433 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000434 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100435 /* Same ctx: ignore first request, as second request
436 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100437 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000438 list_move_tail(&req0->execlist_link,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000439 &engine->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100440 req0 = cursor;
441 } else {
442 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000443 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100444 break;
445 }
446 }
447
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000448 if (unlikely(!req0))
449 return;
450
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000451 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100452 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000453 * WaIdleLiteRestore: make sure we never cause a lite restore
454 * with HEAD==TAIL.
455 *
456 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
457 * resubmit the request. See gen8_emit_request() for where we
458 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100459 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000460 struct intel_ringbuffer *ringbuf;
Michel Thierry53292cd2015-04-15 18:11:33 +0100461
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000462 ringbuf = req0->ctx->engine[engine->id].ringbuf;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000463 req0->tail += 8;
464 req0->tail &= ringbuf->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100465 }
466
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300467 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100468}
469
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000470static unsigned int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000471execlists_check_remove_request(struct intel_engine_cs *engine, u32 request_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100472{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000473 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100474
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000475 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100476
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000477 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000478 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100479 execlist_link);
480
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000481 if (!head_req)
482 return 0;
Oscar Mateoe1fee722014-07-24 17:04:40 +0100483
Chris Wilson7069b142016-04-28 09:56:52 +0100484 if (unlikely(head_req->ctx->hw_id != request_id))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000485 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100486
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000487 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
488
489 if (--head_req->elsp_submitted > 0)
490 return 0;
491
492 list_move_tail(&head_req->execlist_link,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 &engine->execlist_retired_req_list);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000494
495 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100496}
497
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000498static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000500 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800501{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000503 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800504
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000505 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800506
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000507 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000508
509 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
510 return 0;
511
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000512 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000513 read_pointer));
514
515 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800516}
517
Oscar Mateo73e4d072014-07-24 17:04:48 +0100518/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100519 * intel_lrc_irq_handler() - handle Context Switch interrupts
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100520 * @engine: Engine Command Streamer to handle.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100521 *
522 * Check the unread Context Status Buffers and manage the submission of new
523 * contexts to the ELSP accordingly.
524 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100525static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100526{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100527 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000528 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100529 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000530 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000531 u32 csb[GEN8_CSB_ENTRIES][2];
532 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000533 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100534
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100535 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000536
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000537 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100538
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000539 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800540 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100541 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100542 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100543
Thomas Daniele981e7b2014-07-24 17:04:39 +0100544 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000545 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
546 break;
547 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
548 &csb[csb_read][1]);
549 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100550 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100551
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000552 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100553
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800554 /* Update the read pointer to the old write pointer. Manual ringbuffer
555 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000556 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000557 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000558 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000559
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100560 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000561
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000562 spin_lock(&engine->execlist_lock);
563
564 for (i = 0; i < csb_read; i++) {
565 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
566 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
567 if (execlists_check_remove_request(engine, csb[i][1]))
568 WARN(1, "Lite Restored request removed from queue\n");
569 } else
570 WARN(1, "Preemption without Lite Restore\n");
571 }
572
573 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
574 GEN8_CTX_STATUS_ELEMENT_SWITCH))
575 submit_contexts +=
576 execlists_check_remove_request(engine, csb[i][1]);
577 }
578
579 if (submit_contexts) {
580 if (!engine->disable_lite_restore_wa ||
581 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
582 execlists_context_unqueue(engine);
583 }
584
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000585 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000586
587 if (unlikely(submit_contexts > 2))
588 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100589}
590
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000591static void execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100592{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000593 struct intel_engine_cs *engine = request->engine;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000594 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100595 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100596
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100597 intel_lr_context_pin(request->ctx, request->engine);
John Harrison9bb1af42015-05-29 17:44:13 +0100598 i915_gem_request_reference(request);
599
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100600 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100601
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000602 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link)
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100603 if (++num_elements > 2)
604 break;
605
606 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000607 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100608
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000609 tail_req = list_last_entry(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000610 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100611 execlist_link);
612
John Harrisonae707972015-05-29 17:44:14 +0100613 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100614 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000615 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000616 list_move_tail(&tail_req->execlist_link,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000617 &engine->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100618 }
619 }
620
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000621 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100622 if (num_elements == 0)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000623 execlists_context_unqueue(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100624
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100625 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100626}
627
John Harrison2f200552015-05-29 17:43:53 +0100628static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100629{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000630 struct intel_engine_cs *engine = req->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100631 uint32_t flush_domains;
632 int ret;
633
634 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000635 if (engine->gpu_caches_dirty)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100636 flush_domains = I915_GEM_GPU_DOMAINS;
637
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000638 ret = engine->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100639 if (ret)
640 return ret;
641
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000642 engine->gpu_caches_dirty = false;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100643 return 0;
644}
645
John Harrison535fbe82015-05-29 17:43:32 +0100646static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100647 struct list_head *vmas)
648{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000649 const unsigned other_rings = ~intel_engine_flag(req->engine);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100650 struct i915_vma *vma;
651 uint32_t flush_domains = 0;
652 bool flush_chipset = false;
653 int ret;
654
655 list_for_each_entry(vma, vmas, exec_list) {
656 struct drm_i915_gem_object *obj = vma->obj;
657
Chris Wilson03ade512015-04-27 13:41:18 +0100658 if (obj->active & other_rings) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000659 ret = i915_gem_object_sync(obj, req->engine, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100660 if (ret)
661 return ret;
662 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100663
664 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
665 flush_chipset |= i915_gem_clflush_object(obj, false);
666
667 flush_domains |= obj->base.write_domain;
668 }
669
670 if (flush_domains & I915_GEM_DOMAIN_GTT)
671 wmb();
672
673 /* Unconditionally invalidate gpu caches and ensure that we do flush
674 * any residual writes from the previous batch.
675 */
John Harrison2f200552015-05-29 17:43:53 +0100676 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100677}
678
John Harrison40e895c2015-05-29 17:43:26 +0100679int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000680{
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100681 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100682 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000683
Chris Wilson63103462016-04-28 09:56:49 +0100684 /* Flush enough space to reduce the likelihood of waiting after
685 * we start building the request - in which case we will just
686 * have to repeat work.
687 */
688 request->reserved_space += MIN_SPACE_FOR_ADD_REQUEST;
689
Chris Wilson978f1e02016-04-28 09:56:54 +0100690 if (request->ctx->engine[engine->id].state == NULL) {
691 ret = execlists_context_deferred_alloc(request->ctx, engine);
692 if (ret)
693 return ret;
694 }
695
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100696 request->ringbuf = request->ctx->engine[engine->id].ringbuf;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300697
Alex Daia7e02192015-12-16 11:45:55 -0800698 if (i915.enable_guc_submission) {
699 /*
700 * Check that the GuC has space for the request before
701 * going any further, as the i915_add_request() call
702 * later on mustn't fail ...
703 */
704 struct intel_guc *guc = &request->i915->guc;
705
706 ret = i915_guc_wq_check_space(guc->execbuf_client);
707 if (ret)
708 return ret;
709 }
710
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100711 ret = intel_lr_context_pin(request->ctx, engine);
712 if (ret)
713 return ret;
Dave Gordone28e4042016-01-19 19:02:55 +0000714
Chris Wilsonbfa01202016-04-28 09:56:48 +0100715 ret = intel_ring_begin(request, 0);
716 if (ret)
717 goto err_unpin;
718
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100719 if (!request->ctx->engine[engine->id].initialised) {
720 ret = engine->init_context(request);
721 if (ret)
722 goto err_unpin;
723
724 request->ctx->engine[engine->id].initialised = true;
725 }
726
727 /* Note that after this point, we have committed to using
728 * this request as it is being used to both track the
729 * state of engine initialisation and liveness of the
730 * golden renderstate above. Think twice before you try
731 * to cancel/unwind this request now.
732 */
733
Chris Wilson63103462016-04-28 09:56:49 +0100734 request->reserved_space -= MIN_SPACE_FOR_ADD_REQUEST;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100735 return 0;
736
737err_unpin:
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100738 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000739 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000740}
741
John Harrisonbc0dce32015-03-19 12:30:07 +0000742/*
743 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100744 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000745 *
746 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
747 * really happens during submission is that the context and current tail will be placed
748 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
749 * point, the tail *inside* the context is updated and the ELSP written to.
750 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200751static int
John Harrisonae707972015-05-29 17:44:14 +0100752intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000753{
Chris Wilson7c17d372016-01-20 15:43:35 +0200754 struct intel_ringbuffer *ringbuf = request->ringbuf;
Alex Daid1675192015-08-12 15:43:43 +0100755 struct drm_i915_private *dev_priv = request->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000756 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000757
Chris Wilson7c17d372016-01-20 15:43:35 +0200758 intel_logical_ring_advance(ringbuf);
759 request->tail = ringbuf->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000760
Chris Wilson7c17d372016-01-20 15:43:35 +0200761 /*
762 * Here we add two extra NOOPs as padding to avoid
763 * lite restore of a context with HEAD==TAIL.
764 *
765 * Caller must reserve WA_TAIL_DWORDS for us!
766 */
767 intel_logical_ring_emit(ringbuf, MI_NOOP);
768 intel_logical_ring_emit(ringbuf, MI_NOOP);
769 intel_logical_ring_advance(ringbuf);
Alex Daid1675192015-08-12 15:43:43 +0100770
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000771 if (intel_engine_stopped(engine))
Chris Wilson7c17d372016-01-20 15:43:35 +0200772 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000773
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000774 if (engine->last_context != request->ctx) {
775 if (engine->last_context)
776 intel_lr_context_unpin(engine->last_context, engine);
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100777 intel_lr_context_pin(request->ctx, engine);
778 engine->last_context = request->ctx;
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000779 }
780
Alex Daid1675192015-08-12 15:43:43 +0100781 if (dev_priv->guc.execbuf_client)
782 i915_guc_submit(dev_priv->guc.execbuf_client, request);
783 else
784 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200785
786 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000787}
788
Oscar Mateo73e4d072014-07-24 17:04:48 +0100789/**
790 * execlists_submission() - submit a batchbuffer for execution, Execlists style
791 * @dev: DRM device.
792 * @file: DRM file.
793 * @ring: Engine Command Streamer to submit to.
794 * @ctx: Context to employ for this submission.
795 * @args: execbuffer call arguments.
796 * @vmas: list of vmas.
797 * @batch_obj: the batchbuffer to submit.
798 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000799 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100800 *
801 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
802 * away the submission details of the execbuffer ioctl call.
803 *
804 * Return: non-zero if the submission fails.
805 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100806int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100807 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100808 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100809{
John Harrison5f19e2b2015-05-29 17:43:27 +0100810 struct drm_device *dev = params->dev;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000811 struct intel_engine_cs *engine = params->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100812 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000813 struct intel_ringbuffer *ringbuf = params->ctx->engine[engine->id].ringbuf;
John Harrison5f19e2b2015-05-29 17:43:27 +0100814 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100815 int instp_mode;
816 u32 instp_mask;
817 int ret;
818
819 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
820 instp_mask = I915_EXEC_CONSTANTS_MASK;
821 switch (instp_mode) {
822 case I915_EXEC_CONSTANTS_REL_GENERAL:
823 case I915_EXEC_CONSTANTS_ABSOLUTE:
824 case I915_EXEC_CONSTANTS_REL_SURFACE:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000825 if (instp_mode != 0 && engine != &dev_priv->engine[RCS]) {
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100826 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
827 return -EINVAL;
828 }
829
830 if (instp_mode != dev_priv->relative_constants_mode) {
831 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
832 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
833 return -EINVAL;
834 }
835
836 /* The HW changed the meaning on this bit on gen6 */
837 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
838 }
839 break;
840 default:
841 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
842 return -EINVAL;
843 }
844
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100845 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
846 DRM_DEBUG("sol reset is gen7 only\n");
847 return -EINVAL;
848 }
849
John Harrison535fbe82015-05-29 17:43:32 +0100850 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100851 if (ret)
852 return ret;
853
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000854 if (engine == &dev_priv->engine[RCS] &&
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100855 instp_mode != dev_priv->relative_constants_mode) {
Chris Wilson987046a2016-04-28 09:56:46 +0100856 ret = intel_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100857 if (ret)
858 return ret;
859
860 intel_logical_ring_emit(ringbuf, MI_NOOP);
861 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200862 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100863 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
864 intel_logical_ring_advance(ringbuf);
865
866 dev_priv->relative_constants_mode = instp_mode;
867 }
868
John Harrison5f19e2b2015-05-29 17:43:27 +0100869 exec_start = params->batch_obj_vm_offset +
870 args->batch_start_offset;
871
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000872 ret = engine->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100873 if (ret)
874 return ret;
875
John Harrison95c24162015-05-29 17:43:31 +0100876 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000877
John Harrison8a8edb52015-05-29 17:43:33 +0100878 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100879
Oscar Mateo454afeb2014-07-24 17:04:22 +0100880 return 0;
881}
882
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000883void intel_execlists_retire_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000884{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000885 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000886 struct list_head retired_list;
887
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000888 WARN_ON(!mutex_is_locked(&engine->dev->struct_mutex));
889 if (list_empty(&engine->execlist_retired_req_list))
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000890 return;
891
892 INIT_LIST_HEAD(&retired_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100893 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000894 list_replace_init(&engine->execlist_retired_req_list, &retired_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100895 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000896
897 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100898 intel_lr_context_unpin(req->ctx, engine);
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000899
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000900 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +0000901 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000902 }
903}
904
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000905void intel_logical_ring_stop(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100906{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000907 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100908 int ret;
909
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000910 if (!intel_engine_initialized(engine))
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100911 return;
912
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000913 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100914 if (ret)
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100915 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000916 engine->name, ret);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100917
918 /* TODO: Is this correct with Execlists enabled? */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000919 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
920 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
921 DRM_ERROR("%s :timed out trying to stop ring\n", engine->name);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100922 return;
923 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000924 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +0100925}
926
John Harrison4866d722015-05-29 17:43:55 +0100927int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100928{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000929 struct intel_engine_cs *engine = req->engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100930 int ret;
931
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000932 if (!engine->gpu_caches_dirty)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100933 return 0;
934
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000935 ret = engine->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +0100936 if (ret)
937 return ret;
938
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000939 engine->gpu_caches_dirty = false;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100940 return 0;
941}
942
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100943static int intel_lr_context_pin(struct intel_context *ctx,
944 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000945{
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100946 struct drm_i915_private *dev_priv = ctx->i915;
947 struct drm_i915_gem_object *ctx_obj;
948 struct intel_ringbuffer *ringbuf;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100949 void *vaddr;
950 u32 *lrc_reg_state;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000951 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000952
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100953 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000954
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100955 if (ctx->engine[engine->id].pin_count++)
956 return 0;
957
958 ctx_obj = ctx->engine[engine->id].state;
Nick Hoathe84fe802015-09-11 12:53:46 +0100959 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
960 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
961 if (ret)
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100962 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000963
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100964 vaddr = i915_gem_object_pin_map(ctx_obj);
965 if (IS_ERR(vaddr)) {
966 ret = PTR_ERR(vaddr);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000967 goto unpin_ctx_obj;
968 }
969
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100970 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
971
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100972 ringbuf = ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000973 ret = intel_pin_and_map_ringbuffer_obj(engine->dev, ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +0100974 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100975 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100976
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100977 i915_gem_context_reference(ctx);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000978 ctx->engine[engine->id].lrc_vma = i915_gem_obj_to_ggtt(ctx_obj);
979 intel_lr_context_descriptor_update(ctx, engine);
Tvrtko Ursulin77b04a02016-01-22 12:42:47 +0000980 lrc_reg_state[CTX_RING_BUFFER_START+1] = ringbuf->vma->node.start;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000981 ctx->engine[engine->id].lrc_reg_state = lrc_reg_state;
Nick Hoathe84fe802015-09-11 12:53:46 +0100982 ctx_obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200983
Nick Hoathe84fe802015-09-11 12:53:46 +0100984 /* Invalidate GuC TLB. */
985 if (i915.enable_guc_submission)
986 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000987
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100988 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000989
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100990unpin_map:
991 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000992unpin_ctx_obj:
993 i915_gem_object_ggtt_unpin(ctx_obj);
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100994err:
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000995 ctx->engine[engine->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000996 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000997}
998
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000999void intel_lr_context_unpin(struct intel_context *ctx,
1000 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001001{
Chris Wilson24f1d3cc2016-04-28 09:56:53 +01001002 struct drm_i915_gem_object *ctx_obj;
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001003
Chris Wilson24f1d3cc2016-04-28 09:56:53 +01001004 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
1005 GEM_BUG_ON(ctx->engine[engine->id].pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001006
Chris Wilson24f1d3cc2016-04-28 09:56:53 +01001007 if (--ctx->engine[engine->id].pin_count)
1008 return;
1009
1010 intel_unpin_ringbuffer_obj(ctx->engine[engine->id].ringbuf);
1011
1012 ctx_obj = ctx->engine[engine->id].state;
1013 i915_gem_object_unpin_map(ctx_obj);
1014 i915_gem_object_ggtt_unpin(ctx_obj);
1015
1016 ctx->engine[engine->id].lrc_vma = NULL;
1017 ctx->engine[engine->id].lrc_desc = 0;
1018 ctx->engine[engine->id].lrc_reg_state = NULL;
1019
1020 i915_gem_context_unreference(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001021}
1022
John Harrisone2be4fa2015-05-29 17:43:54 +01001023static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001024{
1025 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001026 struct intel_engine_cs *engine = req->engine;
John Harrisone2be4fa2015-05-29 17:43:54 +01001027 struct intel_ringbuffer *ringbuf = req->ringbuf;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001028 struct drm_device *dev = engine->dev;
Michel Thierry771b9a52014-11-11 16:47:33 +00001029 struct drm_i915_private *dev_priv = dev->dev_private;
1030 struct i915_workarounds *w = &dev_priv->workarounds;
1031
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001032 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001033 return 0;
1034
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001035 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001036 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001037 if (ret)
1038 return ret;
1039
Chris Wilson987046a2016-04-28 09:56:46 +01001040 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001041 if (ret)
1042 return ret;
1043
1044 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1045 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001046 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001047 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1048 }
1049 intel_logical_ring_emit(ringbuf, MI_NOOP);
1050
1051 intel_logical_ring_advance(ringbuf);
1052
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001053 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001054 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001055 if (ret)
1056 return ret;
1057
1058 return 0;
1059}
1060
Arun Siluvery83b8a982015-07-08 10:27:05 +01001061#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001062 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001063 int __index = (index)++; \
1064 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001065 return -ENOSPC; \
1066 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001067 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001068 } while (0)
1069
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001070#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001071 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001072
1073/*
1074 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1075 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1076 * but there is a slight complication as this is applied in WA batch where the
1077 * values are only initialized once so we cannot take register value at the
1078 * beginning and reuse it further; hence we save its value to memory, upload a
1079 * constant value with bit21 set and then we restore it back with the saved value.
1080 * To simplify the WA, a constant value is formed by using the default value
1081 * of this register. This shouldn't be a problem because we are only modifying
1082 * it for a short period and this batch in non-premptible. We can ofcourse
1083 * use additional instructions that read the actual value of the register
1084 * at that time and set our bit of interest but it makes the WA complicated.
1085 *
1086 * This WA is also required for Gen9 so extracting as a function avoids
1087 * code duplication.
1088 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001089static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Arun Siluvery9e000842015-07-03 14:27:31 +01001090 uint32_t *const batch,
1091 uint32_t index)
1092{
1093 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1094
Arun Siluverya4106a72015-07-14 15:01:29 +01001095 /*
1096 * WaDisableLSQCROPERFforOCL:skl
1097 * This WA is implemented in skl_init_clock_gating() but since
1098 * this batch updates GEN8_L3SQCREG4 with default value we need to
1099 * set this bit here to retain the WA during flush.
1100 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001101 if (IS_SKL_REVID(engine->dev, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001102 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1103
Arun Siluveryf1afe242015-08-04 16:22:20 +01001104 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001105 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001106 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001107 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001108 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001109
Arun Siluvery83b8a982015-07-08 10:27:05 +01001110 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001111 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001112 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001113
Arun Siluvery83b8a982015-07-08 10:27:05 +01001114 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1115 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1116 PIPE_CONTROL_DC_FLUSH_ENABLE));
1117 wa_ctx_emit(batch, index, 0);
1118 wa_ctx_emit(batch, index, 0);
1119 wa_ctx_emit(batch, index, 0);
1120 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001121
Arun Siluveryf1afe242015-08-04 16:22:20 +01001122 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001123 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001124 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001125 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001126 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001127
1128 return index;
1129}
1130
Arun Siluvery17ee9502015-06-19 19:07:01 +01001131static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1132 uint32_t offset,
1133 uint32_t start_alignment)
1134{
1135 return wa_ctx->offset = ALIGN(offset, start_alignment);
1136}
1137
1138static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1139 uint32_t offset,
1140 uint32_t size_alignment)
1141{
1142 wa_ctx->size = offset - wa_ctx->offset;
1143
1144 WARN(wa_ctx->size % size_alignment,
1145 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1146 wa_ctx->size, size_alignment);
1147 return 0;
1148}
1149
1150/**
1151 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1152 *
1153 * @ring: only applicable for RCS
1154 * @wa_ctx: structure representing wa_ctx
1155 * offset: specifies start of the batch, should be cache-aligned. This is updated
1156 * with the offset value received as input.
1157 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1158 * @batch: page in which WA are loaded
1159 * @offset: This field specifies the start of the batch, it should be
1160 * cache-aligned otherwise it is adjusted accordingly.
1161 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1162 * initialized at the beginning and shared across all contexts but this field
1163 * helps us to have multiple batches at different offsets and select them based
1164 * on a criteria. At the moment this batch always start at the beginning of the page
1165 * and at this point we don't have multiple wa_ctx batch buffers.
1166 *
1167 * The number of WA applied are not known at the beginning; we use this field
1168 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001169 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001170 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1171 * so it adds NOOPs as padding to make it cacheline aligned.
1172 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1173 * makes a complete batch buffer.
1174 *
1175 * Return: non-zero if we exceed the PAGE_SIZE limit.
1176 */
1177
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001178static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001179 struct i915_wa_ctx_bb *wa_ctx,
1180 uint32_t *const batch,
1181 uint32_t *offset)
1182{
Arun Siluvery0160f052015-06-23 15:46:57 +01001183 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001184 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1185
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001186 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001187 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001188
Arun Siluveryc82435b2015-06-19 18:37:13 +01001189 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001190 if (IS_BROADWELL(engine->dev)) {
1191 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001192 if (rc < 0)
1193 return rc;
1194 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001195 }
1196
Arun Siluvery0160f052015-06-23 15:46:57 +01001197 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1198 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001199 scratch_addr = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001200
Arun Siluvery83b8a982015-07-08 10:27:05 +01001201 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1202 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1203 PIPE_CONTROL_GLOBAL_GTT_IVB |
1204 PIPE_CONTROL_CS_STALL |
1205 PIPE_CONTROL_QW_WRITE));
1206 wa_ctx_emit(batch, index, scratch_addr);
1207 wa_ctx_emit(batch, index, 0);
1208 wa_ctx_emit(batch, index, 0);
1209 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001210
Arun Siluvery17ee9502015-06-19 19:07:01 +01001211 /* Pad to end of cacheline */
1212 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001213 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001214
1215 /*
1216 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1217 * execution depends on the length specified in terms of cache lines
1218 * in the register CTX_RCS_INDIRECT_CTX
1219 */
1220
1221 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1222}
1223
1224/**
1225 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1226 *
1227 * @ring: only applicable for RCS
1228 * @wa_ctx: structure representing wa_ctx
1229 * offset: specifies start of the batch, should be cache-aligned.
1230 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001231 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001232 * @offset: This field specifies the start of this batch.
1233 * This batch is started immediately after indirect_ctx batch. Since we ensure
1234 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1235 *
1236 * The number of DWORDS written are returned using this field.
1237 *
1238 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1239 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1240 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001241static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001242 struct i915_wa_ctx_bb *wa_ctx,
1243 uint32_t *const batch,
1244 uint32_t *offset)
1245{
1246 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1247
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001248 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001249 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001250
Arun Siluvery83b8a982015-07-08 10:27:05 +01001251 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001252
1253 return wa_ctx_end(wa_ctx, *offset = index, 1);
1254}
1255
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001256static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001257 struct i915_wa_ctx_bb *wa_ctx,
1258 uint32_t *const batch,
1259 uint32_t *offset)
1260{
Arun Siluverya4106a72015-07-14 15:01:29 +01001261 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001262 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001263 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1264
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001265 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001266 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001267 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001268 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001269
Arun Siluverya4106a72015-07-14 15:01:29 +01001270 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001271 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001272 if (ret < 0)
1273 return ret;
1274 index = ret;
1275
Arun Siluvery0504cff2015-07-14 15:01:27 +01001276 /* Pad to end of cacheline */
1277 while (index % CACHELINE_DWORDS)
1278 wa_ctx_emit(batch, index, MI_NOOP);
1279
1280 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1281}
1282
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001283static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001284 struct i915_wa_ctx_bb *wa_ctx,
1285 uint32_t *const batch,
1286 uint32_t *offset)
1287{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001288 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001289 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1290
Arun Siluvery9b014352015-07-14 15:01:30 +01001291 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001292 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001293 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001294 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001295 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001296 wa_ctx_emit(batch, index,
1297 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1298 wa_ctx_emit(batch, index, MI_NOOP);
1299 }
1300
Tim Goreb1e429f2016-03-21 14:37:29 +00001301 /* WaClearTdlStateAckDirtyBits:bxt */
1302 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
1303 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1304
1305 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1306 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1307
1308 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1309 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1310
1311 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1312 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1313
1314 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1315 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1316 wa_ctx_emit(batch, index, 0x0);
1317 wa_ctx_emit(batch, index, MI_NOOP);
1318 }
1319
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001320 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001321 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001322 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001323 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1324
Arun Siluvery0504cff2015-07-14 15:01:27 +01001325 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1326
1327 return wa_ctx_end(wa_ctx, *offset = index, 1);
1328}
1329
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001330static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001331{
1332 int ret;
1333
Dave Gordond37cd8a2016-04-22 19:14:32 +01001334 engine->wa_ctx.obj = i915_gem_object_create(engine->dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001335 PAGE_ALIGN(size));
Chris Wilsonfe3db792016-04-25 13:32:13 +01001336 if (IS_ERR(engine->wa_ctx.obj)) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001337 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001338 ret = PTR_ERR(engine->wa_ctx.obj);
1339 engine->wa_ctx.obj = NULL;
1340 return ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001341 }
1342
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001343 ret = i915_gem_obj_ggtt_pin(engine->wa_ctx.obj, PAGE_SIZE, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001344 if (ret) {
1345 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1346 ret);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001347 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001348 return ret;
1349 }
1350
1351 return 0;
1352}
1353
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001354static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001355{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001356 if (engine->wa_ctx.obj) {
1357 i915_gem_object_ggtt_unpin(engine->wa_ctx.obj);
1358 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
1359 engine->wa_ctx.obj = NULL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001360 }
1361}
1362
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001363static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001364{
1365 int ret;
1366 uint32_t *batch;
1367 uint32_t offset;
1368 struct page *page;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001369 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001370
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001371 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001372
Arun Siluvery5e60d792015-06-23 15:50:44 +01001373 /* update this when WA for higher Gen are added */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001374 if (INTEL_INFO(engine->dev)->gen > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001375 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001376 INTEL_INFO(engine->dev)->gen);
Arun Siluvery5e60d792015-06-23 15:50:44 +01001377 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001378 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001379
Arun Siluveryc4db7592015-06-19 18:37:11 +01001380 /* some WA perform writes to scratch page, ensure it is valid */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001381 if (engine->scratch.obj == NULL) {
1382 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001383 return -EINVAL;
1384 }
1385
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001386 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001387 if (ret) {
1388 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1389 return ret;
1390 }
1391
Dave Gordon033908a2015-12-10 18:51:23 +00001392 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001393 batch = kmap_atomic(page);
1394 offset = 0;
1395
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001396 if (INTEL_INFO(engine->dev)->gen == 8) {
1397 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001398 &wa_ctx->indirect_ctx,
1399 batch,
1400 &offset);
1401 if (ret)
1402 goto out;
1403
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001404 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001405 &wa_ctx->per_ctx,
1406 batch,
1407 &offset);
1408 if (ret)
1409 goto out;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001410 } else if (INTEL_INFO(engine->dev)->gen == 9) {
1411 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001412 &wa_ctx->indirect_ctx,
1413 batch,
1414 &offset);
1415 if (ret)
1416 goto out;
1417
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001418 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001419 &wa_ctx->per_ctx,
1420 batch,
1421 &offset);
1422 if (ret)
1423 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001424 }
1425
1426out:
1427 kunmap_atomic(batch);
1428 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001429 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001430
1431 return ret;
1432}
1433
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001434static void lrc_init_hws(struct intel_engine_cs *engine)
1435{
1436 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1437
1438 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1439 (u32)engine->status_page.gfx_addr);
1440 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1441}
1442
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001443static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001444{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001445 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001446 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001447 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001448
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001449 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001450
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001451 I915_WRITE_IMR(engine,
1452 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1453 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001454
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001455 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001456 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1457 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001458 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001459
1460 /*
1461 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1462 * zero, we need to read the write pointer from hardware and use its
1463 * value because "this register is power context save restored".
1464 * Effectively, these states have been observed:
1465 *
1466 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1467 * BDW | CSB regs not reset | CSB regs reset |
1468 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001469 * SKL | ? | ? |
1470 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001471 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001472 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001473 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001474
1475 /*
1476 * When the CSB registers are reset (also after power-up / gpu reset),
1477 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1478 * this special case, so the first element read is CSB[0].
1479 */
1480 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1481 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1482
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001483 engine->next_context_status_buffer = next_context_status_buffer_hw;
1484 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001485
Tomas Elffc0768c2016-03-21 16:26:59 +00001486 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001487
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001488 return intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001489}
1490
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001491static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001492{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001493 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001494 struct drm_i915_private *dev_priv = dev->dev_private;
1495 int ret;
1496
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001497 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001498 if (ret)
1499 return ret;
1500
1501 /* We need to disable the AsyncFlip performance optimisations in order
1502 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1503 * programmed to '1' on all products.
1504 *
1505 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1506 */
1507 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1508
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001509 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1510
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001511 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001512}
1513
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001514static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001515{
1516 int ret;
1517
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001518 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001519 if (ret)
1520 return ret;
1521
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001522 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001523}
1524
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001525static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1526{
1527 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001528 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001529 struct intel_ringbuffer *ringbuf = req->ringbuf;
1530 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1531 int i, ret;
1532
Chris Wilson987046a2016-04-28 09:56:46 +01001533 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001534 if (ret)
1535 return ret;
1536
1537 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1538 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1539 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1540
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001541 intel_logical_ring_emit_reg(ringbuf,
1542 GEN8_RING_PDP_UDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001543 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001544 intel_logical_ring_emit_reg(ringbuf,
1545 GEN8_RING_PDP_LDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001546 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1547 }
1548
1549 intel_logical_ring_emit(ringbuf, MI_NOOP);
1550 intel_logical_ring_advance(ringbuf);
1551
1552 return 0;
1553}
1554
John Harrisonbe795fc2015-05-29 17:44:03 +01001555static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001556 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001557{
John Harrisonbe795fc2015-05-29 17:44:03 +01001558 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001559 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001560 int ret;
1561
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001562 /* Don't rely in hw updating PDPs, specially in lite-restore.
1563 * Ideally, we should set Force PD Restore in ctx descriptor,
1564 * but we can't. Force Restore would be a second option, but
1565 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001566 * not idle). PML4 is allocated during ppgtt init so this is
1567 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001568 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001569 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001570 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1571 !intel_vgpu_active(req->i915->dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001572 ret = intel_logical_ring_emit_pdps(req);
1573 if (ret)
1574 return ret;
1575 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001576
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001577 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001578 }
1579
Chris Wilson987046a2016-04-28 09:56:46 +01001580 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001581 if (ret)
1582 return ret;
1583
1584 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001585 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1586 (ppgtt<<8) |
1587 (dispatch_flags & I915_DISPATCH_RS ?
1588 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001589 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1590 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1591 intel_logical_ring_emit(ringbuf, MI_NOOP);
1592 intel_logical_ring_advance(ringbuf);
1593
1594 return 0;
1595}
1596
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001597static bool gen8_logical_ring_get_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001598{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001599 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 unsigned long flags;
1602
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001603 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001604 return false;
1605
1606 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001607 if (engine->irq_refcount++ == 0) {
1608 I915_WRITE_IMR(engine,
1609 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1610 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001611 }
1612 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1613
1614 return true;
1615}
1616
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001617static void gen8_logical_ring_put_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001618{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001619 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001620 struct drm_i915_private *dev_priv = dev->dev_private;
1621 unsigned long flags;
1622
1623 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001624 if (--engine->irq_refcount == 0) {
1625 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
1626 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001627 }
1628 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1629}
1630
John Harrison7deb4d3982015-05-29 17:43:59 +01001631static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001632 u32 invalidate_domains,
1633 u32 unused)
1634{
John Harrison7deb4d3982015-05-29 17:43:59 +01001635 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001636 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001637 struct drm_device *dev = engine->dev;
Oscar Mateo47122742014-07-24 17:04:28 +01001638 struct drm_i915_private *dev_priv = dev->dev_private;
1639 uint32_t cmd;
1640 int ret;
1641
Chris Wilson987046a2016-04-28 09:56:46 +01001642 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001643 if (ret)
1644 return ret;
1645
1646 cmd = MI_FLUSH_DW + 1;
1647
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001648 /* We always require a command barrier so that subsequent
1649 * commands, such as breadcrumb interrupts, are strictly ordered
1650 * wrt the contents of the write cache being flushed to memory
1651 * (and thus being coherent from the CPU).
1652 */
1653 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1654
1655 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1656 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001657 if (engine == &dev_priv->engine[VCS])
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001658 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001659 }
1660
1661 intel_logical_ring_emit(ringbuf, cmd);
1662 intel_logical_ring_emit(ringbuf,
1663 I915_GEM_HWS_SCRATCH_ADDR |
1664 MI_FLUSH_DW_USE_GTT);
1665 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1666 intel_logical_ring_emit(ringbuf, 0); /* value */
1667 intel_logical_ring_advance(ringbuf);
1668
1669 return 0;
1670}
1671
John Harrison7deb4d3982015-05-29 17:43:59 +01001672static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001673 u32 invalidate_domains,
1674 u32 flush_domains)
1675{
John Harrison7deb4d3982015-05-29 17:43:59 +01001676 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001677 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001678 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001679 bool vf_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001680 u32 flags = 0;
1681 int ret;
1682
1683 flags |= PIPE_CONTROL_CS_STALL;
1684
1685 if (flush_domains) {
1686 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1687 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001688 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001689 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001690 }
1691
1692 if (invalidate_domains) {
1693 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1694 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1695 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1696 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1697 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1698 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1699 flags |= PIPE_CONTROL_QW_WRITE;
1700 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001701
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001702 /*
1703 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1704 * pipe control.
1705 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001706 if (IS_GEN9(engine->dev))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001707 vf_flush_wa = true;
1708 }
Imre Deak9647ff32015-01-25 13:27:11 -08001709
Chris Wilson987046a2016-04-28 09:56:46 +01001710 ret = intel_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001711 if (ret)
1712 return ret;
1713
Imre Deak9647ff32015-01-25 13:27:11 -08001714 if (vf_flush_wa) {
1715 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1716 intel_logical_ring_emit(ringbuf, 0);
1717 intel_logical_ring_emit(ringbuf, 0);
1718 intel_logical_ring_emit(ringbuf, 0);
1719 intel_logical_ring_emit(ringbuf, 0);
1720 intel_logical_ring_emit(ringbuf, 0);
1721 }
1722
Oscar Mateo47122742014-07-24 17:04:28 +01001723 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1724 intel_logical_ring_emit(ringbuf, flags);
1725 intel_logical_ring_emit(ringbuf, scratch_addr);
1726 intel_logical_ring_emit(ringbuf, 0);
1727 intel_logical_ring_emit(ringbuf, 0);
1728 intel_logical_ring_emit(ringbuf, 0);
1729 intel_logical_ring_advance(ringbuf);
1730
1731 return 0;
1732}
1733
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001734static u32 gen8_get_seqno(struct intel_engine_cs *engine)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001735{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001736 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001737}
1738
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001739static void gen8_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001740{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001741 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001742}
1743
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001744static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001745{
Imre Deak319404d2015-08-14 18:35:27 +03001746 /*
1747 * On BXT A steppings there is a HW coherency issue whereby the
1748 * MI_STORE_DATA_IMM storing the completed request's seqno
1749 * occasionally doesn't invalidate the CPU cache. Work around this by
1750 * clflushing the corresponding cacheline whenever the caller wants
1751 * the coherency to be guaranteed. Note that this cacheline is known
1752 * to be clean at this point, since we only write it in
1753 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1754 * this clflush in practice becomes an invalidate operation.
1755 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001756 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001757}
1758
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001759static void bxt_a_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Imre Deak319404d2015-08-14 18:35:27 +03001760{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001761 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Imre Deak319404d2015-08-14 18:35:27 +03001762
1763 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001764 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001765}
1766
Chris Wilson7c17d372016-01-20 15:43:35 +02001767/*
1768 * Reserve space for 2 NOOPs at the end of each request to be
1769 * used as a workaround for not being allowed to do lite
1770 * restore with HEAD==TAIL (WaIdleLiteRestore).
1771 */
1772#define WA_TAIL_DWORDS 2
1773
1774static inline u32 hws_seqno_address(struct intel_engine_cs *engine)
1775{
1776 return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
1777}
1778
John Harrisonc4e76632015-05-29 17:44:01 +01001779static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001780{
John Harrisonc4e76632015-05-29 17:44:01 +01001781 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001782 int ret;
1783
Chris Wilson987046a2016-04-28 09:56:46 +01001784 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001785 if (ret)
1786 return ret;
1787
Chris Wilson7c17d372016-01-20 15:43:35 +02001788 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1789 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001790
Oscar Mateo4da46e12014-07-24 17:04:27 +01001791 intel_logical_ring_emit(ringbuf,
Chris Wilson7c17d372016-01-20 15:43:35 +02001792 (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1793 intel_logical_ring_emit(ringbuf,
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001794 hws_seqno_address(request->engine) |
Chris Wilson7c17d372016-01-20 15:43:35 +02001795 MI_FLUSH_DW_USE_GTT);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001796 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001797 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001798 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1799 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001800 return intel_logical_ring_advance_and_submit(request);
1801}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001802
Chris Wilson7c17d372016-01-20 15:43:35 +02001803static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1804{
1805 struct intel_ringbuffer *ringbuf = request->ringbuf;
1806 int ret;
1807
Chris Wilson987046a2016-04-28 09:56:46 +01001808 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001809 if (ret)
1810 return ret;
1811
Michał Winiarskice81a652016-04-12 15:51:55 +02001812 /* We're using qword write, seqno should be aligned to 8 bytes. */
1813 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1814
Chris Wilson7c17d372016-01-20 15:43:35 +02001815 /* w/a for post sync ops following a GPGPU operation we
1816 * need a prior CS_STALL, which is emitted by the flush
1817 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001818 */
Michał Winiarskice81a652016-04-12 15:51:55 +02001819 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
Chris Wilson7c17d372016-01-20 15:43:35 +02001820 intel_logical_ring_emit(ringbuf,
1821 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1822 PIPE_CONTROL_CS_STALL |
1823 PIPE_CONTROL_QW_WRITE));
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001824 intel_logical_ring_emit(ringbuf, hws_seqno_address(request->engine));
Chris Wilson7c17d372016-01-20 15:43:35 +02001825 intel_logical_ring_emit(ringbuf, 0);
1826 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001827 /* We're thrashing one dword of HWS. */
1828 intel_logical_ring_emit(ringbuf, 0);
Chris Wilson7c17d372016-01-20 15:43:35 +02001829 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
Michał Winiarskice81a652016-04-12 15:51:55 +02001830 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001831 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001832}
1833
John Harrisonbe013632015-05-29 17:43:45 +01001834static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001835{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001836 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001837 int ret;
1838
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001839 ret = i915_gem_render_state_prepare(req->engine, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001840 if (ret)
1841 return ret;
1842
1843 if (so.rodata == NULL)
1844 return 0;
1845
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001846 ret = req->engine->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001847 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001848 if (ret)
1849 goto out;
1850
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001851 ret = req->engine->emit_bb_start(req,
Arun Siluvery84e81022015-07-20 10:46:10 +01001852 (so.ggtt_offset + so.aux_batch_offset),
1853 I915_DISPATCH_SECURE);
1854 if (ret)
1855 goto out;
1856
John Harrisonb2af0372015-05-29 17:43:50 +01001857 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001858
Damien Lespiaucef437a2015-02-10 19:32:19 +00001859out:
1860 i915_gem_render_state_fini(&so);
1861 return ret;
1862}
1863
John Harrison87531812015-05-29 17:43:44 +01001864static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001865{
1866 int ret;
1867
John Harrisone2be4fa2015-05-29 17:43:54 +01001868 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001869 if (ret)
1870 return ret;
1871
Peter Antoine3bbaba02015-07-10 20:13:11 +03001872 ret = intel_rcs_context_init_mocs(req);
1873 /*
1874 * Failing to program the MOCS is non-fatal.The system will not
1875 * run at peak performance. So generate an error and carry on.
1876 */
1877 if (ret)
1878 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1879
John Harrisonbe013632015-05-29 17:43:45 +01001880 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001881}
1882
Oscar Mateo73e4d072014-07-24 17:04:48 +01001883/**
1884 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1885 *
1886 * @ring: Engine Command Streamer.
1887 *
1888 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001889void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001890{
John Harrison6402c332014-10-31 12:00:26 +00001891 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001892
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001893 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001894 return;
1895
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001896 /*
1897 * Tasklet cannot be active at this point due intel_mark_active/idle
1898 * so this is just for documentation.
1899 */
1900 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1901 tasklet_kill(&engine->irq_tasklet);
1902
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001903 dev_priv = engine->dev->dev_private;
John Harrison6402c332014-10-31 12:00:26 +00001904
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001905 if (engine->buffer) {
1906 intel_logical_ring_stop(engine);
1907 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001908 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001909
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001910 if (engine->cleanup)
1911 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001912
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001913 i915_cmd_parser_fini_ring(engine);
1914 i915_gem_batch_pool_fini(&engine->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001915
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001916 if (engine->status_page.obj) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001917 i915_gem_object_unpin_map(engine->status_page.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001918 engine->status_page.obj = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001919 }
Chris Wilson24f1d3cc2016-04-28 09:56:53 +01001920 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001921
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001922 engine->idle_lite_restore_wa = 0;
1923 engine->disable_lite_restore_wa = false;
1924 engine->ctx_desc_template = 0;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00001925
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001926 lrc_destroy_wa_ctx_obj(engine);
1927 engine->dev = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001928}
1929
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001930static void
1931logical_ring_default_vfuncs(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001932 struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001933{
1934 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001935 engine->init_hw = gen8_init_common_ring;
1936 engine->emit_request = gen8_emit_request;
1937 engine->emit_flush = gen8_emit_flush;
1938 engine->irq_get = gen8_logical_ring_get_irq;
1939 engine->irq_put = gen8_logical_ring_put_irq;
1940 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001941 engine->get_seqno = gen8_get_seqno;
1942 engine->set_seqno = gen8_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001943 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001944 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001945 engine->set_seqno = bxt_a_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001946 }
1947}
1948
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001949static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001950logical_ring_default_irqs(struct intel_engine_cs *engine, unsigned shift)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001951{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001952 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1953 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001954}
1955
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001956static int
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001957lrc_setup_hws(struct intel_engine_cs *engine,
1958 struct drm_i915_gem_object *dctx_obj)
1959{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001960 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001961
1962 /* The HWSP is part of the default context object in LRC mode. */
1963 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(dctx_obj) +
1964 LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001965 hws = i915_gem_object_pin_map(dctx_obj);
1966 if (IS_ERR(hws))
1967 return PTR_ERR(hws);
1968 engine->status_page.page_addr = hws + LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001969 engine->status_page.obj = dctx_obj;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001970
1971 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001972}
1973
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001974static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001975logical_ring_init(struct drm_device *dev, struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001976{
Tvrtko Ursulin37566852016-04-12 14:37:31 +01001977 struct drm_i915_private *dev_priv = to_i915(dev);
1978 struct intel_context *dctx = dev_priv->kernel_context;
1979 enum forcewake_domains fw_domains;
Oscar Mateo48d82382014-07-24 17:04:23 +01001980 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01001981
1982 /* Intentionally left blank. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001983 engine->buffer = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001984
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001985 engine->dev = dev;
1986 INIT_LIST_HEAD(&engine->active_list);
1987 INIT_LIST_HEAD(&engine->request_list);
1988 i915_gem_batch_pool_init(dev, &engine->batch_pool);
1989 init_waitqueue_head(&engine->irq_queue);
Oscar Mateo48d82382014-07-24 17:04:23 +01001990
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001991 INIT_LIST_HEAD(&engine->buffers);
1992 INIT_LIST_HEAD(&engine->execlist_queue);
1993 INIT_LIST_HEAD(&engine->execlist_retired_req_list);
1994 spin_lock_init(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +01001995
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001996 tasklet_init(&engine->irq_tasklet,
1997 intel_lrc_irq_handler, (unsigned long)engine);
1998
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001999 logical_ring_init_platform_invariants(engine);
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00002000
Tvrtko Ursulin37566852016-04-12 14:37:31 +01002001 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
2002 RING_ELSP(engine),
2003 FW_REG_WRITE);
2004
2005 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2006 RING_CONTEXT_STATUS_PTR(engine),
2007 FW_REG_READ | FW_REG_WRITE);
2008
2009 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2010 RING_CONTEXT_STATUS_BUF_BASE(engine),
2011 FW_REG_READ);
2012
2013 engine->fw_domains = fw_domains;
2014
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002015 ret = i915_cmd_parser_init_ring(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002016 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002017 goto error;
Oscar Mateo48d82382014-07-24 17:04:23 +01002018
Chris Wilson978f1e02016-04-28 09:56:54 +01002019 ret = execlists_context_deferred_alloc(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002020 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002021 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002022
2023 /* As this is the default context, always pin it */
Chris Wilson24f1d3cc2016-04-28 09:56:53 +01002024 ret = intel_lr_context_pin(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002025 if (ret) {
Chris Wilson24f1d3cc2016-04-28 09:56:53 +01002026 DRM_ERROR("Failed to pin context for %s: %d\n",
2027 engine->name, ret);
Dave Gordonb0366a52015-12-08 15:02:36 +00002028 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002029 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002030
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002031 /* And setup the hardware status page. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002032 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
2033 if (ret) {
2034 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
2035 goto error;
2036 }
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002037
Dave Gordonb0366a52015-12-08 15:02:36 +00002038 return 0;
2039
2040error:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002041 intel_logical_ring_cleanup(engine);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002042 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002043}
2044
2045static int logical_render_ring_init(struct drm_device *dev)
2046{
2047 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002048 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01002049 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002050
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002051 engine->name = "render ring";
2052 engine->id = RCS;
2053 engine->exec_id = I915_EXEC_RENDER;
2054 engine->guc_id = GUC_RENDER_ENGINE;
2055 engine->mmio_base = RENDER_RING_BASE;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002056
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002057 logical_ring_default_irqs(engine, GEN8_RCS_IRQ_SHIFT);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002058 if (HAS_L3_DPF(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002059 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002060
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002061 logical_ring_default_vfuncs(dev, engine);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002062
2063 /* Override some for render ring. */
Damien Lespiau82ef8222015-02-09 19:33:08 +00002064 if (INTEL_INFO(dev)->gen >= 9)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002065 engine->init_hw = gen9_init_render_ring;
Damien Lespiau82ef8222015-02-09 19:33:08 +00002066 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002067 engine->init_hw = gen8_init_render_ring;
2068 engine->init_context = gen8_init_rcs_context;
2069 engine->cleanup = intel_fini_pipe_control;
2070 engine->emit_flush = gen8_emit_flush_render;
2071 engine->emit_request = gen8_emit_request_render;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002072
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002073 engine->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01002074
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002075 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002076 if (ret)
2077 return ret;
2078
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002079 ret = intel_init_workaround_bb(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002080 if (ret) {
2081 /*
2082 * We continue even if we fail to initialize WA batch
2083 * because we only expect rare glitches but nothing
2084 * critical to prevent us from using GPU
2085 */
2086 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2087 ret);
2088 }
2089
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002090 ret = logical_ring_init(dev, engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002091 if (ret) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002092 lrc_destroy_wa_ctx_obj(engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002093 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002094
2095 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002096}
2097
2098static int logical_bsd_ring_init(struct drm_device *dev)
2099{
2100 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002101 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002102
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002103 engine->name = "bsd ring";
2104 engine->id = VCS;
2105 engine->exec_id = I915_EXEC_BSD;
2106 engine->guc_id = GUC_VIDEO_ENGINE;
2107 engine->mmio_base = GEN6_BSD_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002108
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002109 logical_ring_default_irqs(engine, GEN8_VCS1_IRQ_SHIFT);
2110 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002111
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002112 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002113}
2114
2115static int logical_bsd2_ring_init(struct drm_device *dev)
2116{
2117 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002118 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002119
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002120 engine->name = "bsd2 ring";
2121 engine->id = VCS2;
2122 engine->exec_id = I915_EXEC_BSD;
2123 engine->guc_id = GUC_VIDEO_ENGINE2;
2124 engine->mmio_base = GEN8_BSD2_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002125
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002126 logical_ring_default_irqs(engine, GEN8_VCS2_IRQ_SHIFT);
2127 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002128
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002129 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002130}
2131
2132static int logical_blt_ring_init(struct drm_device *dev)
2133{
2134 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002135 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002136
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002137 engine->name = "blitter ring";
2138 engine->id = BCS;
2139 engine->exec_id = I915_EXEC_BLT;
2140 engine->guc_id = GUC_BLITTER_ENGINE;
2141 engine->mmio_base = BLT_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002142
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002143 logical_ring_default_irqs(engine, GEN8_BCS_IRQ_SHIFT);
2144 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002145
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002146 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002147}
2148
2149static int logical_vebox_ring_init(struct drm_device *dev)
2150{
2151 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002152 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002153
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002154 engine->name = "video enhancement ring";
2155 engine->id = VECS;
2156 engine->exec_id = I915_EXEC_VEBOX;
2157 engine->guc_id = GUC_VIDEOENHANCE_ENGINE;
2158 engine->mmio_base = VEBOX_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002159
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002160 logical_ring_default_irqs(engine, GEN8_VECS_IRQ_SHIFT);
2161 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002162
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002163 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002164}
2165
Oscar Mateo73e4d072014-07-24 17:04:48 +01002166/**
2167 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2168 * @dev: DRM device.
2169 *
2170 * This function inits the engines for an Execlists submission style (the equivalent in the
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002171 * legacy ringbuffer submission world would be i915_gem_init_engines). It does it only for
Oscar Mateo73e4d072014-07-24 17:04:48 +01002172 * those engines that are present in the hardware.
2173 *
2174 * Return: non-zero if the initialization failed.
2175 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002176int intel_logical_rings_init(struct drm_device *dev)
2177{
2178 struct drm_i915_private *dev_priv = dev->dev_private;
2179 int ret;
2180
2181 ret = logical_render_ring_init(dev);
2182 if (ret)
2183 return ret;
2184
2185 if (HAS_BSD(dev)) {
2186 ret = logical_bsd_ring_init(dev);
2187 if (ret)
2188 goto cleanup_render_ring;
2189 }
2190
2191 if (HAS_BLT(dev)) {
2192 ret = logical_blt_ring_init(dev);
2193 if (ret)
2194 goto cleanup_bsd_ring;
2195 }
2196
2197 if (HAS_VEBOX(dev)) {
2198 ret = logical_vebox_ring_init(dev);
2199 if (ret)
2200 goto cleanup_blt_ring;
2201 }
2202
2203 if (HAS_BSD2(dev)) {
2204 ret = logical_bsd2_ring_init(dev);
2205 if (ret)
2206 goto cleanup_vebox_ring;
2207 }
2208
Oscar Mateo454afeb2014-07-24 17:04:22 +01002209 return 0;
2210
Oscar Mateo454afeb2014-07-24 17:04:22 +01002211cleanup_vebox_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002212 intel_logical_ring_cleanup(&dev_priv->engine[VECS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002213cleanup_blt_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002214 intel_logical_ring_cleanup(&dev_priv->engine[BCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002215cleanup_bsd_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002216 intel_logical_ring_cleanup(&dev_priv->engine[VCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002217cleanup_render_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002218 intel_logical_ring_cleanup(&dev_priv->engine[RCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002219
2220 return ret;
2221}
2222
Jeff McGee0cea6502015-02-13 10:27:56 -06002223static u32
2224make_rpcs(struct drm_device *dev)
2225{
2226 u32 rpcs = 0;
2227
2228 /*
2229 * No explicit RPCS request is needed to ensure full
2230 * slice/subslice/EU enablement prior to Gen9.
2231 */
2232 if (INTEL_INFO(dev)->gen < 9)
2233 return 0;
2234
2235 /*
2236 * Starting in Gen9, render power gating can leave
2237 * slice/subslice/EU in a partially enabled state. We
2238 * must make an explicit request through RPCS for full
2239 * enablement.
2240 */
2241 if (INTEL_INFO(dev)->has_slice_pg) {
2242 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2243 rpcs |= INTEL_INFO(dev)->slice_total <<
2244 GEN8_RPCS_S_CNT_SHIFT;
2245 rpcs |= GEN8_RPCS_ENABLE;
2246 }
2247
2248 if (INTEL_INFO(dev)->has_subslice_pg) {
2249 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2250 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2251 GEN8_RPCS_SS_CNT_SHIFT;
2252 rpcs |= GEN8_RPCS_ENABLE;
2253 }
2254
2255 if (INTEL_INFO(dev)->has_eu_pg) {
2256 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2257 GEN8_RPCS_EU_MIN_SHIFT;
2258 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2259 GEN8_RPCS_EU_MAX_SHIFT;
2260 rpcs |= GEN8_RPCS_ENABLE;
2261 }
2262
2263 return rpcs;
2264}
2265
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002266static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002267{
2268 u32 indirect_ctx_offset;
2269
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002270 switch (INTEL_INFO(engine->dev)->gen) {
Michel Thierry71562912016-02-23 10:31:49 +00002271 default:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002272 MISSING_CASE(INTEL_INFO(engine->dev)->gen);
Michel Thierry71562912016-02-23 10:31:49 +00002273 /* fall through */
2274 case 9:
2275 indirect_ctx_offset =
2276 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2277 break;
2278 case 8:
2279 indirect_ctx_offset =
2280 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2281 break;
2282 }
2283
2284 return indirect_ctx_offset;
2285}
2286
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002287static int
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002288populate_lr_context(struct intel_context *ctx,
2289 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002290 struct intel_engine_cs *engine,
2291 struct intel_ringbuffer *ringbuf)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002292{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002293 struct drm_device *dev = engine->dev;
Thomas Daniel2d965532014-08-19 10:13:36 +01002294 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002295 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002296 void *vaddr;
2297 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002298 int ret;
2299
Thomas Daniel2d965532014-08-19 10:13:36 +01002300 if (!ppgtt)
2301 ppgtt = dev_priv->mm.aliasing_ppgtt;
2302
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002303 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2304 if (ret) {
2305 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2306 return ret;
2307 }
2308
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002309 vaddr = i915_gem_object_pin_map(ctx_obj);
2310 if (IS_ERR(vaddr)) {
2311 ret = PTR_ERR(vaddr);
2312 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002313 return ret;
2314 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002315 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002316
2317 /* The second page of the context object contains some fields which must
2318 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002319 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002320
2321 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2322 * commands followed by (reg, value) pairs. The values we are setting here are
2323 * only for the first context restore: on a subsequent save, the GPU will
2324 * recreate this batchbuffer with new values (including all the missing
2325 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002326 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002327 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2328 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2329 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002330 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2331 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Michel Thierry99cf8ea2016-02-25 09:48:58 +00002332 (HAS_RESOURCE_STREAMER(dev) ?
2333 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002334 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2335 0);
2336 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2337 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002338 /* Ring buffer start address is not known until the buffer is pinned.
2339 * It is written to the context image in execlists_update_context()
2340 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002341 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2342 RING_START(engine->mmio_base), 0);
2343 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2344 RING_CTL(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002345 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002346 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2347 RING_BBADDR_UDW(engine->mmio_base), 0);
2348 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2349 RING_BBADDR(engine->mmio_base), 0);
2350 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2351 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002352 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002353 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2354 RING_SBBADDR_UDW(engine->mmio_base), 0);
2355 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2356 RING_SBBADDR(engine->mmio_base), 0);
2357 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2358 RING_SBBSTATE(engine->mmio_base), 0);
2359 if (engine->id == RCS) {
2360 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2361 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2362 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2363 RING_INDIRECT_CTX(engine->mmio_base), 0);
2364 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2365 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
2366 if (engine->wa_ctx.obj) {
2367 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002368 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2369
2370 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2371 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2372 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2373
2374 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002375 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002376
2377 reg_state[CTX_BB_PER_CTX_PTR+1] =
2378 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2379 0x01;
2380 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002381 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002382 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002383 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2384 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002385 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002386 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2387 0);
2388 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2389 0);
2390 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2391 0);
2392 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2393 0);
2394 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2395 0);
2396 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2397 0);
2398 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2399 0);
2400 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2401 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002402
Michel Thierry2dba3232015-07-30 11:06:23 +01002403 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2404 /* 64b PPGTT (48bit canonical)
2405 * PDP0_DESCRIPTOR contains the base address to PML4 and
2406 * other PDP Descriptors are ignored.
2407 */
2408 ASSIGN_CTX_PML4(ppgtt, reg_state);
2409 } else {
2410 /* 32b PPGTT
2411 * PDP*_DESCRIPTOR contains the base address of space supported.
2412 * With dynamic page allocation, PDPs may not be allocated at
2413 * this point. Point the unallocated PDPs to the scratch page
2414 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002415 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002416 }
2417
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002418 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002419 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002420 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2421 make_rpcs(dev));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002422 }
2423
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002424 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002425
2426 return 0;
2427}
2428
Oscar Mateo73e4d072014-07-24 17:04:48 +01002429/**
2430 * intel_lr_context_free() - free the LRC specific bits of a context
2431 * @ctx: the LR context to free.
2432 *
2433 * The real context freeing is done in i915_gem_context_free: this only
2434 * takes care of the bits that are LRC related: the per-engine backing
2435 * objects and the logical ringbuffer.
2436 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002437void intel_lr_context_free(struct intel_context *ctx)
2438{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002439 int i;
2440
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002441 for (i = I915_NUM_ENGINES; --i >= 0; ) {
Dave Gordone28e4042016-01-19 19:02:55 +00002442 struct intel_ringbuffer *ringbuf = ctx->engine[i].ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002443 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002444
Dave Gordone28e4042016-01-19 19:02:55 +00002445 if (!ctx_obj)
2446 continue;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002447
Dave Gordone28e4042016-01-19 19:02:55 +00002448 WARN_ON(ctx->engine[i].pin_count);
2449 intel_ringbuffer_free(ringbuf);
2450 drm_gem_object_unreference(&ctx_obj->base);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002451 }
2452}
2453
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002454/**
2455 * intel_lr_context_size() - return the size of the context for an engine
2456 * @ring: which engine to find the context size for
2457 *
2458 * Each engine may require a different amount of space for a context image,
2459 * so when allocating (or copying) an image, this function can be used to
2460 * find the right size for the specific engine.
2461 *
2462 * Return: size (in bytes) of an engine-specific context image
2463 *
2464 * Note: this size includes the HWSP, which is part of the context image
2465 * in LRC mode, but does not include the "shared data page" used with
2466 * GuC submission. The caller should account for this if using the GuC.
2467 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002468uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002469{
2470 int ret = 0;
2471
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002472 WARN_ON(INTEL_INFO(engine->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002473
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002474 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002475 case RCS:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002476 if (INTEL_INFO(engine->dev)->gen >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002477 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2478 else
2479 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002480 break;
2481 case VCS:
2482 case BCS:
2483 case VECS:
2484 case VCS2:
2485 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2486 break;
2487 }
2488
2489 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002490}
2491
Oscar Mateo73e4d072014-07-24 17:04:48 +01002492/**
Chris Wilson978f1e02016-04-28 09:56:54 +01002493 * execlists_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002494 * @ctx: LR context to create.
Chris Wilson978f1e02016-04-28 09:56:54 +01002495 * @engine: engine to be used with the context.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002496 *
2497 * This function can be called more than once, with different engines, if we plan
2498 * to use the context with them. The context backing objects and the ringbuffers
2499 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2500 * the creation is a deferred call: it's better to make sure first that we need to use
2501 * a given ring with the context.
2502 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002503 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002504 */
Chris Wilson978f1e02016-04-28 09:56:54 +01002505static int execlists_context_deferred_alloc(struct intel_context *ctx,
2506 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002507{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002508 struct drm_device *dev = engine->dev;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002509 struct drm_i915_gem_object *ctx_obj;
2510 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002511 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002512 int ret;
2513
Oscar Mateoede7d422014-07-24 17:04:12 +01002514 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002515 WARN_ON(ctx->engine[engine->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002516
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002517 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002518
Alex Daid1675192015-08-12 15:43:43 +01002519 /* One extra page as the sharing data between driver and GuC */
2520 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2521
Dave Gordond37cd8a2016-04-22 19:14:32 +01002522 ctx_obj = i915_gem_object_create(dev, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002523 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002524 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002525 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002526 }
2527
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002528 ringbuf = intel_engine_create_ringbuffer(engine, 4 * PAGE_SIZE);
Chris Wilson01101fa2015-09-03 13:01:39 +01002529 if (IS_ERR(ringbuf)) {
2530 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002531 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002532 }
2533
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002534 ret = populate_lr_context(ctx, ctx_obj, engine, ringbuf);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002535 if (ret) {
2536 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002537 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002538 }
2539
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002540 ctx->engine[engine->id].ringbuf = ringbuf;
2541 ctx->engine[engine->id].state = ctx_obj;
Chris Wilson24f1d3cc2016-04-28 09:56:53 +01002542 ctx->engine[engine->id].initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002543
2544 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002545
Chris Wilson01101fa2015-09-03 13:01:39 +01002546error_ringbuf:
2547 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002548error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002549 drm_gem_object_unreference(&ctx_obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002550 ctx->engine[engine->id].ringbuf = NULL;
2551 ctx->engine[engine->id].state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002552 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002553}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002554
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002555void intel_lr_context_reset(struct drm_i915_private *dev_priv,
2556 struct intel_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002557{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002558 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002559
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002560 for_each_engine(engine, dev_priv) {
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002561 struct drm_i915_gem_object *ctx_obj =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002562 ctx->engine[engine->id].state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002563 struct intel_ringbuffer *ringbuf =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002564 ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002565 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002566 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002567
2568 if (!ctx_obj)
2569 continue;
2570
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002571 vaddr = i915_gem_object_pin_map(ctx_obj);
2572 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002573 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002574
2575 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
2576 ctx_obj->dirty = true;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002577
2578 reg_state[CTX_RING_HEAD+1] = 0;
2579 reg_state[CTX_RING_TAIL+1] = 0;
2580
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002581 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002582
2583 ringbuf->head = 0;
2584 ringbuf->tail = 0;
2585 }
2586}