blob: 165638462a2f21022dbbac3b2065bbc28aea1e3b [file] [log] [blame]
eric miao2c8086a2007-09-11 19:13:17 -07001/*
2 * linux/arch/arm/mach-pxa/pxa3xx.c
3 *
4 * code specific to pxa3xx aka Monahans
5 *
6 * Copyright (C) 2006 Marvell International Ltd.
7 *
eric miaoe9bba8e2007-10-30 08:01:38 +01008 * 2007-09-02: eric miao <eric.miao@marvell.com>
eric miao2c8086a2007-09-11 19:13:17 -07009 * initial version
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
eric miao2c8086a2007-09-11 19:13:17 -070015#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/init.h>
Haojian Zhuangb8f649f2013-04-09 18:12:04 +080018#include <linux/gpio-pxa.h>
eric miao2c8086a2007-09-11 19:13:17 -070019#include <linux/pm.h>
20#include <linux/platform_device.h>
21#include <linux/irq.h>
Russell King7b5dea12008-01-07 22:18:30 +000022#include <linux/io.h>
Daniel Mack82ce44d2012-07-25 17:52:52 +020023#include <linux/of.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020024#include <linux/syscore_ops.h>
Sebastian Andrzej Siewiorb4593962011-02-23 12:38:16 +010025#include <linux/i2c/pxa-i2c.h>
eric miao2c8086a2007-09-11 19:13:17 -070026
Marek Vasut851982c2010-10-11 02:20:19 +020027#include <asm/mach/map.h>
Russell King2c74a0c2011-06-22 17:41:48 +010028#include <asm/suspend.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/hardware.h>
30#include <mach/pxa3xx-regs.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010031#include <mach/reset.h>
Arnd Bergmann293b2da2012-08-24 15:16:48 +020032#include <linux/platform_data/usb-ohci-pxa27x.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010033#include <mach/pm.h>
34#include <mach/dma.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010035#include <mach/smemc.h>
Rob Herring4e611092012-01-03 16:53:48 -060036#include <mach/irqs.h>
eric miao2c8086a2007-09-11 19:13:17 -070037
38#include "generic.h"
39#include "devices.h"
eric miao2c8086a2007-09-11 19:13:17 -070040
Mike Rapoportbf293ae2009-11-11 11:36:59 +020041#define PECR_IE(n) ((1 << ((n) * 2)) << 28)
42#define PECR_IS(n) ((1 << ((n) * 2)) << 29)
43
Daniel Mack089d0362012-07-22 19:50:22 +020044extern void __init pxa_dt_irq_init(int (*fn)(struct irq_data *, unsigned int));
Russell King7b5dea12008-01-07 22:18:30 +000045#ifdef CONFIG_PM
Russell King7b5dea12008-01-07 22:18:30 +000046
47#define ISRAM_START 0x5c000000
48#define ISRAM_SIZE SZ_256K
49
50static void __iomem *sram;
51static unsigned long wakeup_src;
52
Russell King7b5dea12008-01-07 22:18:30 +000053/*
54 * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
55 * memory controller has to be reinitialised, so we place some code
56 * in the SRAM to perform this function.
57 *
58 * We disable FIQs across the standby - otherwise, we might receive a
59 * FIQ while the SDRAM is unavailable.
60 */
61static void pxa3xx_cpu_standby(unsigned int pwrmode)
62{
63 extern const char pm_enter_standby_start[], pm_enter_standby_end[];
64 void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
65
66 memcpy_toio(sram + 0x8000, pm_enter_standby_start,
67 pm_enter_standby_end - pm_enter_standby_start);
68
69 AD2D0SR = ~0;
70 AD2D1SR = ~0;
71 AD2D0ER = wakeup_src;
72 AD2D1ER = 0;
73 ASCR = ASCR;
74 ARSR = ARSR;
75
76 local_fiq_disable();
77 fn(pwrmode);
78 local_fiq_enable();
79
80 AD2D0ER = 0;
81 AD2D1ER = 0;
Russell King7b5dea12008-01-07 22:18:30 +000082}
83
eric miaoc4d1fb62008-01-28 23:00:02 +000084/*
85 * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
86 * PXA3xx development kits assumes that the resuming process continues
87 * with the address stored within the first 4 bytes of SDRAM. The PSPR
88 * register is used privately by BootROM and OBM, and _must_ be set to
89 * 0x5c014000 for the moment.
90 */
91static void pxa3xx_cpu_pm_suspend(void)
92{
93 volatile unsigned long *p = (volatile void *)0xc0000000;
94 unsigned long saved_data = *p;
Russell Kinga9503d22011-06-21 16:29:30 +010095#ifndef CONFIG_IWMMXT
96 u64 acc0;
eric miaoc4d1fb62008-01-28 23:00:02 +000097
Russell Kinga9503d22011-06-21 16:29:30 +010098 asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0));
99#endif
100
Russell King29cb3cd2011-07-02 09:54:01 +0100101 extern int pxa3xx_finish_suspend(unsigned long);
eric miaoc4d1fb62008-01-28 23:00:02 +0000102
103 /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
104 CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
105 CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
106
107 /* clear and setup wakeup source */
108 AD3SR = ~0;
109 AD3ER = wakeup_src;
110 ASCR = ASCR;
111 ARSR = ARSR;
112
113 PCFR |= (1u << 13); /* L1_DIS */
114 PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
115
116 PSPR = 0x5c014000;
117
118 /* overwrite with the resume address */
Russell King4f5ad992011-02-06 17:41:26 +0000119 *p = virt_to_phys(cpu_resume);
eric miaoc4d1fb62008-01-28 23:00:02 +0000120
Russell King2c74a0c2011-06-22 17:41:48 +0100121 cpu_suspend(0, pxa3xx_finish_suspend);
eric miaoc4d1fb62008-01-28 23:00:02 +0000122
123 *p = saved_data;
124
125 AD3ER = 0;
Russell Kinga9503d22011-06-21 16:29:30 +0100126
127#ifndef CONFIG_IWMMXT
128 asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0));
129#endif
eric miaoc4d1fb62008-01-28 23:00:02 +0000130}
131
Russell King7b5dea12008-01-07 22:18:30 +0000132static void pxa3xx_cpu_pm_enter(suspend_state_t state)
133{
134 /*
135 * Don't sleep if no wakeup sources are defined
136 */
Mark Brownb86a5da2008-04-09 11:32:21 +0100137 if (wakeup_src == 0) {
138 printk(KERN_ERR "Not suspending: no wakeup sources\n");
Russell King7b5dea12008-01-07 22:18:30 +0000139 return;
Mark Brownb86a5da2008-04-09 11:32:21 +0100140 }
Russell King7b5dea12008-01-07 22:18:30 +0000141
142 switch (state) {
143 case PM_SUSPEND_STANDBY:
144 pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
145 break;
146
147 case PM_SUSPEND_MEM:
eric miaoc4d1fb62008-01-28 23:00:02 +0000148 pxa3xx_cpu_pm_suspend();
Russell King7b5dea12008-01-07 22:18:30 +0000149 break;
150 }
151}
152
153static int pxa3xx_cpu_pm_valid(suspend_state_t state)
154{
155 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
156}
157
158static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
Russell King7b5dea12008-01-07 22:18:30 +0000159 .valid = pxa3xx_cpu_pm_valid,
160 .enter = pxa3xx_cpu_pm_enter,
161};
162
163static void __init pxa3xx_init_pm(void)
164{
165 sram = ioremap(ISRAM_START, ISRAM_SIZE);
166 if (!sram) {
167 printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
168 return;
169 }
170
171 /*
172 * Since we copy wakeup code into the SRAM, we need to ensure
173 * that it is preserved over the low power modes. Note: bit 8
174 * is undocumented in the developer manual, but must be set.
175 */
176 AD1R |= ADXR_L2 | ADXR_R0;
177 AD2R |= ADXR_L2 | ADXR_R0;
178 AD3R |= ADXR_L2 | ADXR_R0;
179
180 /*
181 * Clear the resume enable registers.
182 */
183 AD1D0ER = 0;
184 AD2D0ER = 0;
185 AD2D1ER = 0;
186 AD3ER = 0;
187
188 pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
189}
190
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100191static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
Russell King7b5dea12008-01-07 22:18:30 +0000192{
193 unsigned long flags, mask = 0;
194
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100195 switch (d->irq) {
Russell King7b5dea12008-01-07 22:18:30 +0000196 case IRQ_SSP3:
197 mask = ADXER_MFP_WSSP3;
198 break;
199 case IRQ_MSL:
200 mask = ADXER_WMSL0;
201 break;
202 case IRQ_USBH2:
203 case IRQ_USBH1:
204 mask = ADXER_WUSBH;
205 break;
206 case IRQ_KEYPAD:
207 mask = ADXER_WKP;
208 break;
209 case IRQ_AC97:
210 mask = ADXER_MFP_WAC97;
211 break;
212 case IRQ_USIM:
213 mask = ADXER_WUSIM0;
214 break;
215 case IRQ_SSP2:
216 mask = ADXER_MFP_WSSP2;
217 break;
218 case IRQ_I2C:
219 mask = ADXER_MFP_WI2C;
220 break;
221 case IRQ_STUART:
222 mask = ADXER_MFP_WUART3;
223 break;
224 case IRQ_BTUART:
225 mask = ADXER_MFP_WUART2;
226 break;
227 case IRQ_FFUART:
228 mask = ADXER_MFP_WUART1;
229 break;
230 case IRQ_MMC:
231 mask = ADXER_MFP_WMMC1;
232 break;
233 case IRQ_SSP:
234 mask = ADXER_MFP_WSSP1;
235 break;
236 case IRQ_RTCAlrm:
237 mask = ADXER_WRTC;
238 break;
239 case IRQ_SSP4:
240 mask = ADXER_MFP_WSSP4;
241 break;
242 case IRQ_TSI:
243 mask = ADXER_WTSI;
244 break;
245 case IRQ_USIM2:
246 mask = ADXER_WUSIM1;
247 break;
248 case IRQ_MMC2:
249 mask = ADXER_MFP_WMMC2;
250 break;
251 case IRQ_NAND:
252 mask = ADXER_MFP_WFLASH;
253 break;
254 case IRQ_USB2:
255 mask = ADXER_WUSB2;
256 break;
257 case IRQ_WAKEUP0:
258 mask = ADXER_WEXTWAKE0;
259 break;
260 case IRQ_WAKEUP1:
261 mask = ADXER_WEXTWAKE1;
262 break;
263 case IRQ_MMC3:
264 mask = ADXER_MFP_GEN12;
265 break;
Mark Browne1217702008-04-23 10:28:18 +0100266 default:
267 return -EINVAL;
Russell King7b5dea12008-01-07 22:18:30 +0000268 }
269
270 local_irq_save(flags);
271 if (on)
272 wakeup_src |= mask;
273 else
274 wakeup_src &= ~mask;
275 local_irq_restore(flags);
276
277 return 0;
278}
Russell King7b5dea12008-01-07 22:18:30 +0000279#else
280static inline void pxa3xx_init_pm(void) {}
eric miaob9e25ac2008-03-04 14:19:58 +0800281#define pxa3xx_set_wake NULL
Russell King7b5dea12008-01-07 22:18:30 +0000282#endif
283
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100284static void pxa_ack_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200285{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100286 PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200287}
288
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100289static void pxa_mask_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200290{
Eric Miao5d284e32011-04-27 22:48:04 +0800291 pxa_mask_irq(d);
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100292 PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200293}
294
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100295static void pxa_unmask_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200296{
Eric Miao5d284e32011-04-27 22:48:04 +0800297 pxa_unmask_irq(d);
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100298 PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200299}
300
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100301static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
Igor Grinberg12882092010-06-13 11:31:48 +0300302{
303 if (flow_type & IRQ_TYPE_EDGE_RISING)
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100304 PWER |= 1 << (d->irq - IRQ_WAKEUP0);
Igor Grinberg12882092010-06-13 11:31:48 +0300305
306 if (flow_type & IRQ_TYPE_EDGE_FALLING)
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100307 PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
Igor Grinberg12882092010-06-13 11:31:48 +0300308
309 return 0;
310}
311
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200312static struct irq_chip pxa_ext_wakeup_chip = {
313 .name = "WAKEUP",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100314 .irq_ack = pxa_ack_ext_wakeup,
315 .irq_mask = pxa_mask_ext_wakeup,
316 .irq_unmask = pxa_unmask_ext_wakeup,
317 .irq_set_type = pxa_set_ext_wakeup_type,
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200318};
319
Haojian Zhuang157d2642011-10-17 20:37:52 +0800320static void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *,
321 unsigned int))
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200322{
323 int irq;
324
325 for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100326 irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
327 handle_edge_irq);
Rob Herringe8d36d52015-07-27 15:55:13 -0500328 irq_clear_status_flags(irq, IRQ_NOREQUEST);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200329 }
330
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100331 pxa_ext_wakeup_chip.irq_set_wake = fn;
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200332}
333
Daniel Mack089d0362012-07-22 19:50:22 +0200334static void __init __pxa3xx_init_irq(void)
eric miao2c8086a2007-09-11 19:13:17 -0700335{
336 /* enable CP6 access */
337 u32 value;
338 __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
339 value |= (1 << 6);
340 __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
341
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200342 pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
eric miao2c8086a2007-09-11 19:13:17 -0700343}
344
Daniel Mack089d0362012-07-22 19:50:22 +0200345void __init pxa3xx_init_irq(void)
346{
347 __pxa3xx_init_irq();
348 pxa_init_irq(56, pxa3xx_set_wake);
349}
350
Haojian Zhuange6c509c2012-08-20 13:46:51 +0800351#ifdef CONFIG_OF
Daniel Mack089d0362012-07-22 19:50:22 +0200352void __init pxa3xx_dt_init_irq(void)
353{
354 __pxa3xx_init_irq();
355 pxa_dt_irq_init(pxa3xx_set_wake);
356}
Haojian Zhuange6c509c2012-08-20 13:46:51 +0800357#endif /* CONFIG_OF */
Daniel Mack089d0362012-07-22 19:50:22 +0200358
Marek Vasut851982c2010-10-11 02:20:19 +0200359static struct map_desc pxa3xx_io_desc[] __initdata = {
360 { /* Mem Ctl */
Arnd Bergmann97b09da2011-10-01 22:03:45 +0200361 .virtual = (unsigned long)SMEMC_VIRT,
Marek Vasutad68bb92010-11-03 16:29:35 +0100362 .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE),
Laurent Pinchart0e329862014-07-11 13:00:36 +0200363 .length = SMEMC_SIZE,
Marek Vasut851982c2010-10-11 02:20:19 +0200364 .type = MT_DEVICE
365 }
366};
367
368void __init pxa3xx_map_io(void)
369{
370 pxa_map_io();
371 iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
372 pxa3xx_get_clk_frequency_khz(1);
373}
374
eric miao2c8086a2007-09-11 19:13:17 -0700375/*
376 * device registration specific to PXA3xx.
377 */
378
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100379void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
380{
Eric Miao14758222008-11-28 15:24:12 +0800381 pxa_register_device(&pxa3xx_device_i2c_power, info);
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100382}
383
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800384static struct pxa_gpio_platform_data pxa3xx_gpio_pdata = {
385 .irq_base = PXA_GPIO_TO_IRQ(0),
386};
387
eric miao2c8086a2007-09-11 19:13:17 -0700388static struct platform_device *devices[] __initdata = {
Robert Jarzmik94c35a62009-04-21 19:19:36 +0200389 &pxa27x_device_udc,
Eric Miao09a53582010-06-14 00:43:00 +0800390 &pxa_device_pmu,
eric miao2c8086a2007-09-11 19:13:17 -0700391 &pxa_device_i2s,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000392 &pxa_device_asoc_ssp1,
393 &pxa_device_asoc_ssp2,
394 &pxa_device_asoc_ssp3,
395 &pxa_device_asoc_ssp4,
396 &pxa_device_asoc_platform,
Robert Jarzmik72493142008-11-13 23:50:56 +0100397 &sa1100_device_rtc,
eric miao2c8086a2007-09-11 19:13:17 -0700398 &pxa_device_rtc,
Daniel Mack0da0e222014-08-13 21:59:19 +0200399 &pxa3xx_device_ssp1,
400 &pxa3xx_device_ssp2,
401 &pxa3xx_device_ssp3,
eric miaod8e0db12007-12-10 17:54:36 +0800402 &pxa3xx_device_ssp4,
eric miao75540c12008-04-13 21:44:04 +0100403 &pxa27x_device_pwm0,
404 &pxa27x_device_pwm1,
eric miao2c8086a2007-09-11 19:13:17 -0700405};
406
407static int __init pxa3xx_init(void)
408{
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200409 int ret = 0;
eric miao2c8086a2007-09-11 19:13:17 -0700410
411 if (cpu_is_pxa3xx()) {
Eric Miao04fef222008-07-29 14:26:00 +0800412
413 reset_status = ARSR;
414
Dmitry Krivoschekov86260f92008-02-08 15:02:03 +0100415 /*
416 * clear RDH bit every time after reset
417 *
418 * Note: the last 3 bits DxS are write-1-to-clear so carefully
419 * preserve them here in case they will be referenced later
420 */
421 ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
422
Eric Miaofef1f992009-01-02 16:26:33 +0800423 if ((ret = pxa_init_dma(IRQ_DMA, 32)))
eric miao2c8086a2007-09-11 19:13:17 -0700424 return ret;
425
Russell King7b5dea12008-01-07 22:18:30 +0000426 pxa3xx_init_pm();
427
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200428 register_syscore_ops(&pxa_irq_syscore_ops);
429 register_syscore_ops(&pxa3xx_mfp_syscore_ops);
eric miaoc01655042008-01-28 23:00:02 +0000430
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800431 if (of_have_populated_dt())
432 return 0;
433
Robert Jarzmik4be08562015-02-14 23:38:39 +0100434 pxa2xx_set_dmac_info(32);
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800435 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
436 if (ret)
437 return ret;
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800438 if (cpu_is_pxa300() || cpu_is_pxa310() || cpu_is_pxa320()) {
439 platform_device_add_data(&pxa3xx_device_gpio,
440 &pxa3xx_gpio_pdata,
441 sizeof(pxa3xx_gpio_pdata));
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800442 ret = platform_device_register(&pxa3xx_device_gpio);
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800443 }
eric miao2c8086a2007-09-11 19:13:17 -0700444 }
eric miaoc01655042008-01-28 23:00:02 +0000445
446 return ret;
eric miao2c8086a2007-09-11 19:13:17 -0700447}
448
Russell King1c104e02008-04-19 10:59:24 +0100449postcore_initcall(pxa3xx_init);