blob: c030dfeee76ac269e78e05aed3bcaa4126663e4f [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Tony Lindgren0f622e82011-03-29 15:54:50 -07002 * linux/arch/arm/mach-omap2/timer.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * OMAP2 GP timer support.
5 *
Paul Walmsleyf2480762009-04-23 21:11:10 -06006 * Copyright (C) 2009 Nokia Corporation
7 *
Kevin Hilman5a3a3882007-11-12 23:24:02 -08008 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
Tony Lindgren1dbae812005-11-10 14:26:51 +000013 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
Jan Engelhardt96de0e22007-10-19 23:21:04 +020015 * Juha Yrjölä <juha.yrjola@nokia.com>
Timo Teras77900a22006-06-26 16:16:12 -070016 * OMAP Dual-mode timer framework support by Timo Teras
Tony Lindgren1dbae812005-11-10 14:26:51 +000017 *
18 * Some parts based off of TI's 24xx code:
19 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070020 * Copyright (C) 2004-2009 Texas Instruments, Inc.
Tony Lindgren1dbae812005-11-10 14:26:51 +000021 *
22 * Roughly modelled after the OMAP1 MPU timer code.
Santosh Shilimkar44169072009-05-28 14:16:04 -070023 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000033#include <linux/clk.h>
Timo Teras77900a22006-06-26 16:16:12 -070034#include <linux/delay.h>
Dirk Behmee6687292006-12-06 17:14:00 -080035#include <linux/irq.h>
Kevin Hilman5a3a3882007-11-12 23:24:02 -080036#include <linux/clocksource.h>
37#include <linux/clockchips.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053038#include <linux/slab.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000039
Tony Lindgren1dbae812005-11-10 14:26:51 +000040#include <asm/mach/time.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070041#include <plat/dmtimer.h>
Marc Zyngiera45c9832012-01-10 19:44:19 +000042#include <asm/smp_twd.h>
Paul Walmsleycbc94382011-02-22 19:59:49 -070043#include <asm/sched_clock.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010044#include "common.h"
Paul Walmsley38698be2011-02-23 00:14:08 -070045#include <plat/omap_hwmod.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053046#include <plat/omap_device.h>
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053047#include <plat/omap-pm.h>
48
49#include "powerdomain.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000050
Tony Lindgrenaa561882011-03-29 15:54:48 -070051/* Parent clocks, eventually these will come from the clock framework */
52
53#define OMAP2_MPU_SOURCE "sys_ck"
54#define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
55#define OMAP4_MPU_SOURCE "sys_clkin_ck"
56#define OMAP2_32K_SOURCE "func_32k_ck"
57#define OMAP3_32K_SOURCE "omap_32k_fck"
58#define OMAP4_32K_SOURCE "sys_32k_ck"
59
60#ifdef CONFIG_OMAP_32K_TIMER
61#define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
62#define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
63#define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
64#define OMAP3_SECURE_TIMER 12
65#else
66#define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
67#define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
68#define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
69#define OMAP3_SECURE_TIMER 1
70#endif
Paul Walmsleyd8328f32011-01-15 21:32:01 -070071
Tony Lindgren0dad9fa2011-09-21 16:38:51 -070072static u32 sys_timer_reserved;
Tony Lindgren11a01862011-03-29 15:54:49 -070073
Tony Lindgrenaa561882011-03-29 15:54:48 -070074/* Clockevent code */
75
76static struct omap_dm_timer clkev;
Kevin Hilman5a3a3882007-11-12 23:24:02 -080077static struct clock_event_device clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000078
Linus Torvalds0cd61b62006-10-06 10:53:39 -070079static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
Tony Lindgren1dbae812005-11-10 14:26:51 +000080{
Kevin Hilman5a3a3882007-11-12 23:24:02 -080081 struct clock_event_device *evt = &clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000082
Tony Lindgrenee17f112011-09-16 15:44:20 -070083 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
Kevin Hilman5a3a3882007-11-12 23:24:02 -080084
85 evt->event_handler(evt);
Tony Lindgren1dbae812005-11-10 14:26:51 +000086 return IRQ_HANDLED;
87}
88
89static struct irqaction omap2_gp_timer_irq = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -070090 .name = "gp_timer",
Bernhard Walleb30faba2007-05-08 00:35:39 -070091 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Tony Lindgren1dbae812005-11-10 14:26:51 +000092 .handler = omap2_gp_timer_interrupt,
93};
94
Kevin Hilman5a3a3882007-11-12 23:24:02 -080095static int omap2_gp_timer_set_next_event(unsigned long cycles,
96 struct clock_event_device *evt)
Tony Lindgren1dbae812005-11-10 14:26:51 +000097{
Tony Lindgrenee17f112011-09-16 15:44:20 -070098 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
Tony Lindgrenaa561882011-03-29 15:54:48 -070099 0xffffffff - cycles, 1);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000100
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800101 return 0;
102}
103
104static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
105 struct clock_event_device *evt)
106{
107 u32 period;
108
Tony Lindgrenee17f112011-09-16 15:44:20 -0700109 __omap_dm_timer_stop(&clkev, 1, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800110
111 switch (mode) {
112 case CLOCK_EVT_MODE_PERIODIC:
Tony Lindgrenaa561882011-03-29 15:54:48 -0700113 period = clkev.rate / HZ;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800114 period -= 1;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700115 /* Looks like we need to first set the load value separately */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700116 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700117 0xffffffff - period, 1);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700118 __omap_dm_timer_load_start(&clkev,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700119 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
120 0xffffffff - period, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800121 break;
122 case CLOCK_EVT_MODE_ONESHOT:
123 break;
124 case CLOCK_EVT_MODE_UNUSED:
125 case CLOCK_EVT_MODE_SHUTDOWN:
126 case CLOCK_EVT_MODE_RESUME:
127 break;
128 }
129}
130
131static struct clock_event_device clockevent_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700132 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800133 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
134 .shift = 32,
135 .set_next_event = omap2_gp_timer_set_next_event,
136 .set_mode = omap2_gp_timer_set_mode,
137};
138
Tony Lindgrenaa561882011-03-29 15:54:48 -0700139static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
140 int gptimer_id,
141 const char *fck_source)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800142{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700143 char name[10]; /* 10 = sizeof("gptXX_Xck0") */
144 struct omap_hwmod *oh;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600145 struct resource irq_rsrc, mem_rsrc;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700146 size_t size;
147 int res = 0;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600148 int r;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800149
Tony Lindgrenaa561882011-03-29 15:54:48 -0700150 sprintf(name, "timer%d", gptimer_id);
151 omap_hwmod_setup_one(name);
152 oh = omap_hwmod_lookup(name);
153 if (!oh)
154 return -ENODEV;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600155
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600156 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
157 if (r)
158 return -ENXIO;
159 timer->irq = irq_rsrc.start;
160
161 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
162 if (r)
163 return -ENXIO;
164 timer->phys_base = mem_rsrc.start;
165 size = mem_rsrc.end - mem_rsrc.start;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700166
167 /* Static mapping, never released */
168 timer->io_base = ioremap(timer->phys_base, size);
169 if (!timer->io_base)
170 return -ENXIO;
171
172 /* After the dmtimer is using hwmod these clocks won't be needed */
173 sprintf(name, "gpt%d_fck", gptimer_id);
174 timer->fclk = clk_get(NULL, name);
175 if (IS_ERR(timer->fclk))
176 return -ENODEV;
177
Tony Lindgrenaa561882011-03-29 15:54:48 -0700178 omap_hwmod_enable(oh);
179
Tony Lindgren11a01862011-03-29 15:54:49 -0700180 sys_timer_reserved |= (1 << (gptimer_id - 1));
181
Tony Lindgrenaa561882011-03-29 15:54:48 -0700182 if (gptimer_id != 12) {
183 struct clk *src;
184
185 src = clk_get(NULL, fck_source);
186 if (IS_ERR(src)) {
187 res = -EINVAL;
188 } else {
189 res = __omap_dm_timer_set_source(timer->fclk, src);
190 if (IS_ERR_VALUE(res))
191 pr_warning("%s: timer%i cannot set source\n",
192 __func__, gptimer_id);
193 clk_put(src);
194 }
195 }
Tony Lindgrenee17f112011-09-16 15:44:20 -0700196 __omap_dm_timer_init_regs(timer);
197 __omap_dm_timer_reset(timer, 1, 1);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700198 timer->posted = 1;
199
200 timer->rate = clk_get_rate(timer->fclk);
201
202 timer->reserved = 1;
Paul Walmsley38698be2011-02-23 00:14:08 -0700203
Tony Lindgrenaa561882011-03-29 15:54:48 -0700204 return res;
205}
Paul Walmsleyf2480762009-04-23 21:11:10 -0600206
Tony Lindgrenaa561882011-03-29 15:54:48 -0700207static void __init omap2_gp_clockevent_init(int gptimer_id,
208 const char *fck_source)
209{
210 int res;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600211
Tony Lindgrenaa561882011-03-29 15:54:48 -0700212 res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
213 BUG_ON(res);
Paul Walmsleyf2480762009-04-23 21:11:10 -0600214
Tony Lindgren98e182a2011-03-29 15:54:49 -0700215 omap2_gp_timer_irq.dev_id = (void *)&clkev;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700216 setup_irq(clkev.irq, &omap2_gp_timer_irq);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800217
Tony Lindgrenee17f112011-09-16 15:44:20 -0700218 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700219
220 clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800221 clockevent_gpt.shift);
222 clockevent_gpt.max_delta_ns =
223 clockevent_delta2ns(0xffffffff, &clockevent_gpt);
224 clockevent_gpt.min_delta_ns =
Aaro Koskinendf88acb2009-01-29 08:57:17 -0800225 clockevent_delta2ns(3, &clockevent_gpt);
226 /* Timer internal resynch latency. */
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800227
Rusty Russell320ab2b2008-12-13 21:20:26 +1030228 clockevent_gpt.cpumask = cpumask_of(0);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800229 clockevents_register_device(&clockevent_gpt);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700230
231 pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
232 gptimer_id, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800233}
234
Paul Walmsleyf2480762009-04-23 21:11:10 -0600235/* Clocksource code */
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700236static struct omap_dm_timer clksrc;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700237static bool use_gptimer_clksrc;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700238
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800239/*
240 * clocksource
241 */
Magnus Damm8e196082009-04-21 12:24:00 -0700242static cycle_t clocksource_read_cycles(struct clocksource *cs)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800243{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700244 return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800245}
246
247static struct clocksource clocksource_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700248 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800249 .rating = 300,
250 .read = clocksource_read_cycles,
251 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800252 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
253};
254
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100255static u32 notrace dmtimer_read_sched_clock(void)
Paul Walmsleycbc94382011-02-22 19:59:49 -0700256{
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700257 if (clksrc.reserved)
Vaibhav Hiremathdbc39822012-01-23 12:18:14 +0530258 return __omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800259
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100260 return 0;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700261}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800262
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700263/* Setup free-running counter for clocksource */
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700264static int __init omap2_sync32k_clocksource_init(void)
265{
266 int ret;
267 struct omap_hwmod *oh;
268 void __iomem *vbase;
269 const char *oh_name = "counter_32k";
270
271 /*
272 * First check hwmod data is available for sync32k counter
273 */
274 oh = omap_hwmod_lookup(oh_name);
275 if (!oh || oh->slaves_cnt == 0)
276 return -ENODEV;
277
278 omap_hwmod_setup_one(oh_name);
279
280 vbase = omap_hwmod_get_mpu_rt_va(oh);
281 if (!vbase) {
282 pr_warn("%s: failed to get counter_32k resource\n", __func__);
283 return -ENXIO;
284 }
285
286 ret = omap_hwmod_enable(oh);
287 if (ret) {
288 pr_warn("%s: failed to enable counter_32k module (%d)\n",
289 __func__, ret);
290 return ret;
291 }
292
293 ret = omap_init_clocksource_32k(vbase);
294 if (ret) {
295 pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
296 __func__, ret);
297 omap_hwmod_idle(oh);
298 }
299
300 return ret;
301}
302
303static void __init omap2_gptimer_clocksource_init(int gptimer_id,
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700304 const char *fck_source)
305{
306 int res;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800307
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700308 res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
309 BUG_ON(res);
Paul Walmsleycbc94382011-02-22 19:59:49 -0700310
Tony Lindgrenee17f112011-09-16 15:44:20 -0700311 __omap_dm_timer_load_start(&clksrc,
Hemant Pedanekare9d0b972011-08-10 13:19:35 +0000312 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100313 setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700314
315 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
316 pr_err("Could not register clocksource %s\n",
317 clocksource_gpt.name);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700318 else
319 pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
320 gptimer_id, clksrc.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800321}
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700322
323static void __init omap2_clocksource_init(int gptimer_id,
324 const char *fck_source)
325{
326 /*
327 * First give preference to kernel parameter configuration
328 * by user (clocksource="gp_timer").
329 *
330 * In case of missing kernel parameter for clocksource,
331 * first check for availability for 32k-sync timer, in case
332 * of failure in finding 32k_counter module or registering
333 * it as clocksource, execution will fallback to gp-timer.
334 */
335 if (use_gptimer_clksrc == true)
336 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
337 else if (omap2_sync32k_clocksource_init())
338 /* Fall back to gp-timer code */
339 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
340}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800341
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700342#define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
343 clksrc_nr, clksrc_src) \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700344static void __init omap##name##_timer_init(void) \
345{ \
Tony Lindgrenaa561882011-03-29 15:54:48 -0700346 omap2_gp_clockevent_init((clkev_nr), clkev_src); \
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700347 omap2_clocksource_init((clksrc_nr), clksrc_src); \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700348}
349
350#define OMAP_SYS_TIMER(name) \
351struct sys_timer omap##name##_timer = { \
352 .init = omap##name##_timer_init, \
353};
354
355#ifdef CONFIG_ARCH_OMAP2
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700356OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700357OMAP_SYS_TIMER(2)
358#endif
359
360#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700361OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700362OMAP_SYS_TIMER(3)
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700363OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
364 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700365OMAP_SYS_TIMER(3_secure)
366#endif
367
368#ifdef CONFIG_ARCH_OMAP4
Marc Zyngiera45c9832012-01-10 19:44:19 +0000369#ifdef CONFIG_LOCAL_TIMERS
370static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
371 OMAP44XX_LOCAL_TWD_BASE,
372 OMAP44XX_IRQ_LOCALTIMER);
373#endif
374
Tony Lindgrene74984e2011-03-29 15:54:48 -0700375static void __init omap4_timer_init(void)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800376{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700377 omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700378 omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
Marc Zyngiera45c9832012-01-10 19:44:19 +0000379#ifdef CONFIG_LOCAL_TIMERS
380 /* Local timers are not supprted on OMAP4430 ES1.0 */
381 if (omap_rev() != OMAP4430_REV_ES1_0) {
382 int err;
383
384 err = twd_local_timer_register(&twd_local_timer);
385 if (err)
386 pr_err("twd_local_timer_register failed %d\n", err);
387 }
388#endif
Tony Lindgren1dbae812005-11-10 14:26:51 +0000389}
Tony Lindgrene74984e2011-03-29 15:54:48 -0700390OMAP_SYS_TIMER(4)
391#endif
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530392
393/**
394 * omap2_dm_timer_set_src - change the timer input clock source
395 * @pdev: timer platform device pointer
396 * @source: array index of parent clock source
397 */
398static int omap2_dm_timer_set_src(struct platform_device *pdev, int source)
399{
400 int ret;
401 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
402 struct clk *fclk, *parent;
403 char *parent_name = NULL;
404
405 fclk = clk_get(&pdev->dev, "fck");
406 if (IS_ERR_OR_NULL(fclk)) {
407 dev_err(&pdev->dev, "%s: %d: clk_get() FAILED\n",
408 __func__, __LINE__);
409 return -EINVAL;
410 }
411
412 switch (source) {
413 case OMAP_TIMER_SRC_SYS_CLK:
414 parent_name = "sys_ck";
415 break;
416
417 case OMAP_TIMER_SRC_32_KHZ:
418 parent_name = "32k_ck";
419 break;
420
421 case OMAP_TIMER_SRC_EXT_CLK:
422 if (pdata->timer_ip_version == OMAP_TIMER_IP_VERSION_1) {
423 parent_name = "alt_ck";
424 break;
425 }
426 dev_err(&pdev->dev, "%s: %d: invalid clk src.\n",
427 __func__, __LINE__);
428 clk_put(fclk);
429 return -EINVAL;
430 }
431
432 parent = clk_get(&pdev->dev, parent_name);
433 if (IS_ERR_OR_NULL(parent)) {
434 dev_err(&pdev->dev, "%s: %d: clk_get() %s FAILED\n",
435 __func__, __LINE__, parent_name);
436 clk_put(fclk);
437 return -EINVAL;
438 }
439
440 ret = clk_set_parent(fclk, parent);
441 if (IS_ERR_VALUE(ret)) {
442 dev_err(&pdev->dev, "%s: clk_set_parent() to %s FAILED\n",
443 __func__, parent_name);
444 ret = -EINVAL;
445 }
446
447 clk_put(parent);
448 clk_put(fclk);
449
450 return ret;
451}
452
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530453/**
454 * omap_timer_init - build and register timer device with an
455 * associated timer hwmod
456 * @oh: timer hwmod pointer to be used to build timer device
457 * @user: parameter that can be passed from calling hwmod API
458 *
459 * Called by omap_hwmod_for_each_by_class to register each of the timer
460 * devices present in the system. The number of timer devices is known
461 * by parsing through the hwmod database for a given class name. At the
462 * end of function call memory is allocated for timer device and it is
463 * registered to the framework ready to be proved by the driver.
464 */
465static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
466{
467 int id;
468 int ret = 0;
469 char *name = "omap_timer";
470 struct dmtimer_platform_data *pdata;
Tony Lindgrenc541c152011-10-04 09:47:06 -0700471 struct platform_device *pdev;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530472 struct omap_timer_capability_dev_attr *timer_dev_attr;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530473 struct powerdomain *pwrdm;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530474
475 pr_debug("%s: %s\n", __func__, oh->name);
476
477 /* on secure device, do not register secure timer */
478 timer_dev_attr = oh->dev_attr;
479 if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
480 if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
481 return ret;
482
483 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
484 if (!pdata) {
485 pr_err("%s: No memory for [%s]\n", __func__, oh->name);
486 return -ENOMEM;
487 }
488
489 /*
490 * Extract the IDs from name field in hwmod database
491 * and use the same for constructing ids' for the
492 * timer devices. In a way, we are avoiding usage of
493 * static variable witin the function to do the same.
494 * CAUTION: We have to be careful and make sure the
495 * name in hwmod database does not change in which case
496 * we might either make corresponding change here or
497 * switch back static variable mechanism.
498 */
499 sscanf(oh->name, "timer%2d", &id);
500
501 pdata->set_timer_src = omap2_dm_timer_set_src;
502 pdata->timer_ip_version = oh->class->rev;
503
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700504 /* Mark clocksource and clockevent timers as reserved */
505 if ((sys_timer_reserved >> (id - 1)) & 0x1)
506 pdata->reserved = 1;
507
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530508 pwrdm = omap_hwmod_get_pwrdm(oh);
509 pdata->loses_context = pwrdm_can_ever_lose_context(pwrdm);
510#ifdef CONFIG_PM
511 pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
512#endif
Tony Lindgrenc541c152011-10-04 09:47:06 -0700513 pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
Benoit Coussonc16ae1e2011-10-04 23:20:41 +0200514 NULL, 0, 0);
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530515
Tony Lindgrenc541c152011-10-04 09:47:06 -0700516 if (IS_ERR(pdev)) {
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530517 pr_err("%s: Can't build omap_device for %s: %s.\n",
518 __func__, name, oh->name);
519 ret = -EINVAL;
520 }
521
522 kfree(pdata);
523
524 return ret;
525}
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530526
527/**
528 * omap2_dm_timer_init - top level regular device initialization
529 *
530 * Uses dedicated hwmod api to parse through hwmod database for
531 * given class name and then build and register the timer device.
532 */
533static int __init omap2_dm_timer_init(void)
534{
535 int ret;
536
537 ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
538 if (unlikely(ret)) {
539 pr_err("%s: device registration failed.\n", __func__);
540 return -EINVAL;
541 }
542
543 return 0;
544}
545arch_initcall(omap2_dm_timer_init);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700546
547/**
548 * omap2_override_clocksource - clocksource override with user configuration
549 *
550 * Allows user to override default clocksource, using kernel parameter
551 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
552 *
553 * Note that, here we are using same standard kernel parameter "clocksource=",
554 * and not introducing any OMAP specific interface.
555 */
556static int __init omap2_override_clocksource(char *str)
557{
558 if (!str)
559 return 0;
560 /*
561 * For OMAP architecture, we only have two options
562 * - sync_32k (default)
563 * - gp_timer (sys_clk based)
564 */
565 if (!strcmp(str, "gp_timer"))
566 use_gptimer_clksrc = true;
567
568 return 0;
569}
570early_param("clocksource", omap2_override_clocksource);