blob: e397dc342cdaf1eaf99b022b4523f858d9f3e886 [file] [log] [blame]
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
17 * Copyright (C) Ashok Raj <ashok.raj@intel.com>
18 * Copyright (C) Shaohua Li <shaohua.li@intel.com>
19 */
20
21#ifndef __DMAR_H__
22#define __DMAR_H__
23
24#include <linux/acpi.h>
25#include <linux/types.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070026#include <linux/msi.h>
Suresh Siddha1531a6a2009-03-16 17:04:57 -070027#include <linux/irqreturn.h>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070028
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070029struct intel_iommu;
Suresh Siddha29b61be2009-03-16 17:05:02 -070030#if defined(CONFIG_DMAR) || defined(CONFIG_INTR_REMAP)
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070031struct dmar_drhd_unit {
32 struct list_head list; /* list of drhd units */
Suresh Siddha1886e8a2008-07-10 11:16:37 -070033 struct acpi_dmar_header *hdr; /* ACPI header */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070034 u64 reg_base_addr; /* register base address*/
35 struct pci_dev **devices; /* target device array */
36 int devices_cnt; /* target device count */
David Woodhouse276dbf992009-04-04 01:45:37 +010037 u16 segment; /* PCI domain */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070038 u8 ignored:1; /* ignore drhd */
39 u8 include_all:1;
40 struct intel_iommu *iommu;
41};
42
Suresh Siddha2ae21012008-07-10 11:16:43 -070043extern struct list_head dmar_drhd_units;
44
45#define for_each_drhd_unit(drhd) \
46 list_for_each_entry(drhd, &dmar_drhd_units, list)
47
David Woodhouse8f912ba2009-04-03 15:19:32 +010048#define for_each_active_iommu(i, drhd) \
49 list_for_each_entry(drhd, &dmar_drhd_units, list) \
50 if (i=drhd->iommu, drhd->ignored) {} else
51
52#define for_each_iommu(i, drhd) \
53 list_for_each_entry(drhd, &dmar_drhd_units, list) \
54 if (i=drhd->iommu, 0) {} else
55
Suresh Siddha2ae21012008-07-10 11:16:43 -070056extern int dmar_table_init(void);
Suresh Siddha2ae21012008-07-10 11:16:43 -070057extern int dmar_dev_scope_init(void);
58
59/* Intel IOMMU detection */
60extern void detect_intel_iommu(void);
Suresh Siddha9d783ba2009-03-16 17:04:55 -070061extern int enable_drhd_fault_handling(void);
Suresh Siddha2ae21012008-07-10 11:16:43 -070062
Suresh Siddha2ae21012008-07-10 11:16:43 -070063extern int parse_ioapics_under_ir(void);
64extern int alloc_iommu(struct dmar_drhd_unit *);
65#else
66static inline void detect_intel_iommu(void)
67{
68 return;
69}
70
71static inline int dmar_table_init(void)
72{
73 return -ENODEV;
74}
Suresh Siddha29b61be2009-03-16 17:05:02 -070075static inline int enable_drhd_fault_handling(void)
76{
77 return -1;
78}
Suresh Siddha2ae21012008-07-10 11:16:43 -070079#endif /* !CONFIG_DMAR && !CONFIG_INTR_REMAP */
80
Suresh Siddha2ae21012008-07-10 11:16:43 -070081struct irte {
82 union {
83 struct {
84 __u64 present : 1,
85 fpd : 1,
86 dst_mode : 1,
87 redir_hint : 1,
88 trigger_mode : 1,
89 dlvry_mode : 3,
90 avail : 4,
91 __reserved_1 : 4,
92 vector : 8,
93 __reserved_2 : 8,
94 dest_id : 32;
95 };
96 __u64 low;
97 };
98
99 union {
100 struct {
101 __u64 sid : 16,
102 sq : 2,
103 svt : 2,
104 __reserved_3 : 44;
105 };
106 __u64 high;
107 };
108};
Suresh Siddha29b61be2009-03-16 17:05:02 -0700109#ifdef CONFIG_INTR_REMAP
110extern int intr_remapping_enabled;
111extern int enable_intr_remapping(int);
Fenghua Yub24696b2009-03-27 14:22:44 -0700112extern void disable_intr_remapping(void);
113extern int reenable_intr_remapping(int);
Suresh Siddha29b61be2009-03-16 17:05:02 -0700114
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700115extern int get_irte(int irq, struct irte *entry);
116extern int modify_irte(int irq, struct irte *irte_modified);
117extern int alloc_irte(struct intel_iommu *iommu, int irq, u16 count);
118extern int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index,
119 u16 sub_handle);
120extern int map_irq_to_irte_handle(int irq, u16 *sub_handle);
121extern int clear_irte_irq(int irq, struct intel_iommu *iommu, u16 index);
122extern int flush_irte(int irq);
123extern int free_irte(int irq);
124
125extern int irq_remapped(int irq);
Suresh Siddha75c46fa2008-07-10 11:16:57 -0700126extern struct intel_iommu *map_dev_to_ir(struct pci_dev *dev);
Suresh Siddha89027d32008-07-10 11:16:56 -0700127extern struct intel_iommu *map_ioapic_to_ir(int apic);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700128#else
Suresh Siddha29b61be2009-03-16 17:05:02 -0700129static inline int alloc_irte(struct intel_iommu *iommu, int irq, u16 count)
130{
131 return -1;
132}
133static inline int modify_irte(int irq, struct irte *irte_modified)
134{
135 return -1;
136}
137static inline int free_irte(int irq)
138{
139 return -1;
140}
141static inline int map_irq_to_irte_handle(int irq, u16 *sub_handle)
142{
143 return -1;
144}
145static inline int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index,
146 u16 sub_handle)
147{
148 return -1;
149}
150static inline struct intel_iommu *map_dev_to_ir(struct pci_dev *dev)
151{
152 return NULL;
153}
154static inline struct intel_iommu *map_ioapic_to_ir(int apic)
155{
156 return NULL;
157}
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700158#define irq_remapped(irq) (0)
Suresh Siddha2ae21012008-07-10 11:16:43 -0700159#define enable_intr_remapping(mode) (-1)
160#define intr_remapping_enabled (0)
161#endif
162
Suresh Siddha2ae21012008-07-10 11:16:43 -0700163/* Can't use the common MSI interrupt functions
164 * since DMAR is not a pci device
165 */
166extern void dmar_msi_unmask(unsigned int irq);
167extern void dmar_msi_mask(unsigned int irq);
168extern void dmar_msi_read(int irq, struct msi_msg *msg);
169extern void dmar_msi_write(int irq, struct msi_msg *msg);
170extern int dmar_set_interrupt(struct intel_iommu *iommu);
Suresh Siddha1531a6a2009-03-16 17:04:57 -0700171extern irqreturn_t dmar_fault(int irq, void *dev_id);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700172extern int arch_setup_dmar_msi(unsigned int irq);
173
Suresh Siddha9d783ba2009-03-16 17:04:55 -0700174#ifdef CONFIG_DMAR
Suresh Siddha2ae21012008-07-10 11:16:43 -0700175extern int iommu_detected, no_iommu;
176extern struct list_head dmar_rmrr_units;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700177struct dmar_rmrr_unit {
178 struct list_head list; /* list of rmrr units */
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700179 struct acpi_dmar_header *hdr; /* ACPI header */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700180 u64 base_address; /* reserved base address*/
181 u64 end_address; /* reserved end address */
182 struct pci_dev **devices; /* target devices */
183 int devices_cnt; /* target device count */
184};
185
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700186#define for_each_rmrr_units(rmrr) \
187 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
Suresh Siddha2ae21012008-07-10 11:16:43 -0700188/* Intel DMAR initialization functions */
189extern int intel_iommu_init(void);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700190#else
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700191static inline int intel_iommu_init(void)
192{
Suresh Siddha2ae21012008-07-10 11:16:43 -0700193#ifdef CONFIG_INTR_REMAP
194 return dmar_dev_scope_init();
195#else
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700196 return -ENODEV;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700197#endif
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700198}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700199#endif /* !CONFIG_DMAR */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700200#endif /* __DMAR_H__ */