blob: 3d0dc1591eccda191057f2d957823ebb79f55b1e [file] [log] [blame]
Mark Brown0e0e16a2008-08-04 12:06:45 +01001/*
2 * wm8900.c -- WM8900 ALSA Soc Audio driver
3 *
4 * Copyright 2007, 2008 Wolfson Microelectronics PLC.
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * TODO:
13 * - Tristating.
14 * - TDM.
15 * - Jack detect.
16 * - FLL source configuration, currently only MCLK is supported.
17 */
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Mark Brown0e0e16a2008-08-04 12:06:45 +010021#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/delay.h>
24#include <linux/pm.h>
25#include <linux/i2c.h>
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000026#include <linux/spi/spi.h>
Mark Brown0e0e16a2008-08-04 12:06:45 +010027#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Mark Brown0e0e16a2008-08-04 12:06:45 +010029#include <sound/core.h>
30#include <sound/pcm.h>
31#include <sound/pcm_params.h>
32#include <sound/soc.h>
Mark Brown0e0e16a2008-08-04 12:06:45 +010033#include <sound/initval.h>
34#include <sound/tlv.h>
35
36#include "wm8900.h"
37
38/* WM8900 register space */
39#define WM8900_REG_RESET 0x0
40#define WM8900_REG_ID 0x0
41#define WM8900_REG_POWER1 0x1
42#define WM8900_REG_POWER2 0x2
43#define WM8900_REG_POWER3 0x3
44#define WM8900_REG_AUDIO1 0x4
45#define WM8900_REG_AUDIO2 0x5
46#define WM8900_REG_CLOCKING1 0x6
47#define WM8900_REG_CLOCKING2 0x7
48#define WM8900_REG_AUDIO3 0x8
49#define WM8900_REG_AUDIO4 0x9
50#define WM8900_REG_DACCTRL 0xa
51#define WM8900_REG_LDAC_DV 0xb
52#define WM8900_REG_RDAC_DV 0xc
53#define WM8900_REG_SIDETONE 0xd
54#define WM8900_REG_ADCCTRL 0xe
55#define WM8900_REG_LADC_DV 0xf
56#define WM8900_REG_RADC_DV 0x10
57#define WM8900_REG_GPIO 0x12
58#define WM8900_REG_INCTL 0x15
59#define WM8900_REG_LINVOL 0x16
60#define WM8900_REG_RINVOL 0x17
61#define WM8900_REG_INBOOSTMIX1 0x18
62#define WM8900_REG_INBOOSTMIX2 0x19
63#define WM8900_REG_ADCPATH 0x1a
64#define WM8900_REG_AUXBOOST 0x1b
65#define WM8900_REG_ADDCTL 0x1e
66#define WM8900_REG_FLLCTL1 0x24
67#define WM8900_REG_FLLCTL2 0x25
68#define WM8900_REG_FLLCTL3 0x26
69#define WM8900_REG_FLLCTL4 0x27
70#define WM8900_REG_FLLCTL5 0x28
71#define WM8900_REG_FLLCTL6 0x29
72#define WM8900_REG_LOUTMIXCTL1 0x2c
73#define WM8900_REG_ROUTMIXCTL1 0x2d
74#define WM8900_REG_BYPASS1 0x2e
75#define WM8900_REG_BYPASS2 0x2f
76#define WM8900_REG_AUXOUT_CTL 0x30
77#define WM8900_REG_LOUT1CTL 0x33
78#define WM8900_REG_ROUT1CTL 0x34
79#define WM8900_REG_LOUT2CTL 0x35
80#define WM8900_REG_ROUT2CTL 0x36
81#define WM8900_REG_HPCTL1 0x3a
82#define WM8900_REG_OUTBIASCTL 0x73
83
84#define WM8900_MAXREG 0x80
85
86#define WM8900_REG_ADDCTL_OUT1_DIS 0x80
87#define WM8900_REG_ADDCTL_OUT2_DIS 0x40
88#define WM8900_REG_ADDCTL_VMID_DIS 0x20
89#define WM8900_REG_ADDCTL_BIAS_SRC 0x10
90#define WM8900_REG_ADDCTL_VMID_SOFTST 0x04
91#define WM8900_REG_ADDCTL_TEMP_SD 0x02
92
93#define WM8900_REG_GPIO_TEMP_ENA 0x2
94
95#define WM8900_REG_POWER1_STARTUP_BIAS_ENA 0x0100
96#define WM8900_REG_POWER1_BIAS_ENA 0x0008
97#define WM8900_REG_POWER1_VMID_BUF_ENA 0x0004
98#define WM8900_REG_POWER1_FLL_ENA 0x0040
99
100#define WM8900_REG_POWER2_SYSCLK_ENA 0x8000
101#define WM8900_REG_POWER2_ADCL_ENA 0x0002
102#define WM8900_REG_POWER2_ADCR_ENA 0x0001
103
104#define WM8900_REG_POWER3_DACL_ENA 0x0002
105#define WM8900_REG_POWER3_DACR_ENA 0x0001
106
107#define WM8900_REG_AUDIO1_AIF_FMT_MASK 0x0018
108#define WM8900_REG_AUDIO1_LRCLK_INV 0x0080
109#define WM8900_REG_AUDIO1_BCLK_INV 0x0100
110
111#define WM8900_REG_CLOCKING1_BCLK_DIR 0x1
112#define WM8900_REG_CLOCKING1_MCLK_SRC 0x100
Axel Linde5035b2011-10-16 23:29:12 +0800113#define WM8900_REG_CLOCKING1_BCLK_MASK 0x01e
114#define WM8900_REG_CLOCKING1_OPCLK_MASK 0x7000
Mark Brown0e0e16a2008-08-04 12:06:45 +0100115
116#define WM8900_REG_CLOCKING2_ADC_CLKDIV 0xe0
117#define WM8900_REG_CLOCKING2_DAC_CLKDIV 0x1c
118
119#define WM8900_REG_DACCTRL_MUTE 0x004
Mark Brown21002e22009-06-12 17:27:52 +0100120#define WM8900_REG_DACCTRL_DAC_SB_FILT 0x100
Mark Brown0e0e16a2008-08-04 12:06:45 +0100121#define WM8900_REG_DACCTRL_AIF_LRCLKRATE 0x400
122
123#define WM8900_REG_AUDIO3_ADCLRC_DIR 0x0800
124
125#define WM8900_REG_AUDIO4_DACLRC_DIR 0x0800
126
127#define WM8900_REG_FLLCTL1_OSC_ENA 0x100
128
129#define WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF 0x100
130
131#define WM8900_REG_HPCTL1_HP_IPSTAGE_ENA 0x80
132#define WM8900_REG_HPCTL1_HP_OPSTAGE_ENA 0x40
133#define WM8900_REG_HPCTL1_HP_CLAMP_IP 0x20
134#define WM8900_REG_HPCTL1_HP_CLAMP_OP 0x10
135#define WM8900_REG_HPCTL1_HP_SHORT 0x08
136#define WM8900_REG_HPCTL1_HP_SHORT2 0x04
137
Axel Linde5035b2011-10-16 23:29:12 +0800138#define WM8900_LRC_MASK 0x03ff
Mark Brown0e0e16a2008-08-04 12:06:45 +0100139
Mark Brown0e0e16a2008-08-04 12:06:45 +0100140struct wm8900_priv {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000141 enum snd_soc_control_type control_type;
Mark Brown78e19a32008-12-10 15:38:36 +0000142
Mark Brown0e0e16a2008-08-04 12:06:45 +0100143 u32 fll_in; /* FLL input frequency */
144 u32 fll_out; /* FLL output frequency */
145};
146
147/*
148 * wm8900 register cache. We can't read the entire register space and we
149 * have slow control buses so we cache the registers.
150 */
151static const u16 wm8900_reg_defaults[WM8900_MAXREG] = {
152 0x8900, 0x0000,
153 0xc000, 0x0000,
154 0x4050, 0x4000,
155 0x0008, 0x0000,
156 0x0040, 0x0040,
157 0x1004, 0x00c0,
158 0x00c0, 0x0000,
159 0x0100, 0x00c0,
160 0x00c0, 0x0000,
161 0xb001, 0x0000,
162 0x0000, 0x0044,
163 0x004c, 0x004c,
164 0x0044, 0x0044,
165 0x0000, 0x0044,
166 0x0000, 0x0000,
167 0x0002, 0x0000,
168 0x0000, 0x0000,
169 0x0000, 0x0000,
170 0x0008, 0x0000,
171 0x0000, 0x0008,
172 0x0097, 0x0100,
173 0x0000, 0x0000,
174 0x0050, 0x0050,
175 0x0055, 0x0055,
176 0x0055, 0x0000,
177 0x0000, 0x0079,
178 0x0079, 0x0079,
179 0x0079, 0x0000,
180 /* Remaining registers all zero */
181};
182
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000183static int wm8900_volatile_register(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown0e0e16a2008-08-04 12:06:45 +0100184{
185 switch (reg) {
186 case WM8900_REG_ID:
Mark Brown8d50e442009-07-10 23:12:01 +0100187 return 1;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100188 default:
Mark Brown8d50e442009-07-10 23:12:01 +0100189 return 0;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100190 }
191}
192
193static void wm8900_reset(struct snd_soc_codec *codec)
194{
Mark Brown8d50e442009-07-10 23:12:01 +0100195 snd_soc_write(codec, WM8900_REG_RESET, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100196
197 memcpy(codec->reg_cache, wm8900_reg_defaults,
Julia Lawallbc258002009-12-13 12:43:15 +0100198 sizeof(wm8900_reg_defaults));
Mark Brown0e0e16a2008-08-04 12:06:45 +0100199}
200
201static int wm8900_hp_event(struct snd_soc_dapm_widget *w,
202 struct snd_kcontrol *kcontrol, int event)
203{
204 struct snd_soc_codec *codec = w->codec;
Mark Brown8d50e442009-07-10 23:12:01 +0100205 u16 hpctl1 = snd_soc_read(codec, WM8900_REG_HPCTL1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100206
207 switch (event) {
208 case SND_SOC_DAPM_PRE_PMU:
209 /* Clamp headphone outputs */
210 hpctl1 = WM8900_REG_HPCTL1_HP_CLAMP_IP |
211 WM8900_REG_HPCTL1_HP_CLAMP_OP;
Mark Brown8d50e442009-07-10 23:12:01 +0100212 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100213 break;
214
215 case SND_SOC_DAPM_POST_PMU:
216 /* Enable the input stage */
217 hpctl1 &= ~WM8900_REG_HPCTL1_HP_CLAMP_IP;
218 hpctl1 |= WM8900_REG_HPCTL1_HP_SHORT |
219 WM8900_REG_HPCTL1_HP_SHORT2 |
220 WM8900_REG_HPCTL1_HP_IPSTAGE_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100221 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100222
223 msleep(400);
224
225 /* Enable the output stage */
226 hpctl1 &= ~WM8900_REG_HPCTL1_HP_CLAMP_OP;
227 hpctl1 |= WM8900_REG_HPCTL1_HP_OPSTAGE_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100228 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100229
230 /* Remove the shorts */
231 hpctl1 &= ~WM8900_REG_HPCTL1_HP_SHORT2;
Mark Brown8d50e442009-07-10 23:12:01 +0100232 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100233 hpctl1 &= ~WM8900_REG_HPCTL1_HP_SHORT;
Mark Brown8d50e442009-07-10 23:12:01 +0100234 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100235 break;
236
237 case SND_SOC_DAPM_PRE_PMD:
238 /* Short the output */
239 hpctl1 |= WM8900_REG_HPCTL1_HP_SHORT;
Mark Brown8d50e442009-07-10 23:12:01 +0100240 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100241
242 /* Disable the output stage */
243 hpctl1 &= ~WM8900_REG_HPCTL1_HP_OPSTAGE_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100244 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100245
246 /* Clamp the outputs and power down input */
247 hpctl1 |= WM8900_REG_HPCTL1_HP_CLAMP_IP |
248 WM8900_REG_HPCTL1_HP_CLAMP_OP;
249 hpctl1 &= ~WM8900_REG_HPCTL1_HP_IPSTAGE_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100250 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100251 break;
252
253 case SND_SOC_DAPM_POST_PMD:
254 /* Disable everything */
Mark Brown8d50e442009-07-10 23:12:01 +0100255 snd_soc_write(codec, WM8900_REG_HPCTL1, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100256 break;
257
258 default:
259 BUG();
260 }
261
262 return 0;
263}
264
265static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 100, 0);
266
267static const DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 0);
268
269static const DECLARE_TLV_DB_SCALE(in_boost_tlv, -1200, 600, 0);
270
271static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1200, 100, 0);
272
273static const DECLARE_TLV_DB_SCALE(dac_boost_tlv, 0, 600, 0);
274
275static const DECLARE_TLV_DB_SCALE(dac_tlv, -7200, 75, 1);
276
277static const DECLARE_TLV_DB_SCALE(adc_svol_tlv, -3600, 300, 0);
278
279static const DECLARE_TLV_DB_SCALE(adc_tlv, -7200, 75, 1);
280
281static const char *mic_bias_level_txt[] = { "0.9*AVDD", "0.65*AVDD" };
282
283static const struct soc_enum mic_bias_level =
284SOC_ENUM_SINGLE(WM8900_REG_INCTL, 8, 2, mic_bias_level_txt);
285
286static const char *dac_mute_rate_txt[] = { "Fast", "Slow" };
287
288static const struct soc_enum dac_mute_rate =
289SOC_ENUM_SINGLE(WM8900_REG_DACCTRL, 7, 2, dac_mute_rate_txt);
290
291static const char *dac_deemphasis_txt[] = {
292 "Disabled", "32kHz", "44.1kHz", "48kHz"
293};
294
295static const struct soc_enum dac_deemphasis =
296SOC_ENUM_SINGLE(WM8900_REG_DACCTRL, 4, 4, dac_deemphasis_txt);
297
298static const char *adc_hpf_cut_txt[] = {
299 "Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"
300};
301
302static const struct soc_enum adc_hpf_cut =
303SOC_ENUM_SINGLE(WM8900_REG_ADCCTRL, 5, 4, adc_hpf_cut_txt);
304
305static const char *lr_txt[] = {
306 "Left", "Right"
307};
308
309static const struct soc_enum aifl_src =
310SOC_ENUM_SINGLE(WM8900_REG_AUDIO1, 15, 2, lr_txt);
311
312static const struct soc_enum aifr_src =
313SOC_ENUM_SINGLE(WM8900_REG_AUDIO1, 14, 2, lr_txt);
314
315static const struct soc_enum dacl_src =
316SOC_ENUM_SINGLE(WM8900_REG_AUDIO2, 15, 2, lr_txt);
317
318static const struct soc_enum dacr_src =
319SOC_ENUM_SINGLE(WM8900_REG_AUDIO2, 14, 2, lr_txt);
320
321static const char *sidetone_txt[] = {
322 "Disabled", "Left ADC", "Right ADC"
323};
324
325static const struct soc_enum dacl_sidetone =
326SOC_ENUM_SINGLE(WM8900_REG_SIDETONE, 2, 3, sidetone_txt);
327
328static const struct soc_enum dacr_sidetone =
329SOC_ENUM_SINGLE(WM8900_REG_SIDETONE, 0, 3, sidetone_txt);
330
331static const struct snd_kcontrol_new wm8900_snd_controls[] = {
332SOC_ENUM("Mic Bias Level", mic_bias_level),
333
334SOC_SINGLE_TLV("Left Input PGA Volume", WM8900_REG_LINVOL, 0, 31, 0,
335 in_pga_tlv),
336SOC_SINGLE("Left Input PGA Switch", WM8900_REG_LINVOL, 6, 1, 1),
337SOC_SINGLE("Left Input PGA ZC Switch", WM8900_REG_LINVOL, 7, 1, 0),
338
339SOC_SINGLE_TLV("Right Input PGA Volume", WM8900_REG_RINVOL, 0, 31, 0,
340 in_pga_tlv),
341SOC_SINGLE("Right Input PGA Switch", WM8900_REG_RINVOL, 6, 1, 1),
342SOC_SINGLE("Right Input PGA ZC Switch", WM8900_REG_RINVOL, 7, 1, 0),
343
344SOC_SINGLE("DAC Soft Mute Switch", WM8900_REG_DACCTRL, 6, 1, 1),
345SOC_ENUM("DAC Mute Rate", dac_mute_rate),
346SOC_SINGLE("DAC Mono Switch", WM8900_REG_DACCTRL, 9, 1, 0),
347SOC_ENUM("DAC Deemphasis", dac_deemphasis),
Mark Brown0e0e16a2008-08-04 12:06:45 +0100348SOC_SINGLE("DAC Sigma-Delta Modulator Clock Switch", WM8900_REG_DACCTRL,
349 12, 1, 0),
350
351SOC_SINGLE("ADC HPF Switch", WM8900_REG_ADCCTRL, 8, 1, 0),
352SOC_ENUM("ADC HPF Cut-Off", adc_hpf_cut),
353SOC_DOUBLE("ADC Invert Switch", WM8900_REG_ADCCTRL, 1, 0, 1, 0),
354SOC_SINGLE_TLV("Left ADC Sidetone Volume", WM8900_REG_SIDETONE, 9, 12, 0,
355 adc_svol_tlv),
356SOC_SINGLE_TLV("Right ADC Sidetone Volume", WM8900_REG_SIDETONE, 5, 12, 0,
357 adc_svol_tlv),
358SOC_ENUM("Left Digital Audio Source", aifl_src),
359SOC_ENUM("Right Digital Audio Source", aifr_src),
360
361SOC_SINGLE_TLV("DAC Input Boost Volume", WM8900_REG_AUDIO2, 10, 4, 0,
362 dac_boost_tlv),
363SOC_ENUM("Left DAC Source", dacl_src),
364SOC_ENUM("Right DAC Source", dacr_src),
365SOC_ENUM("Left DAC Sidetone", dacl_sidetone),
366SOC_ENUM("Right DAC Sidetone", dacr_sidetone),
367SOC_DOUBLE("DAC Invert Switch", WM8900_REG_DACCTRL, 1, 0, 1, 0),
368
369SOC_DOUBLE_R_TLV("Digital Playback Volume",
370 WM8900_REG_LDAC_DV, WM8900_REG_RDAC_DV,
371 1, 96, 0, dac_tlv),
372SOC_DOUBLE_R_TLV("Digital Capture Volume",
373 WM8900_REG_LADC_DV, WM8900_REG_RADC_DV, 1, 119, 0, adc_tlv),
374
375SOC_SINGLE_TLV("LINPUT3 Bypass Volume", WM8900_REG_LOUTMIXCTL1, 4, 7, 0,
376 out_mix_tlv),
377SOC_SINGLE_TLV("RINPUT3 Bypass Volume", WM8900_REG_ROUTMIXCTL1, 4, 7, 0,
378 out_mix_tlv),
379SOC_SINGLE_TLV("Left AUX Bypass Volume", WM8900_REG_AUXOUT_CTL, 4, 7, 0,
380 out_mix_tlv),
381SOC_SINGLE_TLV("Right AUX Bypass Volume", WM8900_REG_AUXOUT_CTL, 0, 7, 0,
382 out_mix_tlv),
383
384SOC_SINGLE_TLV("LeftIn to RightOut Mixer Volume", WM8900_REG_BYPASS1, 0, 7, 0,
385 out_mix_tlv),
386SOC_SINGLE_TLV("LeftIn to LeftOut Mixer Volume", WM8900_REG_BYPASS1, 4, 7, 0,
387 out_mix_tlv),
388SOC_SINGLE_TLV("RightIn to LeftOut Mixer Volume", WM8900_REG_BYPASS2, 0, 7, 0,
389 out_mix_tlv),
390SOC_SINGLE_TLV("RightIn to RightOut Mixer Volume", WM8900_REG_BYPASS2, 4, 7, 0,
391 out_mix_tlv),
392
393SOC_SINGLE_TLV("IN2L Boost Volume", WM8900_REG_INBOOSTMIX1, 0, 3, 0,
394 in_boost_tlv),
395SOC_SINGLE_TLV("IN3L Boost Volume", WM8900_REG_INBOOSTMIX1, 4, 3, 0,
396 in_boost_tlv),
397SOC_SINGLE_TLV("IN2R Boost Volume", WM8900_REG_INBOOSTMIX2, 0, 3, 0,
398 in_boost_tlv),
399SOC_SINGLE_TLV("IN3R Boost Volume", WM8900_REG_INBOOSTMIX2, 4, 3, 0,
400 in_boost_tlv),
401SOC_SINGLE_TLV("Left AUX Boost Volume", WM8900_REG_AUXBOOST, 4, 3, 0,
402 in_boost_tlv),
403SOC_SINGLE_TLV("Right AUX Boost Volume", WM8900_REG_AUXBOOST, 0, 3, 0,
404 in_boost_tlv),
405
406SOC_DOUBLE_R_TLV("LINEOUT1 Volume", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
407 0, 63, 0, out_pga_tlv),
408SOC_DOUBLE_R("LINEOUT1 Switch", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
409 6, 1, 1),
410SOC_DOUBLE_R("LINEOUT1 ZC Switch", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
411 7, 1, 0),
412
413SOC_DOUBLE_R_TLV("LINEOUT2 Volume",
414 WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL,
415 0, 63, 0, out_pga_tlv),
416SOC_DOUBLE_R("LINEOUT2 Switch",
417 WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL, 6, 1, 1),
418SOC_DOUBLE_R("LINEOUT2 ZC Switch",
419 WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL, 7, 1, 0),
420SOC_SINGLE("LINEOUT2 LP -12dB", WM8900_REG_LOUTMIXCTL1,
421 0, 1, 1),
422
423};
424
Mark Brown0e0e16a2008-08-04 12:06:45 +0100425static const struct snd_kcontrol_new wm8900_dapm_loutput2_control =
426SOC_DAPM_SINGLE("LINEOUT2L Switch", WM8900_REG_POWER3, 6, 1, 0);
427
428static const struct snd_kcontrol_new wm8900_dapm_routput2_control =
429SOC_DAPM_SINGLE("LINEOUT2R Switch", WM8900_REG_POWER3, 5, 1, 0);
430
431static const struct snd_kcontrol_new wm8900_loutmix_controls[] = {
432SOC_DAPM_SINGLE("LINPUT3 Bypass Switch", WM8900_REG_LOUTMIXCTL1, 7, 1, 0),
433SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL, 7, 1, 0),
434SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1, 7, 1, 0),
435SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2, 3, 1, 0),
436SOC_DAPM_SINGLE("DACL Switch", WM8900_REG_LOUTMIXCTL1, 8, 1, 0),
437};
438
439static const struct snd_kcontrol_new wm8900_routmix_controls[] = {
440SOC_DAPM_SINGLE("RINPUT3 Bypass Switch", WM8900_REG_ROUTMIXCTL1, 7, 1, 0),
441SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL, 3, 1, 0),
442SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1, 3, 1, 0),
443SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2, 7, 1, 0),
444SOC_DAPM_SINGLE("DACR Switch", WM8900_REG_ROUTMIXCTL1, 8, 1, 0),
445};
446
447static const struct snd_kcontrol_new wm8900_linmix_controls[] = {
448SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INBOOSTMIX1, 2, 1, 1),
449SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INBOOSTMIX1, 6, 1, 1),
450SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST, 6, 1, 1),
451SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH, 6, 1, 0),
452};
453
454static const struct snd_kcontrol_new wm8900_rinmix_controls[] = {
455SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INBOOSTMIX2, 2, 1, 1),
456SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INBOOSTMIX2, 6, 1, 1),
457SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST, 2, 1, 1),
458SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH, 2, 1, 0),
459};
460
461static const struct snd_kcontrol_new wm8900_linpga_controls[] = {
462SOC_DAPM_SINGLE("LINPUT1 Switch", WM8900_REG_INCTL, 6, 1, 0),
463SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INCTL, 5, 1, 0),
464SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INCTL, 4, 1, 0),
465};
466
467static const struct snd_kcontrol_new wm8900_rinpga_controls[] = {
468SOC_DAPM_SINGLE("RINPUT1 Switch", WM8900_REG_INCTL, 2, 1, 0),
469SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INCTL, 1, 1, 0),
470SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INCTL, 0, 1, 0),
471};
472
473static const char *wm9700_lp_mux[] = { "Disabled", "Enabled" };
474
475static const struct soc_enum wm8900_lineout2_lp_mux =
476SOC_ENUM_SINGLE(WM8900_REG_LOUTMIXCTL1, 1, 2, wm9700_lp_mux);
477
478static const struct snd_kcontrol_new wm8900_lineout2_lp =
479SOC_DAPM_ENUM("Route", wm8900_lineout2_lp_mux);
480
481static const struct snd_soc_dapm_widget wm8900_dapm_widgets[] = {
482
483/* Externally visible pins */
484SND_SOC_DAPM_OUTPUT("LINEOUT1L"),
485SND_SOC_DAPM_OUTPUT("LINEOUT1R"),
486SND_SOC_DAPM_OUTPUT("LINEOUT2L"),
487SND_SOC_DAPM_OUTPUT("LINEOUT2R"),
488SND_SOC_DAPM_OUTPUT("HP_L"),
489SND_SOC_DAPM_OUTPUT("HP_R"),
490
491SND_SOC_DAPM_INPUT("RINPUT1"),
492SND_SOC_DAPM_INPUT("LINPUT1"),
493SND_SOC_DAPM_INPUT("RINPUT2"),
494SND_SOC_DAPM_INPUT("LINPUT2"),
495SND_SOC_DAPM_INPUT("RINPUT3"),
496SND_SOC_DAPM_INPUT("LINPUT3"),
497SND_SOC_DAPM_INPUT("AUX"),
498
499SND_SOC_DAPM_VMID("VMID"),
500
501/* Input */
502SND_SOC_DAPM_MIXER("Left Input PGA", WM8900_REG_POWER2, 3, 0,
503 wm8900_linpga_controls,
504 ARRAY_SIZE(wm8900_linpga_controls)),
505SND_SOC_DAPM_MIXER("Right Input PGA", WM8900_REG_POWER2, 2, 0,
506 wm8900_rinpga_controls,
507 ARRAY_SIZE(wm8900_rinpga_controls)),
508
509SND_SOC_DAPM_MIXER("Left Input Mixer", WM8900_REG_POWER2, 5, 0,
510 wm8900_linmix_controls,
511 ARRAY_SIZE(wm8900_linmix_controls)),
512SND_SOC_DAPM_MIXER("Right Input Mixer", WM8900_REG_POWER2, 4, 0,
513 wm8900_rinmix_controls,
514 ARRAY_SIZE(wm8900_rinmix_controls)),
515
516SND_SOC_DAPM_MICBIAS("Mic Bias", WM8900_REG_POWER1, 4, 0),
517
518SND_SOC_DAPM_ADC("ADCL", "Left HiFi Capture", WM8900_REG_POWER2, 1, 0),
519SND_SOC_DAPM_ADC("ADCR", "Right HiFi Capture", WM8900_REG_POWER2, 0, 0),
520
521/* Output */
522SND_SOC_DAPM_DAC("DACL", "Left HiFi Playback", WM8900_REG_POWER3, 1, 0),
523SND_SOC_DAPM_DAC("DACR", "Right HiFi Playback", WM8900_REG_POWER3, 0, 0),
524
525SND_SOC_DAPM_PGA_E("Headphone Amplifier", WM8900_REG_POWER3, 7, 0, NULL, 0,
526 wm8900_hp_event,
527 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
528 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
529
530SND_SOC_DAPM_PGA("LINEOUT1L PGA", WM8900_REG_POWER2, 8, 0, NULL, 0),
531SND_SOC_DAPM_PGA("LINEOUT1R PGA", WM8900_REG_POWER2, 7, 0, NULL, 0),
532
533SND_SOC_DAPM_MUX("LINEOUT2 LP", SND_SOC_NOPM, 0, 0, &wm8900_lineout2_lp),
534SND_SOC_DAPM_PGA("LINEOUT2L PGA", WM8900_REG_POWER3, 6, 0, NULL, 0),
535SND_SOC_DAPM_PGA("LINEOUT2R PGA", WM8900_REG_POWER3, 5, 0, NULL, 0),
536
537SND_SOC_DAPM_MIXER("Left Output Mixer", WM8900_REG_POWER3, 3, 0,
538 wm8900_loutmix_controls,
539 ARRAY_SIZE(wm8900_loutmix_controls)),
540SND_SOC_DAPM_MIXER("Right Output Mixer", WM8900_REG_POWER3, 2, 0,
541 wm8900_routmix_controls,
542 ARRAY_SIZE(wm8900_routmix_controls)),
543};
544
545/* Target, Path, Source */
546static const struct snd_soc_dapm_route audio_map[] = {
547/* Inputs */
548{"Left Input PGA", "LINPUT1 Switch", "LINPUT1"},
549{"Left Input PGA", "LINPUT2 Switch", "LINPUT2"},
550{"Left Input PGA", "LINPUT3 Switch", "LINPUT3"},
551
552{"Right Input PGA", "RINPUT1 Switch", "RINPUT1"},
553{"Right Input PGA", "RINPUT2 Switch", "RINPUT2"},
554{"Right Input PGA", "RINPUT3 Switch", "RINPUT3"},
555
556{"Left Input Mixer", "LINPUT2 Switch", "LINPUT2"},
557{"Left Input Mixer", "LINPUT3 Switch", "LINPUT3"},
558{"Left Input Mixer", "AUX Switch", "AUX"},
559{"Left Input Mixer", "Input PGA Switch", "Left Input PGA"},
560
561{"Right Input Mixer", "RINPUT2 Switch", "RINPUT2"},
562{"Right Input Mixer", "RINPUT3 Switch", "RINPUT3"},
563{"Right Input Mixer", "AUX Switch", "AUX"},
564{"Right Input Mixer", "Input PGA Switch", "Right Input PGA"},
565
566{"ADCL", NULL, "Left Input Mixer"},
567{"ADCR", NULL, "Right Input Mixer"},
568
569/* Outputs */
570{"LINEOUT1L", NULL, "LINEOUT1L PGA"},
571{"LINEOUT1L PGA", NULL, "Left Output Mixer"},
572{"LINEOUT1R", NULL, "LINEOUT1R PGA"},
573{"LINEOUT1R PGA", NULL, "Right Output Mixer"},
574
575{"LINEOUT2L PGA", NULL, "Left Output Mixer"},
576{"LINEOUT2 LP", "Disabled", "LINEOUT2L PGA"},
577{"LINEOUT2 LP", "Enabled", "Left Output Mixer"},
578{"LINEOUT2L", NULL, "LINEOUT2 LP"},
579
580{"LINEOUT2R PGA", NULL, "Right Output Mixer"},
581{"LINEOUT2 LP", "Disabled", "LINEOUT2R PGA"},
582{"LINEOUT2 LP", "Enabled", "Right Output Mixer"},
583{"LINEOUT2R", NULL, "LINEOUT2 LP"},
584
585{"Left Output Mixer", "LINPUT3 Bypass Switch", "LINPUT3"},
586{"Left Output Mixer", "AUX Bypass Switch", "AUX"},
587{"Left Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
588{"Left Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
589{"Left Output Mixer", "DACL Switch", "DACL"},
590
591{"Right Output Mixer", "RINPUT3 Bypass Switch", "RINPUT3"},
592{"Right Output Mixer", "AUX Bypass Switch", "AUX"},
593{"Right Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
594{"Right Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
595{"Right Output Mixer", "DACR Switch", "DACR"},
596
597/* Note that the headphone output stage needs to be connected
598 * externally to LINEOUT2 via DC blocking capacitors. Other
599 * configurations are not supported.
600 *
601 * Note also that left and right headphone paths are treated as a
602 * mono path.
603 */
604{"Headphone Amplifier", NULL, "LINEOUT2 LP"},
605{"Headphone Amplifier", NULL, "LINEOUT2 LP"},
606{"HP_L", NULL, "Headphone Amplifier"},
607{"HP_R", NULL, "Headphone Amplifier"},
608};
609
610static int wm8900_add_widgets(struct snd_soc_codec *codec)
611{
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200612 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100613
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200614 snd_soc_dapm_new_controls(dapm, wm8900_dapm_widgets,
615 ARRAY_SIZE(wm8900_dapm_widgets));
616 snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
Mark Brown0e0e16a2008-08-04 12:06:45 +0100617
Mark Brown0e0e16a2008-08-04 12:06:45 +0100618 return 0;
619}
620
621static int wm8900_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000622 struct snd_pcm_hw_params *params,
623 struct snd_soc_dai *dai)
Mark Brown0e0e16a2008-08-04 12:06:45 +0100624{
625 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000626 struct snd_soc_codec *codec = rtd->codec;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100627 u16 reg;
628
Mark Brown8d50e442009-07-10 23:12:01 +0100629 reg = snd_soc_read(codec, WM8900_REG_AUDIO1) & ~0x60;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100630
631 switch (params_format(params)) {
632 case SNDRV_PCM_FORMAT_S16_LE:
633 break;
634 case SNDRV_PCM_FORMAT_S20_3LE:
635 reg |= 0x20;
636 break;
637 case SNDRV_PCM_FORMAT_S24_LE:
638 reg |= 0x40;
639 break;
640 case SNDRV_PCM_FORMAT_S32_LE:
641 reg |= 0x60;
642 break;
643 default:
644 return -EINVAL;
645 }
646
Mark Brown8d50e442009-07-10 23:12:01 +0100647 snd_soc_write(codec, WM8900_REG_AUDIO1, reg);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100648
Mark Brown21002e22009-06-12 17:27:52 +0100649 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Mark Brown8d50e442009-07-10 23:12:01 +0100650 reg = snd_soc_read(codec, WM8900_REG_DACCTRL);
Mark Brown21002e22009-06-12 17:27:52 +0100651
652 if (params_rate(params) <= 24000)
653 reg |= WM8900_REG_DACCTRL_DAC_SB_FILT;
654 else
655 reg &= ~WM8900_REG_DACCTRL_DAC_SB_FILT;
656
Mark Brown8d50e442009-07-10 23:12:01 +0100657 snd_soc_write(codec, WM8900_REG_DACCTRL, reg);
Mark Brown21002e22009-06-12 17:27:52 +0100658 }
659
Mark Brown0e0e16a2008-08-04 12:06:45 +0100660 return 0;
661}
662
663/* FLL divisors */
664struct _fll_div {
665 u16 fll_ratio;
666 u16 fllclk_div;
667 u16 fll_slow_lock_ref;
668 u16 n;
669 u16 k;
670};
671
672/* The size in bits of the FLL divide multiplied by 10
673 * to allow rounding later */
674#define FIXED_FLL_SIZE ((1 << 16) * 10)
675
676static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
677 unsigned int Fout)
678{
679 u64 Kpart;
680 unsigned int K, Ndiv, Nmod, target;
681 unsigned int div;
682
683 BUG_ON(!Fout);
684
685 /* The FLL must run at 90-100MHz which is then scaled down to
686 * the output value by FLLCLK_DIV. */
687 target = Fout;
688 div = 1;
689 while (target < 90000000) {
690 div *= 2;
691 target *= 2;
692 }
693
694 if (target > 100000000)
Roel Kluin449bd542009-05-27 17:08:39 -0700695 printk(KERN_WARNING "wm8900: FLL rate %u out of range, Fref=%u"
696 " Fout=%u\n", target, Fref, Fout);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100697 if (div > 32) {
698 printk(KERN_ERR "wm8900: Invalid FLL division rate %u, "
Roel Kluin449bd542009-05-27 17:08:39 -0700699 "Fref=%u, Fout=%u, target=%u\n",
Mark Brown0e0e16a2008-08-04 12:06:45 +0100700 div, Fref, Fout, target);
701 return -EINVAL;
702 }
703
704 fll_div->fllclk_div = div >> 2;
705
706 if (Fref < 48000)
707 fll_div->fll_slow_lock_ref = 1;
708 else
709 fll_div->fll_slow_lock_ref = 0;
710
711 Ndiv = target / Fref;
712
713 if (Fref < 1000000)
714 fll_div->fll_ratio = 8;
715 else
716 fll_div->fll_ratio = 1;
717
718 fll_div->n = Ndiv / fll_div->fll_ratio;
719 Nmod = (target / fll_div->fll_ratio) % Fref;
720
721 /* Calculate fractional part - scale up so we can round. */
722 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
723
724 do_div(Kpart, Fref);
725
726 K = Kpart & 0xFFFFFFFF;
727
728 if ((K % 10) >= 5)
729 K += 5;
730
731 /* Move down to proper range now rounding is done */
732 fll_div->k = K / 10;
733
734 BUG_ON(target != Fout * (fll_div->fllclk_div << 2));
735 BUG_ON(!K && target != Fref * fll_div->fll_ratio * fll_div->n);
736
737 return 0;
738}
739
740static int wm8900_set_fll(struct snd_soc_codec *codec,
741 int fll_id, unsigned int freq_in, unsigned int freq_out)
742{
Mark Brownb2c812e2010-04-14 15:35:19 +0900743 struct wm8900_priv *wm8900 = snd_soc_codec_get_drvdata(codec);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100744 struct _fll_div fll_div;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100745
746 if (wm8900->fll_in == freq_in && wm8900->fll_out == freq_out)
747 return 0;
748
749 /* The digital side should be disabled during any change. */
Axel Lin29c6a012011-10-16 23:30:21 +0800750 snd_soc_update_bits(codec, WM8900_REG_POWER1,
751 WM8900_REG_POWER1_FLL_ENA, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100752
753 /* Disable the FLL? */
754 if (!freq_in || !freq_out) {
Axel Lin29c6a012011-10-16 23:30:21 +0800755 snd_soc_update_bits(codec, WM8900_REG_CLOCKING1,
756 WM8900_REG_CLOCKING1_MCLK_SRC, 0);
757 snd_soc_update_bits(codec, WM8900_REG_FLLCTL1,
758 WM8900_REG_FLLCTL1_OSC_ENA, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100759 wm8900->fll_in = freq_in;
760 wm8900->fll_out = freq_out;
761
762 return 0;
763 }
764
765 if (fll_factors(&fll_div, freq_in, freq_out) != 0)
766 goto reenable;
767
768 wm8900->fll_in = freq_in;
769 wm8900->fll_out = freq_out;
770
771 /* The osclilator *MUST* be enabled before we enable the
772 * digital circuit. */
Mark Brown8d50e442009-07-10 23:12:01 +0100773 snd_soc_write(codec, WM8900_REG_FLLCTL1,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100774 fll_div.fll_ratio | WM8900_REG_FLLCTL1_OSC_ENA);
775
Mark Brown8d50e442009-07-10 23:12:01 +0100776 snd_soc_write(codec, WM8900_REG_FLLCTL4, fll_div.n >> 5);
777 snd_soc_write(codec, WM8900_REG_FLLCTL5,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100778 (fll_div.fllclk_div << 6) | (fll_div.n & 0x1f));
779
780 if (fll_div.k) {
Mark Brown8d50e442009-07-10 23:12:01 +0100781 snd_soc_write(codec, WM8900_REG_FLLCTL2,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100782 (fll_div.k >> 8) | 0x100);
Mark Brown8d50e442009-07-10 23:12:01 +0100783 snd_soc_write(codec, WM8900_REG_FLLCTL3, fll_div.k & 0xff);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100784 } else
Mark Brown8d50e442009-07-10 23:12:01 +0100785 snd_soc_write(codec, WM8900_REG_FLLCTL2, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100786
787 if (fll_div.fll_slow_lock_ref)
Mark Brown8d50e442009-07-10 23:12:01 +0100788 snd_soc_write(codec, WM8900_REG_FLLCTL6,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100789 WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF);
790 else
Mark Brown8d50e442009-07-10 23:12:01 +0100791 snd_soc_write(codec, WM8900_REG_FLLCTL6, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100792
Axel Lin29c6a012011-10-16 23:30:21 +0800793 snd_soc_update_bits(codec, WM8900_REG_POWER1,
794 WM8900_REG_POWER1_FLL_ENA,
795 WM8900_REG_POWER1_FLL_ENA);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100796
797reenable:
Axel Lin29c6a012011-10-16 23:30:21 +0800798 snd_soc_update_bits(codec, WM8900_REG_CLOCKING1,
799 WM8900_REG_CLOCKING1_MCLK_SRC,
800 WM8900_REG_CLOCKING1_MCLK_SRC);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100801 return 0;
802}
803
Mark Brown85488032009-09-05 18:52:16 +0100804static int wm8900_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
805 int source, unsigned int freq_in, unsigned int freq_out)
Mark Brown0e0e16a2008-08-04 12:06:45 +0100806{
807 return wm8900_set_fll(codec_dai->codec, pll_id, freq_in, freq_out);
808}
809
810static int wm8900_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
811 int div_id, int div)
812{
813 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100814
815 switch (div_id) {
816 case WM8900_BCLK_DIV:
Axel Lin29c6a012011-10-16 23:30:21 +0800817 snd_soc_update_bits(codec, WM8900_REG_CLOCKING1,
818 WM8900_REG_CLOCKING1_BCLK_MASK, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100819 break;
820 case WM8900_OPCLK_DIV:
Axel Lin29c6a012011-10-16 23:30:21 +0800821 snd_soc_update_bits(codec, WM8900_REG_CLOCKING1,
822 WM8900_REG_CLOCKING1_OPCLK_MASK, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100823 break;
824 case WM8900_DAC_LRCLK:
Axel Lin29c6a012011-10-16 23:30:21 +0800825 snd_soc_update_bits(codec, WM8900_REG_AUDIO4,
826 WM8900_LRC_MASK, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100827 break;
828 case WM8900_ADC_LRCLK:
Axel Lin29c6a012011-10-16 23:30:21 +0800829 snd_soc_update_bits(codec, WM8900_REG_AUDIO3,
830 WM8900_LRC_MASK, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100831 break;
832 case WM8900_DAC_CLKDIV:
Axel Lin29c6a012011-10-16 23:30:21 +0800833 snd_soc_update_bits(codec, WM8900_REG_CLOCKING2,
834 WM8900_REG_CLOCKING2_DAC_CLKDIV, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100835 break;
836 case WM8900_ADC_CLKDIV:
Axel Lin29c6a012011-10-16 23:30:21 +0800837 snd_soc_update_bits(codec, WM8900_REG_CLOCKING2,
838 WM8900_REG_CLOCKING2_ADC_CLKDIV, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100839 break;
840 case WM8900_LRCLK_MODE:
Axel Lin29c6a012011-10-16 23:30:21 +0800841 snd_soc_update_bits(codec, WM8900_REG_DACCTRL,
842 WM8900_REG_DACCTRL_AIF_LRCLKRATE, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100843 break;
844 default:
845 return -EINVAL;
846 }
847
848 return 0;
849}
850
851
852static int wm8900_set_dai_fmt(struct snd_soc_dai *codec_dai,
853 unsigned int fmt)
854{
855 struct snd_soc_codec *codec = codec_dai->codec;
856 unsigned int clocking1, aif1, aif3, aif4;
857
Mark Brown8d50e442009-07-10 23:12:01 +0100858 clocking1 = snd_soc_read(codec, WM8900_REG_CLOCKING1);
859 aif1 = snd_soc_read(codec, WM8900_REG_AUDIO1);
860 aif3 = snd_soc_read(codec, WM8900_REG_AUDIO3);
861 aif4 = snd_soc_read(codec, WM8900_REG_AUDIO4);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100862
863 /* set master/slave audio interface */
864 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
865 case SND_SOC_DAIFMT_CBS_CFS:
866 clocking1 &= ~WM8900_REG_CLOCKING1_BCLK_DIR;
867 aif3 &= ~WM8900_REG_AUDIO3_ADCLRC_DIR;
868 aif4 &= ~WM8900_REG_AUDIO4_DACLRC_DIR;
869 break;
870 case SND_SOC_DAIFMT_CBS_CFM:
871 clocking1 &= ~WM8900_REG_CLOCKING1_BCLK_DIR;
872 aif3 |= WM8900_REG_AUDIO3_ADCLRC_DIR;
873 aif4 |= WM8900_REG_AUDIO4_DACLRC_DIR;
874 break;
875 case SND_SOC_DAIFMT_CBM_CFM:
876 clocking1 |= WM8900_REG_CLOCKING1_BCLK_DIR;
877 aif3 |= WM8900_REG_AUDIO3_ADCLRC_DIR;
878 aif4 |= WM8900_REG_AUDIO4_DACLRC_DIR;
879 break;
880 case SND_SOC_DAIFMT_CBM_CFS:
881 clocking1 |= WM8900_REG_CLOCKING1_BCLK_DIR;
882 aif3 &= ~WM8900_REG_AUDIO3_ADCLRC_DIR;
883 aif4 &= ~WM8900_REG_AUDIO4_DACLRC_DIR;
884 break;
885 default:
886 return -EINVAL;
887 }
888
889 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
890 case SND_SOC_DAIFMT_DSP_A:
891 aif1 |= WM8900_REG_AUDIO1_AIF_FMT_MASK;
892 aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
893 break;
894 case SND_SOC_DAIFMT_DSP_B:
895 aif1 |= WM8900_REG_AUDIO1_AIF_FMT_MASK;
896 aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
897 break;
898 case SND_SOC_DAIFMT_I2S:
899 aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
900 aif1 |= 0x10;
901 break;
902 case SND_SOC_DAIFMT_RIGHT_J:
903 aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
904 break;
905 case SND_SOC_DAIFMT_LEFT_J:
906 aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
907 aif1 |= 0x8;
908 break;
909 default:
910 return -EINVAL;
911 }
912
913 /* Clock inversion */
914 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
915 case SND_SOC_DAIFMT_DSP_A:
916 case SND_SOC_DAIFMT_DSP_B:
917 /* frame inversion not valid for DSP modes */
918 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
919 case SND_SOC_DAIFMT_NB_NF:
920 aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
921 break;
922 case SND_SOC_DAIFMT_IB_NF:
923 aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
924 break;
925 default:
926 return -EINVAL;
927 }
928 break;
929 case SND_SOC_DAIFMT_I2S:
930 case SND_SOC_DAIFMT_RIGHT_J:
931 case SND_SOC_DAIFMT_LEFT_J:
932 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
933 case SND_SOC_DAIFMT_NB_NF:
934 aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
935 aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
936 break;
937 case SND_SOC_DAIFMT_IB_IF:
938 aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
939 aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
940 break;
941 case SND_SOC_DAIFMT_IB_NF:
942 aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
943 aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
944 break;
945 case SND_SOC_DAIFMT_NB_IF:
946 aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
947 aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
948 break;
949 default:
950 return -EINVAL;
951 }
952 break;
953 default:
954 return -EINVAL;
955 }
956
Mark Brown8d50e442009-07-10 23:12:01 +0100957 snd_soc_write(codec, WM8900_REG_CLOCKING1, clocking1);
958 snd_soc_write(codec, WM8900_REG_AUDIO1, aif1);
959 snd_soc_write(codec, WM8900_REG_AUDIO3, aif3);
960 snd_soc_write(codec, WM8900_REG_AUDIO4, aif4);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100961
962 return 0;
963}
964
965static int wm8900_digital_mute(struct snd_soc_dai *codec_dai, int mute)
966{
967 struct snd_soc_codec *codec = codec_dai->codec;
968 u16 reg;
969
Mark Brown8d50e442009-07-10 23:12:01 +0100970 reg = snd_soc_read(codec, WM8900_REG_DACCTRL);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100971
972 if (mute)
973 reg |= WM8900_REG_DACCTRL_MUTE;
974 else
975 reg &= ~WM8900_REG_DACCTRL_MUTE;
976
Mark Brown8d50e442009-07-10 23:12:01 +0100977 snd_soc_write(codec, WM8900_REG_DACCTRL, reg);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100978
979 return 0;
980}
981
982#define WM8900_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
983 SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |\
984 SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
985
986#define WM8900_PCM_FORMATS \
987 (SNDRV_PCM_FORMAT_S16_LE | SNDRV_PCM_FORMAT_S20_3LE | \
988 SNDRV_PCM_FORMAT_S24_LE)
989
Eric Miao6335d052009-03-03 09:41:00 +0800990static struct snd_soc_dai_ops wm8900_dai_ops = {
991 .hw_params = wm8900_hw_params,
992 .set_clkdiv = wm8900_set_dai_clkdiv,
993 .set_pll = wm8900_set_dai_pll,
994 .set_fmt = wm8900_set_dai_fmt,
995 .digital_mute = wm8900_digital_mute,
996};
997
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000998static struct snd_soc_dai_driver wm8900_dai = {
999 .name = "wm8900-hifi",
Mark Brown0e0e16a2008-08-04 12:06:45 +01001000 .playback = {
1001 .stream_name = "HiFi Playback",
1002 .channels_min = 1,
1003 .channels_max = 2,
1004 .rates = WM8900_RATES,
1005 .formats = WM8900_PCM_FORMATS,
1006 },
1007 .capture = {
1008 .stream_name = "HiFi Capture",
1009 .channels_min = 1,
1010 .channels_max = 2,
1011 .rates = WM8900_RATES,
1012 .formats = WM8900_PCM_FORMATS,
1013 },
Eric Miao6335d052009-03-03 09:41:00 +08001014 .ops = &wm8900_dai_ops,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001015};
Mark Brown0e0e16a2008-08-04 12:06:45 +01001016
1017static int wm8900_set_bias_level(struct snd_soc_codec *codec,
1018 enum snd_soc_bias_level level)
1019{
1020 u16 reg;
1021
1022 switch (level) {
1023 case SND_SOC_BIAS_ON:
1024 /* Enable thermal shutdown */
Axel Lin29c6a012011-10-16 23:30:21 +08001025 snd_soc_update_bits(codec, WM8900_REG_GPIO,
1026 WM8900_REG_GPIO_TEMP_ENA,
1027 WM8900_REG_GPIO_TEMP_ENA);
1028 snd_soc_update_bits(codec, WM8900_REG_ADDCTL,
1029 WM8900_REG_ADDCTL_TEMP_SD,
1030 WM8900_REG_ADDCTL_TEMP_SD);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001031 break;
1032
1033 case SND_SOC_BIAS_PREPARE:
1034 break;
1035
1036 case SND_SOC_BIAS_STANDBY:
1037 /* Charge capacitors if initial power up */
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001038 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown0e0e16a2008-08-04 12:06:45 +01001039 /* STARTUP_BIAS_ENA on */
Mark Brown8d50e442009-07-10 23:12:01 +01001040 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001041 WM8900_REG_POWER1_STARTUP_BIAS_ENA);
1042
1043 /* Startup bias mode */
Mark Brown8d50e442009-07-10 23:12:01 +01001044 snd_soc_write(codec, WM8900_REG_ADDCTL,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001045 WM8900_REG_ADDCTL_BIAS_SRC |
1046 WM8900_REG_ADDCTL_VMID_SOFTST);
1047
1048 /* VMID 2x50k */
Mark Brown8d50e442009-07-10 23:12:01 +01001049 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001050 WM8900_REG_POWER1_STARTUP_BIAS_ENA | 0x1);
1051
1052 /* Allow capacitors to charge */
1053 schedule_timeout_interruptible(msecs_to_jiffies(400));
1054
1055 /* Enable bias */
Mark Brown8d50e442009-07-10 23:12:01 +01001056 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001057 WM8900_REG_POWER1_STARTUP_BIAS_ENA |
1058 WM8900_REG_POWER1_BIAS_ENA | 0x1);
1059
Mark Brown8d50e442009-07-10 23:12:01 +01001060 snd_soc_write(codec, WM8900_REG_ADDCTL, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001061
Mark Brown8d50e442009-07-10 23:12:01 +01001062 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001063 WM8900_REG_POWER1_BIAS_ENA | 0x1);
1064 }
1065
Mark Brown8d50e442009-07-10 23:12:01 +01001066 reg = snd_soc_read(codec, WM8900_REG_POWER1);
1067 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001068 (reg & WM8900_REG_POWER1_FLL_ENA) |
1069 WM8900_REG_POWER1_BIAS_ENA | 0x1);
Mark Brown8d50e442009-07-10 23:12:01 +01001070 snd_soc_write(codec, WM8900_REG_POWER2,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001071 WM8900_REG_POWER2_SYSCLK_ENA);
Mark Brown8d50e442009-07-10 23:12:01 +01001072 snd_soc_write(codec, WM8900_REG_POWER3, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001073 break;
1074
1075 case SND_SOC_BIAS_OFF:
1076 /* Startup bias enable */
Mark Brown8d50e442009-07-10 23:12:01 +01001077 reg = snd_soc_read(codec, WM8900_REG_POWER1);
1078 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001079 reg & WM8900_REG_POWER1_STARTUP_BIAS_ENA);
Mark Brown8d50e442009-07-10 23:12:01 +01001080 snd_soc_write(codec, WM8900_REG_ADDCTL,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001081 WM8900_REG_ADDCTL_BIAS_SRC |
1082 WM8900_REG_ADDCTL_VMID_SOFTST);
1083
1084 /* Discharge caps */
Mark Brown8d50e442009-07-10 23:12:01 +01001085 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001086 WM8900_REG_POWER1_STARTUP_BIAS_ENA);
1087 schedule_timeout_interruptible(msecs_to_jiffies(500));
1088
1089 /* Remove clamp */
Mark Brown8d50e442009-07-10 23:12:01 +01001090 snd_soc_write(codec, WM8900_REG_HPCTL1, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001091
1092 /* Power down */
Mark Brown8d50e442009-07-10 23:12:01 +01001093 snd_soc_write(codec, WM8900_REG_ADDCTL, 0);
1094 snd_soc_write(codec, WM8900_REG_POWER1, 0);
1095 snd_soc_write(codec, WM8900_REG_POWER2, 0);
1096 snd_soc_write(codec, WM8900_REG_POWER3, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001097
1098 /* Need to let things settle before stopping the clock
1099 * to ensure that restart works, see "Stopping the
1100 * master clock" in the datasheet. */
1101 schedule_timeout_interruptible(msecs_to_jiffies(1));
Mark Brown8d50e442009-07-10 23:12:01 +01001102 snd_soc_write(codec, WM8900_REG_POWER2,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001103 WM8900_REG_POWER2_SYSCLK_ENA);
1104 break;
1105 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001106 codec->dapm.bias_level = level;
Mark Brown0e0e16a2008-08-04 12:06:45 +01001107 return 0;
1108}
1109
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001110static int wm8900_suspend(struct snd_soc_codec *codec, pm_message_t state)
Mark Brown0e0e16a2008-08-04 12:06:45 +01001111{
Mark Brownb2c812e2010-04-14 15:35:19 +09001112 struct wm8900_priv *wm8900 = snd_soc_codec_get_drvdata(codec);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001113 int fll_out = wm8900->fll_out;
1114 int fll_in = wm8900->fll_in;
1115 int ret;
1116
1117 /* Stop the FLL in an orderly fashion */
1118 ret = wm8900_set_fll(codec, 0, 0, 0);
1119 if (ret != 0) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001120 dev_err(codec->dev, "Failed to stop FLL\n");
Mark Brown0e0e16a2008-08-04 12:06:45 +01001121 return ret;
1122 }
1123
1124 wm8900->fll_out = fll_out;
1125 wm8900->fll_in = fll_in;
1126
1127 wm8900_set_bias_level(codec, SND_SOC_BIAS_OFF);
1128
1129 return 0;
1130}
1131
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001132static int wm8900_resume(struct snd_soc_codec *codec)
Mark Brown0e0e16a2008-08-04 12:06:45 +01001133{
Mark Brownb2c812e2010-04-14 15:35:19 +09001134 struct wm8900_priv *wm8900 = snd_soc_codec_get_drvdata(codec);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001135 u16 *cache;
1136 int i, ret;
1137
1138 cache = kmemdup(codec->reg_cache, sizeof(wm8900_reg_defaults),
1139 GFP_KERNEL);
1140
1141 wm8900_reset(codec);
1142 wm8900_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1143
1144 /* Restart the FLL? */
1145 if (wm8900->fll_out) {
1146 int fll_out = wm8900->fll_out;
1147 int fll_in = wm8900->fll_in;
1148
1149 wm8900->fll_in = 0;
1150 wm8900->fll_out = 0;
1151
1152 ret = wm8900_set_fll(codec, 0, fll_in, fll_out);
1153 if (ret != 0) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001154 dev_err(codec->dev, "Failed to restart FLL\n");
Axel Lin58499902011-07-14 18:14:46 +08001155 kfree(cache);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001156 return ret;
1157 }
1158 }
1159
1160 if (cache) {
1161 for (i = 0; i < WM8900_MAXREG; i++)
Mark Brown8d50e442009-07-10 23:12:01 +01001162 snd_soc_write(codec, i, cache[i]);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001163 kfree(cache);
1164 } else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001165 dev_err(codec->dev, "Unable to allocate register cache\n");
Mark Brown0e0e16a2008-08-04 12:06:45 +01001166
1167 return 0;
1168}
1169
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001170static int wm8900_probe(struct snd_soc_codec *codec)
Mark Brown0e0e16a2008-08-04 12:06:45 +01001171{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001172 struct wm8900_priv *wm8900 = snd_soc_codec_get_drvdata(codec);
1173 int ret = 0, reg;
Mark Brown78e19a32008-12-10 15:38:36 +00001174
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001175 ret = snd_soc_codec_set_cache_io(codec, 8, 16, wm8900->control_type);
Mark Brown8d50e442009-07-10 23:12:01 +01001176 if (ret != 0) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001177 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1178 return ret;
Mark Brown8d50e442009-07-10 23:12:01 +01001179 }
1180
1181 reg = snd_soc_read(codec, WM8900_REG_ID);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001182 if (reg != 0x8900) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001183 dev_err(codec->dev, "Device is not a WM8900 - ID %x\n", reg);
1184 return -ENODEV;
Mark Brown0e0e16a2008-08-04 12:06:45 +01001185 }
1186
Mark Brown0e0e16a2008-08-04 12:06:45 +01001187 wm8900_reset(codec);
1188
Mark Brown78e19a32008-12-10 15:38:36 +00001189 /* Turn the chip on */
1190 wm8900_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1191
Mark Brown0e0e16a2008-08-04 12:06:45 +01001192 /* Latch the volume update bits */
Axel Lin29c6a012011-10-16 23:30:21 +08001193 snd_soc_update_bits(codec, WM8900_REG_LINVOL, 0x100, 0x100);
1194 snd_soc_update_bits(codec, WM8900_REG_RINVOL, 0x100, 0x100);
1195 snd_soc_update_bits(codec, WM8900_REG_LOUT1CTL, 0x100, 0x100);
1196 snd_soc_update_bits(codec, WM8900_REG_ROUT1CTL, 0x100, 0x100);
1197 snd_soc_update_bits(codec, WM8900_REG_LOUT2CTL, 0x100, 0x100);
1198 snd_soc_update_bits(codec, WM8900_REG_ROUT2CTL, 0x100, 0x100);
1199 snd_soc_update_bits(codec, WM8900_REG_LDAC_DV, 0x100, 0x100);
1200 snd_soc_update_bits(codec, WM8900_REG_RDAC_DV, 0x100, 0x100);
1201 snd_soc_update_bits(codec, WM8900_REG_LADC_DV, 0x100, 0x100);
1202 snd_soc_update_bits(codec, WM8900_REG_RADC_DV, 0x100, 0x100);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001203
1204 /* Set the DAC and mixer output bias */
Mark Brown8d50e442009-07-10 23:12:01 +01001205 snd_soc_write(codec, WM8900_REG_OUTBIASCTL, 0x81);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001206
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001207 snd_soc_add_controls(codec, wm8900_snd_controls,
1208 ARRAY_SIZE(wm8900_snd_controls));
1209 wm8900_add_widgets(codec);
Mark Brown78e19a32008-12-10 15:38:36 +00001210
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001211 return 0;
1212}
Mark Brown78e19a32008-12-10 15:38:36 +00001213
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001214/* power down chip */
1215static int wm8900_remove(struct snd_soc_codec *codec)
1216{
1217 wm8900_set_bias_level(codec, SND_SOC_BIAS_OFF);
1218 return 0;
1219}
Mark Brown78e19a32008-12-10 15:38:36 +00001220
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001221static struct snd_soc_codec_driver soc_codec_dev_wm8900 = {
1222 .probe = wm8900_probe,
1223 .remove = wm8900_remove,
1224 .suspend = wm8900_suspend,
1225 .resume = wm8900_resume,
1226 .set_bias_level = wm8900_set_bias_level,
1227 .volatile_register = wm8900_volatile_register,
Dimitris Papastamose5eec342010-09-10 18:14:56 +01001228 .reg_cache_size = ARRAY_SIZE(wm8900_reg_defaults),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001229 .reg_word_size = sizeof(u16),
1230 .reg_cache_default = wm8900_reg_defaults,
1231};
Mark Brown78e19a32008-12-10 15:38:36 +00001232
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001233#if defined(CONFIG_SPI_MASTER)
1234static int __devinit wm8900_spi_probe(struct spi_device *spi)
1235{
1236 struct wm8900_priv *wm8900;
1237 int ret;
1238
1239 wm8900 = kzalloc(sizeof(struct wm8900_priv), GFP_KERNEL);
1240 if (wm8900 == NULL)
1241 return -ENOMEM;
1242
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001243 wm8900->control_type = SND_SOC_SPI;
1244 spi_set_drvdata(spi, wm8900);
1245
1246 ret = snd_soc_register_codec(&spi->dev,
1247 &soc_codec_dev_wm8900, &wm8900_dai, 1);
1248 if (ret < 0)
1249 kfree(wm8900);
Mark Brown78e19a32008-12-10 15:38:36 +00001250 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001251}
Mark Brown78e19a32008-12-10 15:38:36 +00001252
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001253static int __devexit wm8900_spi_remove(struct spi_device *spi)
1254{
1255 snd_soc_unregister_codec(&spi->dev);
1256 kfree(spi_get_drvdata(spi));
1257 return 0;
1258}
1259
1260static struct spi_driver wm8900_spi_driver = {
1261 .driver = {
1262 .name = "wm8900-codec",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001263 .owner = THIS_MODULE,
1264 },
1265 .probe = wm8900_spi_probe,
1266 .remove = __devexit_p(wm8900_spi_remove),
1267};
1268#endif /* CONFIG_SPI_MASTER */
1269
1270#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1271static __devinit int wm8900_i2c_probe(struct i2c_client *i2c,
1272 const struct i2c_device_id *id)
1273{
1274 struct wm8900_priv *wm8900;
1275 int ret;
1276
1277 wm8900 = kzalloc(sizeof(struct wm8900_priv), GFP_KERNEL);
1278 if (wm8900 == NULL)
1279 return -ENOMEM;
1280
1281 i2c_set_clientdata(i2c, wm8900);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001282 wm8900->control_type = SND_SOC_I2C;
1283
1284 ret = snd_soc_register_codec(&i2c->dev,
1285 &soc_codec_dev_wm8900, &wm8900_dai, 1);
1286 if (ret < 0)
1287 kfree(wm8900);
Mark Brown78e19a32008-12-10 15:38:36 +00001288 return ret;
Mark Brown0e0e16a2008-08-04 12:06:45 +01001289}
1290
Mark Brownc6f29812009-02-18 21:25:40 +00001291static __devexit int wm8900_i2c_remove(struct i2c_client *client)
Mark Brown0e0e16a2008-08-04 12:06:45 +01001292{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001293 snd_soc_unregister_codec(&client->dev);
1294 kfree(i2c_get_clientdata(client));
Mark Brown0e0e16a2008-08-04 12:06:45 +01001295 return 0;
1296}
1297
Jean Delvare8ae6a552008-10-15 19:58:12 +02001298static const struct i2c_device_id wm8900_i2c_id[] = {
1299 { "wm8900", 0 },
1300 { }
1301};
1302MODULE_DEVICE_TABLE(i2c, wm8900_i2c_id);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001303
Mark Brown0e0e16a2008-08-04 12:06:45 +01001304static struct i2c_driver wm8900_i2c_driver = {
1305 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001306 .name = "wm8900-codec",
Mark Brown0e0e16a2008-08-04 12:06:45 +01001307 .owner = THIS_MODULE,
1308 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001309 .probe = wm8900_i2c_probe,
1310 .remove = __devexit_p(wm8900_i2c_remove),
Jean Delvare8ae6a552008-10-15 19:58:12 +02001311 .id_table = wm8900_i2c_id,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001312};
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001313#endif
Mark Brown0e0e16a2008-08-04 12:06:45 +01001314
Takashi Iwaic9b3a402008-12-10 07:47:22 +01001315static int __init wm8900_modinit(void)
Mark Brown64089b82008-12-08 19:17:58 +00001316{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001317 int ret = 0;
1318#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1319 ret = i2c_add_driver(&wm8900_i2c_driver);
1320 if (ret != 0) {
1321 printk(KERN_ERR "Failed to register wm8900 I2C driver: %d\n",
1322 ret);
1323 }
1324#endif
1325#if defined(CONFIG_SPI_MASTER)
1326 ret = spi_register_driver(&wm8900_spi_driver);
1327 if (ret != 0) {
1328 printk(KERN_ERR "Failed to register wm8900 SPI driver: %d\n",
1329 ret);
1330 }
1331#endif
1332 return ret;
Mark Brown64089b82008-12-08 19:17:58 +00001333}
1334module_init(wm8900_modinit);
1335
1336static void __exit wm8900_exit(void)
1337{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001338#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
Mark Brownf0752332008-12-09 12:51:56 +00001339 i2c_del_driver(&wm8900_i2c_driver);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001340#endif
1341#if defined(CONFIG_SPI_MASTER)
1342 spi_unregister_driver(&wm8900_spi_driver);
1343#endif
Mark Brown64089b82008-12-08 19:17:58 +00001344}
1345module_exit(wm8900_exit);
1346
Mark Brown0e0e16a2008-08-04 12:06:45 +01001347MODULE_DESCRIPTION("ASoC WM8900 driver");
1348MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfonmicro.com>");
1349MODULE_LICENSE("GPL");