blob: bf8d065dd9776f41d897d3672bd2bb2b1473b941 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01005#include <linux/pm.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01006
7#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07008#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01009#include <asm/processor.h>
10#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070011#include <linux/atomic.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010012#include <asm/fixmap.h>
13#include <asm/mpspec.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070014#include <asm/msr.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010015
16#define ARCH_APICTIMER_STOPS_ON_C3 1
17
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010018/*
19 * Debugging macros
20 */
21#define APIC_QUIET 0
22#define APIC_VERBOSE 1
23#define APIC_DEBUG 2
24
25/*
26 * Define the default level of output to be very little
27 * This can be turned up by using apic=verbose for more
28 * information and apic=debug for _lots_ of information.
29 * apic_verbosity is defined in apic.c
30 */
31#define apic_printk(v, s, a...) do { \
32 if ((v) <= apic_verbosity) \
33 printk(s, ##a); \
34 } while (0)
35
36
Ingo Molnar160d8da2009-02-11 11:27:39 +010037#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010038extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010039#else
40static inline void generic_apic_probe(void)
41{
42}
43#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010044
45#ifdef CONFIG_X86_LOCAL_APIC
46
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010047extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010048extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010049
Yinghai Lu3c999f12008-06-20 16:11:20 -070050extern int disable_apic;
Jacob Pan1ade93e2011-11-10 13:42:40 +000051extern unsigned int lapic_timer_frequency;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010052
53#ifdef CONFIG_SMP
54extern void __inquire_remote_apic(int apicid);
55#else /* CONFIG_SMP */
56static inline void __inquire_remote_apic(int apicid)
57{
58}
59#endif /* CONFIG_SMP */
60
61static inline void default_inquire_remote_apic(int apicid)
62{
63 if (apic_verbosity >= APIC_DEBUG)
64 __inquire_remote_apic(apicid);
65}
66
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010067/*
Cyrill Gorcunov83121362009-09-15 11:12:30 +040068 * With 82489DX we can't rely on apic feature bit
69 * retrieved via cpuid but still have to deal with
70 * such an apic chip so we assume that SMP configuration
71 * is found from MP table (64bit case uses ACPI mostly
72 * which set smp presence flag as well so we are safe
73 * to use this helper too).
74 */
75static inline bool apic_from_smp_config(void)
76{
77 return smp_found_config && !disable_apic;
78}
79
80/*
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010081 * Basic functions accessing APICs.
82 */
83#ifdef CONFIG_PARAVIRT
84#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020085#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010086
Ravikiran G Thirumalai70511132009-03-23 23:14:29 -070087#ifdef CONFIG_X86_64
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070088extern int is_vsmp_box(void);
Yinghai Lu129d8bc2009-02-25 21:20:50 -080089#else
90static inline int is_vsmp_box(void)
91{
92 return 0;
93}
94#endif
Jaswinder Singh2b97df02008-07-23 17:13:14 +053095extern void xapic_wait_icr_idle(void);
96extern u32 safe_xapic_wait_icr_idle(void);
Jaswinder Singh2b97df02008-07-23 17:13:14 +053097extern void xapic_icr_write(u32, u32);
98extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070099
Suresh Siddha1b374e42008-07-10 11:16:49 -0700100static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100101{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100102 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100103
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100104 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
105 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
106 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100107}
108
Suresh Siddha1b374e42008-07-10 11:16:49 -0700109static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100110{
111 return *((volatile u32 *)(APIC_BASE + reg));
112}
113
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800114extern void native_apic_wait_icr_idle(void);
115extern u32 native_safe_apic_wait_icr_idle(void);
116extern void native_apic_icr_write(u32 low, u32 id);
117extern u64 native_apic_icr_read(void);
118
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700119extern int x2apic_mode;
Fenghua Yub24696b2009-03-27 14:22:44 -0700120
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800121#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800122/*
123 * Make previous memory operations globally visible before
124 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
125 * mfence for this.
126 */
127static inline void x2apic_wrmsr_fence(void)
128{
129 asm volatile("mfence" : : : "memory");
130}
131
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700132static inline void native_apic_msr_write(u32 reg, u32 v)
133{
134 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
135 reg == APIC_LVR)
136 return;
137
138 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
139}
140
141static inline u32 native_apic_msr_read(u32 reg)
142{
Andi Kleen0059b242010-11-08 22:20:29 +0100143 u64 msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700144
145 if (reg == APIC_DFR)
146 return -1;
147
Andi Kleen0059b242010-11-08 22:20:29 +0100148 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
149 return (u32)msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700150}
151
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800152static inline void native_x2apic_wait_icr_idle(void)
153{
154 /* no need to wait for icr idle in x2apic */
155 return;
156}
157
158static inline u32 native_safe_x2apic_wait_icr_idle(void)
159{
160 /* no need to wait for icr idle in x2apic */
161 return 0;
162}
163
164static inline void native_x2apic_icr_write(u32 low, u32 id)
165{
166 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
167}
168
169static inline u64 native_x2apic_icr_read(void)
170{
171 unsigned long val;
172
173 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
174 return val;
175}
176
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700177extern int x2apic_phys;
Yinghai Lufb209bd2011-12-21 17:45:17 -0800178extern int x2apic_preenabled;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700179extern void check_x2apic(void);
180extern void enable_x2apic(void);
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700181extern void x2apic_icr_write(u32 low, u32 id);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700182static inline int x2apic_enabled(void)
183{
Andi Kleen0059b242010-11-08 22:20:29 +0100184 u64 msr;
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700185
186 if (!cpu_has_x2apic)
187 return 0;
188
Andi Kleen0059b242010-11-08 22:20:29 +0100189 rdmsrl(MSR_IA32_APICBASE, msr);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700190 if (msr & X2APIC_ENABLE)
191 return 1;
192 return 0;
193}
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700194
195#define x2apic_supported() (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +0300196static inline void x2apic_force_phys(void)
197{
198 x2apic_phys = 1;
199}
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700200#else
Yinghai Lufb209bd2011-12-21 17:45:17 -0800201static inline void disable_x2apic(void)
202{
203}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800204static inline void check_x2apic(void)
205{
206}
207static inline void enable_x2apic(void)
208{
209}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800210static inline int x2apic_enabled(void)
211{
212 return 0;
213}
Gleb Natapovce69a782009-07-20 15:24:17 +0300214static inline void x2apic_force_phys(void)
215{
216}
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700217
Yinghai Lua31bc322011-12-23 11:01:43 -0800218#define nox2apic 0
Weidong Han93758232009-04-17 16:42:14 +0800219#define x2apic_preenabled 0
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700220#define x2apic_supported() 0
Yinghai Luc535b6a2008-07-11 18:41:54 -0700221#endif
Suresh Siddha1b374e42008-07-10 11:16:49 -0700222
Weidong Han93758232009-04-17 16:42:14 +0800223extern void enable_IR_x2apic(void);
224
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100225extern int get_physical_broadcast(void);
226
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100227extern int lapic_get_maxlvt(void);
228extern void clear_local_APIC(void);
229extern void connect_bsp_APIC(void);
230extern void disconnect_bsp_APIC(int virt_wire_setup);
231extern void disable_local_APIC(void);
232extern void lapic_shutdown(void);
233extern int verify_local_APIC(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100234extern void sync_Arb_IDs(void);
235extern void init_bsp_APIC(void);
236extern void setup_local_APIC(void);
Andi Kleen739f33b2008-01-30 13:30:40 +0100237extern void end_local_APIC_setup(void);
Jan Beulich2fb270f2011-02-09 08:21:02 +0000238extern void bsp_end_local_APIC_setup(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100239extern void init_apic_mappings(void);
Yinghai Luc0104d32010-12-07 00:55:17 -0800240void register_lapic_address(unsigned long address);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100241extern void setup_boot_APIC_clock(void);
242extern void setup_secondary_APIC_clock(void);
243extern int APIC_init_uniprocessor(void);
Thomas Gleixnera906fda2011-02-25 16:09:31 +0100244extern int apic_force_enable(unsigned long addr);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100245
246/*
247 * On 32bit this is mach-xxx local
248 */
249#ifdef CONFIG_X86_64
Alok Kataria8fbbc4b2008-07-01 11:43:34 -0700250extern int apic_is_clustered_box(void);
251#else
252static inline int apic_is_clustered_box(void)
253{
254 return 0;
255}
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100256#endif
257
Robert Richter27afdf22010-10-06 12:27:54 +0200258extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100259
260#else /* !CONFIG_X86_LOCAL_APIC */
261static inline void lapic_shutdown(void) { }
262#define local_apic_timer_c2_ok 1
Yinghai Luf3294a32008-06-27 01:41:56 -0700263static inline void init_apic_mappings(void) { }
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100264static inline void disable_local_APIC(void) { }
Thomas Gleixner736deca2009-08-19 12:35:53 +0200265# define setup_boot_APIC_clock x86_init_noop
266# define setup_secondary_APIC_clock x86_init_noop
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100267#endif /* !CONFIG_X86_LOCAL_APIC */
268
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100269#ifdef CONFIG_X86_64
270#define SET_APIC_ID(x) (apic->set_apic_id(x))
271#else
272
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100273#endif
274
Ingo Molnare2780a62009-02-17 13:52:29 +0100275/*
276 * Copyright 2004 James Cleverdon, IBM.
277 * Subject to the GNU Public License, v.2
278 *
279 * Generic APIC sub-arch data struct.
280 *
281 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
282 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
283 * James Cleverdon.
284 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100285struct apic {
Ingo Molnare2780a62009-02-17 13:52:29 +0100286 char *name;
287
288 int (*probe)(void);
289 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800290 int (*apic_id_valid)(int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100291 int (*apic_id_registered)(void);
292
293 u32 irq_delivery_mode;
294 u32 irq_dest_mode;
295
296 const struct cpumask *(*target_cpus)(void);
297
298 int disable_esr;
299
300 int dest_logical;
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300301 unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100302 unsigned long (*check_apicid_present)(int apicid);
303
304 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
305 void (*init_apic_ldr)(void);
306
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300307 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100308
309 void (*setup_apic_routing)(void);
310 int (*multi_timer_check)(int apic, int irq);
Ingo Molnare2780a62009-02-17 13:52:29 +0100311 int (*cpu_present_to_apicid)(int mps_cpu);
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300312 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100313 void (*setup_portio_remap)(void);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200314 int (*check_phys_apicid_present)(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100315 void (*enable_apic_mode)(void);
316 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
317
318 /*
Ingo Molnarbe163a12009-02-17 16:28:46 +0100319 * When one of the next two hooks returns 1 the apic
Ingo Molnare2780a62009-02-17 13:52:29 +0100320 * is switched to this. Essentially they are additional
321 * probe functions:
322 */
323 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
324
325 unsigned int (*get_apic_id)(unsigned long x);
326 unsigned long (*set_apic_id)(unsigned int id);
327 unsigned long apic_id_mask;
328
329 unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
330 unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
331 const struct cpumask *andmask);
332
333 /* ipi */
334 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
335 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
336 int vector);
337 void (*send_IPI_allbutself)(int vector);
338 void (*send_IPI_all)(int vector);
339 void (*send_IPI_self)(int vector);
340
341 /* wakeup_secondary_cpu */
Ingo Molnar1f5bcab2009-02-26 13:51:40 +0100342 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100343
344 int trampoline_phys_low;
345 int trampoline_phys_high;
346
347 void (*wait_for_init_deassert)(atomic_t *deassert);
348 void (*smp_callin_clear_local_apic)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100349 void (*inquire_remote_apic)(int apicid);
350
351 /* apic ops */
352 u32 (*read)(u32 reg);
353 void (*write)(u32 reg, u32 v);
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300354 /*
355 * ->eoi_write() has the same signature as ->write().
356 *
357 * Drivers can support both ->eoi_write() and ->write() by passing the same
358 * callback value. Kernel can override ->eoi_write() and fall back
359 * on write for EOI.
360 */
361 void (*eoi_write)(u32 reg, u32 v);
Ingo Molnare2780a62009-02-17 13:52:29 +0100362 u64 (*icr_read)(void);
363 void (*icr_write)(u32 low, u32 high);
364 void (*wait_icr_idle)(void);
365 u32 (*safe_wait_icr_idle)(void);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100366
367#ifdef CONFIG_X86_32
368 /*
369 * Called very early during boot from get_smp_config(). It should
370 * return the logical apicid. x86_[bios]_cpu_to_apicid is
371 * initialized before this function is called.
372 *
373 * If logical apicid can't be determined that early, the function
374 * may return BAD_APICID. Logical apicid will be configured after
375 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
376 * won't be applied properly during early boot in this case.
377 */
378 int (*x86_32_early_logical_apicid)(int cpu);
Tejun Heo89e5dc22011-01-23 14:37:38 +0100379
Tejun Heo84914ed02011-05-02 14:18:52 +0200380 /*
381 * Optional method called from setup_local_APIC() after logical
382 * apicid is guaranteed to be known to initialize apicid -> node
383 * mapping if NUMA initialization hasn't done so already. Don't
384 * add new users.
385 */
Tejun Heo89e5dc22011-01-23 14:37:38 +0100386 int (*x86_32_numa_cpu_node)(int cpu);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100387#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100388};
389
Ingo Molnar0917c012009-02-26 12:47:40 +0100390/*
391 * Pointer to the local APIC driver in use on this system (there's
392 * always just one such driver in use - the kernel decides via an
393 * early probing process which one it picks - and then sticks to it):
394 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100395extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100396
397/*
Suresh Siddha107e0e02011-05-20 17:51:17 -0700398 * APIC drivers are probed based on how they are listed in the .apicdrivers
399 * section. So the order is important and enforced by the ordering
400 * of different apic driver files in the Makefile.
401 *
402 * For the files having two apic drivers, we use apic_drivers()
403 * to enforce the order with in them.
404 */
405#define apic_driver(sym) \
406 static struct apic *__apicdrivers_##sym __used \
407 __aligned(sizeof(struct apic *)) \
408 __section(.apicdrivers) = { &sym }
409
410#define apic_drivers(sym1, sym2) \
411 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
412 __aligned(sizeof(struct apic *)) \
413 __section(.apicdrivers) = { &sym1, &sym2 }
414
415extern struct apic *__apicdrivers[], *__apicdrivers_end[];
416
417/*
Ingo Molnar0917c012009-02-26 12:47:40 +0100418 * APIC functionality to boot other CPUs - only used on SMP:
419 */
420#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800421extern atomic_t init_deasserted;
422extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Ingo Molnar0917c012009-02-26 12:47:40 +0100423#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100424
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300425#ifdef CONFIG_X86_LOCAL_APIC
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +0900426
Ingo Molnare2780a62009-02-17 13:52:29 +0100427static inline u32 apic_read(u32 reg)
428{
429 return apic->read(reg);
430}
431
432static inline void apic_write(u32 reg, u32 val)
433{
434 apic->write(reg, val);
435}
436
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300437static inline void apic_eoi(void)
438{
439 apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
440}
441
Ingo Molnare2780a62009-02-17 13:52:29 +0100442static inline u64 apic_icr_read(void)
443{
444 return apic->icr_read();
445}
446
447static inline void apic_icr_write(u32 low, u32 high)
448{
449 apic->icr_write(low, high);
450}
451
452static inline void apic_wait_icr_idle(void)
453{
454 apic->wait_icr_idle();
455}
456
457static inline u32 safe_apic_wait_icr_idle(void)
458{
459 return apic->safe_wait_icr_idle();
460}
461
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300462#else /* CONFIG_X86_LOCAL_APIC */
463
464static inline u32 apic_read(u32 reg) { return 0; }
465static inline void apic_write(u32 reg, u32 val) { }
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300466static inline void apic_eoi(void) { }
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300467static inline u64 apic_icr_read(void) { return 0; }
468static inline void apic_icr_write(u32 low, u32 high) { }
469static inline void apic_wait_icr_idle(void) { }
470static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
471
472#endif /* CONFIG_X86_LOCAL_APIC */
Ingo Molnare2780a62009-02-17 13:52:29 +0100473
474static inline void ack_APIC_irq(void)
475{
476 /*
477 * ack_APIC_irq() actually gets compiled as a single instruction
478 * ... yummie.
479 */
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300480 apic_eoi();
Ingo Molnare2780a62009-02-17 13:52:29 +0100481}
482
483static inline unsigned default_get_apic_id(unsigned long x)
484{
485 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
486
Andreas Herrmann42937e82009-06-08 15:55:09 +0200487 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
Ingo Molnare2780a62009-02-17 13:52:29 +0100488 return (x >> 24) & 0xFF;
489 else
490 return (x >> 24) & 0x0F;
491}
492
493/*
494 * Warm reset vector default position:
495 */
496#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
497#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
498
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800499#ifdef CONFIG_X86_64
Ingo Molnare2780a62009-02-17 13:52:29 +0100500extern int default_acpi_madt_oem_check(char *, char *);
501
502extern void apic_send_IPI_self(int vector);
503
Ingo Molnare2780a62009-02-17 13:52:29 +0100504DECLARE_PER_CPU(int, x2apic_extra_bits);
505
506extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200507extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100508#endif
509
510static inline void default_wait_for_init_deassert(atomic_t *deassert)
511{
512 while (!atomic_read(deassert))
513 cpu_relax();
514 return;
515}
516
Jan Beulich838312b2011-09-28 16:44:54 +0100517extern void generic_bigsmp_probe(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100518
519
520#ifdef CONFIG_X86_LOCAL_APIC
521
522#include <asm/smp.h>
523
524#define APIC_DFR_VALUE (APIC_DFR_FLAT)
525
526static inline const struct cpumask *default_target_cpus(void)
527{
528#ifdef CONFIG_SMP
529 return cpu_online_mask;
530#else
531 return cpumask_of(0);
532#endif
533}
534
535DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
536
537
538static inline unsigned int read_apic_id(void)
539{
540 unsigned int reg;
541
542 reg = apic_read(APIC_ID);
543
544 return apic->get_apic_id(reg);
545}
546
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800547static inline int default_apic_id_valid(int apicid)
548{
Steffen Persvoldb7157ac2012-03-16 20:25:35 +0100549 return (apicid < 255);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800550}
551
Ingo Molnare2780a62009-02-17 13:52:29 +0100552extern void default_setup_apic_routing(void);
553
Cyrill Gorcunov9844ab12009-10-14 00:07:03 +0400554extern struct apic apic_noop;
555
Ingo Molnare2780a62009-02-17 13:52:29 +0100556#ifdef CONFIG_X86_32
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +0530557
Tejun Heoacb8bc02011-01-23 14:37:33 +0100558static inline int noop_x86_32_early_logical_apicid(int cpu)
559{
560 return BAD_APICID;
561}
562
Ingo Molnare2780a62009-02-17 13:52:29 +0100563/*
564 * Set up the logical destination ID.
565 *
566 * Intel recommends to set DFR, LDR and TPR before enabling
567 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
568 * document number 292116). So here it goes...
569 */
570extern void default_init_apic_ldr(void);
571
572static inline int default_apic_id_registered(void)
573{
574 return physid_isset(read_apic_id(), phys_cpu_present_map);
575}
576
Yinghai Luf56e5032009-03-24 14:16:30 -0700577static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
578{
579 return cpuid_apic >> index_msb;
580}
581
Yinghai Luf56e5032009-03-24 14:16:30 -0700582#endif
583
Ingo Molnare2780a62009-02-17 13:52:29 +0100584static inline unsigned int
585default_cpu_mask_to_apicid(const struct cpumask *cpumask)
586{
Yinghai Luf56e5032009-03-24 14:16:30 -0700587 return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
Ingo Molnare2780a62009-02-17 13:52:29 +0100588}
589
590static inline unsigned int
591default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
592 const struct cpumask *andmask)
593{
594 unsigned long mask1 = cpumask_bits(cpumask)[0];
595 unsigned long mask2 = cpumask_bits(andmask)[0];
596 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
597
598 return (unsigned int)(mask1 & mask2 & mask3);
599}
600
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300601static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100602{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300603 return physid_isset(apicid, *map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100604}
605
606static inline unsigned long default_check_apicid_present(int bit)
607{
608 return physid_isset(bit, phys_cpu_present_map);
609}
610
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300611static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
Ingo Molnare2780a62009-02-17 13:52:29 +0100612{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300613 *retmap = *phys_map;
Ingo Molnare2780a62009-02-17 13:52:29 +0100614}
615
Ingo Molnare2780a62009-02-17 13:52:29 +0100616static inline int __default_cpu_present_to_apicid(int mps_cpu)
617{
618 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
619 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
620 else
621 return BAD_APICID;
622}
623
624static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200625__default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100626{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200627 return physid_isset(phys_apicid, phys_cpu_present_map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100628}
629
630#ifdef CONFIG_X86_32
631static inline int default_cpu_present_to_apicid(int mps_cpu)
632{
633 return __default_cpu_present_to_apicid(mps_cpu);
634}
635
636static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200637default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100638{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200639 return __default_check_phys_apicid_present(phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100640}
641#else
642extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200643extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100644#endif
645
Ingo Molnare2780a62009-02-17 13:52:29 +0100646#endif /* CONFIG_X86_LOCAL_APIC */
647
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700648#endif /* _ASM_X86_APIC_H */