blob: 892c108ca67a140ab96f978371f635a06778997b [file] [log] [blame]
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001/*
2 * ALSA SoC TLV320AIC3X codec driver
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov44d0a872007-11-14 17:07:17 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Notes:
14 * The AIC3X is a driver for a low power stereo audio
Randolph Chung6184f102010-08-20 12:47:53 +080015 * codecs aic31, aic32, aic33, aic3007.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010016 *
17 * It supports full aic33 codec functionality.
Randolph Chung6184f102010-08-20 12:47:53 +080018 * The compatibility with aic32, aic31 and aic3007 is as follows:
19 * aic32/aic3007 | aic31
Vladimir Barinov44d0a872007-11-14 17:07:17 +010020 * ---------------------------------------
21 * MONO_LOUT -> N/A | MONO_LOUT -> N/A
22 * | IN1L -> LINE1L
23 * | IN1R -> LINE1R
24 * | IN2L -> LINE2L
25 * | IN2R -> LINE2R
26 * | MIC3L/R -> N/A
27 * truncated internal functionality in
28 * accordance with documentation
29 * ---------------------------------------
30 *
31 * Hence the machine layer should disable unsupported inputs/outputs by
Liam Girdwooda5302182008-07-07 13:35:17 +010032 * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010033 */
34
35#include <linux/module.h>
36#include <linux/moduleparam.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/pm.h>
40#include <linux/i2c.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030041#include <linux/gpio.h>
Jarkko Nikula07779fd2010-04-26 15:49:14 +030042#include <linux/regulator/consumer.h>
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +053043#include <linux/of_gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010045#include <sound/core.h>
46#include <sound/pcm.h>
47#include <sound/pcm_params.h>
48#include <sound/soc.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010049#include <sound/initval.h>
Jarkko Nikula7565fc32009-02-09 14:27:07 +020050#include <sound/tlv.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030051#include <sound/tlv320aic3x.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010052
53#include "tlv320aic3x.h"
54
Jarkko Nikula07779fd2010-04-26 15:49:14 +030055#define AIC3X_NUM_SUPPLIES 4
56static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
57 "IOVDD", /* I/O Voltage */
58 "DVDD", /* Digital Core Voltage */
59 "AVDD", /* Analog DAC Voltage */
60 "DRVDD", /* ADC Analog and Output Driver Voltage */
61};
Vladimir Barinov44d0a872007-11-14 17:07:17 +010062
Jarkko Nikula414c73a2010-11-01 14:03:56 +020063static LIST_HEAD(reset_list);
64
Jarkko Nikula5a895f82010-09-20 10:39:13 +030065struct aic3x_priv;
66
67struct aic3x_disable_nb {
68 struct notifier_block nb;
69 struct aic3x_priv *aic3x;
70};
71
Vladimir Barinov44d0a872007-11-14 17:07:17 +010072/* codec private data */
73struct aic3x_priv {
Jarkko Nikula5a895f82010-09-20 10:39:13 +030074 struct snd_soc_codec *codec;
Mark Brown2a6fede2013-09-24 00:07:13 +010075 struct regmap *regmap;
Jarkko Nikula07779fd2010-04-26 15:49:14 +030076 struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
Jarkko Nikula5a895f82010-09-20 10:39:13 +030077 struct aic3x_disable_nb disable_nb[AIC3X_NUM_SUPPLIES];
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000078 struct aic3x_setup_data *setup;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010079 unsigned int sysclk;
Jarkko Nikula414c73a2010-11-01 14:03:56 +020080 struct list_head list;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010081 int master;
Jarkko Nikula5193d622010-05-05 13:02:03 +030082 int gpio_reset;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +030083 int power;
Randolph Chung6184f102010-08-20 12:47:53 +080084#define AIC3X_MODEL_3X 0
85#define AIC3X_MODEL_33 1
86#define AIC3X_MODEL_3007 2
87 u16 model;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +053088
89 /* Selects the micbias voltage */
90 enum aic3x_micbias_voltage micbias_vg;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010091};
92
Mark Brown2a6fede2013-09-24 00:07:13 +010093static const struct reg_default aic3x_reg[] = {
94 { 0, 0x00 }, { 1, 0x00 }, { 2, 0x00 }, { 3, 0x10 },
95 { 4, 0x04 }, { 5, 0x00 }, { 6, 0x00 }, { 7, 0x00 },
96 { 8, 0x00 }, { 9, 0x00 }, { 10, 0x00 }, { 11, 0x01 },
97 { 12, 0x00 }, { 13, 0x00 }, { 14, 0x00 }, { 15, 0x80 },
98 { 16, 0x80 }, { 17, 0xff }, { 18, 0xff }, { 19, 0x78 },
99 { 20, 0x78 }, { 21, 0x78 }, { 22, 0x78 }, { 23, 0x78 },
100 { 24, 0x78 }, { 25, 0x00 }, { 26, 0x00 }, { 27, 0xfe },
101 { 28, 0x00 }, { 29, 0x00 }, { 30, 0xfe }, { 31, 0x00 },
102 { 32, 0x18 }, { 33, 0x18 }, { 34, 0x00 }, { 35, 0x00 },
103 { 36, 0x00 }, { 37, 0x00 }, { 38, 0x00 }, { 39, 0x00 },
104 { 40, 0x00 }, { 41, 0x00 }, { 42, 0x00 }, { 43, 0x80 },
105 { 44, 0x80 }, { 45, 0x00 }, { 46, 0x00 }, { 47, 0x00 },
106 { 48, 0x00 }, { 49, 0x00 }, { 50, 0x00 }, { 51, 0x04 },
107 { 52, 0x00 }, { 53, 0x00 }, { 54, 0x00 }, { 55, 0x00 },
108 { 56, 0x00 }, { 57, 0x00 }, { 58, 0x04 }, { 59, 0x00 },
109 { 60, 0x00 }, { 61, 0x00 }, { 62, 0x00 }, { 63, 0x00 },
110 { 64, 0x00 }, { 65, 0x04 }, { 66, 0x00 }, { 67, 0x00 },
111 { 68, 0x00 }, { 69, 0x00 }, { 70, 0x00 }, { 71, 0x00 },
112 { 72, 0x04 }, { 73, 0x00 }, { 74, 0x00 }, { 75, 0x00 },
113 { 76, 0x00 }, { 77, 0x00 }, { 78, 0x00 }, { 79, 0x00 },
114 { 80, 0x00 }, { 81, 0x00 }, { 82, 0x00 }, { 83, 0x00 },
115 { 84, 0x00 }, { 85, 0x00 }, { 86, 0x00 }, { 87, 0x00 },
116 { 88, 0x00 }, { 89, 0x00 }, { 90, 0x00 }, { 91, 0x00 },
117 { 92, 0x00 }, { 93, 0x00 }, { 94, 0x00 }, { 95, 0x00 },
118 { 96, 0x00 }, { 97, 0x00 }, { 98, 0x00 }, { 99, 0x00 },
119 { 100, 0x00 }, { 101, 0x00 }, { 102, 0x02 }, { 103, 0x00 },
120 { 104, 0x00 }, { 105, 0x00 }, { 106, 0x00 }, { 107, 0x00 },
121 { 108, 0x00 }, { 109, 0x00 },
122};
123
124static const struct regmap_config aic3x_regmap = {
125 .reg_bits = 8,
126 .val_bits = 8,
127
128 .max_register = DAC_ICC_ADJ,
129 .reg_defaults = aic3x_reg,
130 .num_reg_defaults = ARRAY_SIZE(aic3x_reg),
131 .cache_type = REGCACHE_RBTREE,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100132};
133
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100134#define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
Lars-Peter Clausen1476f662013-06-19 19:33:53 +0200135 SOC_SINGLE_EXT(xname, reg, shift, mask, invert, \
136 snd_soc_dapm_get_volsw, snd_soc_dapm_put_volsw_aic3x)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100137
138/*
139 * All input lines are connected when !0xf and disconnected with 0xf bit field,
140 * so we have to use specific dapm_put call for input mixer
141 */
142static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
143 struct snd_ctl_elem_value *ucontrol)
144{
Lars-Peter Clauseneee5d7f2013-07-29 17:13:57 +0200145 struct snd_soc_codec *codec = snd_soc_dapm_kcontrol_codec(kcontrol);
Eero Nurkkala4453dba2009-02-06 12:01:04 +0200146 struct soc_mixer_control *mc =
147 (struct soc_mixer_control *)kcontrol->private_value;
148 unsigned int reg = mc->reg;
149 unsigned int shift = mc->shift;
150 int max = mc->max;
151 unsigned int mask = (1 << fls(max)) - 1;
152 unsigned int invert = mc->invert;
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200153 unsigned short val;
154 struct snd_soc_dapm_update update;
155 int connect, change;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100156
157 val = (ucontrol->value.integer.value[0] & mask);
158
159 mask = 0xf;
160 if (val)
161 val = mask;
162
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200163 connect = !!val;
164
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100165 if (invert)
166 val = mask - val;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100167
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200168 mask <<= shift;
169 val <<= shift;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100170
Lars-Peter Clauseneee5d7f2013-07-29 17:13:57 +0200171 change = snd_soc_test_bits(codec, val, mask, reg);
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200172 if (change) {
173 update.kcontrol = kcontrol;
174 update.reg = reg;
175 update.mask = mask;
176 update.val = val;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100177
Lars-Peter Clauseneee5d7f2013-07-29 17:13:57 +0200178 snd_soc_dapm_mixer_update_power(&codec->dapm, kcontrol, connect,
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200179 &update);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100180 }
181
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200182 return change;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100183}
184
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530185/*
186 * mic bias power on/off share the same register bits with
187 * output voltage of mic bias. when power on mic bias, we
188 * need reclaim it to voltage value.
189 * 0x0 = Powered off
190 * 0x1 = MICBIAS output is powered to 2.0V,
191 * 0x2 = MICBIAS output is powered to 2.5V
192 * 0x3 = MICBIAS output is connected to AVDD
193 */
194static int mic_bias_event(struct snd_soc_dapm_widget *w,
195 struct snd_kcontrol *kcontrol, int event)
196{
197 struct snd_soc_codec *codec = w->codec;
198 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
199
200 switch (event) {
201 case SND_SOC_DAPM_POST_PMU:
202 /* change mic bias voltage to user defined */
203 snd_soc_update_bits(codec, MICBIAS_CTRL,
204 MICBIAS_LEVEL_MASK,
205 aic3x->micbias_vg << MICBIAS_LEVEL_SHIFT);
206 break;
207
208 case SND_SOC_DAPM_PRE_PMD:
209 snd_soc_update_bits(codec, MICBIAS_CTRL,
210 MICBIAS_LEVEL_MASK, 0);
211 break;
212 }
213 return 0;
214}
215
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100216static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
217static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
218static const char *aic3x_left_hpcom_mux[] =
219 { "differential of HPLOUT", "constant VCM", "single-ended" };
220static const char *aic3x_right_hpcom_mux[] =
221 { "differential of HPROUT", "constant VCM", "single-ended",
222 "differential of HPLCOM", "external feedback" };
223static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300224static const char *aic3x_adc_hpf[] =
225 { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100226
227#define LDAC_ENUM 0
228#define RDAC_ENUM 1
229#define LHPCOM_ENUM 2
230#define RHPCOM_ENUM 3
Jarkko Nikula404b5662011-05-26 11:37:02 +0300231#define LINE1L_2_L_ENUM 4
232#define LINE1L_2_R_ENUM 5
233#define LINE1R_2_L_ENUM 6
234#define LINE1R_2_R_ENUM 7
235#define LINE2L_ENUM 8
236#define LINE2R_ENUM 9
237#define ADC_HPF_ENUM 10
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100238
239static const struct soc_enum aic3x_enum[] = {
240 SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
241 SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
242 SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
243 SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
244 SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula404b5662011-05-26 11:37:02 +0300245 SOC_ENUM_SINGLE(LINE1L_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
246 SOC_ENUM_SINGLE(LINE1R_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100247 SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
248 SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
249 SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300250 SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100251};
252
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200253static const char *aic3x_agc_level[] =
254 { "-5.5dB", "-8dB", "-10dB", "-12dB", "-14dB", "-17dB", "-20dB", "-24dB" };
255static const struct soc_enum aic3x_agc_level_enum[] = {
256 SOC_ENUM_SINGLE(LAGC_CTRL_A, 4, 8, aic3x_agc_level),
257 SOC_ENUM_SINGLE(RAGC_CTRL_A, 4, 8, aic3x_agc_level),
258};
259
260static const char *aic3x_agc_attack[] = { "8ms", "11ms", "16ms", "20ms" };
261static const struct soc_enum aic3x_agc_attack_enum[] = {
262 SOC_ENUM_SINGLE(LAGC_CTRL_A, 2, 4, aic3x_agc_attack),
263 SOC_ENUM_SINGLE(RAGC_CTRL_A, 2, 4, aic3x_agc_attack),
264};
265
266static const char *aic3x_agc_decay[] = { "100ms", "200ms", "400ms", "500ms" };
267static const struct soc_enum aic3x_agc_decay_enum[] = {
268 SOC_ENUM_SINGLE(LAGC_CTRL_A, 0, 4, aic3x_agc_decay),
269 SOC_ENUM_SINGLE(RAGC_CTRL_A, 0, 4, aic3x_agc_decay),
270};
271
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200272/*
273 * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
274 */
275static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
276/* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
277static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
278/*
279 * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
280 * Step size is approximately 0.5 dB over most of the scale but increasing
281 * near the very low levels.
282 * Define dB scale so that it is mostly correct for range about -55 to 0 dB
283 * but having increasing dB difference below that (and where it doesn't count
284 * so much). This setting shows -50 dB (actual is -50.3 dB) for register
285 * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
286 */
287static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
288
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100289static const struct snd_kcontrol_new aic3x_snd_controls[] = {
290 /* Output */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200291 SOC_DOUBLE_R_TLV("PCM Playback Volume",
292 LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100293
Jarkko Nikula098b1712010-08-27 16:56:50 +0300294 /*
295 * Output controls that map to output mixer switches. Note these are
296 * only for swapped L-to-R and R-to-L routes. See below stereo controls
297 * for direct L-to-L and R-to-R routes.
298 */
299 SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
300 LINE2R_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
301 SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
302 PGAR_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
303 SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
304 DACR1_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
305
306 SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
307 LINE2L_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
308 SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
309 PGAL_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
310 SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
311 DACL1_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
312
313 SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
314 LINE2R_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
315 SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
316 PGAR_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
317 SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
318 DACR1_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
319
320 SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
321 LINE2L_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
322 SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
323 PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
324 SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
325 DACL1_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
326
327 SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
328 LINE2R_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
329 SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
330 PGAR_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
331 SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
332 DACR1_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
333
334 SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
335 LINE2L_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
336 SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
337 PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
338 SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
339 DACL1_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
340
341 /* Stereo output controls for direct L-to-L and R-to-R routes */
342 SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
343 LINE2L_2_LLOPM_VOL, LINE2R_2_RLOPM_VOL,
344 0, 118, 1, output_stage_tlv),
345 SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
346 PGAL_2_LLOPM_VOL, PGAR_2_RLOPM_VOL,
347 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200348 SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
349 DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
350 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100351
Jarkko Nikula098b1712010-08-27 16:56:50 +0300352 SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
353 LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
354 0, 118, 1, output_stage_tlv),
355 SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
356 PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
357 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200358 SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
359 DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
360 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100361
Jarkko Nikula098b1712010-08-27 16:56:50 +0300362 SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
363 LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
364 0, 118, 1, output_stage_tlv),
365 SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
366 PGAL_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
367 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200368 SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
369 DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
370 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100371
Jarkko Nikula098b1712010-08-27 16:56:50 +0300372 SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
373 LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
374 0, 118, 1, output_stage_tlv),
375 SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
376 PGAL_2_HPLCOM_VOL, PGAR_2_HPRCOM_VOL,
377 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200378 SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
379 DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
380 0, 118, 1, output_stage_tlv),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300381
382 /* Output pin mute controls */
383 SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
384 0x01, 0),
385 SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
386 SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
387 0x01, 0),
Jarkko Nikulaf9bc0292010-08-27 16:56:47 +0300388 SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100389 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100390
391 /*
392 * Note: enable Automatic input Gain Controller with care. It can
393 * adjust PGA to max value when ADC is on and will never go back.
394 */
395 SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200396 SOC_ENUM("Left AGC Target level", aic3x_agc_level_enum[0]),
397 SOC_ENUM("Right AGC Target level", aic3x_agc_level_enum[1]),
398 SOC_ENUM("Left AGC Attack time", aic3x_agc_attack_enum[0]),
399 SOC_ENUM("Right AGC Attack time", aic3x_agc_attack_enum[1]),
400 SOC_ENUM("Left AGC Decay time", aic3x_agc_decay_enum[0]),
401 SOC_ENUM("Right AGC Decay time", aic3x_agc_decay_enum[1]),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100402
Jiri Prchal77444192012-07-09 09:48:44 +0200403 /* De-emphasis */
404 SOC_DOUBLE("De-emphasis Switch", AIC3X_CODEC_DFILT_CTRL, 2, 0, 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100405
406 /* Input */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200407 SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
408 0, 119, 0, adc_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100409 SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300410
411 SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100412};
413
Randolph Chung6184f102010-08-20 12:47:53 +0800414/*
415 * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
416 */
417static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
418
419static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
Jarkko Nikula14a95fe82012-05-28 22:09:02 +0300420 SOC_DOUBLE_TLV("Class-D Playback Volume", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
Randolph Chung6184f102010-08-20 12:47:53 +0800421
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100422/* Left DAC Mux */
423static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
424SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
425
426/* Right DAC Mux */
427static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
428SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
429
430/* Left HPCOM Mux */
431static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
432SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
433
434/* Right HPCOM Mux */
435static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
436SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
437
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300438/* Left Line Mixer */
439static const struct snd_kcontrol_new aic3x_left_line_mixer_controls[] = {
440 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
441 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
442 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
443 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
444 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
445 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100446};
447
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300448/* Right Line Mixer */
449static const struct snd_kcontrol_new aic3x_right_line_mixer_controls[] = {
450 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
451 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
452 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
453 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
454 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
455 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
456};
457
458/* Mono Mixer */
459static const struct snd_kcontrol_new aic3x_mono_mixer_controls[] = {
460 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
461 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
462 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
463 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
464 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
465 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
466};
467
468/* Left HP Mixer */
469static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls[] = {
470 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
471 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
472 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
473 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL, 7, 1, 0),
474 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
475 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL, 7, 1, 0),
476};
477
478/* Right HP Mixer */
479static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls[] = {
480 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL, 7, 1, 0),
481 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
482 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL, 7, 1, 0),
483 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
484 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
485 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
486};
487
488/* Left HPCOM Mixer */
489static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls[] = {
490 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
491 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
492 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
493 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL, 7, 1, 0),
494 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
495 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL, 7, 1, 0),
496};
497
498/* Right HPCOM Mixer */
499static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls[] = {
500 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL, 7, 1, 0),
501 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
502 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL, 7, 1, 0),
503 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
504 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
505 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100506};
507
508/* Left PGA Mixer */
509static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
510 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100511 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100512 SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
513 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100514 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100515};
516
517/* Right PGA Mixer */
518static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
519 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100520 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100521 SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100522 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100523 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
524};
525
526/* Left Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300527static const struct snd_kcontrol_new aic3x_left_line1l_mux_controls =
528SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_2_L_ENUM]);
529static const struct snd_kcontrol_new aic3x_right_line1l_mux_controls =
530SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_2_R_ENUM]);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100531
532/* Right Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300533static const struct snd_kcontrol_new aic3x_right_line1r_mux_controls =
534SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_2_R_ENUM]);
535static const struct snd_kcontrol_new aic3x_left_line1r_mux_controls =
536SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_2_L_ENUM]);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100537
538/* Left Line2 Mux */
539static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
540SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
541
542/* Right Line2 Mux */
543static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
544SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
545
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100546static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
547 /* Left DAC to Left Outputs */
548 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
549 SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
550 &aic3x_left_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100551 SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
552 &aic3x_left_hpcom_mux_controls),
553 SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
554 SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
555 SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
556
557 /* Right DAC to Right Outputs */
558 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
559 SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
560 &aic3x_right_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100561 SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
562 &aic3x_right_hpcom_mux_controls),
563 SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
564 SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
565 SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
566
567 /* Mono Output */
568 SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
569
Daniel Mack54f01912008-11-26 17:47:36 +0100570 /* Inputs to Left ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100571 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
572 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
573 &aic3x_left_pga_mixer_controls[0],
574 ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
575 SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300576 &aic3x_left_line1l_mux_controls),
Daniel Mack54f01912008-11-26 17:47:36 +0100577 SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300578 &aic3x_left_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100579 SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
580 &aic3x_left_line2_mux_controls),
581
Daniel Mack54f01912008-11-26 17:47:36 +0100582 /* Inputs to Right ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100583 SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
584 LINE1R_2_RADC_CTRL, 2, 0),
585 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
586 &aic3x_right_pga_mixer_controls[0],
587 ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
Daniel Mack54f01912008-11-26 17:47:36 +0100588 SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300589 &aic3x_right_line1l_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100590 SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300591 &aic3x_right_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100592 SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
593 &aic3x_right_line2_mux_controls),
594
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300595 /*
596 * Not a real mic bias widget but similar function. This is for dynamic
597 * control of GPIO1 digital mic modulator clock output function when
598 * using digital mic.
599 */
600 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
601 AIC3X_GPIO1_REG, 4, 0xf,
602 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
603 AIC3X_GPIO1_FUNC_DISABLED),
604
605 /*
606 * Also similar function like mic bias. Selects digital mic with
607 * configurable oversampling rate instead of ADC converter.
608 */
609 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
610 AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
611 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
612 AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
613 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
614 AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
615
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100616 /* Mic Bias */
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530617 SND_SOC_DAPM_SUPPLY("Mic Bias", MICBIAS_CTRL, 6, 0,
618 mic_bias_event,
619 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100620
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300621 /* Output mixers */
622 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
623 &aic3x_left_line_mixer_controls[0],
624 ARRAY_SIZE(aic3x_left_line_mixer_controls)),
625 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
626 &aic3x_right_line_mixer_controls[0],
627 ARRAY_SIZE(aic3x_right_line_mixer_controls)),
628 SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM, 0, 0,
629 &aic3x_mono_mixer_controls[0],
630 ARRAY_SIZE(aic3x_mono_mixer_controls)),
631 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
632 &aic3x_left_hp_mixer_controls[0],
633 ARRAY_SIZE(aic3x_left_hp_mixer_controls)),
634 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
635 &aic3x_right_hp_mixer_controls[0],
636 ARRAY_SIZE(aic3x_right_hp_mixer_controls)),
637 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
638 &aic3x_left_hpcom_mixer_controls[0],
639 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls)),
640 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
641 &aic3x_right_hpcom_mixer_controls[0],
642 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100643
644 SND_SOC_DAPM_OUTPUT("LLOUT"),
645 SND_SOC_DAPM_OUTPUT("RLOUT"),
646 SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
647 SND_SOC_DAPM_OUTPUT("HPLOUT"),
648 SND_SOC_DAPM_OUTPUT("HPROUT"),
649 SND_SOC_DAPM_OUTPUT("HPLCOM"),
650 SND_SOC_DAPM_OUTPUT("HPRCOM"),
651
652 SND_SOC_DAPM_INPUT("MIC3L"),
653 SND_SOC_DAPM_INPUT("MIC3R"),
654 SND_SOC_DAPM_INPUT("LINE1L"),
655 SND_SOC_DAPM_INPUT("LINE1R"),
656 SND_SOC_DAPM_INPUT("LINE2L"),
657 SND_SOC_DAPM_INPUT("LINE2R"),
Jarkko Nikula19f7ac52010-09-17 14:39:01 +0300658
659 /*
660 * Virtual output pin to detection block inside codec. This can be
661 * used to keep codec bias on if gpio or detection features are needed.
662 * Force pin on or construct a path with an input jack and mic bias
663 * widgets.
664 */
665 SND_SOC_DAPM_OUTPUT("Detection"),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100666};
667
Randolph Chung6184f102010-08-20 12:47:53 +0800668static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
669 /* Class-D outputs */
670 SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
671 SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
672
673 SND_SOC_DAPM_OUTPUT("SPOP"),
674 SND_SOC_DAPM_OUTPUT("SPOM"),
675};
676
Mark Brownd0cc0d32008-05-13 14:55:22 +0200677static const struct snd_soc_dapm_route intercon[] = {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100678 /* Left Input */
679 {"Left Line1L Mux", "single-ended", "LINE1L"},
680 {"Left Line1L Mux", "differential", "LINE1L"},
681
682 {"Left Line2L Mux", "single-ended", "LINE2L"},
683 {"Left Line2L Mux", "differential", "LINE2L"},
684
685 {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100686 {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100687 {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
688 {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
Daniel Mack54f01912008-11-26 17:47:36 +0100689 {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100690
691 {"Left ADC", NULL, "Left PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300692 {"Left ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100693
694 /* Right Input */
695 {"Right Line1R Mux", "single-ended", "LINE1R"},
696 {"Right Line1R Mux", "differential", "LINE1R"},
697
698 {"Right Line2R Mux", "single-ended", "LINE2R"},
699 {"Right Line2R Mux", "differential", "LINE2R"},
700
Daniel Mack54f01912008-11-26 17:47:36 +0100701 {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100702 {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
703 {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100704 {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100705 {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
706
707 {"Right ADC", NULL, "Right PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300708 {"Right ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100709
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300710 /*
711 * Logical path between digital mic enable and GPIO1 modulator clock
712 * output function
713 */
714 {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
715 {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
716 {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300717
718 /* Left DAC Output */
719 {"Left DAC Mux", "DAC_L1", "Left DAC"},
720 {"Left DAC Mux", "DAC_L2", "Left DAC"},
721 {"Left DAC Mux", "DAC_L3", "Left DAC"},
722
723 /* Right DAC Output */
724 {"Right DAC Mux", "DAC_R1", "Right DAC"},
725 {"Right DAC Mux", "DAC_R2", "Right DAC"},
726 {"Right DAC Mux", "DAC_R3", "Right DAC"},
727
728 /* Left Line Output */
729 {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
730 {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
731 {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
732 {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
733 {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
734 {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
735
736 {"Left Line Out", NULL, "Left Line Mixer"},
737 {"Left Line Out", NULL, "Left DAC Mux"},
738 {"LLOUT", NULL, "Left Line Out"},
739
740 /* Right Line Output */
741 {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
742 {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
743 {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
744 {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
745 {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
746 {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
747
748 {"Right Line Out", NULL, "Right Line Mixer"},
749 {"Right Line Out", NULL, "Right DAC Mux"},
750 {"RLOUT", NULL, "Right Line Out"},
751
752 /* Mono Output */
753 {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
754 {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
755 {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
756 {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
757 {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
758 {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
759
760 {"Mono Out", NULL, "Mono Mixer"},
761 {"MONO_LOUT", NULL, "Mono Out"},
762
763 /* Left HP Output */
764 {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
765 {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
766 {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
767 {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
768 {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
769 {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
770
771 {"Left HP Out", NULL, "Left HP Mixer"},
772 {"Left HP Out", NULL, "Left DAC Mux"},
773 {"HPLOUT", NULL, "Left HP Out"},
774
775 /* Right HP Output */
776 {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
777 {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
778 {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
779 {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
780 {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
781 {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
782
783 {"Right HP Out", NULL, "Right HP Mixer"},
784 {"Right HP Out", NULL, "Right DAC Mux"},
785 {"HPROUT", NULL, "Right HP Out"},
786
787 /* Left HPCOM Output */
788 {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
789 {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
790 {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
791 {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
792 {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
793 {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
794
795 {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
796 {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
797 {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
798 {"Left HP Com", NULL, "Left HPCOM Mux"},
799 {"HPLCOM", NULL, "Left HP Com"},
800
801 /* Right HPCOM Output */
802 {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
803 {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
804 {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
805 {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
806 {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
807 {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
808
809 {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
810 {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
811 {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
812 {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
813 {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
814 {"Right HP Com", NULL, "Right HPCOM Mux"},
815 {"HPRCOM", NULL, "Right HP Com"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100816};
817
Randolph Chung6184f102010-08-20 12:47:53 +0800818static const struct snd_soc_dapm_route intercon_3007[] = {
819 /* Class-D outputs */
820 {"Left Class-D Out", NULL, "Left Line Out"},
821 {"Right Class-D Out", NULL, "Left Line Out"},
822 {"SPOP", NULL, "Left Class-D Out"},
823 {"SPOM", NULL, "Right Class-D Out"},
824};
825
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100826static int aic3x_add_widgets(struct snd_soc_codec *codec)
827{
Randolph Chung6184f102010-08-20 12:47:53 +0800828 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200829 struct snd_soc_dapm_context *dapm = &codec->dapm;
Randolph Chung6184f102010-08-20 12:47:53 +0800830
Randolph Chung6184f102010-08-20 12:47:53 +0800831 if (aic3x->model == AIC3X_MODEL_3007) {
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200832 snd_soc_dapm_new_controls(dapm, aic3007_dapm_widgets,
Randolph Chung6184f102010-08-20 12:47:53 +0800833 ARRAY_SIZE(aic3007_dapm_widgets));
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200834 snd_soc_dapm_add_routes(dapm, intercon_3007,
835 ARRAY_SIZE(intercon_3007));
Randolph Chung6184f102010-08-20 12:47:53 +0800836 }
837
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100838 return 0;
839}
840
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100841static int aic3x_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000842 struct snd_pcm_hw_params *params,
843 struct snd_soc_dai *dai)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100844{
Mark Browne6968a12012-04-04 15:58:16 +0100845 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900846 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200847 int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
Peter Meerwald255173b2009-12-14 14:44:56 +0100848 u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
849 u16 d, pll_d = 1;
Peter Meerwald255173b2009-12-14 14:44:56 +0100850 int clk;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100851
852 /* select data word length */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300853 data = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100854 switch (params_format(params)) {
855 case SNDRV_PCM_FORMAT_S16_LE:
856 break;
857 case SNDRV_PCM_FORMAT_S20_3LE:
858 data |= (0x01 << 4);
859 break;
860 case SNDRV_PCM_FORMAT_S24_LE:
861 data |= (0x02 << 4);
862 break;
863 case SNDRV_PCM_FORMAT_S32_LE:
864 data |= (0x03 << 4);
865 break;
866 }
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300867 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, data);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100868
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200869 /* Fsref can be 44100 or 48000 */
870 fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
871
872 /* Try to find a value for Q which allows us to bypass the PLL and
873 * generate CODEC_CLK directly. */
874 for (pll_q = 2; pll_q < 18; pll_q++)
875 if (aic3x->sysclk / (128 * pll_q) == fsref) {
876 bypass_pll = 1;
877 break;
878 }
879
880 if (bypass_pll) {
881 pll_q &= 0xf;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300882 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
883 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400884 /* disable PLL if it is bypassed */
Axel Lin9c173d12011-10-26 22:13:17 +0800885 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG, PLL_ENABLE, 0);
Chaithrika U S06c71282009-07-22 07:45:04 -0400886
887 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300888 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400889 /* enable PLL when it is used */
Axel Lin9c173d12011-10-26 22:13:17 +0800890 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG,
891 PLL_ENABLE, PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -0400892 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200893
894 /* Route Left DAC to left channel input and
895 * right DAC to right channel input */
896 data = (LDAC2LCH | RDAC2RCH);
897 data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
898 if (params_rate(params) >= 64000)
899 data |= DUAL_RATE_MODE;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300900 snd_soc_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200901
902 /* codec sample rate select */
903 data = (fsref * 20) / params_rate(params);
904 if (params_rate(params) < 64000)
905 data /= 2;
906 data /= 5;
907 data -= 2;
908 data |= (data << 4);
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300909 snd_soc_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200910
911 if (bypass_pll)
912 return 0;
913
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300914 /* Use PLL, compute appropriate setup for j, d, r and p, the closest
Peter Meerwald255173b2009-12-14 14:44:56 +0100915 * one wins the game. Try with d==0 first, next with d!=0.
916 * Constraints for j are according to the datasheet.
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200917 * The sysclk is divided by 1000 to prevent integer overflows.
918 */
Peter Meerwald255173b2009-12-14 14:44:56 +0100919
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200920 codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
921
922 for (r = 1; r <= 16; r++)
923 for (p = 1; p <= 8; p++) {
Peter Meerwald255173b2009-12-14 14:44:56 +0100924 for (j = 4; j <= 55; j++) {
925 /* This is actually 1000*((j+(d/10000))*r)/p
926 * The term had to be converted to get
927 * rid of the division by 10000; d = 0 here
928 */
Mark Brown5baf8312010-01-02 13:13:42 +0000929 int tmp_clk = (1000 * j * r) / p;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200930
Peter Meerwald255173b2009-12-14 14:44:56 +0100931 /* Check whether this values get closer than
932 * the best ones we had before
933 */
Mark Brown5baf8312010-01-02 13:13:42 +0000934 if (abs(codec_clk - tmp_clk) <
Peter Meerwald255173b2009-12-14 14:44:56 +0100935 abs(codec_clk - last_clk)) {
936 pll_j = j; pll_d = 0;
937 pll_r = r; pll_p = p;
Mark Brown5baf8312010-01-02 13:13:42 +0000938 last_clk = tmp_clk;
Peter Meerwald255173b2009-12-14 14:44:56 +0100939 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200940
Peter Meerwald255173b2009-12-14 14:44:56 +0100941 /* Early exit for exact matches */
Mark Brown5baf8312010-01-02 13:13:42 +0000942 if (tmp_clk == codec_clk)
Peter Meerwald255173b2009-12-14 14:44:56 +0100943 goto found;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200944 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200945 }
946
Peter Meerwald255173b2009-12-14 14:44:56 +0100947 /* try with d != 0 */
948 for (p = 1; p <= 8; p++) {
949 j = codec_clk * p / 1000;
950
951 if (j < 4 || j > 11)
952 continue;
953
954 /* do not use codec_clk here since we'd loose precision */
955 d = ((2048 * p * fsref) - j * aic3x->sysclk)
956 * 100 / (aic3x->sysclk/100);
957
958 clk = (10000 * j + d) / (10 * p);
959
960 /* check whether this values get closer than the best
961 * ones we had before */
962 if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
963 pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
964 last_clk = clk;
965 }
966
967 /* Early exit for exact matches */
968 if (clk == codec_clk)
969 goto found;
970 }
971
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200972 if (last_clk == 0) {
973 printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
974 return -EINVAL;
975 }
976
Peter Meerwald255173b2009-12-14 14:44:56 +0100977found:
Hebbar, Gururajac9fe5732012-06-26 19:25:11 +0530978 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG, PLLP_MASK, pll_p);
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300979 snd_soc_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG,
980 pll_r << PLLR_SHIFT);
981 snd_soc_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
982 snd_soc_write(codec, AIC3X_PLL_PROGC_REG,
983 (pll_d >> 6) << PLLD_MSB_SHIFT);
984 snd_soc_write(codec, AIC3X_PLL_PROGD_REG,
985 (pll_d & 0x3F) << PLLD_LSB_SHIFT);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200986
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100987 return 0;
988}
989
Liam Girdwoode550e172008-07-07 16:07:52 +0100990static int aic3x_mute(struct snd_soc_dai *dai, int mute)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100991{
992 struct snd_soc_codec *codec = dai->codec;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300993 u8 ldac_reg = snd_soc_read(codec, LDAC_VOL) & ~MUTE_ON;
994 u8 rdac_reg = snd_soc_read(codec, RDAC_VOL) & ~MUTE_ON;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100995
996 if (mute) {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300997 snd_soc_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
998 snd_soc_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100999 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001000 snd_soc_write(codec, LDAC_VOL, ldac_reg);
1001 snd_soc_write(codec, RDAC_VOL, rdac_reg);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001002 }
1003
1004 return 0;
1005}
1006
Liam Girdwoode550e172008-07-07 16:07:52 +01001007static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001008 int clk_id, unsigned int freq, int dir)
1009{
1010 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001011 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001012
Jiri Prchala1f34af2012-07-10 14:36:58 +02001013 /* set clock on MCLK or GPIO2 or BCLK */
1014 snd_soc_update_bits(codec, AIC3X_CLKGEN_CTRL_REG, PLLCLK_IN_MASK,
1015 clk_id << PLLCLK_IN_SHIFT);
1016 snd_soc_update_bits(codec, AIC3X_CLKGEN_CTRL_REG, CLKDIV_IN_MASK,
1017 clk_id << CLKDIV_IN_SHIFT);
1018
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001019 aic3x->sysclk = freq;
1020 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001021}
1022
Liam Girdwoode550e172008-07-07 16:07:52 +01001023static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001024 unsigned int fmt)
1025{
1026 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001027 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula81971a12008-06-25 14:58:45 +03001028 u8 iface_areg, iface_breg;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001029 int delay = 0;
Jarkko Nikula81971a12008-06-25 14:58:45 +03001030
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001031 iface_areg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
1032 iface_breg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001033
1034 /* set master/slave audio interface */
1035 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1036 case SND_SOC_DAIFMT_CBM_CFM:
1037 aic3x->master = 1;
1038 iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
1039 break;
1040 case SND_SOC_DAIFMT_CBS_CFS:
1041 aic3x->master = 0;
Axel Lin68e47982011-10-27 16:38:42 +08001042 iface_areg &= ~(BIT_CLK_MASTER | WORD_CLK_MASTER);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001043 break;
1044 default:
1045 return -EINVAL;
1046 }
1047
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001048 /*
1049 * match both interface format and signal polarities since they
1050 * are fixed
1051 */
1052 switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
1053 SND_SOC_DAIFMT_INV_MASK)) {
1054 case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001055 break;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001056 case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
1057 delay = 1;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001058 case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001059 iface_breg |= (0x01 << 6);
1060 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001061 case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001062 iface_breg |= (0x02 << 6);
1063 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001064 case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001065 iface_breg |= (0x03 << 6);
1066 break;
1067 default:
1068 return -EINVAL;
1069 }
1070
1071 /* set iface */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001072 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
1073 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
1074 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLC, delay);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001075
1076 return 0;
1077}
1078
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001079static int aic3x_regulator_event(struct notifier_block *nb,
1080 unsigned long event, void *data)
1081{
1082 struct aic3x_disable_nb *disable_nb =
1083 container_of(nb, struct aic3x_disable_nb, nb);
1084 struct aic3x_priv *aic3x = disable_nb->aic3x;
1085
1086 if (event & REGULATOR_EVENT_DISABLE) {
1087 /*
1088 * Put codec to reset and require cache sync as at least one
1089 * of the supplies was disabled
1090 */
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001091 if (gpio_is_valid(aic3x->gpio_reset))
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001092 gpio_set_value(aic3x->gpio_reset, 0);
Mark Brown2a6fede2013-09-24 00:07:13 +01001093 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001094 }
1095
1096 return 0;
1097}
1098
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001099static int aic3x_set_power(struct snd_soc_codec *codec, int power)
1100{
1101 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Mark Brown2a6fede2013-09-24 00:07:13 +01001102 int ret;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001103
1104 if (power) {
1105 ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
1106 aic3x->supplies);
1107 if (ret)
1108 goto out;
1109 aic3x->power = 1;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001110
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001111 if (gpio_is_valid(aic3x->gpio_reset)) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001112 udelay(1);
1113 gpio_set_value(aic3x->gpio_reset, 1);
1114 }
1115
1116 /* Sync reg_cache with the hardware */
Mark Brown2a6fede2013-09-24 00:07:13 +01001117 regcache_cache_only(aic3x->regmap, false);
1118 regcache_sync(aic3x->regmap);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001119 } else {
Jarkko Nikula9fb352b2011-05-20 16:52:38 +03001120 /*
1121 * Do soft reset to this codec instance in order to clear
1122 * possible VDD leakage currents in case the supply regulators
1123 * remain on
1124 */
1125 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
Mark Brown2a6fede2013-09-24 00:07:13 +01001126 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001127 aic3x->power = 0;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001128 /* HW writes are needless when bias is off */
Mark Brown2a6fede2013-09-24 00:07:13 +01001129 regcache_cache_only(aic3x->regmap, true);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001130 ret = regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies),
1131 aic3x->supplies);
1132 }
1133out:
1134 return ret;
1135}
1136
Mark Brown0be98982008-05-19 12:31:28 +02001137static int aic3x_set_bias_level(struct snd_soc_codec *codec,
1138 enum snd_soc_bias_level level)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001139{
Mark Brownb2c812e2010-04-14 15:35:19 +09001140 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001141
Mark Brown0be98982008-05-19 12:31:28 +02001142 switch (level) {
1143 case SND_SOC_BIAS_ON:
Jarkko Nikuladb138022010-04-26 15:49:13 +03001144 break;
1145 case SND_SOC_BIAS_PREPARE:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001146 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001147 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001148 /* enable pll */
Axel Lin9c173d12011-10-26 22:13:17 +08001149 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG,
1150 PLL_ENABLE, PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001151 }
1152 break;
Mark Brown0be98982008-05-19 12:31:28 +02001153 case SND_SOC_BIAS_STANDBY:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001154 if (!aic3x->power)
1155 aic3x_set_power(codec, 1);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001156 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001157 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001158 /* disable pll */
Axel Lin9c173d12011-10-26 22:13:17 +08001159 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG,
1160 PLL_ENABLE, 0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001161 }
1162 break;
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001163 case SND_SOC_BIAS_OFF:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001164 if (aic3x->power)
1165 aic3x_set_power(codec, 0);
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001166 break;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001167 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001168 codec->dapm.bias_level = level;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001169
1170 return 0;
1171}
1172
1173#define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1174#define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1175 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
1176
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001177static const struct snd_soc_dai_ops aic3x_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +08001178 .hw_params = aic3x_hw_params,
1179 .digital_mute = aic3x_mute,
1180 .set_sysclk = aic3x_set_dai_sysclk,
1181 .set_fmt = aic3x_set_dai_fmt,
1182};
1183
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001184static struct snd_soc_dai_driver aic3x_dai = {
1185 .name = "tlv320aic3x-hifi",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001186 .playback = {
1187 .stream_name = "Playback",
Benoît Thébaudeau06378da2013-01-29 21:31:48 +01001188 .channels_min = 2,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001189 .channels_max = 2,
1190 .rates = AIC3X_RATES,
1191 .formats = AIC3X_FORMATS,},
1192 .capture = {
1193 .stream_name = "Capture",
Benoît Thébaudeau06378da2013-01-29 21:31:48 +01001194 .channels_min = 2,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001195 .channels_max = 2,
1196 .rates = AIC3X_RATES,
1197 .formats = AIC3X_FORMATS,},
Eric Miao6335d052009-03-03 09:41:00 +08001198 .ops = &aic3x_dai_ops,
Randolph Chung14017612010-08-19 12:06:17 +01001199 .symmetric_rates = 1,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001200};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001201
Lars-Peter Clausen84b315e2011-12-02 10:18:28 +01001202static int aic3x_suspend(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001203{
Mark Brown0be98982008-05-19 12:31:28 +02001204 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001205
1206 return 0;
1207}
1208
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001209static int aic3x_resume(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001210{
Mark Brown29e189c2010-05-07 20:30:00 +01001211 aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001212
1213 return 0;
1214}
1215
1216/*
1217 * initialise the AIC3X driver
1218 * register the mixer and dsp interfaces with the kernel
1219 */
Ben Dookscb3826f2009-08-20 22:50:41 +01001220static int aic3x_init(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001221{
Randolph Chung6184f102010-08-20 12:47:53 +08001222 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Ben Dookscb3826f2009-08-20 22:50:41 +01001223
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001224 snd_soc_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
1225 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001226
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001227 /* DAC default volume and mute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001228 snd_soc_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
1229 snd_soc_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001230
1231 /* DAC to HP default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001232 snd_soc_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
1233 snd_soc_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
1234 snd_soc_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1235 snd_soc_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001236 /* DAC to Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001237 snd_soc_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1238 snd_soc_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001239 /* DAC to Mono Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001240 snd_soc_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1241 snd_soc_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001242
1243 /* unmute all outputs */
Axel Lin9c173d12011-10-26 22:13:17 +08001244 snd_soc_update_bits(codec, LLOPM_CTRL, UNMUTE, UNMUTE);
1245 snd_soc_update_bits(codec, RLOPM_CTRL, UNMUTE, UNMUTE);
1246 snd_soc_update_bits(codec, MONOLOPM_CTRL, UNMUTE, UNMUTE);
1247 snd_soc_update_bits(codec, HPLOUT_CTRL, UNMUTE, UNMUTE);
1248 snd_soc_update_bits(codec, HPROUT_CTRL, UNMUTE, UNMUTE);
1249 snd_soc_update_bits(codec, HPLCOM_CTRL, UNMUTE, UNMUTE);
1250 snd_soc_update_bits(codec, HPRCOM_CTRL, UNMUTE, UNMUTE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001251
1252 /* ADC default volume and unmute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001253 snd_soc_write(codec, LADC_VOL, DEFAULT_GAIN);
1254 snd_soc_write(codec, RADC_VOL, DEFAULT_GAIN);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001255 /* By default route Line1 to ADC PGA mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001256 snd_soc_write(codec, LINE1L_2_LADC_CTRL, 0x0);
1257 snd_soc_write(codec, LINE1R_2_RADC_CTRL, 0x0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001258
1259 /* PGA to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001260 snd_soc_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
1261 snd_soc_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
1262 snd_soc_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
1263 snd_soc_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001264 /* PGA to Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001265 snd_soc_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
1266 snd_soc_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001267 /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001268 snd_soc_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
1269 snd_soc_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001270
1271 /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001272 snd_soc_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
1273 snd_soc_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
1274 snd_soc_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
1275 snd_soc_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001276 /* Line2 Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001277 snd_soc_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
1278 snd_soc_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001279 /* Line2 to Mono Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001280 snd_soc_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
1281 snd_soc_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001282
Randolph Chung6184f102010-08-20 12:47:53 +08001283 if (aic3x->model == AIC3X_MODEL_3007) {
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001284 snd_soc_write(codec, CLASSD_CTRL, 0);
Randolph Chung6184f102010-08-20 12:47:53 +08001285 }
1286
Ben Dookscb3826f2009-08-20 22:50:41 +01001287 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001288}
1289
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001290static bool aic3x_is_shared_reset(struct aic3x_priv *aic3x)
1291{
1292 struct aic3x_priv *a;
1293
1294 list_for_each_entry(a, &reset_list, list) {
1295 if (gpio_is_valid(aic3x->gpio_reset) &&
1296 aic3x->gpio_reset == a->gpio_reset)
1297 return true;
1298 }
1299
1300 return false;
1301}
1302
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001303static int aic3x_probe(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001304{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001305 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001306 int ret, i;
Ben Dookscb3826f2009-08-20 22:50:41 +01001307
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001308 INIT_LIST_HEAD(&aic3x->list);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001309 aic3x->codec = codec;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001310
Mark Brown2a6fede2013-09-24 00:07:13 +01001311 ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001312 if (ret != 0) {
1313 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1314 return ret;
1315 }
1316
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001317 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++) {
1318 aic3x->disable_nb[i].nb.notifier_call = aic3x_regulator_event;
1319 aic3x->disable_nb[i].aic3x = aic3x;
1320 ret = regulator_register_notifier(aic3x->supplies[i].consumer,
1321 &aic3x->disable_nb[i].nb);
1322 if (ret) {
1323 dev_err(codec->dev,
1324 "Failed to request regulator notifier: %d\n",
1325 ret);
1326 goto err_notif;
1327 }
1328 }
Jarkko Nikula2f241112010-09-20 10:39:11 +03001329
Mark Brown2a6fede2013-09-24 00:07:13 +01001330 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula37b47652010-08-23 10:38:40 +03001331 aic3x_init(codec);
1332
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001333 if (aic3x->setup) {
1334 /* setup GPIO functions */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001335 snd_soc_write(codec, AIC3X_GPIO1_REG,
1336 (aic3x->setup->gpio_func[0] & 0xf) << 4);
1337 snd_soc_write(codec, AIC3X_GPIO2_REG,
1338 (aic3x->setup->gpio_func[1] & 0xf) << 4);
Ben Dookscb3826f2009-08-20 22:50:41 +01001339 }
1340
Randolph Chung6184f102010-08-20 12:47:53 +08001341 if (aic3x->model == AIC3X_MODEL_3007)
Liam Girdwood022658b2012-02-03 17:43:09 +00001342 snd_soc_add_codec_controls(codec, &aic3x_classd_amp_gain_ctrl, 1);
Ben Dookscb3826f2009-08-20 22:50:41 +01001343
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301344 /* set mic bias voltage */
1345 switch (aic3x->micbias_vg) {
1346 case AIC3X_MICBIAS_2_0V:
1347 case AIC3X_MICBIAS_2_5V:
1348 case AIC3X_MICBIAS_AVDDV:
1349 snd_soc_update_bits(codec, MICBIAS_CTRL,
1350 MICBIAS_LEVEL_MASK,
1351 (aic3x->micbias_vg) << MICBIAS_LEVEL_SHIFT);
1352 break;
1353 case AIC3X_MICBIAS_OFF:
1354 /*
1355 * noting to do. target won't enter here. This is just to avoid
1356 * compile time warning "warning: enumeration value
1357 * 'AIC3X_MICBIAS_OFF' not handled in switch"
1358 */
1359 break;
1360 }
1361
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001362 aic3x_add_widgets(codec);
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001363 list_add(&aic3x->list, &reset_list);
Ben Dookscb3826f2009-08-20 22:50:41 +01001364
1365 return 0;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001366
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001367err_notif:
1368 while (i--)
1369 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1370 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001371 return ret;
Ben Dookscb3826f2009-08-20 22:50:41 +01001372}
1373
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001374static int aic3x_remove(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001375{
Jarkko Nikula2f241112010-09-20 10:39:11 +03001376 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001377 int i;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001378
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001379 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001380 list_del(&aic3x->list);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001381 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1382 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1383 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001384
Ben Dookscb3826f2009-08-20 22:50:41 +01001385 return 0;
1386}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001387
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001388static struct snd_soc_codec_driver soc_codec_dev_aic3x = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001389 .set_bias_level = aic3x_set_bias_level,
Axel Lineb3032f2012-01-27 18:02:09 +08001390 .idle_bias_off = true,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001391 .probe = aic3x_probe,
1392 .remove = aic3x_remove,
1393 .suspend = aic3x_suspend,
1394 .resume = aic3x_resume,
Mark Brownf9df1ae2013-09-23 23:53:16 +01001395 .controls = aic3x_snd_controls,
1396 .num_controls = ARRAY_SIZE(aic3x_snd_controls),
Mark Brown58a63fb2013-09-23 23:57:36 +01001397 .dapm_widgets = aic3x_dapm_widgets,
1398 .num_dapm_widgets = ARRAY_SIZE(aic3x_dapm_widgets),
1399 .dapm_routes = intercon,
1400 .num_dapm_routes = ARRAY_SIZE(intercon),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001401};
1402
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001403/*
1404 * AIC3X 2 wire address can be up to 4 devices with device addresses
1405 * 0x18, 0x19, 0x1A, 0x1B
1406 */
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001407
Randolph Chung6184f102010-08-20 12:47:53 +08001408static const struct i2c_device_id aic3x_i2c_id[] = {
Axel Lin177fdd82011-09-28 21:56:48 +08001409 { "tlv320aic3x", AIC3X_MODEL_3X },
1410 { "tlv320aic33", AIC3X_MODEL_33 },
1411 { "tlv320aic3007", AIC3X_MODEL_3007 },
Mark Browncbaa5682013-07-16 13:39:52 +01001412 { "tlv320aic3106", AIC3X_MODEL_3X },
Randolph Chung6184f102010-08-20 12:47:53 +08001413 { }
1414};
1415MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
1416
Mark Brown2a6fede2013-09-24 00:07:13 +01001417static const struct reg_default aic3007_class_d[] = {
1418 /* Class-D speaker driver init; datasheet p. 46 */
1419 { AIC3X_PAGE_SELECT, 0x0D },
1420 { 0xD, 0x0D },
1421 { 0x8, 0x5C },
1422 { 0x8, 0x5D },
1423 { 0x8, 0x5C },
1424 { AIC3X_PAGE_SELECT, 0x00 },
1425};
1426
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001427/*
1428 * If the i2c layer weren't so broken, we could pass this kind of data
1429 * around
1430 */
Jean Delvareba8ed122008-09-22 14:15:53 +02001431static int aic3x_i2c_probe(struct i2c_client *i2c,
1432 const struct i2c_device_id *id)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001433{
Jarkko Nikula5193d622010-05-05 13:02:03 +03001434 struct aic3x_pdata *pdata = i2c->dev.platform_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001435 struct aic3x_priv *aic3x;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301436 struct aic3x_setup_data *ai3x_setup;
1437 struct device_node *np = i2c->dev.of_node;
Mark Brown6f818e02013-09-23 19:48:45 +01001438 int ret, i;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301439 u32 value;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001440
Axel Line2257db2011-12-29 12:10:04 +08001441 aic3x = devm_kzalloc(&i2c->dev, sizeof(struct aic3x_priv), GFP_KERNEL);
Ben Dookscb3826f2009-08-20 22:50:41 +01001442 if (aic3x == NULL) {
1443 dev_err(&i2c->dev, "failed to create private data\n");
1444 return -ENOMEM;
1445 }
1446
Mark Brown2a6fede2013-09-24 00:07:13 +01001447 aic3x->regmap = devm_regmap_init_i2c(i2c, &aic3x_regmap);
1448 if (IS_ERR(aic3x->regmap)) {
1449 ret = PTR_ERR(aic3x->regmap);
1450 return ret;
1451 }
1452
1453 regcache_cache_only(aic3x->regmap, true);
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001454
Ben Dookscb3826f2009-08-20 22:50:41 +01001455 i2c_set_clientdata(i2c, aic3x);
Jarkko Nikulac7763572010-09-05 19:10:22 +03001456 if (pdata) {
1457 aic3x->gpio_reset = pdata->gpio_reset;
1458 aic3x->setup = pdata->setup;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301459 aic3x->micbias_vg = pdata->micbias_vg;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301460 } else if (np) {
1461 ai3x_setup = devm_kzalloc(&i2c->dev, sizeof(*ai3x_setup),
1462 GFP_KERNEL);
1463 if (ai3x_setup == NULL) {
1464 dev_err(&i2c->dev, "failed to create private data\n");
1465 return -ENOMEM;
1466 }
1467
1468 ret = of_get_named_gpio(np, "gpio-reset", 0);
1469 if (ret >= 0)
1470 aic3x->gpio_reset = ret;
1471 else
1472 aic3x->gpio_reset = -1;
1473
1474 if (of_property_read_u32_array(np, "ai3x-gpio-func",
1475 ai3x_setup->gpio_func, 2) >= 0) {
1476 aic3x->setup = ai3x_setup;
1477 }
1478
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301479 if (!of_property_read_u32(np, "ai3x-micbias-vg", &value)) {
1480 switch (value) {
1481 case 1 :
1482 aic3x->micbias_vg = AIC3X_MICBIAS_2_0V;
1483 break;
1484 case 2 :
1485 aic3x->micbias_vg = AIC3X_MICBIAS_2_5V;
1486 break;
1487 case 3 :
1488 aic3x->micbias_vg = AIC3X_MICBIAS_AVDDV;
1489 break;
1490 default :
1491 aic3x->micbias_vg = AIC3X_MICBIAS_OFF;
1492 dev_err(&i2c->dev, "Unsuitable MicBias voltage "
1493 "found in DT\n");
1494 }
1495 } else {
1496 aic3x->micbias_vg = AIC3X_MICBIAS_OFF;
1497 }
1498
Jarkko Nikulac7763572010-09-05 19:10:22 +03001499 } else {
1500 aic3x->gpio_reset = -1;
1501 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001502
Axel Lin177fdd82011-09-28 21:56:48 +08001503 aic3x->model = id->driver_data;
Randolph Chung6184f102010-08-20 12:47:53 +08001504
Mark Brown6f818e02013-09-23 19:48:45 +01001505 if (gpio_is_valid(aic3x->gpio_reset) &&
1506 !aic3x_is_shared_reset(aic3x)) {
1507 ret = gpio_request(aic3x->gpio_reset, "tlv320aic3x reset");
1508 if (ret != 0)
1509 goto err;
1510 gpio_direction_output(aic3x->gpio_reset, 0);
1511 }
1512
1513 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1514 aic3x->supplies[i].supply = aic3x_supply_names[i];
1515
1516 ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(aic3x->supplies),
1517 aic3x->supplies);
1518 if (ret != 0) {
1519 dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
1520 goto err_gpio;
1521 }
1522
Mark Brown2a6fede2013-09-24 00:07:13 +01001523 if (aic3x->model == AIC3X_MODEL_3007) {
1524 ret = regmap_register_patch(aic3x->regmap, aic3007_class_d,
1525 ARRAY_SIZE(aic3007_class_d));
1526 if (ret != 0)
1527 dev_err(&i2c->dev, "Failed to init class D: %d\n",
1528 ret);
1529 }
1530
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001531 ret = snd_soc_register_codec(&i2c->dev,
1532 &soc_codec_dev_aic3x, &aic3x_dai, 1);
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001533 return ret;
Mark Brown6f818e02013-09-23 19:48:45 +01001534
1535err_gpio:
1536 if (gpio_is_valid(aic3x->gpio_reset) &&
1537 !aic3x_is_shared_reset(aic3x))
1538 gpio_free(aic3x->gpio_reset);
1539err:
1540 return ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001541}
1542
Jean Delvareba8ed122008-09-22 14:15:53 +02001543static int aic3x_i2c_remove(struct i2c_client *client)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001544{
Mark Brown6f818e02013-09-23 19:48:45 +01001545 struct aic3x_priv *aic3x = i2c_get_clientdata(client);
1546
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001547 snd_soc_unregister_codec(&client->dev);
Mark Brown6f818e02013-09-23 19:48:45 +01001548 if (gpio_is_valid(aic3x->gpio_reset) &&
1549 !aic3x_is_shared_reset(aic3x)) {
1550 gpio_set_value(aic3x->gpio_reset, 0);
1551 gpio_free(aic3x->gpio_reset);
1552 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001553 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001554}
1555
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301556#if defined(CONFIG_OF)
1557static const struct of_device_id tlv320aic3x_of_match[] = {
1558 { .compatible = "ti,tlv320aic3x", },
Mark Brownf2c4fa62013-07-16 13:36:05 +01001559 { .compatible = "ti,tlv320aic33" },
1560 { .compatible = "ti,tlv320aic3007" },
Mark Browncbaa5682013-07-16 13:39:52 +01001561 { .compatible = "ti,tlv320aic3106" },
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301562 {},
1563};
1564MODULE_DEVICE_TABLE(of, tlv320aic3x_of_match);
1565#endif
1566
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001567/* machine i2c codec control layer */
1568static struct i2c_driver aic3x_i2c_driver = {
1569 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001570 .name = "tlv320aic3x-codec",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001571 .owner = THIS_MODULE,
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301572 .of_match_table = of_match_ptr(tlv320aic3x_of_match),
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001573 },
Ben Dookscb3826f2009-08-20 22:50:41 +01001574 .probe = aic3x_i2c_probe,
Jean Delvareba8ed122008-09-22 14:15:53 +02001575 .remove = aic3x_i2c_remove,
1576 .id_table = aic3x_i2c_id,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001577};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001578
Sachin Kamatfd39d142012-08-06 17:25:42 +05301579module_i2c_driver(aic3x_i2c_driver);
Mark Brown64089b82008-12-08 19:17:58 +00001580
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001581MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1582MODULE_AUTHOR("Vladimir Barinov");
1583MODULE_LICENSE("GPL");