blob: 74511f7e13e903ede56a2ec7c71f8eff6b34198f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Ayaz Abdulla2813ddd2009-02-07 00:25:18 -080042#define FORCEDETH_VERSION "0.63"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#define DRV_NAME "forcedeth"
44
45#include <linux/module.h>
46#include <linux/types.h>
47#include <linux/pci.h>
48#include <linux/interrupt.h>
49#include <linux/netdevice.h>
50#include <linux/etherdevice.h>
51#include <linux/delay.h>
52#include <linux/spinlock.h>
53#include <linux/ethtool.h>
54#include <linux/timer.h>
55#include <linux/skbuff.h>
56#include <linux/mii.h>
57#include <linux/random.h>
58#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020059#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080060#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#include <asm/irq.h>
63#include <asm/io.h>
64#include <asm/uaccess.h>
65#include <asm/system.h>
66
67#if 0
68#define dprintk printk
69#else
70#define dprintk(x...) do { } while (0)
71#endif
72
Stephen Hemmingerbea33482007-10-03 16:41:36 -070073#define TX_WORK_PER_LOOP 64
74#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/*
77 * Hardware access:
78 */
79
Ayaz Abdulla9c662432008-08-06 12:11:42 -040080#define DEV_NEED_TIMERIRQ 0x000001 /* set the timer irq flag in the irq mask */
81#define DEV_NEED_LINKTIMER 0x000002 /* poll link settings. Relies on the timer irq */
82#define DEV_HAS_LARGEDESC 0x000004 /* device supports jumbo frames and needs packet format 2 */
83#define DEV_HAS_HIGH_DMA 0x000008 /* device supports 64bit dma */
84#define DEV_HAS_CHECKSUM 0x000010 /* device supports tx and rx checksum offloads */
85#define DEV_HAS_VLAN 0x000020 /* device supports vlan tagging and striping */
86#define DEV_HAS_MSI 0x000040 /* device supports MSI */
87#define DEV_HAS_MSI_X 0x000080 /* device supports MSI-X */
88#define DEV_HAS_POWER_CNTRL 0x000100 /* device supports power savings */
89#define DEV_HAS_STATISTICS_V1 0x000200 /* device supports hw statistics version 1 */
Ayaz Abdulla8ed14542009-03-05 08:01:49 +000090#define DEV_HAS_STATISTICS_V2 0x000600 /* device supports hw statistics version 2 */
91#define DEV_HAS_STATISTICS_V3 0x000e00 /* device supports hw statistics version 3 */
Ayaz Abdulla9c662432008-08-06 12:11:42 -040092#define DEV_HAS_TEST_EXTENDED 0x001000 /* device supports extended diagnostic test */
93#define DEV_HAS_MGMT_UNIT 0x002000 /* device supports management unit */
94#define DEV_HAS_CORRECT_MACADDR 0x004000 /* device supports correct mac address order */
95#define DEV_HAS_COLLISION_FIX 0x008000 /* device supports tx collision fix */
96#define DEV_HAS_PAUSEFRAME_TX_V1 0x010000 /* device supports tx pause frames version 1 */
97#define DEV_HAS_PAUSEFRAME_TX_V2 0x020000 /* device supports tx pause frames version 2 */
98#define DEV_HAS_PAUSEFRAME_TX_V3 0x040000 /* device supports tx pause frames version 3 */
99#define DEV_NEED_TX_LIMIT 0x080000 /* device needs to limit tx */
100#define DEV_HAS_GEAR_MODE 0x100000 /* device supports gear mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
102enum {
103 NvRegIrqStatus = 0x000,
104#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800105#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 NvRegIrqMask = 0x004,
107#define NVREG_IRQ_RX_ERROR 0x0001
108#define NVREG_IRQ_RX 0x0002
109#define NVREG_IRQ_RX_NOBUF 0x0004
110#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200111#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112#define NVREG_IRQ_TIMER 0x0020
113#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500114#define NVREG_IRQ_RX_FORCED 0x0080
115#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800116#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500117#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400118#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500119#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
120#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500121#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200122
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 NvRegUnknownSetupReg6 = 0x008,
124#define NVREG_UNKSETUP6_VAL 3
125
126/*
127 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
128 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
129 */
130 NvRegPollingInterval = 0x00c,
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -0500131#define NVREG_POLL_DEFAULT_THROUGHPUT 970 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500132#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500133 NvRegMSIMap0 = 0x020,
134 NvRegMSIMap1 = 0x024,
135 NvRegMSIIrqMask = 0x030,
136#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400138#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139#define NVREG_MISC1_HD 0x02
140#define NVREG_MISC1_FORCE 0x3b0f3c
141
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500142 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400143#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 NvRegTransmitterControl = 0x084,
145#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500146#define NVREG_XMITCTL_MGMT_ST 0x40000000
147#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
148#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
149#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
150#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
151#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
152#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
153#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
154#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500155#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800156#define NVREG_XMITCTL_DATA_START 0x00100000
157#define NVREG_XMITCTL_DATA_READY 0x00010000
158#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 NvRegTransmitterStatus = 0x088,
160#define NVREG_XMITSTAT_BUSY 0x01
161
162 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400163#define NVREG_PFF_PAUSE_RX 0x08
164#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165#define NVREG_PFF_PROMISC 0x80
166#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400167#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
169 NvRegOffloadConfig = 0x90,
170#define NVREG_OFFLOAD_HOMEPHY 0x601
171#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
172 NvRegReceiverControl = 0x094,
173#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500174#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 NvRegReceiverStatus = 0x98,
176#define NVREG_RCVSTAT_BUSY 0x01
177
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700178 NvRegSlotTime = 0x9c,
179#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
180#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
181#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
182#define NVREG_SLOTTIME_HALF 0x0000ff00
183#define NVREG_SLOTTIME_DEFAULT 0x00007f00
184#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400186 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500187#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
188#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
189#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
190#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
191#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
192#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400193 NvRegRxDeferral = 0xA4,
194#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 NvRegMacAddrA = 0xA8,
196 NvRegMacAddrB = 0xAC,
197 NvRegMulticastAddrA = 0xB0,
198#define NVREG_MCASTADDRA_FORCE 0x01
199 NvRegMulticastAddrB = 0xB4,
200 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500201#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500203#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205 NvRegPhyInterface = 0xC0,
206#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700207 NvRegBackOffControl = 0xC4,
208#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
209#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
210#define NVREG_BKOFFCTRL_SELECT 24
211#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
213 NvRegTxRingPhysAddr = 0x100,
214 NvRegRxRingPhysAddr = 0x104,
215 NvRegRingSizes = 0x108,
216#define NVREG_RINGSZ_TXSHIFT 0
217#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400218 NvRegTransmitPoll = 0x10c,
219#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 NvRegLinkSpeed = 0x110,
221#define NVREG_LINKSPEED_FORCE 0x10000
222#define NVREG_LINKSPEED_10 1000
223#define NVREG_LINKSPEED_100 100
224#define NVREG_LINKSPEED_1000 50
225#define NVREG_LINKSPEED_MASK (0xFFF)
226 NvRegUnknownSetupReg5 = 0x130,
227#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400228 NvRegTxWatermark = 0x13c,
229#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
230#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
231#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 NvRegTxRxControl = 0x144,
233#define NVREG_TXRXCTL_KICK 0x0001
234#define NVREG_TXRXCTL_BIT1 0x0002
235#define NVREG_TXRXCTL_BIT2 0x0004
236#define NVREG_TXRXCTL_IDLE 0x0008
237#define NVREG_TXRXCTL_RESET 0x0010
238#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400239#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500240#define NVREG_TXRXCTL_DESC_2 0x002100
241#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500242#define NVREG_TXRXCTL_VLANSTRIP 0x00040
243#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500244 NvRegTxRingPhysAddrHigh = 0x148,
245 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400246 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500247#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
248#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
249#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
250#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400251 NvRegTxPauseFrameLimit = 0x174,
252#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 NvRegMIIStatus = 0x180,
254#define NVREG_MIISTAT_ERROR 0x0001
255#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500256#define NVREG_MIISTAT_MASK_RW 0x0007
257#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500258 NvRegMIIMask = 0x184,
259#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
261 NvRegAdapterControl = 0x188,
262#define NVREG_ADAPTCTL_START 0x02
263#define NVREG_ADAPTCTL_LINKUP 0x04
264#define NVREG_ADAPTCTL_PHYVALID 0x40000
265#define NVREG_ADAPTCTL_RUNNING 0x100000
266#define NVREG_ADAPTCTL_PHYSHIFT 24
267 NvRegMIISpeed = 0x18c,
268#define NVREG_MIISPEED_BIT8 (1<<8)
269#define NVREG_MIIDELAY 5
270 NvRegMIIControl = 0x190,
271#define NVREG_MIICTL_INUSE 0x08000
272#define NVREG_MIICTL_WRITE 0x00400
273#define NVREG_MIICTL_ADDRSHIFT 5
274 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400275 NvRegTxUnicast = 0x1a0,
276 NvRegTxMulticast = 0x1a4,
277 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 NvRegWakeUpFlags = 0x200,
279#define NVREG_WAKEUPFLAGS_VAL 0x7770
280#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
281#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
282#define NVREG_WAKEUPFLAGS_D3SHIFT 12
283#define NVREG_WAKEUPFLAGS_D2SHIFT 8
284#define NVREG_WAKEUPFLAGS_D1SHIFT 4
285#define NVREG_WAKEUPFLAGS_D0SHIFT 0
286#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
287#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
288#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
289#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
290
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800291 NvRegMgmtUnitGetVersion = 0x204,
292#define NVREG_MGMTUNITGETVERSION 0x01
293 NvRegMgmtUnitVersion = 0x208,
294#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 NvRegPowerCap = 0x268,
296#define NVREG_POWERCAP_D3SUPP (1<<30)
297#define NVREG_POWERCAP_D2SUPP (1<<26)
298#define NVREG_POWERCAP_D1SUPP (1<<25)
299 NvRegPowerState = 0x26c,
300#define NVREG_POWERSTATE_POWEREDUP 0x8000
301#define NVREG_POWERSTATE_VALID 0x0100
302#define NVREG_POWERSTATE_MASK 0x0003
303#define NVREG_POWERSTATE_D0 0x0000
304#define NVREG_POWERSTATE_D1 0x0001
305#define NVREG_POWERSTATE_D2 0x0002
306#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800307 NvRegMgmtUnitControl = 0x278,
308#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400309 NvRegTxCnt = 0x280,
310 NvRegTxZeroReXmt = 0x284,
311 NvRegTxOneReXmt = 0x288,
312 NvRegTxManyReXmt = 0x28c,
313 NvRegTxLateCol = 0x290,
314 NvRegTxUnderflow = 0x294,
315 NvRegTxLossCarrier = 0x298,
316 NvRegTxExcessDef = 0x29c,
317 NvRegTxRetryErr = 0x2a0,
318 NvRegRxFrameErr = 0x2a4,
319 NvRegRxExtraByte = 0x2a8,
320 NvRegRxLateCol = 0x2ac,
321 NvRegRxRunt = 0x2b0,
322 NvRegRxFrameTooLong = 0x2b4,
323 NvRegRxOverflow = 0x2b8,
324 NvRegRxFCSErr = 0x2bc,
325 NvRegRxFrameAlignErr = 0x2c0,
326 NvRegRxLenErr = 0x2c4,
327 NvRegRxUnicast = 0x2c8,
328 NvRegRxMulticast = 0x2cc,
329 NvRegRxBroadcast = 0x2d0,
330 NvRegTxDef = 0x2d4,
331 NvRegTxFrame = 0x2d8,
332 NvRegRxCnt = 0x2dc,
333 NvRegTxPause = 0x2e0,
334 NvRegRxPause = 0x2e4,
335 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500336 NvRegVlanControl = 0x300,
337#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500338 NvRegMSIXMap0 = 0x3e0,
339 NvRegMSIXMap1 = 0x3e4,
340 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400341
342 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400343#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400344#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400345#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346};
347
348/* Big endian: should work, but is untested */
349struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700350 __le32 buf;
351 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352};
353
Manfred Spraulee733622005-07-31 18:32:26 +0200354struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700355 __le32 bufhigh;
356 __le32 buflow;
357 __le32 txvlan;
358 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200359};
360
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700361union ring_type {
Manfred Spraulee733622005-07-31 18:32:26 +0200362 struct ring_desc* orig;
363 struct ring_desc_ex* ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700364};
Manfred Spraulee733622005-07-31 18:32:26 +0200365
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366#define FLAG_MASK_V1 0xffff0000
367#define FLAG_MASK_V2 0xffffc000
368#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
369#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
370
371#define NV_TX_LASTPACKET (1<<16)
372#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700373#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200374#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375#define NV_TX_DEFERRED (1<<26)
376#define NV_TX_CARRIERLOST (1<<27)
377#define NV_TX_LATECOLLISION (1<<28)
378#define NV_TX_UNDERFLOW (1<<29)
379#define NV_TX_ERROR (1<<30)
380#define NV_TX_VALID (1<<31)
381
382#define NV_TX2_LASTPACKET (1<<29)
383#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700384#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200385#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386#define NV_TX2_DEFERRED (1<<25)
387#define NV_TX2_CARRIERLOST (1<<26)
388#define NV_TX2_LATECOLLISION (1<<27)
389#define NV_TX2_UNDERFLOW (1<<28)
390/* error and valid are the same for both */
391#define NV_TX2_ERROR (1<<30)
392#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400393#define NV_TX2_TSO (1<<28)
394#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800395#define NV_TX2_TSO_MAX_SHIFT 14
396#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400397#define NV_TX2_CHECKSUM_L3 (1<<27)
398#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500400#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
401
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402#define NV_RX_DESCRIPTORVALID (1<<16)
403#define NV_RX_MISSEDFRAME (1<<17)
404#define NV_RX_SUBSTRACT1 (1<<18)
405#define NV_RX_ERROR1 (1<<23)
406#define NV_RX_ERROR2 (1<<24)
407#define NV_RX_ERROR3 (1<<25)
408#define NV_RX_ERROR4 (1<<26)
409#define NV_RX_CRCERR (1<<27)
410#define NV_RX_OVERFLOW (1<<28)
411#define NV_RX_FRAMINGERR (1<<29)
412#define NV_RX_ERROR (1<<30)
413#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400414#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
416#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500417#define NV_RX2_CHECKSUM_IP (0x10000000)
418#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
419#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420#define NV_RX2_DESCRIPTORVALID (1<<29)
421#define NV_RX2_SUBSTRACT1 (1<<25)
422#define NV_RX2_ERROR1 (1<<18)
423#define NV_RX2_ERROR2 (1<<19)
424#define NV_RX2_ERROR3 (1<<20)
425#define NV_RX2_ERROR4 (1<<21)
426#define NV_RX2_CRCERR (1<<22)
427#define NV_RX2_OVERFLOW (1<<23)
428#define NV_RX2_FRAMINGERR (1<<24)
429/* error and avail are the same for both */
430#define NV_RX2_ERROR (1<<30)
431#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400432#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500434#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
435#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437/* Miscelaneous hardware related defines: */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400438#define NV_PCI_REGSZ_VER1 0x270
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500439#define NV_PCI_REGSZ_VER2 0x2d4
440#define NV_PCI_REGSZ_VER3 0x604
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200441#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
443/* various timeout delays: all in usec */
444#define NV_TXRX_RESET_DELAY 4
445#define NV_TXSTOP_DELAY1 10
446#define NV_TXSTOP_DELAY1MAX 500000
447#define NV_TXSTOP_DELAY2 100
448#define NV_RXSTOP_DELAY1 10
449#define NV_RXSTOP_DELAY1MAX 500000
450#define NV_RXSTOP_DELAY2 100
451#define NV_SETUP5_DELAY 5
452#define NV_SETUP5_DELAYMAX 50000
453#define NV_POWERUP_DELAY 5
454#define NV_POWERUP_DELAYMAX 5000
455#define NV_MIIBUSY_DELAY 50
456#define NV_MIIPHY_DELAY 10
457#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400458#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
460#define NV_WAKEUPPATTERNS 5
461#define NV_WAKEUPMASKENTRIES 4
462
463/* General driver defaults */
464#define NV_WATCHDOG_TIMEO (5*HZ)
465
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400466#define RX_RING_DEFAULT 128
467#define TX_RING_DEFAULT 256
468#define RX_RING_MIN 128
469#define TX_RING_MIN 64
470#define RING_MAX_DESC_VER_1 1024
471#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
473/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200474#define NV_RX_HEADERS (64)
475/* even more slack. */
476#define NV_RX_ALLOC_PAD (64)
477
478/* maximum mtu size */
479#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
480#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482#define OOM_REFILL (1+HZ/20)
483#define POLL_WAIT (1+HZ/100)
484#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400485#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400487/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400489 * The nic supports three different descriptor types:
490 * - DESC_VER_1: Original
491 * - DESC_VER_2: support for jumbo frames.
492 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400494#define DESC_VER_1 1
495#define DESC_VER_2 2
496#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497
498/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400499#define PHY_OUI_MARVELL 0x5043
500#define PHY_OUI_CICADA 0x03f1
501#define PHY_OUI_VITESSE 0x01c1
502#define PHY_OUI_REALTEK 0x0732
503#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504#define PHYID1_OUI_MASK 0x03ff
505#define PHYID1_OUI_SHFT 6
506#define PHYID2_OUI_MASK 0xfc00
507#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400508#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400509#define PHY_MODEL_REALTEK_8211 0x0110
510#define PHY_REV_MASK 0x0001
511#define PHY_REV_REALTEK_8211B 0x0000
512#define PHY_REV_REALTEK_8211C 0x0001
513#define PHY_MODEL_REALTEK_8201 0x0200
514#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400515#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400516#define PHY_CICADA_INIT1 0x0f000
517#define PHY_CICADA_INIT2 0x0e00
518#define PHY_CICADA_INIT3 0x01000
519#define PHY_CICADA_INIT4 0x0200
520#define PHY_CICADA_INIT5 0x0004
521#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400522#define PHY_VITESSE_INIT_REG1 0x1f
523#define PHY_VITESSE_INIT_REG2 0x10
524#define PHY_VITESSE_INIT_REG3 0x11
525#define PHY_VITESSE_INIT_REG4 0x12
526#define PHY_VITESSE_INIT_MSK1 0xc
527#define PHY_VITESSE_INIT_MSK2 0x0180
528#define PHY_VITESSE_INIT1 0x52b5
529#define PHY_VITESSE_INIT2 0xaf8a
530#define PHY_VITESSE_INIT3 0x8
531#define PHY_VITESSE_INIT4 0x8f8a
532#define PHY_VITESSE_INIT5 0xaf86
533#define PHY_VITESSE_INIT6 0x8f86
534#define PHY_VITESSE_INIT7 0xaf82
535#define PHY_VITESSE_INIT8 0x0100
536#define PHY_VITESSE_INIT9 0x8f82
537#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400538#define PHY_REALTEK_INIT_REG1 0x1f
539#define PHY_REALTEK_INIT_REG2 0x19
540#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400541#define PHY_REALTEK_INIT_REG4 0x14
542#define PHY_REALTEK_INIT_REG5 0x18
543#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400544#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400545#define PHY_REALTEK_INIT1 0x0000
546#define PHY_REALTEK_INIT2 0x8e00
547#define PHY_REALTEK_INIT3 0x0001
548#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400549#define PHY_REALTEK_INIT5 0xfb54
550#define PHY_REALTEK_INIT6 0xf5c7
551#define PHY_REALTEK_INIT7 0x1000
552#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400553#define PHY_REALTEK_INIT9 0x0008
554#define PHY_REALTEK_INIT10 0x0005
555#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400556#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400557
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558#define PHY_GIGABIT 0x0100
559
560#define PHY_TIMEOUT 0x1
561#define PHY_ERROR 0x2
562
563#define PHY_100 0x1
564#define PHY_1000 0x2
565#define PHY_HALF 0x100
566
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400567#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
568#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
569#define NV_PAUSEFRAME_RX_ENABLE 0x0004
570#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400571#define NV_PAUSEFRAME_RX_REQ 0x0010
572#define NV_PAUSEFRAME_TX_REQ 0x0020
573#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500575/* MSI/MSI-X defines */
576#define NV_MSI_X_MAX_VECTORS 8
577#define NV_MSI_X_VECTORS_MASK 0x000f
578#define NV_MSI_CAPABLE 0x0010
579#define NV_MSI_X_CAPABLE 0x0020
580#define NV_MSI_ENABLED 0x0040
581#define NV_MSI_X_ENABLED 0x0080
582
583#define NV_MSI_X_VECTOR_ALL 0x0
584#define NV_MSI_X_VECTOR_RX 0x0
585#define NV_MSI_X_VECTOR_TX 0x1
586#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800588#define NV_MSI_PRIV_OFFSET 0x68
589#define NV_MSI_PRIV_VALUE 0xffffffff
590
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500591#define NV_RESTART_TX 0x1
592#define NV_RESTART_RX 0x2
593
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500594#define NV_TX_LIMIT_COUNT 16
595
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400596/* statistics */
597struct nv_ethtool_str {
598 char name[ETH_GSTRING_LEN];
599};
600
601static const struct nv_ethtool_str nv_estats_str[] = {
602 { "tx_bytes" },
603 { "tx_zero_rexmt" },
604 { "tx_one_rexmt" },
605 { "tx_many_rexmt" },
606 { "tx_late_collision" },
607 { "tx_fifo_errors" },
608 { "tx_carrier_errors" },
609 { "tx_excess_deferral" },
610 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400611 { "rx_frame_error" },
612 { "rx_extra_byte" },
613 { "rx_late_collision" },
614 { "rx_runt" },
615 { "rx_frame_too_long" },
616 { "rx_over_errors" },
617 { "rx_crc_errors" },
618 { "rx_frame_align_error" },
619 { "rx_length_error" },
620 { "rx_unicast" },
621 { "rx_multicast" },
622 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400623 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500624 { "rx_errors_total" },
625 { "tx_errors_total" },
626
627 /* version 2 stats */
628 { "tx_deferral" },
629 { "tx_packets" },
630 { "rx_bytes" },
631 { "tx_pause" },
632 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400633 { "rx_drop_frame" },
634
635 /* version 3 stats */
636 { "tx_unicast" },
637 { "tx_multicast" },
638 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400639};
640
641struct nv_ethtool_stats {
642 u64 tx_bytes;
643 u64 tx_zero_rexmt;
644 u64 tx_one_rexmt;
645 u64 tx_many_rexmt;
646 u64 tx_late_collision;
647 u64 tx_fifo_errors;
648 u64 tx_carrier_errors;
649 u64 tx_excess_deferral;
650 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400651 u64 rx_frame_error;
652 u64 rx_extra_byte;
653 u64 rx_late_collision;
654 u64 rx_runt;
655 u64 rx_frame_too_long;
656 u64 rx_over_errors;
657 u64 rx_crc_errors;
658 u64 rx_frame_align_error;
659 u64 rx_length_error;
660 u64 rx_unicast;
661 u64 rx_multicast;
662 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400663 u64 rx_packets;
664 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500665 u64 tx_errors_total;
666
667 /* version 2 stats */
668 u64 tx_deferral;
669 u64 tx_packets;
670 u64 rx_bytes;
671 u64 tx_pause;
672 u64 rx_pause;
673 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400674
675 /* version 3 stats */
676 u64 tx_unicast;
677 u64 tx_multicast;
678 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400679};
680
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400681#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
682#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500683#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
684
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400685/* diagnostics */
686#define NV_TEST_COUNT_BASE 3
687#define NV_TEST_COUNT_EXTENDED 4
688
689static const struct nv_ethtool_str nv_etests_str[] = {
690 { "link (online/offline)" },
691 { "register (offline) " },
692 { "interrupt (offline) " },
693 { "loopback (offline) " }
694};
695
696struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000697 __u32 reg;
698 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400699};
700
701static const struct register_test nv_registers_test[] = {
702 { NvRegUnknownSetupReg6, 0x01 },
703 { NvRegMisc1, 0x03c },
704 { NvRegOffloadConfig, 0x03ff },
705 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400706 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400707 { NvRegWakeUpFlags, 0x07777 },
708 { 0,0 }
709};
710
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500711struct nv_skb_map {
712 struct sk_buff *skb;
713 dma_addr_t dma;
714 unsigned int dma_len;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500715 struct ring_desc_ex *first_tx_desc;
716 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500717};
718
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719/*
720 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800721 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 * critical parts:
723 * - rx is (pseudo-) lockless: it relies on the single-threading provided
724 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700725 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800726 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700727 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 */
729
730/* in dev: base, irq */
731struct fe_priv {
732 spinlock_t lock;
733
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700734 struct net_device *dev;
735 struct napi_struct napi;
736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 /* General data:
738 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400739 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 int in_shutdown;
741 u32 linkspeed;
742 int duplex;
743 int autoneg;
744 int fixed_mode;
745 int phyaddr;
746 int wolenabled;
747 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400748 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400749 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400751 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500752 int recover_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
754 /* General data: RO fields */
755 dma_addr_t ring_addr;
756 struct pci_dev *pci_dev;
757 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000758 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 u32 irqmask;
760 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400761 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500762 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400763 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400764 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400765 u32 register_size;
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -0400766 int rx_csum;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500767 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800768 int mgmt_version;
769 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
771 void __iomem *base;
772
773 /* rx specific fields.
774 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
775 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500776 union ring_type get_rx, put_rx, first_rx, last_rx;
777 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
778 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
779 struct nv_skb_map *rx_skb;
780
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700781 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200783 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 struct timer_list oom_kick;
785 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400786 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500787 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400788 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
790 /* media detection workaround.
791 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
792 */
793 int need_linktimer;
794 unsigned long link_timeout;
795 /*
796 * tx specific fields.
797 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500798 union ring_type get_tx, put_tx, first_tx, last_tx;
799 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
800 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
801 struct nv_skb_map *tx_skb;
802
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700803 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400805 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500806 int tx_limit;
807 u32 tx_pkts_in_progress;
808 struct nv_skb_map *tx_change_owner;
809 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500810 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500811
812 /* vlan fields */
813 struct vlan_group *vlangrp;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500814
815 /* msi/msi-x fields */
816 u32 msi_flags;
817 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400818
819 /* flow control */
820 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200821
822 /* power saved state */
823 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800824
825 /* for different msi-x irq type */
826 char name_rx[IFNAMSIZ + 3]; /* -rx */
827 char name_tx[IFNAMSIZ + 3]; /* -tx */
828 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829};
830
831/*
832 * Maximum number of loops until we assume that a bit in the irq mask
833 * is stuck. Overridable with module param.
834 */
Joe Kortydccd5472008-10-29 14:22:16 -0700835static int max_interrupt_work = 15;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500837/*
838 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400839 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500840 * Throughput Mode: Every tx and rx packet will generate an interrupt.
841 * CPU Mode: Interrupts are controlled by a timer.
842 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400843enum {
844 NV_OPTIMIZATION_MODE_THROUGHPUT,
845 NV_OPTIMIZATION_MODE_CPU
846};
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500847static int optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
848
849/*
850 * Poll interval for timer irq
851 *
852 * This interval determines how frequent an interrupt is generated.
853 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
854 * Min = 0, and Max = 65535
855 */
856static int poll_interval = -1;
857
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500858/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400859 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500860 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400861enum {
862 NV_MSI_INT_DISABLED,
863 NV_MSI_INT_ENABLED
864};
865static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500866
867/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400868 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500869 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400870enum {
871 NV_MSIX_INT_DISABLED,
872 NV_MSIX_INT_ENABLED
873};
Yinghai Lu39482792009-02-06 01:31:12 -0800874static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400875
876/*
877 * DMA 64bit
878 */
879enum {
880 NV_DMA_64BIT_DISABLED,
881 NV_DMA_64BIT_ENABLED
882};
883static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500884
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400885/*
886 * Crossover Detection
887 * Realtek 8201 phy + some OEM boards do not work properly.
888 */
889enum {
890 NV_CROSSOVER_DETECTION_DISABLED,
891 NV_CROSSOVER_DETECTION_ENABLED
892};
893static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
894
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895static inline struct fe_priv *get_nvpriv(struct net_device *dev)
896{
897 return netdev_priv(dev);
898}
899
900static inline u8 __iomem *get_hwbase(struct net_device *dev)
901{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400902 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903}
904
905static inline void pci_push(u8 __iomem *base)
906{
907 /* force out pending posted writes */
908 readl(base);
909}
910
911static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
912{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700913 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
915}
916
Manfred Spraulee733622005-07-31 18:32:26 +0200917static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
918{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700919 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200920}
921
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400922static bool nv_optimized(struct fe_priv *np)
923{
924 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
925 return false;
926 return true;
927}
928
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
930 int delay, int delaymax, const char *msg)
931{
932 u8 __iomem *base = get_hwbase(dev);
933
934 pci_push(base);
935 do {
936 udelay(delay);
937 delaymax -= delay;
938 if (delaymax < 0) {
939 if (msg)
Stephen Hemminger6a64cd62009-02-26 10:19:35 +0000940 printk("%s", msg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 return 1;
942 }
943 } while ((readl(base + offset) & mask) != target);
944 return 0;
945}
946
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500947#define NV_SETUP_RX_RING 0x01
948#define NV_SETUP_TX_RING 0x02
949
Al Viro5bb7ea22007-12-09 16:06:41 +0000950static inline u32 dma_low(dma_addr_t addr)
951{
952 return addr;
953}
954
955static inline u32 dma_high(dma_addr_t addr)
956{
957 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
958}
959
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500960static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
961{
962 struct fe_priv *np = get_nvpriv(dev);
963 u8 __iomem *base = get_hwbase(dev);
964
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400965 if (!nv_optimized(np)) {
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500966 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000967 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500968 }
969 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000970 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500971 }
972 } else {
973 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000974 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
975 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500976 }
977 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000978 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
979 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500980 }
981 }
982}
983
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400984static void free_rings(struct net_device *dev)
985{
986 struct fe_priv *np = get_nvpriv(dev);
987
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400988 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700989 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400990 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
991 np->rx_ring.orig, np->ring_addr);
992 } else {
993 if (np->rx_ring.ex)
994 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
995 np->rx_ring.ex, np->ring_addr);
996 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500997 if (np->rx_skb)
998 kfree(np->rx_skb);
999 if (np->tx_skb)
1000 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001001}
1002
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001003static int using_multi_irqs(struct net_device *dev)
1004{
1005 struct fe_priv *np = get_nvpriv(dev);
1006
1007 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1008 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1009 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1010 return 0;
1011 else
1012 return 1;
1013}
1014
1015static void nv_enable_irq(struct net_device *dev)
1016{
1017 struct fe_priv *np = get_nvpriv(dev);
1018
1019 if (!using_multi_irqs(dev)) {
1020 if (np->msi_flags & NV_MSI_X_ENABLED)
1021 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1022 else
Manfred Spraula7475902007-10-17 21:52:33 +02001023 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001024 } else {
1025 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1026 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1027 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1028 }
1029}
1030
1031static void nv_disable_irq(struct net_device *dev)
1032{
1033 struct fe_priv *np = get_nvpriv(dev);
1034
1035 if (!using_multi_irqs(dev)) {
1036 if (np->msi_flags & NV_MSI_X_ENABLED)
1037 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1038 else
Manfred Spraula7475902007-10-17 21:52:33 +02001039 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001040 } else {
1041 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1042 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1043 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1044 }
1045}
1046
1047/* In MSIX mode, a write to irqmask behaves as XOR */
1048static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1049{
1050 u8 __iomem *base = get_hwbase(dev);
1051
1052 writel(mask, base + NvRegIrqMask);
1053}
1054
1055static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1056{
1057 struct fe_priv *np = get_nvpriv(dev);
1058 u8 __iomem *base = get_hwbase(dev);
1059
1060 if (np->msi_flags & NV_MSI_X_ENABLED) {
1061 writel(mask, base + NvRegIrqMask);
1062 } else {
1063 if (np->msi_flags & NV_MSI_ENABLED)
1064 writel(0, base + NvRegMSIIrqMask);
1065 writel(0, base + NvRegIrqMask);
1066 }
1067}
1068
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001069static void nv_napi_enable(struct net_device *dev)
1070{
1071#ifdef CONFIG_FORCEDETH_NAPI
1072 struct fe_priv *np = get_nvpriv(dev);
1073
1074 napi_enable(&np->napi);
1075#endif
1076}
1077
1078static void nv_napi_disable(struct net_device *dev)
1079{
1080#ifdef CONFIG_FORCEDETH_NAPI
1081 struct fe_priv *np = get_nvpriv(dev);
1082
1083 napi_disable(&np->napi);
1084#endif
1085}
1086
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087#define MII_READ (-1)
1088/* mii_rw: read/write a register on the PHY.
1089 *
1090 * Caller must guarantee serialization
1091 */
1092static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1093{
1094 u8 __iomem *base = get_hwbase(dev);
1095 u32 reg;
1096 int retval;
1097
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001098 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
1100 reg = readl(base + NvRegMIIControl);
1101 if (reg & NVREG_MIICTL_INUSE) {
1102 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1103 udelay(NV_MIIBUSY_DELAY);
1104 }
1105
1106 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1107 if (value != MII_READ) {
1108 writel(value, base + NvRegMIIData);
1109 reg |= NVREG_MIICTL_WRITE;
1110 }
1111 writel(reg, base + NvRegMIIControl);
1112
1113 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
1114 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
1115 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
1116 dev->name, miireg, addr);
1117 retval = -1;
1118 } else if (value != MII_READ) {
1119 /* it was a write operation - fewer failures are detectable */
1120 dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
1121 dev->name, value, miireg, addr);
1122 retval = 0;
1123 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
1124 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
1125 dev->name, miireg, addr);
1126 retval = -1;
1127 } else {
1128 retval = readl(base + NvRegMIIData);
1129 dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
1130 dev->name, miireg, addr, retval);
1131 }
1132
1133 return retval;
1134}
1135
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001136static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001138 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 u32 miicontrol;
1140 unsigned int tries = 0;
1141
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001142 miicontrol = BMCR_RESET | bmcr_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
1144 return -1;
1145 }
1146
1147 /* wait for 500ms */
1148 msleep(500);
1149
1150 /* must wait till reset is deasserted */
1151 while (miicontrol & BMCR_RESET) {
1152 msleep(10);
1153 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1154 /* FIXME: 100 tries seem excessive */
1155 if (tries++ > 100)
1156 return -1;
1157 }
1158 return 0;
1159}
1160
1161static int phy_init(struct net_device *dev)
1162{
1163 struct fe_priv *np = get_nvpriv(dev);
1164 u8 __iomem *base = get_hwbase(dev);
1165 u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
1166
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001167 /* phy errata for E3016 phy */
1168 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1169 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1170 reg &= ~PHY_MARVELL_E3016_INITMASK;
1171 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
1172 printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
1173 return PHY_ERROR;
1174 }
1175 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001176 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001177 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1178 np->phy_rev == PHY_REV_REALTEK_8211B) {
1179 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1180 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1181 return PHY_ERROR;
1182 }
1183 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
1184 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1185 return PHY_ERROR;
1186 }
1187 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1188 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1189 return PHY_ERROR;
1190 }
1191 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
1192 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1193 return PHY_ERROR;
1194 }
1195 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
1196 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1197 return PHY_ERROR;
1198 }
1199 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
1200 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1201 return PHY_ERROR;
1202 }
1203 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1204 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1205 return PHY_ERROR;
1206 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001207 }
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001208 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1209 np->phy_rev == PHY_REV_REALTEK_8211C) {
1210 u32 powerstate = readl(base + NvRegPowerState2);
1211
1212 /* need to perform hw phy reset */
1213 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1214 writel(powerstate, base + NvRegPowerState2);
1215 msleep(25);
1216
1217 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1218 writel(powerstate, base + NvRegPowerState2);
1219 msleep(25);
1220
1221 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1222 reg |= PHY_REALTEK_INIT9;
1223 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg)) {
1224 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1225 return PHY_ERROR;
1226 }
1227 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10)) {
1228 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1229 return PHY_ERROR;
1230 }
1231 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1232 if (!(reg & PHY_REALTEK_INIT11)) {
1233 reg |= PHY_REALTEK_INIT11;
1234 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg)) {
1235 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1236 return PHY_ERROR;
1237 }
1238 }
1239 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1240 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1241 return PHY_ERROR;
1242 }
1243 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001244 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1245 if (np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
1246 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
1247 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
1248 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
1249 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
1250 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
1251 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
1252 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_39) {
1253 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1254 phy_reserved |= PHY_REALTEK_INIT7;
1255 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
1256 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1257 return PHY_ERROR;
1258 }
1259 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001260 }
1261 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001262
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 /* set advertise register */
1264 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001265 reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
1267 printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
1268 return PHY_ERROR;
1269 }
1270
1271 /* get phy interface type */
1272 phyinterface = readl(base + NvRegPhyInterface);
1273
1274 /* see if gigabit phy */
1275 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1276 if (mii_status & PHY_GIGABIT) {
1277 np->gigabit = PHY_GIGABIT;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001278 mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 mii_control_1000 &= ~ADVERTISE_1000HALF;
1280 if (phyinterface & PHY_RGMII)
1281 mii_control_1000 |= ADVERTISE_1000FULL;
1282 else
1283 mii_control_1000 &= ~ADVERTISE_1000FULL;
1284
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001285 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1287 return PHY_ERROR;
1288 }
1289 }
1290 else
1291 np->gigabit = 0;
1292
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001293 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1294 mii_control |= BMCR_ANENABLE;
1295
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001296 if (np->phy_oui == PHY_OUI_REALTEK &&
1297 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1298 np->phy_rev == PHY_REV_REALTEK_8211C) {
1299 /* start autoneg since we already performed hw reset above */
1300 mii_control |= BMCR_ANRESTART;
1301 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1302 printk(KERN_INFO "%s: phy init failed\n", pci_name(np->pci_dev));
1303 return PHY_ERROR;
1304 }
1305 } else {
1306 /* reset the phy
1307 * (certain phys need bmcr to be setup with reset)
1308 */
1309 if (phy_reset(dev, mii_control)) {
1310 printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
1311 return PHY_ERROR;
1312 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 }
1314
1315 /* phy vendor specific configuration */
1316 if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
1317 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001318 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1319 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
1321 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1322 return PHY_ERROR;
1323 }
1324 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001325 phy_reserved |= PHY_CICADA_INIT5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
1327 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1328 return PHY_ERROR;
1329 }
1330 }
1331 if (np->phy_oui == PHY_OUI_CICADA) {
1332 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001333 phy_reserved |= PHY_CICADA_INIT6;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
1335 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1336 return PHY_ERROR;
1337 }
1338 }
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001339 if (np->phy_oui == PHY_OUI_VITESSE) {
1340 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1)) {
1341 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1342 return PHY_ERROR;
1343 }
1344 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2)) {
1345 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1346 return PHY_ERROR;
1347 }
1348 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1349 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1350 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1351 return PHY_ERROR;
1352 }
1353 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1354 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1355 phy_reserved |= PHY_VITESSE_INIT3;
1356 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1357 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1358 return PHY_ERROR;
1359 }
1360 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4)) {
1361 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1362 return PHY_ERROR;
1363 }
1364 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5)) {
1365 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1366 return PHY_ERROR;
1367 }
1368 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1369 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1370 phy_reserved |= PHY_VITESSE_INIT3;
1371 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1372 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1373 return PHY_ERROR;
1374 }
1375 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1376 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1377 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1378 return PHY_ERROR;
1379 }
1380 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6)) {
1381 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1382 return PHY_ERROR;
1383 }
1384 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7)) {
1385 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1386 return PHY_ERROR;
1387 }
1388 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1389 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1390 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1391 return PHY_ERROR;
1392 }
1393 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1394 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1395 phy_reserved |= PHY_VITESSE_INIT8;
1396 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1397 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1398 return PHY_ERROR;
1399 }
1400 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9)) {
1401 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1402 return PHY_ERROR;
1403 }
1404 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10)) {
1405 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1406 return PHY_ERROR;
1407 }
1408 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001409 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001410 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1411 np->phy_rev == PHY_REV_REALTEK_8211B) {
1412 /* reset could have cleared these out, set them back */
1413 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1414 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1415 return PHY_ERROR;
1416 }
1417 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
1418 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1419 return PHY_ERROR;
1420 }
1421 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1422 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1423 return PHY_ERROR;
1424 }
1425 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
1426 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1427 return PHY_ERROR;
1428 }
1429 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
1430 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1431 return PHY_ERROR;
1432 }
1433 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
1434 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1435 return PHY_ERROR;
1436 }
1437 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1438 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1439 return PHY_ERROR;
1440 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001441 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001442 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1443 if (np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
1444 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
1445 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
1446 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
1447 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
1448 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
1449 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
1450 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_39) {
1451 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1452 phy_reserved |= PHY_REALTEK_INIT7;
1453 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
1454 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1455 return PHY_ERROR;
1456 }
1457 }
1458 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1459 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1460 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1461 return PHY_ERROR;
1462 }
1463 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
1464 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1465 phy_reserved |= PHY_REALTEK_INIT3;
1466 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved)) {
1467 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1468 return PHY_ERROR;
1469 }
1470 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1471 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1472 return PHY_ERROR;
1473 }
1474 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001475 }
1476 }
1477
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001478 /* some phys clear out pause advertisment on reset, set it back */
1479 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480
Ed Swierkcb52deb2008-12-01 12:24:43 +00001481 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierkcb52deb2008-12-01 12:24:43 +00001483 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE | BMCR_PDOWN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1485 return PHY_ERROR;
1486 }
1487
1488 return 0;
1489}
1490
1491static void nv_start_rx(struct net_device *dev)
1492{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001493 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001495 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
1497 dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
1498 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001499 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1500 rx_ctrl &= ~NVREG_RCVCTL_START;
1501 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 pci_push(base);
1503 }
1504 writel(np->linkspeed, base + NvRegLinkSpeed);
1505 pci_push(base);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001506 rx_ctrl |= NVREG_RCVCTL_START;
1507 if (np->mac_in_use)
1508 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1509 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
1511 dev->name, np->duplex, np->linkspeed);
1512 pci_push(base);
1513}
1514
1515static void nv_stop_rx(struct net_device *dev)
1516{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001517 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001519 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
1521 dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001522 if (!np->mac_in_use)
1523 rx_ctrl &= ~NVREG_RCVCTL_START;
1524 else
1525 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1526 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1528 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
1529 KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
1530
1531 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001532 if (!np->mac_in_use)
1533 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534}
1535
1536static void nv_start_tx(struct net_device *dev)
1537{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001538 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001540 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
1542 dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001543 tx_ctrl |= NVREG_XMITCTL_START;
1544 if (np->mac_in_use)
1545 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1546 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 pci_push(base);
1548}
1549
1550static void nv_stop_tx(struct net_device *dev)
1551{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001552 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001554 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
1556 dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001557 if (!np->mac_in_use)
1558 tx_ctrl &= ~NVREG_XMITCTL_START;
1559 else
1560 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1561 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1563 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
1564 KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
1565
1566 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001567 if (!np->mac_in_use)
1568 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1569 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570}
1571
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001572static void nv_start_rxtx(struct net_device *dev)
1573{
1574 nv_start_rx(dev);
1575 nv_start_tx(dev);
1576}
1577
1578static void nv_stop_rxtx(struct net_device *dev)
1579{
1580 nv_stop_rx(dev);
1581 nv_stop_tx(dev);
1582}
1583
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584static void nv_txrx_reset(struct net_device *dev)
1585{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001586 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 u8 __iomem *base = get_hwbase(dev);
1588
1589 dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001590 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 pci_push(base);
1592 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001593 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 pci_push(base);
1595}
1596
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001597static void nv_mac_reset(struct net_device *dev)
1598{
1599 struct fe_priv *np = netdev_priv(dev);
1600 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001601 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001602
1603 dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001604
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001605 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1606 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001607
1608 /* save registers since they will be cleared on reset */
1609 temp1 = readl(base + NvRegMacAddrA);
1610 temp2 = readl(base + NvRegMacAddrB);
1611 temp3 = readl(base + NvRegTransmitPoll);
1612
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001613 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1614 pci_push(base);
1615 udelay(NV_MAC_RESET_DELAY);
1616 writel(0, base + NvRegMacReset);
1617 pci_push(base);
1618 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001619
1620 /* restore saved registers */
1621 writel(temp1, base + NvRegMacAddrA);
1622 writel(temp2, base + NvRegMacAddrB);
1623 writel(temp3, base + NvRegTransmitPoll);
1624
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001625 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1626 pci_push(base);
1627}
1628
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001629static void nv_get_hw_stats(struct net_device *dev)
1630{
1631 struct fe_priv *np = netdev_priv(dev);
1632 u8 __iomem *base = get_hwbase(dev);
1633
1634 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1635 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1636 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1637 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1638 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1639 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1640 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1641 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1642 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1643 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1644 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1645 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1646 np->estats.rx_runt += readl(base + NvRegRxRunt);
1647 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1648 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1649 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1650 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1651 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1652 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1653 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1654 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1655 np->estats.rx_packets =
1656 np->estats.rx_unicast +
1657 np->estats.rx_multicast +
1658 np->estats.rx_broadcast;
1659 np->estats.rx_errors_total =
1660 np->estats.rx_crc_errors +
1661 np->estats.rx_over_errors +
1662 np->estats.rx_frame_error +
1663 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1664 np->estats.rx_late_collision +
1665 np->estats.rx_runt +
1666 np->estats.rx_frame_too_long;
1667 np->estats.tx_errors_total =
1668 np->estats.tx_late_collision +
1669 np->estats.tx_fifo_errors +
1670 np->estats.tx_carrier_errors +
1671 np->estats.tx_excess_deferral +
1672 np->estats.tx_retry_error;
1673
1674 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1675 np->estats.tx_deferral += readl(base + NvRegTxDef);
1676 np->estats.tx_packets += readl(base + NvRegTxFrame);
1677 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1678 np->estats.tx_pause += readl(base + NvRegTxPause);
1679 np->estats.rx_pause += readl(base + NvRegRxPause);
1680 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1681 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001682
1683 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1684 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1685 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1686 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1687 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001688}
1689
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690/*
1691 * nv_get_stats: dev->get_stats function
1692 * Get latest stats value from the nic.
1693 * Called with read_lock(&dev_base_lock) held for read -
1694 * only synchronized against unregister_netdevice.
1695 */
1696static struct net_device_stats *nv_get_stats(struct net_device *dev)
1697{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001698 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699
Ayaz Abdulla21828162007-01-23 12:27:21 -05001700 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001701 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001702 nv_get_hw_stats(dev);
1703
1704 /* copy to net_device stats */
Jeff Garzik8148ff42007-10-16 20:56:09 -04001705 dev->stats.tx_bytes = np->estats.tx_bytes;
1706 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1707 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1708 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1709 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1710 dev->stats.rx_errors = np->estats.rx_errors_total;
1711 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001712 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001713
1714 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715}
1716
1717/*
1718 * nv_alloc_rx: fill rx ring entries.
1719 * Return 1 if the allocations for the skbs failed and the
1720 * rx engine is without Available descriptors
1721 */
1722static int nv_alloc_rx(struct net_device *dev)
1723{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001724 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001725 struct ring_desc* less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001727 less_rx = np->get_rx.orig;
1728 if (less_rx-- == np->first_rx.orig)
1729 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001730
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001731 while (np->put_rx.orig != less_rx) {
1732 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001733 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001734 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001735 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1736 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001737 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001738 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001739 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001740 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1741 wmb();
1742 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001743 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001744 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001745 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001746 np->put_rx_ctx = np->first_rx_ctx;
1747 } else {
1748 return 1;
1749 }
1750 }
1751 return 0;
1752}
1753
1754static int nv_alloc_rx_optimized(struct net_device *dev)
1755{
1756 struct fe_priv *np = netdev_priv(dev);
1757 struct ring_desc_ex* less_rx;
1758
1759 less_rx = np->get_rx.ex;
1760 if (less_rx-- == np->first_rx.ex)
1761 less_rx = np->last_rx.ex;
1762
1763 while (np->put_rx.ex != less_rx) {
1764 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1765 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001766 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001767 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1768 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001769 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001770 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001771 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001772 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1773 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001774 wmb();
1775 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001776 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001777 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001778 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001779 np->put_rx_ctx = np->first_rx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 } else {
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001781 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 return 0;
1785}
1786
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001787/* If rx bufs are exhausted called after 50ms to attempt to refresh */
1788#ifdef CONFIG_FORCEDETH_NAPI
1789static void nv_do_rx_refill(unsigned long data)
1790{
1791 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001792 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001793
1794 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001795 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001796}
1797#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798static void nv_do_rx_refill(unsigned long data)
1799{
1800 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001801 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001802 int retcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001804 if (!using_multi_irqs(dev)) {
1805 if (np->msi_flags & NV_MSI_X_ENABLED)
1806 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1807 else
Manfred Spraula7475902007-10-17 21:52:33 +02001808 disable_irq(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05001809 } else {
1810 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1811 }
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001812 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001813 retcode = nv_alloc_rx(dev);
1814 else
1815 retcode = nv_alloc_rx_optimized(dev);
1816 if (retcode) {
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001817 spin_lock_irq(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 if (!np->in_shutdown)
1819 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001820 spin_unlock_irq(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001822 if (!using_multi_irqs(dev)) {
1823 if (np->msi_flags & NV_MSI_X_ENABLED)
1824 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1825 else
Manfred Spraula7475902007-10-17 21:52:33 +02001826 enable_irq(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05001827 } else {
1828 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1829 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001831#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001833static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001834{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001835 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001836 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001837
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001838 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001839
1840 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001841 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1842 else
1843 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1844 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1845 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001846
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001847 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001848 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001849 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001850 np->rx_ring.orig[i].buf = 0;
1851 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001852 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001853 np->rx_ring.ex[i].txvlan = 0;
1854 np->rx_ring.ex[i].bufhigh = 0;
1855 np->rx_ring.ex[i].buflow = 0;
1856 }
1857 np->rx_skb[i].skb = NULL;
1858 np->rx_skb[i].dma = 0;
1859 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001860}
1861
1862static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001864 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001866
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001867 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001868
1869 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001870 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1871 else
1872 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1873 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1874 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001875 np->tx_pkts_in_progress = 0;
1876 np->tx_change_owner = NULL;
1877 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001879 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001880 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001881 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001882 np->tx_ring.orig[i].buf = 0;
1883 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001884 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001885 np->tx_ring.ex[i].txvlan = 0;
1886 np->tx_ring.ex[i].bufhigh = 0;
1887 np->tx_ring.ex[i].buflow = 0;
1888 }
1889 np->tx_skb[i].skb = NULL;
1890 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001891 np->tx_skb[i].dma_len = 0;
1892 np->tx_skb[i].first_tx_desc = NULL;
1893 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001894 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001895}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896
Manfred Sprauld81c0982005-07-31 18:20:30 +02001897static int nv_init_ring(struct net_device *dev)
1898{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001899 struct fe_priv *np = netdev_priv(dev);
1900
Manfred Sprauld81c0982005-07-31 18:20:30 +02001901 nv_init_tx(dev);
1902 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001903
1904 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001905 return nv_alloc_rx(dev);
1906 else
1907 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908}
1909
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001910static int nv_release_txskb(struct net_device *dev, struct nv_skb_map* tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001911{
1912 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08001913
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001914 if (tx_skb->dma) {
1915 pci_unmap_page(np->pci_dev, tx_skb->dma,
1916 tx_skb->dma_len,
Ayaz Abdullafa454592006-01-05 22:45:45 -08001917 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001918 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001919 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001920 if (tx_skb->skb) {
1921 dev_kfree_skb_any(tx_skb->skb);
1922 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001923 return 1;
1924 } else {
1925 return 0;
1926 }
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001927}
1928
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929static void nv_drain_tx(struct net_device *dev)
1930{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001931 struct fe_priv *np = netdev_priv(dev);
1932 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001933
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001934 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001935 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001936 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001937 np->tx_ring.orig[i].buf = 0;
1938 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001939 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001940 np->tx_ring.ex[i].txvlan = 0;
1941 np->tx_ring.ex[i].bufhigh = 0;
1942 np->tx_ring.ex[i].buflow = 0;
1943 }
1944 if (nv_release_txskb(dev, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001945 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001946 np->tx_skb[i].dma = 0;
1947 np->tx_skb[i].dma_len = 0;
1948 np->tx_skb[i].first_tx_desc = NULL;
1949 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001951 np->tx_pkts_in_progress = 0;
1952 np->tx_change_owner = NULL;
1953 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954}
1955
1956static void nv_drain_rx(struct net_device *dev)
1957{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001958 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001960
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001961 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001962 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001963 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001964 np->rx_ring.orig[i].buf = 0;
1965 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001966 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001967 np->rx_ring.ex[i].txvlan = 0;
1968 np->rx_ring.ex[i].bufhigh = 0;
1969 np->rx_ring.ex[i].buflow = 0;
1970 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001972 if (np->rx_skb[i].skb) {
1973 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001974 (skb_end_pointer(np->rx_skb[i].skb) -
1975 np->rx_skb[i].skb->data),
1976 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001977 dev_kfree_skb(np->rx_skb[i].skb);
1978 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 }
1980 }
1981}
1982
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001983static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984{
1985 nv_drain_tx(dev);
1986 nv_drain_rx(dev);
1987}
1988
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001989static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1990{
1991 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1992}
1993
Ayaz Abdullaa4336862008-04-18 13:50:43 -07001994static void nv_legacybackoff_reseed(struct net_device *dev)
1995{
1996 u8 __iomem *base = get_hwbase(dev);
1997 u32 reg;
1998 u32 low;
1999 int tx_status = 0;
2000
2001 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
2002 get_random_bytes(&low, sizeof(low));
2003 reg |= low & NVREG_SLOTTIME_MASK;
2004
2005 /* Need to stop tx before change takes effect.
2006 * Caller has already gained np->lock.
2007 */
2008 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
2009 if (tx_status)
2010 nv_stop_tx(dev);
2011 nv_stop_rx(dev);
2012 writel(reg, base + NvRegSlotTime);
2013 if (tx_status)
2014 nv_start_tx(dev);
2015 nv_start_rx(dev);
2016}
2017
2018/* Gear Backoff Seeds */
2019#define BACKOFF_SEEDSET_ROWS 8
2020#define BACKOFF_SEEDSET_LFSRS 15
2021
2022/* Known Good seed sets */
2023static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2024 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2025 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2026 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2027 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2028 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2029 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2030 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2031 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184}};
2032
2033static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2034 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2035 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2036 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2037 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2038 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2039 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2040 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2041 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395}};
2042
2043static void nv_gear_backoff_reseed(struct net_device *dev)
2044{
2045 u8 __iomem *base = get_hwbase(dev);
2046 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2047 u32 temp, seedset, combinedSeed;
2048 int i;
2049
2050 /* Setup seed for free running LFSR */
2051 /* We are going to read the time stamp counter 3 times
2052 and swizzle bits around to increase randomness */
2053 get_random_bytes(&miniseed1, sizeof(miniseed1));
2054 miniseed1 &= 0x0fff;
2055 if (miniseed1 == 0)
2056 miniseed1 = 0xabc;
2057
2058 get_random_bytes(&miniseed2, sizeof(miniseed2));
2059 miniseed2 &= 0x0fff;
2060 if (miniseed2 == 0)
2061 miniseed2 = 0xabc;
2062 miniseed2_reversed =
2063 ((miniseed2 & 0xF00) >> 8) |
2064 (miniseed2 & 0x0F0) |
2065 ((miniseed2 & 0x00F) << 8);
2066
2067 get_random_bytes(&miniseed3, sizeof(miniseed3));
2068 miniseed3 &= 0x0fff;
2069 if (miniseed3 == 0)
2070 miniseed3 = 0xabc;
2071 miniseed3_reversed =
2072 ((miniseed3 & 0xF00) >> 8) |
2073 (miniseed3 & 0x0F0) |
2074 ((miniseed3 & 0x00F) << 8);
2075
2076 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2077 (miniseed2 ^ miniseed3_reversed);
2078
2079 /* Seeds can not be zero */
2080 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2081 combinedSeed |= 0x08;
2082 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2083 combinedSeed |= 0x8000;
2084
2085 /* No need to disable tx here */
2086 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2087 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2088 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
2089 writel(temp,base + NvRegBackOffControl);
2090
2091 /* Setup seeds for all gear LFSRs. */
2092 get_random_bytes(&seedset, sizeof(seedset));
2093 seedset = seedset % BACKOFF_SEEDSET_ROWS;
2094 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++)
2095 {
2096 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2097 temp |= main_seedset[seedset][i-1] & 0x3ff;
2098 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2099 writel(temp, base + NvRegBackOffControl);
2100 }
2101}
2102
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103/*
2104 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002105 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 */
2107static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
2108{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002109 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002110 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002111 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2112 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002113 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002114 u32 offset = 0;
2115 u32 bcnt;
2116 u32 size = skb->len-skb->data_len;
2117 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002118 u32 empty_slots;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002119 struct ring_desc* put_tx;
2120 struct ring_desc* start_tx;
2121 struct ring_desc* prev_tx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002122 struct nv_skb_map* prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002123 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002124
2125 /* add fragments to entries count */
2126 for (i = 0; i < fragments; i++) {
2127 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2128 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2129 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002131 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002132 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002133 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002134 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002135 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002136 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002137 return NETDEV_TX_BUSY;
2138 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002139 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002140
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002141 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002142
Ayaz Abdullafa454592006-01-05 22:45:45 -08002143 /* setup the header buffer */
2144 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002145 prev_tx = put_tx;
2146 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002147 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002148 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002149 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002150 np->put_tx_ctx->dma_len = bcnt;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002151 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2152 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002153
Ayaz Abdullafa454592006-01-05 22:45:45 -08002154 tx_flags = np->tx_flags;
2155 offset += bcnt;
2156 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002157 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002158 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002159 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002160 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002161 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002162
2163 /* setup the fragments */
2164 for (i = 0; i < fragments; i++) {
2165 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2166 u32 size = frag->size;
2167 offset = 0;
2168
2169 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002170 prev_tx = put_tx;
2171 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002172 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002173 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2174 PCI_DMA_TODEVICE);
2175 np->put_tx_ctx->dma_len = bcnt;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002176 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2177 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002178
Ayaz Abdullafa454592006-01-05 22:45:45 -08002179 offset += bcnt;
2180 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002181 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002182 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002183 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002184 np->put_tx_ctx = np->first_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002185 } while (size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002186 }
2187
Ayaz Abdullafa454592006-01-05 22:45:45 -08002188 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002189 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002190
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002191 /* save skb in this slot's context area */
2192 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002193
Herbert Xu89114af2006-07-08 13:34:32 -07002194 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002195 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002196 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002197 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002198 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002199
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002200 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002201
Ayaz Abdullafa454592006-01-05 22:45:45 -08002202 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002203 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2204 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002205
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002206 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002207
2208 dprintk(KERN_DEBUG "%s: nv_start_xmit: entries %d queued for transmission. tx_flags_extra: %x\n",
2209 dev->name, entries, tx_flags_extra);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210 {
2211 int j;
2212 for (j=0; j<64; j++) {
2213 if ((j%16) == 0)
2214 dprintk("\n%03x:", j);
2215 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2216 }
2217 dprintk("\n");
2218 }
2219
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220 dev->trans_start = jiffies;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002221 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002222 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223}
2224
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002225static int nv_start_xmit_optimized(struct sk_buff *skb, struct net_device *dev)
2226{
2227 struct fe_priv *np = netdev_priv(dev);
2228 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002229 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002230 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2231 unsigned int i;
2232 u32 offset = 0;
2233 u32 bcnt;
2234 u32 size = skb->len-skb->data_len;
2235 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2236 u32 empty_slots;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002237 struct ring_desc_ex* put_tx;
2238 struct ring_desc_ex* start_tx;
2239 struct ring_desc_ex* prev_tx;
2240 struct nv_skb_map* prev_tx_ctx;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002241 struct nv_skb_map* start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002242 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002243
2244 /* add fragments to entries count */
2245 for (i = 0; i < fragments; i++) {
2246 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2247 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2248 }
2249
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002250 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002251 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002252 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002253 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002254 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002255 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002256 return NETDEV_TX_BUSY;
2257 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002258 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002259
2260 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002261 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002262
2263 /* setup the header buffer */
2264 do {
2265 prev_tx = put_tx;
2266 prev_tx_ctx = np->put_tx_ctx;
2267 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2268 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2269 PCI_DMA_TODEVICE);
2270 np->put_tx_ctx->dma_len = bcnt;
Al Viro5bb7ea22007-12-09 16:06:41 +00002271 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2272 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002273 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002274
2275 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002276 offset += bcnt;
2277 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002278 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002279 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002280 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002281 np->put_tx_ctx = np->first_tx_ctx;
2282 } while (size);
2283
2284 /* setup the fragments */
2285 for (i = 0; i < fragments; i++) {
2286 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2287 u32 size = frag->size;
2288 offset = 0;
2289
2290 do {
2291 prev_tx = put_tx;
2292 prev_tx_ctx = np->put_tx_ctx;
2293 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2294 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2295 PCI_DMA_TODEVICE);
2296 np->put_tx_ctx->dma_len = bcnt;
Al Viro5bb7ea22007-12-09 16:06:41 +00002297 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2298 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002299 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002300
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002301 offset += bcnt;
2302 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002303 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002304 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002305 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002306 np->put_tx_ctx = np->first_tx_ctx;
2307 } while (size);
2308 }
2309
2310 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002311 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002312
2313 /* save skb in this slot's context area */
2314 prev_tx_ctx->skb = skb;
2315
2316 if (skb_is_gso(skb))
2317 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2318 else
2319 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2320 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2321
2322 /* vlan tag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002323 if (likely(!np->vlangrp)) {
2324 start_tx->txvlan = 0;
2325 } else {
2326 if (vlan_tx_tag_present(skb))
2327 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb));
2328 else
2329 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002330 }
2331
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002332 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002333
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002334 if (np->tx_limit) {
2335 /* Limit the number of outstanding tx. Setup all fragments, but
2336 * do not set the VALID bit on the first descriptor. Save a pointer
2337 * to that descriptor and also for next skb_map element.
2338 */
2339
2340 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2341 if (!np->tx_change_owner)
2342 np->tx_change_owner = start_tx_ctx;
2343
2344 /* remove VALID bit */
2345 tx_flags &= ~NV_TX2_VALID;
2346 start_tx_ctx->first_tx_desc = start_tx;
2347 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2348 np->tx_end_flip = np->put_tx_ctx;
2349 } else {
2350 np->tx_pkts_in_progress++;
2351 }
2352 }
2353
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002354 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002355 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2356 np->put_tx.ex = put_tx;
2357
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002358 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002359
2360 dprintk(KERN_DEBUG "%s: nv_start_xmit_optimized: entries %d queued for transmission. tx_flags_extra: %x\n",
2361 dev->name, entries, tx_flags_extra);
2362 {
2363 int j;
2364 for (j=0; j<64; j++) {
2365 if ((j%16) == 0)
2366 dprintk("\n%03x:", j);
2367 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2368 }
2369 dprintk("\n");
2370 }
2371
2372 dev->trans_start = jiffies;
2373 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002374 return NETDEV_TX_OK;
2375}
2376
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002377static inline void nv_tx_flip_ownership(struct net_device *dev)
2378{
2379 struct fe_priv *np = netdev_priv(dev);
2380
2381 np->tx_pkts_in_progress--;
2382 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002383 np->tx_change_owner->first_tx_desc->flaglen |=
2384 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002385 np->tx_pkts_in_progress++;
2386
2387 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2388 if (np->tx_change_owner == np->tx_end_flip)
2389 np->tx_change_owner = NULL;
2390
2391 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2392 }
2393}
2394
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395/*
2396 * nv_tx_done: check for completed packets, release the skbs.
2397 *
2398 * Caller must own np->lock.
2399 */
2400static void nv_tx_done(struct net_device *dev)
2401{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002402 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002403 u32 flags;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002404 struct ring_desc* orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002406 while ((np->get_tx.orig != np->put_tx.orig) &&
2407 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002409 dprintk(KERN_DEBUG "%s: nv_tx_done: flags 0x%x.\n",
2410 dev->name, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002411
2412 pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
2413 np->get_tx_ctx->dma_len,
2414 PCI_DMA_TODEVICE);
2415 np->get_tx_ctx->dma = 0;
2416
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002418 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002419 if (flags & NV_TX_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002420 if (flags & NV_TX_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002421 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002422 if (flags & NV_TX_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002423 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002424 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2425 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002426 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002427 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002428 dev->stats.tx_packets++;
2429 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002430 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002431 dev_kfree_skb_any(np->get_tx_ctx->skb);
2432 np->get_tx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 }
2434 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002435 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002436 if (flags & NV_TX2_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002437 if (flags & NV_TX2_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002438 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002439 if (flags & NV_TX2_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002440 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002441 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2442 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002443 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002444 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002445 dev->stats.tx_packets++;
2446 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002447 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002448 dev_kfree_skb_any(np->get_tx_ctx->skb);
2449 np->get_tx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450 }
2451 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002452 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002453 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002454 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002455 np->get_tx_ctx = np->first_tx_ctx;
2456 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002457 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002458 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002459 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002460 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002461}
2462
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002463static void nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002464{
2465 struct fe_priv *np = netdev_priv(dev);
2466 u32 flags;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002467 struct ring_desc_ex* orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002468
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002469 while ((np->get_tx.ex != np->put_tx.ex) &&
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002470 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX_VALID) &&
2471 (limit-- > 0)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002472
2473 dprintk(KERN_DEBUG "%s: nv_tx_done_optimized: flags 0x%x.\n",
2474 dev->name, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002475
2476 pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
2477 np->get_tx_ctx->dma_len,
2478 PCI_DMA_TODEVICE);
2479 np->get_tx_ctx->dma = 0;
2480
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002481 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05002482 if (!(flags & NV_TX2_ERROR))
Jeff Garzik8148ff42007-10-16 20:56:09 -04002483 dev->stats.tx_packets++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002484 else {
2485 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2486 if (np->driver_data & DEV_HAS_GEAR_MODE)
2487 nv_gear_backoff_reseed(dev);
2488 else
2489 nv_legacybackoff_reseed(dev);
2490 }
2491 }
2492
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002493 dev_kfree_skb_any(np->get_tx_ctx->skb);
2494 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002495
2496 if (np->tx_limit) {
2497 nv_tx_flip_ownership(dev);
2498 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002499 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002500 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002501 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002502 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002503 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002505 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002506 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002508 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509}
2510
2511/*
2512 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002513 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514 */
2515static void nv_tx_timeout(struct net_device *dev)
2516{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002517 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002518 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002519 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002521 if (np->msi_flags & NV_MSI_X_ENABLED)
2522 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2523 else
2524 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2525
2526 printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527
Manfred Spraulc2dba062005-07-31 18:29:47 +02002528 {
2529 int i;
2530
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002531 printk(KERN_INFO "%s: Ring at %lx\n",
2532 dev->name, (unsigned long)np->ring_addr);
Manfred Spraulc2dba062005-07-31 18:29:47 +02002533 printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04002534 for (i=0;i<=np->register_size;i+= 32) {
Manfred Spraulc2dba062005-07-31 18:29:47 +02002535 printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2536 i,
2537 readl(base + i + 0), readl(base + i + 4),
2538 readl(base + i + 8), readl(base + i + 12),
2539 readl(base + i + 16), readl(base + i + 20),
2540 readl(base + i + 24), readl(base + i + 28));
2541 }
2542 printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002543 for (i=0;i<np->tx_ring_size;i+= 4) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002544 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02002545 printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002546 i,
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002547 le32_to_cpu(np->tx_ring.orig[i].buf),
2548 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2549 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2550 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2551 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2552 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2553 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2554 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Manfred Spraulee733622005-07-31 18:32:26 +02002555 } else {
2556 printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002557 i,
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002558 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2559 le32_to_cpu(np->tx_ring.ex[i].buflow),
2560 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2561 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2562 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2563 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2564 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2565 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2566 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2567 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2568 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2569 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulee733622005-07-31 18:32:26 +02002570 }
Manfred Spraulc2dba062005-07-31 18:29:47 +02002571 }
2572 }
2573
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574 spin_lock_irq(&np->lock);
2575
2576 /* 1) stop tx engine */
2577 nv_stop_tx(dev);
2578
2579 /* 2) check that the packets were not sent already: */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002580 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002581 nv_tx_done(dev);
2582 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002583 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002584
2585 /* 3) if there are dead entries: clear everything */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002586 if (np->get_tx_ctx != np->put_tx_ctx) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587 printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
2588 nv_drain_tx(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002589 nv_init_tx(dev);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002590 setup_hw_rings(dev, NV_SETUP_TX_RING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591 }
2592
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002593 netif_wake_queue(dev);
2594
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595 /* 4) restart tx engine */
2596 nv_start_tx(dev);
2597 spin_unlock_irq(&np->lock);
2598}
2599
Manfred Spraul22c6d142005-04-19 21:17:09 +02002600/*
2601 * Called when the nic notices a mismatch between the actual data len on the
2602 * wire and the len indicated in the 802 header
2603 */
2604static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2605{
2606 int hdrlen; /* length of the 802 header */
2607 int protolen; /* length as stored in the proto field */
2608
2609 /* 1) calculate len according to header */
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002610 if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002611 protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
2612 hdrlen = VLAN_HLEN;
2613 } else {
2614 protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
2615 hdrlen = ETH_HLEN;
2616 }
2617 dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
2618 dev->name, datalen, protolen, hdrlen);
2619 if (protolen > ETH_DATA_LEN)
2620 return datalen; /* Value in proto field not a len, no checks possible */
2621
2622 protolen += hdrlen;
2623 /* consistency checks: */
2624 if (datalen > ETH_ZLEN) {
2625 if (datalen >= protolen) {
2626 /* more data on wire than in 802 header, trim of
2627 * additional data.
2628 */
2629 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
2630 dev->name, protolen);
2631 return protolen;
2632 } else {
2633 /* less data on wire than mentioned in header.
2634 * Discard the packet.
2635 */
2636 dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
2637 dev->name);
2638 return -1;
2639 }
2640 } else {
2641 /* short packet. Accept only if 802 values are also short */
2642 if (protolen > ETH_ZLEN) {
2643 dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
2644 dev->name);
2645 return -1;
2646 }
2647 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
2648 dev->name, datalen);
2649 return datalen;
2650 }
2651}
2652
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002653static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002654{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002655 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002656 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002657 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002658 struct sk_buff *skb;
2659 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002660
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002661 while((np->get_rx.orig != np->put_rx.orig) &&
2662 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002663 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002665 dprintk(KERN_DEBUG "%s: nv_rx_process: flags 0x%x.\n",
2666 dev->name, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002667
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668 /*
2669 * the packet is for us - immediately tear down the pci mapping.
2670 * TODO: check if a prefetch of the first cacheline improves
2671 * the performance.
2672 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002673 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2674 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002676 skb = np->get_rx_ctx->skb;
2677 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678
2679 {
2680 int j;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002681 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682 for (j=0; j<64; j++) {
2683 if ((j%16) == 0)
2684 dprintk("\n%03x:", j);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002685 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002686 }
2687 dprintk("\n");
2688 }
2689 /* look at what we actually got: */
2690 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002691 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2692 len = flags & LEN_MASK_V1;
2693 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002694 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002695 len = nv_getlen(dev, skb->data, len);
2696 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002697 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002698 dev_kfree_skb(skb);
2699 goto next_pkt;
2700 }
2701 }
2702 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002703 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002704 if (flags & NV_RX_SUBSTRACT1) {
2705 len--;
2706 }
2707 }
2708 /* the rest are hard errors */
2709 else {
2710 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002711 dev->stats.rx_missed_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002712 if (flags & NV_RX_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002713 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002714 if (flags & NV_RX_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002715 dev->stats.rx_over_errors++;
2716 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002717 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002718 goto next_pkt;
2719 }
2720 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002721 } else {
2722 dev_kfree_skb(skb);
2723 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002724 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002726 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2727 len = flags & LEN_MASK_V2;
2728 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002729 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002730 len = nv_getlen(dev, skb->data, len);
2731 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002732 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002733 dev_kfree_skb(skb);
2734 goto next_pkt;
2735 }
2736 }
2737 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002738 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002739 if (flags & NV_RX2_SUBSTRACT1) {
2740 len--;
2741 }
2742 }
2743 /* the rest are hard errors */
2744 else {
2745 if (flags & NV_RX2_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002746 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002747 if (flags & NV_RX2_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002748 dev->stats.rx_over_errors++;
2749 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002750 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002751 goto next_pkt;
2752 }
2753 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002754 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2755 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002756 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002757 } else {
2758 dev_kfree_skb(skb);
2759 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002760 }
2761 }
2762 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763 skb_put(skb, len);
2764 skb->protocol = eth_type_trans(skb, dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002765 dprintk(KERN_DEBUG "%s: nv_rx_process: %d bytes, proto %d accepted.\n",
2766 dev->name, len, skb->protocol);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002767#ifdef CONFIG_FORCEDETH_NAPI
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002768 netif_receive_skb(skb);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002769#else
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002770 netif_rx(skb);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002771#endif
Jeff Garzik8148ff42007-10-16 20:56:09 -04002772 dev->stats.rx_packets++;
2773 dev->stats.rx_bytes += len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002775 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002776 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002777 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002778 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002779
2780 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002781 }
2782
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002783 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002784}
2785
2786static int nv_rx_process_optimized(struct net_device *dev, int limit)
2787{
2788 struct fe_priv *np = netdev_priv(dev);
2789 u32 flags;
2790 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002791 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002792 struct sk_buff *skb;
2793 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002794
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002795 while((np->get_rx.ex != np->put_rx.ex) &&
2796 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002797 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002798
2799 dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: flags 0x%x.\n",
2800 dev->name, flags);
2801
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002802 /*
2803 * the packet is for us - immediately tear down the pci mapping.
2804 * TODO: check if a prefetch of the first cacheline improves
2805 * the performance.
2806 */
2807 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2808 np->get_rx_ctx->dma_len,
2809 PCI_DMA_FROMDEVICE);
2810 skb = np->get_rx_ctx->skb;
2811 np->get_rx_ctx->skb = NULL;
2812
2813 {
2814 int j;
2815 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
2816 for (j=0; j<64; j++) {
2817 if ((j%16) == 0)
2818 dprintk("\n%03x:", j);
2819 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2820 }
2821 dprintk("\n");
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002822 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002823 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002824 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2825 len = flags & LEN_MASK_V2;
2826 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002827 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002828 len = nv_getlen(dev, skb->data, len);
2829 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002830 dev_kfree_skb(skb);
2831 goto next_pkt;
2832 }
2833 }
2834 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002835 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002836 if (flags & NV_RX2_SUBSTRACT1) {
2837 len--;
2838 }
2839 }
2840 /* the rest are hard errors */
2841 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002842 dev_kfree_skb(skb);
2843 goto next_pkt;
2844 }
2845 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002846
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002847 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2848 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002849 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002850
2851 /* got a valid packet - forward it to the network core */
2852 skb_put(skb, len);
2853 skb->protocol = eth_type_trans(skb, dev);
2854 prefetch(skb->data);
2855
2856 dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: %d bytes, proto %d accepted.\n",
2857 dev->name, len, skb->protocol);
2858
2859 if (likely(!np->vlangrp)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002860#ifdef CONFIG_FORCEDETH_NAPI
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002861 netif_receive_skb(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002862#else
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002863 netif_rx(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002864#endif
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002865 } else {
2866 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
2867 if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
2868#ifdef CONFIG_FORCEDETH_NAPI
2869 vlan_hwaccel_receive_skb(skb, np->vlangrp,
2870 vlanflags & NV_RX3_VLAN_TAG_MASK);
2871#else
2872 vlan_hwaccel_rx(skb, np->vlangrp,
2873 vlanflags & NV_RX3_VLAN_TAG_MASK);
2874#endif
2875 } else {
2876#ifdef CONFIG_FORCEDETH_NAPI
2877 netif_receive_skb(skb);
2878#else
2879 netif_rx(skb);
2880#endif
2881 }
2882 }
2883
Jeff Garzik8148ff42007-10-16 20:56:09 -04002884 dev->stats.rx_packets++;
2885 dev->stats.rx_bytes += len;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002886 } else {
2887 dev_kfree_skb(skb);
2888 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002889next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002890 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002891 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002892 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002893 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002894
2895 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002897
Ingo Molnarc1b71512007-10-17 12:18:23 +02002898 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002899}
2900
Manfred Sprauld81c0982005-07-31 18:20:30 +02002901static void set_bufsize(struct net_device *dev)
2902{
2903 struct fe_priv *np = netdev_priv(dev);
2904
2905 if (dev->mtu <= ETH_DATA_LEN)
2906 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2907 else
2908 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2909}
2910
Linus Torvalds1da177e2005-04-16 15:20:36 -07002911/*
2912 * nv_change_mtu: dev->change_mtu function
2913 * Called with dev_base_lock held for read.
2914 */
2915static int nv_change_mtu(struct net_device *dev, int new_mtu)
2916{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002917 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002918 int old_mtu;
2919
2920 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002922
2923 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002925
2926 /* return early if the buffer sizes will not change */
2927 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2928 return 0;
2929 if (old_mtu == new_mtu)
2930 return 0;
2931
2932 /* synchronized against open : rtnl_lock() held by caller */
2933 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002934 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002935 /*
2936 * It seems that the nic preloads valid ring entries into an
2937 * internal buffer. The procedure for flushing everything is
2938 * guessed, there is probably a simpler approach.
2939 * Changing the MTU is a rare event, it shouldn't matter.
2940 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002941 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002942 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002943 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002944 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002945 spin_lock(&np->lock);
2946 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002947 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002948 nv_txrx_reset(dev);
2949 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002950 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002951 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002952 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002953 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002954 if (!np->in_shutdown)
2955 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2956 }
2957 /* reinit nic view of the rx queue */
2958 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002959 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002960 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002961 base + NvRegRingSizes);
2962 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002963 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002964 pci_push(base);
2965
2966 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002967 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002968 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002969 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002970 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002971 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002972 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002973 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002974 return 0;
2975}
2976
Manfred Spraul72b31782005-07-31 18:33:34 +02002977static void nv_copy_mac_to_hw(struct net_device *dev)
2978{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002979 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002980 u32 mac[2];
2981
2982 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2983 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2984 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2985
2986 writel(mac[0], base + NvRegMacAddrA);
2987 writel(mac[1], base + NvRegMacAddrB);
2988}
2989
2990/*
2991 * nv_set_mac_address: dev->set_mac_address function
2992 * Called with rtnl_lock() held.
2993 */
2994static int nv_set_mac_address(struct net_device *dev, void *addr)
2995{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002996 struct fe_priv *np = netdev_priv(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002997 struct sockaddr *macaddr = (struct sockaddr*)addr;
2998
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002999 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02003000 return -EADDRNOTAVAIL;
3001
3002 /* synchronized against open : rtnl_lock() held by caller */
3003 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
3004
3005 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07003006 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003007 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003008 spin_lock_irq(&np->lock);
3009
3010 /* stop rx engine */
3011 nv_stop_rx(dev);
3012
3013 /* set mac address */
3014 nv_copy_mac_to_hw(dev);
3015
3016 /* restart rx engine */
3017 nv_start_rx(dev);
3018 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003019 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003020 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003021 } else {
3022 nv_copy_mac_to_hw(dev);
3023 }
3024 return 0;
3025}
3026
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027/*
3028 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07003029 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003030 */
3031static void nv_set_multicast(struct net_device *dev)
3032{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003033 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003034 u8 __iomem *base = get_hwbase(dev);
3035 u32 addr[2];
3036 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003037 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003038
3039 memset(addr, 0, sizeof(addr));
3040 memset(mask, 0, sizeof(mask));
3041
3042 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003043 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003045 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046
3047 if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
3048 u32 alwaysOff[2];
3049 u32 alwaysOn[2];
3050
3051 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
3052 if (dev->flags & IFF_ALLMULTI) {
3053 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
3054 } else {
3055 struct dev_mc_list *walk;
3056
3057 walk = dev->mc_list;
3058 while (walk != NULL) {
3059 u32 a, b;
Al Viro5bb7ea22007-12-09 16:06:41 +00003060 a = le32_to_cpu(*(__le32 *) walk->dmi_addr);
3061 b = le16_to_cpu(*(__le16 *) (&walk->dmi_addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003062 alwaysOn[0] &= a;
3063 alwaysOff[0] &= ~a;
3064 alwaysOn[1] &= b;
3065 alwaysOff[1] &= ~b;
3066 walk = walk->next;
3067 }
3068 }
3069 addr[0] = alwaysOn[0];
3070 addr[1] = alwaysOn[1];
3071 mask[0] = alwaysOn[0] | alwaysOff[0];
3072 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05003073 } else {
3074 mask[0] = NVREG_MCASTMASKA_NONE;
3075 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003076 }
3077 }
3078 addr[0] |= NVREG_MCASTADDRA_FORCE;
3079 pff |= NVREG_PFF_ALWAYS;
3080 spin_lock_irq(&np->lock);
3081 nv_stop_rx(dev);
3082 writel(addr[0], base + NvRegMulticastAddrA);
3083 writel(addr[1], base + NvRegMulticastAddrB);
3084 writel(mask[0], base + NvRegMulticastMaskA);
3085 writel(mask[1], base + NvRegMulticastMaskB);
3086 writel(pff, base + NvRegPacketFilterFlags);
3087 dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
3088 dev->name);
3089 nv_start_rx(dev);
3090 spin_unlock_irq(&np->lock);
3091}
3092
Adrian Bunkc7985052006-06-22 12:03:29 +02003093static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003094{
3095 struct fe_priv *np = netdev_priv(dev);
3096 u8 __iomem *base = get_hwbase(dev);
3097
3098 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3099
3100 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3101 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3102 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3103 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3104 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3105 } else {
3106 writel(pff, base + NvRegPacketFilterFlags);
3107 }
3108 }
3109 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3110 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3111 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003112 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3113 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3114 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003115 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003116 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003117 /* limit the number of tx pause frames to a default of 8 */
3118 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3119 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003120 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003121 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3122 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3123 } else {
3124 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3125 writel(regmisc, base + NvRegMisc1);
3126 }
3127 }
3128}
3129
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003130/**
3131 * nv_update_linkspeed: Setup the MAC according to the link partner
3132 * @dev: Network device to be configured
3133 *
3134 * The function queries the PHY and checks if there is a link partner.
3135 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3136 * set to 10 MBit HD.
3137 *
3138 * The function returns 0 if there is no link partner and 1 if there is
3139 * a good link partner.
3140 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141static int nv_update_linkspeed(struct net_device *dev)
3142{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003143 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003144 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003145 int adv = 0;
3146 int lpa = 0;
3147 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148 int newls = np->linkspeed;
3149 int newdup = np->duplex;
3150 int mii_status;
3151 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003152 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003153 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003154 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003155
3156 /* BMSR_LSTATUS is latched, read it twice:
3157 * we want the current value.
3158 */
3159 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3160 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3161
3162 if (!(mii_status & BMSR_LSTATUS)) {
3163 dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
3164 dev->name);
3165 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3166 newdup = 0;
3167 retval = 0;
3168 goto set_speed;
3169 }
3170
3171 if (np->autoneg == 0) {
3172 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
3173 dev->name, np->fixed_mode);
3174 if (np->fixed_mode & LPA_100FULL) {
3175 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3176 newdup = 1;
3177 } else if (np->fixed_mode & LPA_100HALF) {
3178 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3179 newdup = 0;
3180 } else if (np->fixed_mode & LPA_10FULL) {
3181 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3182 newdup = 1;
3183 } else {
3184 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3185 newdup = 0;
3186 }
3187 retval = 1;
3188 goto set_speed;
3189 }
3190 /* check auto negotiation is complete */
3191 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3192 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3193 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3194 newdup = 0;
3195 retval = 0;
3196 dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
3197 goto set_speed;
3198 }
3199
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003200 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3201 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
3202 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
3203 dev->name, adv, lpa);
3204
Linus Torvalds1da177e2005-04-16 15:20:36 -07003205 retval = 1;
3206 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003207 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3208 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003209
3210 if ((control_1000 & ADVERTISE_1000FULL) &&
3211 (status_1000 & LPA_1000FULL)) {
3212 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
3213 dev->name);
3214 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3215 newdup = 1;
3216 goto set_speed;
3217 }
3218 }
3219
Linus Torvalds1da177e2005-04-16 15:20:36 -07003220 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003221 adv_lpa = lpa & adv;
3222 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3224 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003225 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003226 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3227 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003228 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3230 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003231 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003232 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3233 newdup = 0;
3234 } else {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003235 dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003236 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3237 newdup = 0;
3238 }
3239
3240set_speed:
3241 if (np->duplex == newdup && np->linkspeed == newls)
3242 return retval;
3243
3244 dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
3245 dev->name, np->linkspeed, np->duplex, newls, newdup);
3246
3247 np->duplex = newdup;
3248 np->linkspeed = newls;
3249
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003250 /* The transmitter and receiver must be restarted for safe update */
3251 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3252 txrxFlags |= NV_RESTART_TX;
3253 nv_stop_tx(dev);
3254 }
3255 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3256 txrxFlags |= NV_RESTART_RX;
3257 nv_stop_rx(dev);
3258 }
3259
Linus Torvalds1da177e2005-04-16 15:20:36 -07003260 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003261 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003262 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003263 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3264 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3265 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003267 phyreg |= NVREG_SLOTTIME_1000_FULL;
3268 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003269 }
3270
3271 phyreg = readl(base + NvRegPhyInterface);
3272 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3273 if (np->duplex == 0)
3274 phyreg |= PHY_HALF;
3275 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3276 phyreg |= PHY_100;
3277 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3278 phyreg |= PHY_1000;
3279 writel(phyreg, base + NvRegPhyInterface);
3280
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003281 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003282 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003283 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003284 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003285 } else {
3286 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3287 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3288 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3289 else
3290 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3291 } else {
3292 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3293 }
3294 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003295 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003296 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3297 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3298 else
3299 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003300 }
3301 writel(txreg, base + NvRegTxDeferral);
3302
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003303 if (np->desc_ver == DESC_VER_1) {
3304 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3305 } else {
3306 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3307 txreg = NVREG_TX_WM_DESC2_3_1000;
3308 else
3309 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3310 }
3311 writel(txreg, base + NvRegTxWatermark);
3312
Linus Torvalds1da177e2005-04-16 15:20:36 -07003313 writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
3314 base + NvRegMisc1);
3315 pci_push(base);
3316 writel(np->linkspeed, base + NvRegLinkSpeed);
3317 pci_push(base);
3318
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003319 pause_flags = 0;
3320 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003321 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003322 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
3323 adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM);
3324 lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003325
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003326 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003327 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003328 if (lpa_pause & LPA_PAUSE_CAP) {
3329 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3330 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3331 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3332 }
3333 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003334 case ADVERTISE_PAUSE_ASYM:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003335 if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM))
3336 {
3337 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3338 }
3339 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003340 case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003341 if (lpa_pause & LPA_PAUSE_CAP)
3342 {
3343 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3344 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3345 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3346 }
3347 if (lpa_pause == LPA_PAUSE_ASYM)
3348 {
3349 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3350 }
3351 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003352 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003353 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003354 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003355 }
3356 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003357 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003358
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003359 if (txrxFlags & NV_RESTART_TX)
3360 nv_start_tx(dev);
3361 if (txrxFlags & NV_RESTART_RX)
3362 nv_start_rx(dev);
3363
Linus Torvalds1da177e2005-04-16 15:20:36 -07003364 return retval;
3365}
3366
3367static void nv_linkchange(struct net_device *dev)
3368{
3369 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003370 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003371 netif_carrier_on(dev);
3372 printk(KERN_INFO "%s: link up.\n", dev->name);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003373 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003374 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003375 } else {
3376 if (netif_carrier_ok(dev)) {
3377 netif_carrier_off(dev);
3378 printk(KERN_INFO "%s: link down.\n", dev->name);
3379 nv_stop_rx(dev);
3380 }
3381 }
3382}
3383
3384static void nv_link_irq(struct net_device *dev)
3385{
3386 u8 __iomem *base = get_hwbase(dev);
3387 u32 miistat;
3388
3389 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003390 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391 dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
3392
3393 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3394 nv_linkchange(dev);
3395 dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
3396}
3397
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003398static void nv_msi_workaround(struct fe_priv *np)
3399{
3400
3401 /* Need to toggle the msi irq mask within the ethernet device,
3402 * otherwise, future interrupts will not be detected.
3403 */
3404 if (np->msi_flags & NV_MSI_ENABLED) {
3405 u8 __iomem *base = np->base;
3406
3407 writel(0, base + NvRegMSIIrqMask);
3408 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3409 }
3410}
3411
David Howells7d12e782006-10-05 14:55:46 +01003412static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003413{
3414 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003415 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003416 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003417 int i;
3418
3419 dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
3420
3421 for (i=0; ; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003422 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
Ayaz Abdulla2daac3e2009-03-05 08:02:06 +00003423 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003424 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3425 } else {
Ayaz Abdulla2daac3e2009-03-05 08:02:06 +00003426 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003427 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
3428 }
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003429 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, np->events);
3430 if (!(np->events & np->irqmask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003431 break;
3432
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003433 nv_msi_workaround(np);
3434
Ayaz Abdullaa971c322005-11-11 08:30:38 -05003435 spin_lock(&np->lock);
3436 nv_tx_done(dev);
3437 spin_unlock(&np->lock);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003438
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003439#ifdef CONFIG_FORCEDETH_NAPI
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003440 if (np->events & NVREG_IRQ_RX_ALL) {
Ayaz Abdullaeb10a782009-01-11 00:09:04 -08003441 spin_lock(&np->lock);
Ben Hutchings288379f2009-01-19 16:43:59 -08003442 napi_schedule(&np->napi);
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003443
3444 /* Disable furthur receive irq's */
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003445 np->irqmask &= ~NVREG_IRQ_RX_ALL;
3446
3447 if (np->msi_flags & NV_MSI_X_ENABLED)
3448 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3449 else
3450 writel(np->irqmask, base + NvRegIrqMask);
3451 spin_unlock(&np->lock);
3452 }
3453#else
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003454 if (nv_rx_process(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003455 if (unlikely(nv_alloc_rx(dev))) {
3456 spin_lock(&np->lock);
3457 if (!np->in_shutdown)
3458 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3459 spin_unlock(&np->lock);
3460 }
3461 }
3462#endif
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003463 if (unlikely(np->events & NVREG_IRQ_LINK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003464 spin_lock(&np->lock);
3465 nv_link_irq(dev);
3466 spin_unlock(&np->lock);
3467 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003468 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003469 spin_lock(&np->lock);
3470 nv_linkchange(dev);
3471 spin_unlock(&np->lock);
3472 np->link_timeout = jiffies + LINK_TIMEOUT;
3473 }
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003474 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003475 spin_lock(&np->lock);
3476 /* disable interrupts on the nic */
3477 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3478 writel(0, base + NvRegIrqMask);
3479 else
3480 writel(np->irqmask, base + NvRegIrqMask);
3481 pci_push(base);
3482
3483 if (!np->in_shutdown) {
3484 np->nic_poll_irq = np->irqmask;
3485 np->recover_error = 1;
3486 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3487 }
3488 spin_unlock(&np->lock);
3489 break;
3490 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003491 if (unlikely(i > max_interrupt_work)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003492 spin_lock(&np->lock);
3493 /* disable interrupts on the nic */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003494 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3495 writel(0, base + NvRegIrqMask);
3496 else
3497 writel(np->irqmask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003498 pci_push(base);
3499
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003500 if (!np->in_shutdown) {
3501 np->nic_poll_irq = np->irqmask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003502 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003503 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003504 spin_unlock(&np->lock);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003505 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003506 break;
3507 }
3508
3509 }
3510 dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
3511
3512 return IRQ_RETVAL(i);
3513}
3514
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003515/**
3516 * All _optimized functions are used to help increase performance
3517 * (reduce CPU and increase throughput). They use descripter version 3,
3518 * compiler directives, and reduce memory accesses.
3519 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003520static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3521{
3522 struct net_device *dev = (struct net_device *) data;
3523 struct fe_priv *np = netdev_priv(dev);
3524 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003525 int i;
3526
3527 dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized\n", dev->name);
3528
3529 for (i=0; ; i++) {
3530 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
Ayaz Abdulla2daac3e2009-03-05 08:02:06 +00003531 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003532 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3533 } else {
Ayaz Abdulla2daac3e2009-03-05 08:02:06 +00003534 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003535 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
3536 }
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003537 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, np->events);
3538 if (!(np->events & np->irqmask))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003539 break;
3540
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003541 nv_msi_workaround(np);
3542
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003543 spin_lock(&np->lock);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003544 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003545 spin_unlock(&np->lock);
3546
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003547#ifdef CONFIG_FORCEDETH_NAPI
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003548 if (np->events & NVREG_IRQ_RX_ALL) {
Ayaz Abdullaeb10a782009-01-11 00:09:04 -08003549 spin_lock(&np->lock);
Ben Hutchings288379f2009-01-19 16:43:59 -08003550 napi_schedule(&np->napi);
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003551
3552 /* Disable furthur receive irq's */
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003553 np->irqmask &= ~NVREG_IRQ_RX_ALL;
3554
3555 if (np->msi_flags & NV_MSI_X_ENABLED)
3556 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3557 else
3558 writel(np->irqmask, base + NvRegIrqMask);
3559 spin_unlock(&np->lock);
3560 }
3561#else
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003562 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003563 if (unlikely(nv_alloc_rx_optimized(dev))) {
3564 spin_lock(&np->lock);
3565 if (!np->in_shutdown)
3566 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3567 spin_unlock(&np->lock);
3568 }
3569 }
3570#endif
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003571 if (unlikely(np->events & NVREG_IRQ_LINK)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003572 spin_lock(&np->lock);
3573 nv_link_irq(dev);
3574 spin_unlock(&np->lock);
3575 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003576 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003577 spin_lock(&np->lock);
3578 nv_linkchange(dev);
3579 spin_unlock(&np->lock);
3580 np->link_timeout = jiffies + LINK_TIMEOUT;
3581 }
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003582 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003583 spin_lock(&np->lock);
3584 /* disable interrupts on the nic */
3585 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3586 writel(0, base + NvRegIrqMask);
3587 else
3588 writel(np->irqmask, base + NvRegIrqMask);
3589 pci_push(base);
3590
3591 if (!np->in_shutdown) {
3592 np->nic_poll_irq = np->irqmask;
3593 np->recover_error = 1;
3594 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3595 }
3596 spin_unlock(&np->lock);
3597 break;
3598 }
3599
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003600 if (unlikely(i > max_interrupt_work)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003601 spin_lock(&np->lock);
3602 /* disable interrupts on the nic */
3603 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3604 writel(0, base + NvRegIrqMask);
3605 else
3606 writel(np->irqmask, base + NvRegIrqMask);
3607 pci_push(base);
3608
3609 if (!np->in_shutdown) {
3610 np->nic_poll_irq = np->irqmask;
3611 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3612 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003613 spin_unlock(&np->lock);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003614 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003615 break;
3616 }
3617
3618 }
3619 dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized completed\n", dev->name);
3620
3621 return IRQ_RETVAL(i);
3622}
3623
David Howells7d12e782006-10-05 14:55:46 +01003624static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003625{
3626 struct net_device *dev = (struct net_device *) data;
3627 struct fe_priv *np = netdev_priv(dev);
3628 u8 __iomem *base = get_hwbase(dev);
3629 u32 events;
3630 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003631 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003632
3633 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name);
3634
3635 for (i=0; ; i++) {
3636 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3637 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003638 dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events);
3639 if (!(events & np->irqmask))
3640 break;
3641
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003642 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003643 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003644 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003645
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003646 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003647 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003648 /* disable interrupts on the nic */
3649 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3650 pci_push(base);
3651
3652 if (!np->in_shutdown) {
3653 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3654 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3655 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003656 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003657 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003658 break;
3659 }
3660
3661 }
3662 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name);
3663
3664 return IRQ_RETVAL(i);
3665}
3666
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003667#ifdef CONFIG_FORCEDETH_NAPI
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003668static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003669{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003670 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3671 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003672 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003673 unsigned long flags;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003674 int pkts, retcode;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003675
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003676 if (!nv_optimized(np)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003677 pkts = nv_rx_process(dev, budget);
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003678 retcode = nv_alloc_rx(dev);
3679 } else {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003680 pkts = nv_rx_process_optimized(dev, budget);
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003681 retcode = nv_alloc_rx_optimized(dev);
3682 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003683
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003684 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003685 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003686 if (!np->in_shutdown)
3687 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003688 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003689 }
3690
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003691 if (pkts < budget) {
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003692 /* re-enable receive interrupts */
Francois Romieud15e9c42006-12-17 23:03:15 +01003693 spin_lock_irqsave(&np->lock, flags);
3694
Ben Hutchings288379f2009-01-19 16:43:59 -08003695 __napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003696
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003697 np->irqmask |= NVREG_IRQ_RX_ALL;
3698 if (np->msi_flags & NV_MSI_X_ENABLED)
3699 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3700 else
3701 writel(np->irqmask, base + NvRegIrqMask);
Francois Romieud15e9c42006-12-17 23:03:15 +01003702
3703 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003704 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003705 return pkts;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003706}
3707#endif
3708
David Howells7d12e782006-10-05 14:55:46 +01003709static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003710{
3711 struct net_device *dev = (struct net_device *) data;
3712 struct fe_priv *np = netdev_priv(dev);
3713 u8 __iomem *base = get_hwbase(dev);
3714 u32 events;
3715 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003716 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003717
3718 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name);
3719
3720 for (i=0; ; i++) {
3721 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3722 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003723 dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events);
3724 if (!(events & np->irqmask))
3725 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003726
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003727 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003728 if (unlikely(nv_alloc_rx_optimized(dev))) {
3729 spin_lock_irqsave(&np->lock, flags);
3730 if (!np->in_shutdown)
3731 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3732 spin_unlock_irqrestore(&np->lock, flags);
3733 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003734 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003735
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003736 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003737 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003738 /* disable interrupts on the nic */
3739 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3740 pci_push(base);
3741
3742 if (!np->in_shutdown) {
3743 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3744 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3745 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003746 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003747 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003748 break;
3749 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003750 }
3751 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name);
3752
3753 return IRQ_RETVAL(i);
3754}
3755
David Howells7d12e782006-10-05 14:55:46 +01003756static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003757{
3758 struct net_device *dev = (struct net_device *) data;
3759 struct fe_priv *np = netdev_priv(dev);
3760 u8 __iomem *base = get_hwbase(dev);
3761 u32 events;
3762 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003763 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003764
3765 dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name);
3766
3767 for (i=0; ; i++) {
3768 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3769 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003770 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3771 if (!(events & np->irqmask))
3772 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003773
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003774 /* check tx in case we reached max loop limit in tx isr */
3775 spin_lock_irqsave(&np->lock, flags);
3776 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3777 spin_unlock_irqrestore(&np->lock, flags);
3778
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003779 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003780 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003781 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003782 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003783 }
3784 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003785 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003786 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003787 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003788 np->link_timeout = jiffies + LINK_TIMEOUT;
3789 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003790 if (events & NVREG_IRQ_RECOVER_ERROR) {
3791 spin_lock_irq(&np->lock);
3792 /* disable interrupts on the nic */
3793 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3794 pci_push(base);
3795
3796 if (!np->in_shutdown) {
3797 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3798 np->recover_error = 1;
3799 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3800 }
3801 spin_unlock_irq(&np->lock);
3802 break;
3803 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003804 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003805 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003806 /* disable interrupts on the nic */
3807 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3808 pci_push(base);
3809
3810 if (!np->in_shutdown) {
3811 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3812 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3813 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003814 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003815 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003816 break;
3817 }
3818
3819 }
3820 dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name);
3821
3822 return IRQ_RETVAL(i);
3823}
3824
David Howells7d12e782006-10-05 14:55:46 +01003825static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003826{
3827 struct net_device *dev = (struct net_device *) data;
3828 struct fe_priv *np = netdev_priv(dev);
3829 u8 __iomem *base = get_hwbase(dev);
3830 u32 events;
3831
3832 dprintk(KERN_DEBUG "%s: nv_nic_irq_test\n", dev->name);
3833
3834 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3835 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3836 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3837 } else {
3838 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3839 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3840 }
3841 pci_push(base);
3842 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3843 if (!(events & NVREG_IRQ_TIMER))
3844 return IRQ_RETVAL(0);
3845
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003846 nv_msi_workaround(np);
3847
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003848 spin_lock(&np->lock);
3849 np->intr_test = 1;
3850 spin_unlock(&np->lock);
3851
3852 dprintk(KERN_DEBUG "%s: nv_nic_irq_test completed\n", dev->name);
3853
3854 return IRQ_RETVAL(1);
3855}
3856
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003857static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3858{
3859 u8 __iomem *base = get_hwbase(dev);
3860 int i;
3861 u32 msixmap = 0;
3862
3863 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3864 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3865 * the remaining 8 interrupts.
3866 */
3867 for (i = 0; i < 8; i++) {
3868 if ((irqmask >> i) & 0x1) {
3869 msixmap |= vector << (i << 2);
3870 }
3871 }
3872 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3873
3874 msixmap = 0;
3875 for (i = 0; i < 8; i++) {
3876 if ((irqmask >> (i + 8)) & 0x1) {
3877 msixmap |= vector << (i << 2);
3878 }
3879 }
3880 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3881}
3882
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003883static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003884{
3885 struct fe_priv *np = get_nvpriv(dev);
3886 u8 __iomem *base = get_hwbase(dev);
3887 int ret = 1;
3888 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003889 irqreturn_t (*handler)(int foo, void *data);
3890
3891 if (intr_test) {
3892 handler = nv_nic_irq_test;
3893 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003894 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003895 handler = nv_nic_irq_optimized;
3896 else
3897 handler = nv_nic_irq;
3898 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003899
3900 if (np->msi_flags & NV_MSI_X_CAPABLE) {
3901 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
3902 np->msi_x_entry[i].entry = i;
3903 }
3904 if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) {
3905 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003906 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003907 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003908 sprintf(np->name_rx, "%s-rx", dev->name);
3909 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
3910 &nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003911 printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
3912 pci_disable_msix(np->pci_dev);
3913 np->msi_flags &= ~NV_MSI_X_ENABLED;
3914 goto out_err;
3915 }
3916 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003917 sprintf(np->name_tx, "%s-tx", dev->name);
3918 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
3919 &nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003920 printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
3921 pci_disable_msix(np->pci_dev);
3922 np->msi_flags &= ~NV_MSI_X_ENABLED;
3923 goto out_free_rx;
3924 }
3925 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003926 sprintf(np->name_other, "%s-other", dev->name);
3927 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
3928 &nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003929 printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
3930 pci_disable_msix(np->pci_dev);
3931 np->msi_flags &= ~NV_MSI_X_ENABLED;
3932 goto out_free_tx;
3933 }
3934 /* map interrupts to their respective vector */
3935 writel(0, base + NvRegMSIXMap0);
3936 writel(0, base + NvRegMSIXMap1);
3937 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3938 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3939 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3940 } else {
3941 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003942 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003943 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
3944 pci_disable_msix(np->pci_dev);
3945 np->msi_flags &= ~NV_MSI_X_ENABLED;
3946 goto out_err;
3947 }
3948
3949 /* map interrupts to vector 0 */
3950 writel(0, base + NvRegMSIXMap0);
3951 writel(0, base + NvRegMSIXMap1);
3952 }
3953 }
3954 }
3955 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
3956 if ((ret = pci_enable_msi(np->pci_dev)) == 0) {
3957 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003958 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003959 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003960 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
3961 pci_disable_msi(np->pci_dev);
3962 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003963 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003964 goto out_err;
3965 }
3966
3967 /* map interrupts to vector 0 */
3968 writel(0, base + NvRegMSIMap0);
3969 writel(0, base + NvRegMSIMap1);
3970 /* enable msi vector 0 */
3971 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3972 }
3973 }
3974 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003975 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003976 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003977
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003978 }
3979
3980 return 0;
3981out_free_tx:
3982 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3983out_free_rx:
3984 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3985out_err:
3986 return 1;
3987}
3988
3989static void nv_free_irq(struct net_device *dev)
3990{
3991 struct fe_priv *np = get_nvpriv(dev);
3992 int i;
3993
3994 if (np->msi_flags & NV_MSI_X_ENABLED) {
3995 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
3996 free_irq(np->msi_x_entry[i].vector, dev);
3997 }
3998 pci_disable_msix(np->pci_dev);
3999 np->msi_flags &= ~NV_MSI_X_ENABLED;
4000 } else {
4001 free_irq(np->pci_dev->irq, dev);
4002 if (np->msi_flags & NV_MSI_ENABLED) {
4003 pci_disable_msi(np->pci_dev);
4004 np->msi_flags &= ~NV_MSI_ENABLED;
4005 }
4006 }
4007}
4008
Linus Torvalds1da177e2005-04-16 15:20:36 -07004009static void nv_do_nic_poll(unsigned long data)
4010{
4011 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004012 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004013 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004014 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004015
Linus Torvalds1da177e2005-04-16 15:20:36 -07004016 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004017 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018 * reenable interrupts on the nic, we have to do this before calling
4019 * nv_nic_irq because that may decide to do otherwise
4020 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004021
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004022 if (!using_multi_irqs(dev)) {
4023 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004024 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004025 else
Manfred Spraula7475902007-10-17 21:52:33 +02004026 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004027 mask = np->irqmask;
4028 } else {
4029 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004030 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004031 mask |= NVREG_IRQ_RX_ALL;
4032 }
4033 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004034 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004035 mask |= NVREG_IRQ_TX_ALL;
4036 }
4037 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004038 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004039 mask |= NVREG_IRQ_OTHER;
4040 }
4041 }
Manfred Spraula7475902007-10-17 21:52:33 +02004042 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
4043
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004044 if (np->recover_error) {
4045 np->recover_error = 0;
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08004046 printk(KERN_INFO "%s: MAC in recoverable error state\n", dev->name);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004047 if (netif_running(dev)) {
4048 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004049 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004050 spin_lock(&np->lock);
4051 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004052 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08004053 if (np->driver_data & DEV_HAS_POWER_CNTRL)
4054 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004055 nv_txrx_reset(dev);
4056 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004057 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004058 /* reinit driver view of the rx queue */
4059 set_bufsize(dev);
4060 if (nv_init_ring(dev)) {
4061 if (!np->in_shutdown)
4062 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4063 }
4064 /* reinit nic view of the rx queue */
4065 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4066 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4067 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4068 base + NvRegRingSizes);
4069 pci_push(base);
4070 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4071 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08004072 /* clear interrupts */
4073 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4074 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4075 else
4076 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004077
4078 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004079 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004080 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004081 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004082 netif_tx_unlock_bh(dev);
4083 }
4084 }
4085
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004086 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004087 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004088
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004089 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004090 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004091 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05004092 nv_nic_irq_optimized(0, dev);
4093 else
4094 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004095 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004096 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004097 else
Manfred Spraula7475902007-10-17 21:52:33 +02004098 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004099 } else {
4100 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004101 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004102 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004103 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004104 }
4105 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004106 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004107 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004108 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004109 }
4110 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004111 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01004112 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004113 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004114 }
4115 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08004116
Linus Torvalds1da177e2005-04-16 15:20:36 -07004117}
4118
Michal Schmidt2918c352005-05-12 19:42:06 -04004119#ifdef CONFIG_NET_POLL_CONTROLLER
4120static void nv_poll_controller(struct net_device *dev)
4121{
4122 nv_do_nic_poll((unsigned long) dev);
4123}
4124#endif
4125
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004126static void nv_do_stats_poll(unsigned long data)
4127{
4128 struct net_device *dev = (struct net_device *) data;
4129 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004130
Ayaz Abdulla57fff692007-01-23 12:27:00 -05004131 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004132
4133 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00004134 mod_timer(&np->stats_poll,
4135 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004136}
4137
Linus Torvalds1da177e2005-04-16 15:20:36 -07004138static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4139{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004140 struct fe_priv *np = netdev_priv(dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04004141 strcpy(info->driver, DRV_NAME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004142 strcpy(info->version, FORCEDETH_VERSION);
4143 strcpy(info->bus_info, pci_name(np->pci_dev));
4144}
4145
4146static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4147{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004148 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004149 wolinfo->supported = WAKE_MAGIC;
4150
4151 spin_lock_irq(&np->lock);
4152 if (np->wolenabled)
4153 wolinfo->wolopts = WAKE_MAGIC;
4154 spin_unlock_irq(&np->lock);
4155}
4156
4157static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4158{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004159 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004160 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004161 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004162
Linus Torvalds1da177e2005-04-16 15:20:36 -07004163 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004164 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004165 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004166 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004167 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004168 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004169 if (netif_running(dev)) {
4170 spin_lock_irq(&np->lock);
4171 writel(flags, base + NvRegWakeUpFlags);
4172 spin_unlock_irq(&np->lock);
4173 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004174 return 0;
4175}
4176
4177static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4178{
4179 struct fe_priv *np = netdev_priv(dev);
4180 int adv;
4181
4182 spin_lock_irq(&np->lock);
4183 ecmd->port = PORT_MII;
4184 if (!netif_running(dev)) {
4185 /* We do not track link speed / duplex setting if the
4186 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004187 if (nv_update_linkspeed(dev)) {
4188 if (!netif_carrier_ok(dev))
4189 netif_carrier_on(dev);
4190 } else {
4191 if (netif_carrier_ok(dev))
4192 netif_carrier_off(dev);
4193 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004194 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004195
4196 if (netif_carrier_ok(dev)) {
4197 switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004198 case NVREG_LINKSPEED_10:
4199 ecmd->speed = SPEED_10;
4200 break;
4201 case NVREG_LINKSPEED_100:
4202 ecmd->speed = SPEED_100;
4203 break;
4204 case NVREG_LINKSPEED_1000:
4205 ecmd->speed = SPEED_1000;
4206 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004207 }
4208 ecmd->duplex = DUPLEX_HALF;
4209 if (np->duplex)
4210 ecmd->duplex = DUPLEX_FULL;
4211 } else {
4212 ecmd->speed = -1;
4213 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004215
4216 ecmd->autoneg = np->autoneg;
4217
4218 ecmd->advertising = ADVERTISED_MII;
4219 if (np->autoneg) {
4220 ecmd->advertising |= ADVERTISED_Autoneg;
4221 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004222 if (adv & ADVERTISE_10HALF)
4223 ecmd->advertising |= ADVERTISED_10baseT_Half;
4224 if (adv & ADVERTISE_10FULL)
4225 ecmd->advertising |= ADVERTISED_10baseT_Full;
4226 if (adv & ADVERTISE_100HALF)
4227 ecmd->advertising |= ADVERTISED_100baseT_Half;
4228 if (adv & ADVERTISE_100FULL)
4229 ecmd->advertising |= ADVERTISED_100baseT_Full;
4230 if (np->gigabit == PHY_GIGABIT) {
4231 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4232 if (adv & ADVERTISE_1000FULL)
4233 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4234 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004235 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004236 ecmd->supported = (SUPPORTED_Autoneg |
4237 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4238 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4239 SUPPORTED_MII);
4240 if (np->gigabit == PHY_GIGABIT)
4241 ecmd->supported |= SUPPORTED_1000baseT_Full;
4242
4243 ecmd->phy_address = np->phyaddr;
4244 ecmd->transceiver = XCVR_EXTERNAL;
4245
4246 /* ignore maxtxpkt, maxrxpkt for now */
4247 spin_unlock_irq(&np->lock);
4248 return 0;
4249}
4250
4251static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4252{
4253 struct fe_priv *np = netdev_priv(dev);
4254
4255 if (ecmd->port != PORT_MII)
4256 return -EINVAL;
4257 if (ecmd->transceiver != XCVR_EXTERNAL)
4258 return -EINVAL;
4259 if (ecmd->phy_address != np->phyaddr) {
4260 /* TODO: support switching between multiple phys. Should be
4261 * trivial, but not enabled due to lack of test hardware. */
4262 return -EINVAL;
4263 }
4264 if (ecmd->autoneg == AUTONEG_ENABLE) {
4265 u32 mask;
4266
4267 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4268 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4269 if (np->gigabit == PHY_GIGABIT)
4270 mask |= ADVERTISED_1000baseT_Full;
4271
4272 if ((ecmd->advertising & mask) == 0)
4273 return -EINVAL;
4274
4275 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4276 /* Note: autonegotiation disable, speed 1000 intentionally
4277 * forbidden - noone should need that. */
4278
4279 if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
4280 return -EINVAL;
4281 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4282 return -EINVAL;
4283 } else {
4284 return -EINVAL;
4285 }
4286
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004287 netif_carrier_off(dev);
4288 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004289 unsigned long flags;
4290
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004291 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004292 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004293 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004294 /* with plain spinlock lockdep complains */
4295 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004296 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004297 /* FIXME:
4298 * this can take some time, and interrupts are disabled
4299 * due to spin_lock_irqsave, but let's hope no daemon
4300 * is going to change the settings very often...
4301 * Worst case:
4302 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4303 * + some minor delays, which is up to a second approximately
4304 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004305 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004306 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004307 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004308 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004309 }
4310
Linus Torvalds1da177e2005-04-16 15:20:36 -07004311 if (ecmd->autoneg == AUTONEG_ENABLE) {
4312 int adv, bmcr;
4313
4314 np->autoneg = 1;
4315
4316 /* advertise only what has been requested */
4317 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004318 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004319 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4320 adv |= ADVERTISE_10HALF;
4321 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004322 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004323 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4324 adv |= ADVERTISE_100HALF;
4325 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004326 adv |= ADVERTISE_100FULL;
4327 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4328 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4329 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4330 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004331 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4332
4333 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004334 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004335 adv &= ~ADVERTISE_1000FULL;
4336 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4337 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004338 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004339 }
4340
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004341 if (netif_running(dev))
4342 printk(KERN_INFO "%s: link down.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004343 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004344 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4345 bmcr |= BMCR_ANENABLE;
4346 /* reset the phy in order for settings to stick,
4347 * and cause autoneg to start */
4348 if (phy_reset(dev, bmcr)) {
4349 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4350 return -EINVAL;
4351 }
4352 } else {
4353 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4354 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4355 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004356 } else {
4357 int adv, bmcr;
4358
4359 np->autoneg = 0;
4360
4361 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004362 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004363 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
4364 adv |= ADVERTISE_10HALF;
4365 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004366 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004367 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
4368 adv |= ADVERTISE_100HALF;
4369 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004370 adv |= ADVERTISE_100FULL;
4371 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4372 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
4373 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4374 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4375 }
4376 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4377 adv |= ADVERTISE_PAUSE_ASYM;
4378 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4379 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004380 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4381 np->fixed_mode = adv;
4382
4383 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004384 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004385 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004386 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004387 }
4388
4389 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004390 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4391 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004392 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004393 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004394 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004395 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004396 /* reset the phy in order for forced mode settings to stick */
4397 if (phy_reset(dev, bmcr)) {
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004398 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4399 return -EINVAL;
4400 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004401 } else {
4402 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4403 if (netif_running(dev)) {
4404 /* Wait a bit and then reconfigure the nic. */
4405 udelay(10);
4406 nv_linkchange(dev);
4407 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004408 }
4409 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004410
4411 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004412 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004413 nv_enable_irq(dev);
4414 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004415
4416 return 0;
4417}
4418
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004419#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004420
4421static int nv_get_regs_len(struct net_device *dev)
4422{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004423 struct fe_priv *np = netdev_priv(dev);
4424 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004425}
4426
4427static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4428{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004429 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004430 u8 __iomem *base = get_hwbase(dev);
4431 u32 *rbuf = buf;
4432 int i;
4433
4434 regs->version = FORCEDETH_REGS_VER;
4435 spin_lock_irq(&np->lock);
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004436 for (i = 0;i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004437 rbuf[i] = readl(base + i*sizeof(u32));
4438 spin_unlock_irq(&np->lock);
4439}
4440
4441static int nv_nway_reset(struct net_device *dev)
4442{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004443 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004444 int ret;
4445
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004446 if (np->autoneg) {
4447 int bmcr;
4448
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004449 netif_carrier_off(dev);
4450 if (netif_running(dev)) {
4451 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004452 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004453 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004454 spin_lock(&np->lock);
4455 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004456 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004457 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004458 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004459 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004460 printk(KERN_INFO "%s: link down.\n", dev->name);
4461 }
4462
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004463 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004464 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4465 bmcr |= BMCR_ANENABLE;
4466 /* reset the phy in order for settings to stick*/
4467 if (phy_reset(dev, bmcr)) {
4468 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4469 return -EINVAL;
4470 }
4471 } else {
4472 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4473 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4474 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004475
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004476 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004477 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004478 nv_enable_irq(dev);
4479 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004480 ret = 0;
4481 } else {
4482 ret = -EINVAL;
4483 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004484
4485 return ret;
4486}
4487
Zachary Amsden0674d592006-06-04 02:51:38 -07004488static int nv_set_tso(struct net_device *dev, u32 value)
4489{
4490 struct fe_priv *np = netdev_priv(dev);
4491
4492 if ((np->driver_data & DEV_HAS_CHECKSUM))
4493 return ethtool_op_set_tso(dev, value);
4494 else
Ayaz Abdulla6a788142006-06-10 22:47:26 -04004495 return -EOPNOTSUPP;
Zachary Amsden0674d592006-06-04 02:51:38 -07004496}
Zachary Amsden0674d592006-06-04 02:51:38 -07004497
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004498static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4499{
4500 struct fe_priv *np = netdev_priv(dev);
4501
4502 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4503 ring->rx_mini_max_pending = 0;
4504 ring->rx_jumbo_max_pending = 0;
4505 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4506
4507 ring->rx_pending = np->rx_ring_size;
4508 ring->rx_mini_pending = 0;
4509 ring->rx_jumbo_pending = 0;
4510 ring->tx_pending = np->tx_ring_size;
4511}
4512
4513static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4514{
4515 struct fe_priv *np = netdev_priv(dev);
4516 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004517 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004518 dma_addr_t ring_addr;
4519
4520 if (ring->rx_pending < RX_RING_MIN ||
4521 ring->tx_pending < TX_RING_MIN ||
4522 ring->rx_mini_pending != 0 ||
4523 ring->rx_jumbo_pending != 0 ||
4524 (np->desc_ver == DESC_VER_1 &&
4525 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4526 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4527 (np->desc_ver != DESC_VER_1 &&
4528 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4529 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4530 return -EINVAL;
4531 }
4532
4533 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004534 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004535 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4536 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4537 &ring_addr);
4538 } else {
4539 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4540 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4541 &ring_addr);
4542 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004543 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4544 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4545 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004546 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004547 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004548 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004549 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4550 rxtx_ring, ring_addr);
4551 } else {
4552 if (rxtx_ring)
4553 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4554 rxtx_ring, ring_addr);
4555 }
4556 if (rx_skbuff)
4557 kfree(rx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004558 if (tx_skbuff)
4559 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004560 goto exit;
4561 }
4562
4563 if (netif_running(dev)) {
4564 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004565 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004566 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004567 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004568 spin_lock(&np->lock);
4569 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004570 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004571 nv_txrx_reset(dev);
4572 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004573 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004574 /* delete queues */
4575 free_rings(dev);
4576 }
4577
4578 /* set new values */
4579 np->rx_ring_size = ring->rx_pending;
4580 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004581
4582 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004583 np->rx_ring.orig = (struct ring_desc*)rxtx_ring;
4584 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4585 } else {
4586 np->rx_ring.ex = (struct ring_desc_ex*)rxtx_ring;
4587 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4588 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004589 np->rx_skb = (struct nv_skb_map*)rx_skbuff;
4590 np->tx_skb = (struct nv_skb_map*)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004591 np->ring_addr = ring_addr;
4592
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004593 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4594 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004595
4596 if (netif_running(dev)) {
4597 /* reinit driver view of the queues */
4598 set_bufsize(dev);
4599 if (nv_init_ring(dev)) {
4600 if (!np->in_shutdown)
4601 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4602 }
4603
4604 /* reinit nic view of the queues */
4605 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4606 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4607 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4608 base + NvRegRingSizes);
4609 pci_push(base);
4610 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4611 pci_push(base);
4612
4613 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004614 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004615 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004616 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004617 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004618 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004619 nv_enable_irq(dev);
4620 }
4621 return 0;
4622exit:
4623 return -ENOMEM;
4624}
4625
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004626static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4627{
4628 struct fe_priv *np = netdev_priv(dev);
4629
4630 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4631 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4632 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4633}
4634
4635static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4636{
4637 struct fe_priv *np = netdev_priv(dev);
4638 int adv, bmcr;
4639
4640 if ((!np->autoneg && np->duplex == 0) ||
4641 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
4642 printk(KERN_INFO "%s: can not set pause settings when forced link is in half duplex.\n",
4643 dev->name);
4644 return -EINVAL;
4645 }
4646 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
4647 printk(KERN_INFO "%s: hardware does not support tx pause frames.\n", dev->name);
4648 return -EINVAL;
4649 }
4650
4651 netif_carrier_off(dev);
4652 if (netif_running(dev)) {
4653 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004654 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004655 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004656 spin_lock(&np->lock);
4657 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004658 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004659 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004660 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004661 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004662 }
4663
4664 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4665 if (pause->rx_pause)
4666 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4667 if (pause->tx_pause)
4668 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4669
4670 if (np->autoneg && pause->autoneg) {
4671 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4672
4673 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4674 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4675 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4676 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4677 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4678 adv |= ADVERTISE_PAUSE_ASYM;
4679 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4680
4681 if (netif_running(dev))
4682 printk(KERN_INFO "%s: link down.\n", dev->name);
4683 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4684 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4685 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4686 } else {
4687 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4688 if (pause->rx_pause)
4689 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4690 if (pause->tx_pause)
4691 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4692
4693 if (!netif_running(dev))
4694 nv_update_linkspeed(dev);
4695 else
4696 nv_update_pause(dev, np->pause_flags);
4697 }
4698
4699 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004700 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004701 nv_enable_irq(dev);
4702 }
4703 return 0;
4704}
4705
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004706static u32 nv_get_rx_csum(struct net_device *dev)
4707{
4708 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004709 return (np->rx_csum) != 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004710}
4711
4712static int nv_set_rx_csum(struct net_device *dev, u32 data)
4713{
4714 struct fe_priv *np = netdev_priv(dev);
4715 u8 __iomem *base = get_hwbase(dev);
4716 int retcode = 0;
4717
4718 if (np->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004719 if (data) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004720 np->rx_csum = 1;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004721 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004722 } else {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004723 np->rx_csum = 0;
4724 /* vlan is dependent on rx checksum offload */
4725 if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
4726 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004727 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004728 if (netif_running(dev)) {
4729 spin_lock_irq(&np->lock);
4730 writel(np->txrxctl_bits, base + NvRegTxRxControl);
4731 spin_unlock_irq(&np->lock);
4732 }
4733 } else {
4734 return -EINVAL;
4735 }
4736
4737 return retcode;
4738}
4739
4740static int nv_set_tx_csum(struct net_device *dev, u32 data)
4741{
4742 struct fe_priv *np = netdev_priv(dev);
4743
4744 if (np->driver_data & DEV_HAS_CHECKSUM)
Ayaz Abdullac1086cd2009-02-07 00:24:39 -08004745 return ethtool_op_set_tx_csum(dev, data);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004746 else
4747 return -EOPNOTSUPP;
4748}
4749
4750static int nv_set_sg(struct net_device *dev, u32 data)
4751{
4752 struct fe_priv *np = netdev_priv(dev);
4753
4754 if (np->driver_data & DEV_HAS_CHECKSUM)
4755 return ethtool_op_set_sg(dev, data);
4756 else
4757 return -EOPNOTSUPP;
4758}
4759
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004760static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004761{
4762 struct fe_priv *np = netdev_priv(dev);
4763
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004764 switch (sset) {
4765 case ETH_SS_TEST:
4766 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4767 return NV_TEST_COUNT_EXTENDED;
4768 else
4769 return NV_TEST_COUNT_BASE;
4770 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004771 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4772 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004773 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4774 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004775 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4776 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004777 else
4778 return 0;
4779 default:
4780 return -EOPNOTSUPP;
4781 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004782}
4783
4784static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4785{
4786 struct fe_priv *np = netdev_priv(dev);
4787
4788 /* update stats */
4789 nv_do_stats_poll((unsigned long)dev);
4790
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004791 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004792}
4793
4794static int nv_link_test(struct net_device *dev)
4795{
4796 struct fe_priv *np = netdev_priv(dev);
4797 int mii_status;
4798
4799 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4800 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4801
4802 /* check phy link status */
4803 if (!(mii_status & BMSR_LSTATUS))
4804 return 0;
4805 else
4806 return 1;
4807}
4808
4809static int nv_register_test(struct net_device *dev)
4810{
4811 u8 __iomem *base = get_hwbase(dev);
4812 int i = 0;
4813 u32 orig_read, new_read;
4814
4815 do {
4816 orig_read = readl(base + nv_registers_test[i].reg);
4817
4818 /* xor with mask to toggle bits */
4819 orig_read ^= nv_registers_test[i].mask;
4820
4821 writel(orig_read, base + nv_registers_test[i].reg);
4822
4823 new_read = readl(base + nv_registers_test[i].reg);
4824
4825 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4826 return 0;
4827
4828 /* restore original value */
4829 orig_read ^= nv_registers_test[i].mask;
4830 writel(orig_read, base + nv_registers_test[i].reg);
4831
4832 } while (nv_registers_test[++i].reg != 0);
4833
4834 return 1;
4835}
4836
4837static int nv_interrupt_test(struct net_device *dev)
4838{
4839 struct fe_priv *np = netdev_priv(dev);
4840 u8 __iomem *base = get_hwbase(dev);
4841 int ret = 1;
4842 int testcnt;
4843 u32 save_msi_flags, save_poll_interval = 0;
4844
4845 if (netif_running(dev)) {
4846 /* free current irq */
4847 nv_free_irq(dev);
4848 save_poll_interval = readl(base+NvRegPollingInterval);
4849 }
4850
4851 /* flag to test interrupt handler */
4852 np->intr_test = 0;
4853
4854 /* setup test irq */
4855 save_msi_flags = np->msi_flags;
4856 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4857 np->msi_flags |= 0x001; /* setup 1 vector */
4858 if (nv_request_irq(dev, 1))
4859 return 0;
4860
4861 /* setup timer interrupt */
4862 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4863 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4864
4865 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4866
4867 /* wait for at least one interrupt */
4868 msleep(100);
4869
4870 spin_lock_irq(&np->lock);
4871
4872 /* flag should be set within ISR */
4873 testcnt = np->intr_test;
4874 if (!testcnt)
4875 ret = 2;
4876
4877 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4878 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4879 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4880 else
4881 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4882
4883 spin_unlock_irq(&np->lock);
4884
4885 nv_free_irq(dev);
4886
4887 np->msi_flags = save_msi_flags;
4888
4889 if (netif_running(dev)) {
4890 writel(save_poll_interval, base + NvRegPollingInterval);
4891 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4892 /* restore original irq */
4893 if (nv_request_irq(dev, 0))
4894 return 0;
4895 }
4896
4897 return ret;
4898}
4899
4900static int nv_loopback_test(struct net_device *dev)
4901{
4902 struct fe_priv *np = netdev_priv(dev);
4903 u8 __iomem *base = get_hwbase(dev);
4904 struct sk_buff *tx_skb, *rx_skb;
4905 dma_addr_t test_dma_addr;
4906 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004907 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004908 int len, i, pkt_len;
4909 u8 *pkt_data;
4910 u32 filter_flags = 0;
4911 u32 misc1_flags = 0;
4912 int ret = 1;
4913
4914 if (netif_running(dev)) {
4915 nv_disable_irq(dev);
4916 filter_flags = readl(base + NvRegPacketFilterFlags);
4917 misc1_flags = readl(base + NvRegMisc1);
4918 } else {
4919 nv_txrx_reset(dev);
4920 }
4921
4922 /* reinit driver view of the rx queue */
4923 set_bufsize(dev);
4924 nv_init_ring(dev);
4925
4926 /* setup hardware for loopback */
4927 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4928 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4929
4930 /* reinit nic view of the rx queue */
4931 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4932 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4933 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4934 base + NvRegRingSizes);
4935 pci_push(base);
4936
4937 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004938 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004939
4940 /* setup packet for tx */
4941 pkt_len = ETH_DATA_LEN;
4942 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004943 if (!tx_skb) {
4944 printk(KERN_ERR "dev_alloc_skb() failed during loopback test"
4945 " of %s\n", dev->name);
4946 ret = 0;
4947 goto out;
4948 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004949 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4950 skb_tailroom(tx_skb),
4951 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004952 pkt_data = skb_put(tx_skb, pkt_len);
4953 for (i = 0; i < pkt_len; i++)
4954 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004955
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004956 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004957 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4958 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004959 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004960 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4961 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004962 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004963 }
4964 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4965 pci_push(get_hwbase(dev));
4966
4967 msleep(500);
4968
4969 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004970 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004971 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004972 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4973
4974 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004975 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004976 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4977 }
4978
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004979 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004980 ret = 0;
4981 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004982 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004983 ret = 0;
4984 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004985 if (flags & NV_RX2_ERROR) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004986 ret = 0;
4987 }
4988 }
4989
4990 if (ret) {
4991 if (len != pkt_len) {
4992 ret = 0;
4993 dprintk(KERN_DEBUG "%s: loopback len mismatch %d vs %d\n",
4994 dev->name, len, pkt_len);
4995 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004996 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004997 for (i = 0; i < pkt_len; i++) {
4998 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4999 ret = 0;
5000 dprintk(KERN_DEBUG "%s: loopback pattern check failed on byte %d\n",
5001 dev->name, i);
5002 break;
5003 }
5004 }
5005 }
5006 } else {
5007 dprintk(KERN_DEBUG "%s: loopback - did not receive test packet\n", dev->name);
5008 }
5009
5010 pci_unmap_page(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07005011 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005012 PCI_DMA_TODEVICE);
5013 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07005014 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005015 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005016 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005017 nv_txrx_reset(dev);
5018 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005019 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005020
5021 if (netif_running(dev)) {
5022 writel(misc1_flags, base + NvRegMisc1);
5023 writel(filter_flags, base + NvRegPacketFilterFlags);
5024 nv_enable_irq(dev);
5025 }
5026
5027 return ret;
5028}
5029
5030static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
5031{
5032 struct fe_priv *np = netdev_priv(dev);
5033 u8 __iomem *base = get_hwbase(dev);
5034 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005035 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005036
5037 if (!nv_link_test(dev)) {
5038 test->flags |= ETH_TEST_FL_FAILED;
5039 buffer[0] = 1;
5040 }
5041
5042 if (test->flags & ETH_TEST_FL_OFFLINE) {
5043 if (netif_running(dev)) {
5044 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005045 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10005046 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07005047 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005048 spin_lock_irq(&np->lock);
5049 nv_disable_hw_interrupts(dev, np->irqmask);
5050 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
5051 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5052 } else {
5053 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
5054 }
5055 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005056 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005057 nv_txrx_reset(dev);
5058 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005059 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005060 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07005061 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10005062 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005063 }
5064
5065 if (!nv_register_test(dev)) {
5066 test->flags |= ETH_TEST_FL_FAILED;
5067 buffer[1] = 1;
5068 }
5069
5070 result = nv_interrupt_test(dev);
5071 if (result != 1) {
5072 test->flags |= ETH_TEST_FL_FAILED;
5073 buffer[2] = 1;
5074 }
5075 if (result == 0) {
5076 /* bail out */
5077 return;
5078 }
5079
5080 if (!nv_loopback_test(dev)) {
5081 test->flags |= ETH_TEST_FL_FAILED;
5082 buffer[3] = 1;
5083 }
5084
5085 if (netif_running(dev)) {
5086 /* reinit driver view of the rx queue */
5087 set_bufsize(dev);
5088 if (nv_init_ring(dev)) {
5089 if (!np->in_shutdown)
5090 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
5091 }
5092 /* reinit nic view of the rx queue */
5093 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5094 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
5095 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
5096 base + NvRegRingSizes);
5097 pci_push(base);
5098 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5099 pci_push(base);
5100 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005101 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005102 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005103 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005104 nv_enable_hw_interrupts(dev, np->irqmask);
5105 }
5106 }
5107}
5108
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005109static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
5110{
5111 switch (stringset) {
5112 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005113 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005114 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005115 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005116 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005117 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005118 }
5119}
5120
Jeff Garzik7282d492006-09-13 14:30:00 -04005121static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005122 .get_drvinfo = nv_get_drvinfo,
5123 .get_link = ethtool_op_get_link,
5124 .get_wol = nv_get_wol,
5125 .set_wol = nv_set_wol,
5126 .get_settings = nv_get_settings,
5127 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005128 .get_regs_len = nv_get_regs_len,
5129 .get_regs = nv_get_regs,
5130 .nway_reset = nv_nway_reset,
Ayaz Abdulla6a788142006-06-10 22:47:26 -04005131 .set_tso = nv_set_tso,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005132 .get_ringparam = nv_get_ringparam,
5133 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005134 .get_pauseparam = nv_get_pauseparam,
5135 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005136 .get_rx_csum = nv_get_rx_csum,
5137 .set_rx_csum = nv_set_rx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005138 .set_tx_csum = nv_set_tx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005139 .set_sg = nv_set_sg,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005140 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005141 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005142 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005143 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005144};
5145
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005146static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
5147{
5148 struct fe_priv *np = get_nvpriv(dev);
5149
5150 spin_lock_irq(&np->lock);
5151
5152 /* save vlan group */
5153 np->vlangrp = grp;
5154
5155 if (grp) {
5156 /* enable vlan on MAC */
5157 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
5158 } else {
5159 /* disable vlan on MAC */
5160 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
5161 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
5162 }
5163
5164 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5165
5166 spin_unlock_irq(&np->lock);
Stephen Hemminger25805dc2007-06-01 09:44:01 -07005167}
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005168
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005169/* The mgmt unit and driver use a semaphore to access the phy during init */
5170static int nv_mgmt_acquire_sema(struct net_device *dev)
5171{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005172 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005173 u8 __iomem *base = get_hwbase(dev);
5174 int i;
5175 u32 tx_ctrl, mgmt_sema;
5176
5177 for (i = 0; i < 10; i++) {
5178 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5179 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5180 break;
5181 msleep(500);
5182 }
5183
5184 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5185 return 0;
5186
5187 for (i = 0; i < 2; i++) {
5188 tx_ctrl = readl(base + NvRegTransmitterControl);
5189 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5190 writel(tx_ctrl, base + NvRegTransmitterControl);
5191
5192 /* verify that semaphore was acquired */
5193 tx_ctrl = readl(base + NvRegTransmitterControl);
5194 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005195 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5196 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005197 return 1;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005198 }
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005199 else
5200 udelay(50);
5201 }
5202
5203 return 0;
5204}
5205
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005206static void nv_mgmt_release_sema(struct net_device *dev)
5207{
5208 struct fe_priv *np = netdev_priv(dev);
5209 u8 __iomem *base = get_hwbase(dev);
5210 u32 tx_ctrl;
5211
5212 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5213 if (np->mgmt_sema) {
5214 tx_ctrl = readl(base + NvRegTransmitterControl);
5215 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5216 writel(tx_ctrl, base + NvRegTransmitterControl);
5217 }
5218 }
5219}
5220
5221
5222static int nv_mgmt_get_version(struct net_device *dev)
5223{
5224 struct fe_priv *np = netdev_priv(dev);
5225 u8 __iomem *base = get_hwbase(dev);
5226 u32 data_ready = readl(base + NvRegTransmitterControl);
5227 u32 data_ready2 = 0;
5228 unsigned long start;
5229 int ready = 0;
5230
5231 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5232 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5233 start = jiffies;
5234 while (time_before(jiffies, start + 5*HZ)) {
5235 data_ready2 = readl(base + NvRegTransmitterControl);
5236 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5237 ready = 1;
5238 break;
5239 }
5240 schedule_timeout_uninterruptible(1);
5241 }
5242
5243 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5244 return 0;
5245
5246 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5247
5248 return 1;
5249}
5250
Linus Torvalds1da177e2005-04-16 15:20:36 -07005251static int nv_open(struct net_device *dev)
5252{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005253 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005254 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005255 int ret = 1;
5256 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005257 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005258
5259 dprintk(KERN_DEBUG "nv_open: begin\n");
5260
Ed Swierkcb52deb2008-12-01 12:24:43 +00005261 /* power up phy */
5262 mii_rw(dev, np->phyaddr, MII_BMCR,
5263 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5264
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005265 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005266 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5267 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005268 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5269 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005270 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5271 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005272 writel(0, base + NvRegPacketFilterFlags);
5273
5274 writel(0, base + NvRegTransmitterControl);
5275 writel(0, base + NvRegReceiverControl);
5276
5277 writel(0, base + NvRegAdapterControl);
5278
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005279 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5280 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5281
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005282 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005283 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005284 oom = nv_init_ring(dev);
5285
5286 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005287 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005288 nv_txrx_reset(dev);
5289 writel(0, base + NvRegUnknownSetupReg6);
5290
5291 np->in_shutdown = 0;
5292
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005293 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005294 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005295 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005296 base + NvRegRingSizes);
5297
Linus Torvalds1da177e2005-04-16 15:20:36 -07005298 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005299 if (np->desc_ver == DESC_VER_1)
5300 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5301 else
5302 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005303 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005304 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005305 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005306 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005307 reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5308 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
5309 KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
5310
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005311 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005312 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005313 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005314
Linus Torvalds1da177e2005-04-16 15:20:36 -07005315 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5316 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5317 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005318 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005319
5320 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005321
5322 get_random_bytes(&low, sizeof(low));
5323 low &= NVREG_SLOTTIME_MASK;
5324 if (np->desc_ver == DESC_VER_1) {
5325 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5326 } else {
5327 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5328 /* setup legacy backoff */
5329 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5330 } else {
5331 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5332 nv_gear_backoff_reseed(dev);
5333 }
5334 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005335 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5336 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005337 if (poll_interval == -1) {
5338 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5339 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5340 else
5341 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
5342 }
5343 else
5344 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005345 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5346 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5347 base + NvRegAdapterControl);
5348 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005349 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005350 if (np->wolenabled)
5351 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005352
5353 i = readl(base + NvRegPowerState);
5354 if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
5355 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5356
5357 pci_push(base);
5358 udelay(10);
5359 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5360
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005361 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005362 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005363 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005364 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5365 pci_push(base);
5366
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005367 if (nv_request_irq(dev, 0)) {
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005368 goto out_drain;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005369 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005370
5371 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005372 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005373
5374 spin_lock_irq(&np->lock);
5375 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5376 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005377 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5378 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005379 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5380 /* One manual link speed update: Interrupts are enabled, future link
5381 * speed changes cause interrupts and are handled by nv_link_irq().
5382 */
5383 {
5384 u32 miistat;
5385 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005386 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005387 dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
5388 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005389 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5390 * to init hw */
5391 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005392 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005393 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005394 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005395 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005396
Linus Torvalds1da177e2005-04-16 15:20:36 -07005397 if (ret) {
5398 netif_carrier_on(dev);
5399 } else {
Ed Swierkf7ab6972007-09-28 22:42:13 -07005400 printk(KERN_INFO "%s: no link during initialization.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005401 netif_carrier_off(dev);
5402 }
5403 if (oom)
5404 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005405
5406 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005407 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005408 mod_timer(&np->stats_poll,
5409 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005410
Linus Torvalds1da177e2005-04-16 15:20:36 -07005411 spin_unlock_irq(&np->lock);
5412
5413 return 0;
5414out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005415 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005416 return ret;
5417}
5418
5419static int nv_close(struct net_device *dev)
5420{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005421 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005422 u8 __iomem *base;
5423
5424 spin_lock_irq(&np->lock);
5425 np->in_shutdown = 1;
5426 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005427 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005428 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005429
5430 del_timer_sync(&np->oom_kick);
5431 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005432 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005433
5434 netif_stop_queue(dev);
5435 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005436 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005437 nv_txrx_reset(dev);
5438
5439 /* disable interrupts on the nic or we will lock up */
5440 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005441 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005442 pci_push(base);
5443 dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
5444
5445 spin_unlock_irq(&np->lock);
5446
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005447 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005448
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005449 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005450
Tim Mann2cc49a52007-06-14 13:16:38 -07005451 if (np->wolenabled) {
5452 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005453 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005454 } else {
5455 /* power down phy */
5456 mii_rw(dev, np->phyaddr, MII_BMCR,
5457 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Tim Mann2cc49a52007-06-14 13:16:38 -07005458 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005459
5460 /* FIXME: power down nic */
5461
5462 return 0;
5463}
5464
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005465static const struct net_device_ops nv_netdev_ops = {
5466 .ndo_open = nv_open,
5467 .ndo_stop = nv_close,
5468 .ndo_get_stats = nv_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08005469 .ndo_start_xmit = nv_start_xmit,
5470 .ndo_tx_timeout = nv_tx_timeout,
5471 .ndo_change_mtu = nv_change_mtu,
5472 .ndo_validate_addr = eth_validate_addr,
5473 .ndo_set_mac_address = nv_set_mac_address,
5474 .ndo_set_multicast_list = nv_set_multicast,
5475 .ndo_vlan_rx_register = nv_vlan_rx_register,
5476#ifdef CONFIG_NET_POLL_CONTROLLER
5477 .ndo_poll_controller = nv_poll_controller,
5478#endif
5479};
5480
5481static const struct net_device_ops nv_netdev_ops_optimized = {
5482 .ndo_open = nv_open,
5483 .ndo_stop = nv_close,
5484 .ndo_get_stats = nv_get_stats,
5485 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005486 .ndo_tx_timeout = nv_tx_timeout,
5487 .ndo_change_mtu = nv_change_mtu,
5488 .ndo_validate_addr = eth_validate_addr,
5489 .ndo_set_mac_address = nv_set_mac_address,
5490 .ndo_set_multicast_list = nv_set_multicast,
5491 .ndo_vlan_rx_register = nv_vlan_rx_register,
5492#ifdef CONFIG_NET_POLL_CONTROLLER
5493 .ndo_poll_controller = nv_poll_controller,
5494#endif
5495};
5496
Linus Torvalds1da177e2005-04-16 15:20:36 -07005497static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5498{
5499 struct net_device *dev;
5500 struct fe_priv *np;
5501 unsigned long addr;
5502 u8 __iomem *base;
5503 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005504 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005505 u32 phystate_orig = 0, phystate;
5506 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005507 static int printed_version;
5508
5509 if (!printed_version++)
5510 printk(KERN_INFO "%s: Reverse Engineered nForce ethernet"
5511 " driver. Version %s.\n", DRV_NAME, FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005512
5513 dev = alloc_etherdev(sizeof(struct fe_priv));
5514 err = -ENOMEM;
5515 if (!dev)
5516 goto out;
5517
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005518 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005519 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005520 np->pci_dev = pci_dev;
5521 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005522 SET_NETDEV_DEV(dev, &pci_dev->dev);
5523
5524 init_timer(&np->oom_kick);
5525 np->oom_kick.data = (unsigned long) dev;
5526 np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
5527 init_timer(&np->nic_poll);
5528 np->nic_poll.data = (unsigned long) dev;
5529 np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005530 init_timer(&np->stats_poll);
5531 np->stats_poll.data = (unsigned long) dev;
5532 np->stats_poll.function = &nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005533
5534 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005535 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005536 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005537
5538 pci_set_master(pci_dev);
5539
5540 err = pci_request_regions(pci_dev, DRV_NAME);
5541 if (err < 0)
5542 goto out_disable;
5543
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005544 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005545 np->register_size = NV_PCI_REGSZ_VER3;
5546 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005547 np->register_size = NV_PCI_REGSZ_VER2;
5548 else
5549 np->register_size = NV_PCI_REGSZ_VER1;
5550
Linus Torvalds1da177e2005-04-16 15:20:36 -07005551 err = -EINVAL;
5552 addr = 0;
5553 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
5554 dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
5555 pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
5556 pci_resource_len(pci_dev, i),
5557 pci_resource_flags(pci_dev, i));
5558 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005559 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005560 addr = pci_resource_start(pci_dev, i);
5561 break;
5562 }
5563 }
5564 if (i == DEVICE_COUNT_RESOURCE) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005565 dev_printk(KERN_INFO, &pci_dev->dev,
5566 "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005567 goto out_relreg;
5568 }
5569
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005570 /* copy of driver data */
5571 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005572 /* copy of device id */
5573 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005574
Linus Torvalds1da177e2005-04-16 15:20:36 -07005575 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005576 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5577 /* packet format 3: supports 40-bit addressing */
5578 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005579 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005580 if (dma_64bit) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005581 if (pci_set_dma_mask(pci_dev, DMA_39BIT_MASK))
5582 dev_printk(KERN_INFO, &pci_dev->dev,
5583 "64-bit DMA failed, using 32-bit addressing\n");
5584 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005585 dev->features |= NETIF_F_HIGHDMA;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005586 if (pci_set_consistent_dma_mask(pci_dev, DMA_39BIT_MASK)) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005587 dev_printk(KERN_INFO, &pci_dev->dev,
5588 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005589 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005590 }
Manfred Spraulee733622005-07-31 18:32:26 +02005591 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5592 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005593 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005594 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005595 } else {
5596 /* original packet format */
5597 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005598 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005599 }
Manfred Spraulee733622005-07-31 18:32:26 +02005600
5601 np->pkt_limit = NV_PKTLIMIT_1;
5602 if (id->driver_data & DEV_HAS_LARGEDESC)
5603 np->pkt_limit = NV_PKTLIMIT_2;
5604
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005605 if (id->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04005606 np->rx_csum = 1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005607 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdullaedcfe5f2008-08-20 16:34:37 -07005608 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Ayaz Abdullafa454592006-01-05 22:45:45 -08005609 dev->features |= NETIF_F_TSO;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005610 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005611
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005612 np->vlanctl_bits = 0;
5613 if (id->driver_data & DEV_HAS_VLAN) {
5614 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
5615 dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005616 }
5617
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005618 np->msi_flags = 0;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005619 if ((id->driver_data & DEV_HAS_MSI) && msi) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005620 np->msi_flags |= NV_MSI_CAPABLE;
5621 }
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005622 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
Ayaz Abdullad41c6282009-03-05 08:01:59 +00005623 /* msix has had reported issues when modifying irqmask
5624 as in the case of napi, therefore, disable for now
5625 */
5626#ifndef CONFIG_FORCEDETH_NAPI
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005627 np->msi_flags |= NV_MSI_X_CAPABLE;
Ayaz Abdullad41c6282009-03-05 08:01:59 +00005628#endif
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005629 }
5630
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005631 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005632 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5633 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5634 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005635 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005636 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005637
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005638
Linus Torvalds1da177e2005-04-16 15:20:36 -07005639 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005640 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005641 if (!np->base)
5642 goto out_relreg;
5643 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005644
Linus Torvalds1da177e2005-04-16 15:20:36 -07005645 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005646
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005647 np->rx_ring_size = RX_RING_DEFAULT;
5648 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005649
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005650 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005651 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005652 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005653 &np->ring_addr);
5654 if (!np->rx_ring.orig)
5655 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005656 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005657 } else {
5658 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005659 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005660 &np->ring_addr);
5661 if (!np->rx_ring.ex)
5662 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005663 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005664 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005665 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5666 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005667 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005668 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005669
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005670 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005671 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005672 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005673 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005674
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005675#ifdef CONFIG_FORCEDETH_NAPI
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005676 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005677#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07005678 SET_ETHTOOL_OPS(dev, &ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005679 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5680
5681 pci_set_drvdata(pci_dev, dev);
5682
5683 /* read the mac address */
5684 base = get_hwbase(dev);
5685 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5686 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5687
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005688 /* check the workaround bit for correct mac address order */
5689 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005690 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005691 /* mac address is already in correct order */
5692 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5693 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5694 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5695 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5696 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5697 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005698 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5699 /* mac address is already in correct order */
5700 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5701 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5702 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5703 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5704 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5705 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5706 /*
5707 * Set orig mac address back to the reversed version.
5708 * This flag will be cleared during low power transition.
5709 * Therefore, we should always put back the reversed address.
5710 */
5711 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5712 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5713 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005714 } else {
5715 /* need to reverse mac address to correct order */
5716 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5717 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5718 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5719 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5720 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5721 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005722 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005723 printk(KERN_DEBUG "nv_probe: set workaround bit for reversed mac addr\n");
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005724 }
John W. Linvillec704b852005-09-12 10:48:56 -04005725 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005726
John W. Linvillec704b852005-09-12 10:48:56 -04005727 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005728 /*
5729 * Bad mac address. At least one bios sets the mac address
5730 * to 01:23:45:67:89:ab
5731 */
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005732 dev_printk(KERN_ERR, &pci_dev->dev,
Johannes Berge1749612008-10-27 15:59:26 -07005733 "Invalid Mac address detected: %pM\n",
5734 dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005735 dev_printk(KERN_ERR, &pci_dev->dev,
5736 "Please complain to your hardware vendor. Switching to a random MAC.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005737 dev->dev_addr[0] = 0x00;
5738 dev->dev_addr[1] = 0x00;
5739 dev->dev_addr[2] = 0x6c;
5740 get_random_bytes(&dev->dev_addr[3], 3);
5741 }
5742
Johannes Berge1749612008-10-27 15:59:26 -07005743 dprintk(KERN_DEBUG "%s: MAC Address %pM\n",
5744 pci_name(pci_dev), dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005745
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005746 /* set mac address */
5747 nv_copy_mac_to_hw(dev);
5748
Tobias Diedrich9a60a822008-06-01 00:54:42 +02005749 /* Workaround current PCI init glitch: wakeup bits aren't
5750 * being set from PCI PM capability.
5751 */
5752 device_init_wakeup(&pci_dev->dev, 1);
5753
Linus Torvalds1da177e2005-04-16 15:20:36 -07005754 /* disable WOL */
5755 writel(0, base + NvRegWakeUpFlags);
5756 np->wolenabled = 0;
5757
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005758 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005759
5760 /* take phy and nic out of low power mode */
5761 powerstate = readl(base + NvRegPowerState2);
5762 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
5763 if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_12 ||
5764 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_13) &&
Auke Kok44c10132007-06-08 15:46:36 -07005765 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005766 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5767 writel(powerstate, base + NvRegPowerState2);
5768 }
5769
Linus Torvalds1da177e2005-04-16 15:20:36 -07005770 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005771 np->tx_flags = NV_TX_VALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005772 } else {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005773 np->tx_flags = NV_TX2_VALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005774 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005775 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005776 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005777 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5778 np->msi_flags |= 0x0003;
5779 } else {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005780 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005781 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5782 np->msi_flags |= 0x0001;
5783 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005784
Linus Torvalds1da177e2005-04-16 15:20:36 -07005785 if (id->driver_data & DEV_NEED_TIMERIRQ)
5786 np->irqmask |= NVREG_IRQ_TIMER;
5787 if (id->driver_data & DEV_NEED_LINKTIMER) {
5788 dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
5789 np->need_linktimer = 1;
5790 np->link_timeout = jiffies + LINK_TIMEOUT;
5791 } else {
5792 dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
5793 np->need_linktimer = 0;
5794 }
5795
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005796 /* Limit the number of tx's outstanding for hw bug */
5797 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5798 np->tx_limit = 1;
5799 if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
5800 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
5801 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
5802 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
5803 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
5804 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
5805 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
5806 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_39) &&
5807 pci_dev->revision >= 0xA2)
5808 np->tx_limit = 0;
5809 }
5810
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005811 /* clear phy state and temporarily halt phy interrupts */
5812 writel(0, base + NvRegMIIMask);
5813 phystate = readl(base + NvRegAdapterControl);
5814 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5815 phystate_orig = 1;
5816 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5817 writel(phystate, base + NvRegAdapterControl);
5818 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005819 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005820
5821 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005822 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005823 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5824 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5825 nv_mgmt_acquire_sema(dev) &&
5826 nv_mgmt_get_version(dev)) {
5827 np->mac_in_use = 1;
5828 if (np->mgmt_version > 0) {
5829 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
5830 }
5831 dprintk(KERN_INFO "%s: mgmt unit is running. mac in use %x.\n",
5832 pci_name(pci_dev), np->mac_in_use);
5833 /* management unit setup the phy already? */
5834 if (np->mac_in_use &&
5835 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5836 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5837 /* phy is inited by mgmt unit */
5838 phyinitialized = 1;
5839 dprintk(KERN_INFO "%s: Phy already initialized by mgmt unit.\n",
5840 pci_name(pci_dev));
5841 } else {
5842 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005843 }
5844 }
5845 }
5846
Linus Torvalds1da177e2005-04-16 15:20:36 -07005847 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005848 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005849 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005850 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005851
5852 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005853 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005854 spin_unlock_irq(&np->lock);
5855 if (id1 < 0 || id1 == 0xffff)
5856 continue;
5857 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005858 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005859 spin_unlock_irq(&np->lock);
5860 if (id2 < 0 || id2 == 0xffff)
5861 continue;
5862
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005863 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005864 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5865 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
5866 dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005867 pci_name(pci_dev), id1, id2, phyaddr);
5868 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005869 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005870
5871 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5872 if (np->phy_oui == PHY_OUI_REALTEK2)
5873 np->phy_oui = PHY_OUI_REALTEK;
5874 /* Setup phy revision for Realtek */
5875 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5876 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5877
Linus Torvalds1da177e2005-04-16 15:20:36 -07005878 break;
5879 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005880 if (i == 33) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005881 dev_printk(KERN_INFO, &pci_dev->dev,
5882 "open: Could not find a valid PHY.\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005883 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005885
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005886 if (!phyinitialized) {
5887 /* reset it */
5888 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005889 } else {
5890 /* see if it is a gigabit phy */
5891 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
5892 if (mii_status & PHY_GIGABIT) {
5893 np->gigabit = PHY_GIGABIT;
5894 }
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005895 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005896
5897 /* set default link speed settings */
5898 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5899 np->duplex = 0;
5900 np->autoneg = 1;
5901
5902 err = register_netdev(dev);
5903 if (err) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005904 dev_printk(KERN_INFO, &pci_dev->dev,
5905 "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005906 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005907 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005908
5909 dev_printk(KERN_INFO, &pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, "
5910 "addr %2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
5911 dev->name,
5912 np->phy_oui,
5913 np->phyaddr,
5914 dev->dev_addr[0],
5915 dev->dev_addr[1],
5916 dev->dev_addr[2],
5917 dev->dev_addr[3],
5918 dev->dev_addr[4],
5919 dev->dev_addr[5]);
5920
5921 dev_printk(KERN_INFO, &pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
5922 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
Ayaz Abdullaedcfe5f2008-08-20 16:34:37 -07005923 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005924 "csum " : "",
5925 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
5926 "vlan " : "",
5927 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5928 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5929 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5930 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5931 np->need_linktimer ? "lnktim " : "",
5932 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5933 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5934 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005935
5936 return 0;
5937
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005938out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005939 if (phystate_orig)
5940 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005941 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005942out_freering:
5943 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005944out_unmap:
5945 iounmap(get_hwbase(dev));
5946out_relreg:
5947 pci_release_regions(pci_dev);
5948out_disable:
5949 pci_disable_device(pci_dev);
5950out_free:
5951 free_netdev(dev);
5952out:
5953 return err;
5954}
5955
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005956static void nv_restore_phy(struct net_device *dev)
5957{
5958 struct fe_priv *np = netdev_priv(dev);
5959 u16 phy_reserved, mii_control;
5960
5961 if (np->phy_oui == PHY_OUI_REALTEK &&
5962 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5963 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5964 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5965 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5966 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5967 phy_reserved |= PHY_REALTEK_INIT8;
5968 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5969 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5970
5971 /* restart auto negotiation */
5972 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5973 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5974 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5975 }
5976}
5977
Yinghai Luf55c21f2008-09-13 13:10:31 -07005978static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005979{
5980 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005981 struct fe_priv *np = netdev_priv(dev);
5982 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005983
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005984 /* special op: write back the misordered MAC address - otherwise
5985 * the next nv_probe would see a wrong address.
5986 */
5987 writel(np->orig_mac[0], base + NvRegMacAddrA);
5988 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08005989 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5990 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005991}
5992
5993static void __devexit nv_remove(struct pci_dev *pci_dev)
5994{
5995 struct net_device *dev = pci_get_drvdata(pci_dev);
5996
5997 unregister_netdev(dev);
5998
5999 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006000
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006001 /* restore any phy related changes */
6002 nv_restore_phy(dev);
6003
Ayaz Abdullacac1c522009-02-07 00:23:57 -08006004 nv_mgmt_release_sema(dev);
6005
Linus Torvalds1da177e2005-04-16 15:20:36 -07006006 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04006007 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006008 iounmap(get_hwbase(dev));
6009 pci_release_regions(pci_dev);
6010 pci_disable_device(pci_dev);
6011 free_netdev(dev);
6012 pci_set_drvdata(pci_dev, NULL);
6013}
6014
Francois Romieua1893172006-10-10 14:33:27 -07006015#ifdef CONFIG_PM
6016static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
6017{
6018 struct net_device *dev = pci_get_drvdata(pdev);
6019 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006020 u8 __iomem *base = get_hwbase(dev);
6021 int i;
Francois Romieua1893172006-10-10 14:33:27 -07006022
Tobias Diedrich25d90812008-05-18 15:04:29 +02006023 if (netif_running(dev)) {
6024 // Gross.
6025 nv_close(dev);
6026 }
Francois Romieua1893172006-10-10 14:33:27 -07006027 netif_device_detach(dev);
6028
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006029 /* save non-pci configuration space */
6030 for (i = 0;i <= np->register_size/sizeof(u32); i++)
6031 np->saved_config_space[i] = readl(base + i*sizeof(u32));
6032
Francois Romieua1893172006-10-10 14:33:27 -07006033 pci_save_state(pdev);
6034 pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
Tobias Diedrich25d90812008-05-18 15:04:29 +02006035 pci_disable_device(pdev);
Francois Romieua1893172006-10-10 14:33:27 -07006036 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Francois Romieua1893172006-10-10 14:33:27 -07006037 return 0;
6038}
6039
6040static int nv_resume(struct pci_dev *pdev)
6041{
6042 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006043 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07006044 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006045 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07006046
Francois Romieua1893172006-10-10 14:33:27 -07006047 pci_set_power_state(pdev, PCI_D0);
6048 pci_restore_state(pdev);
Tobias Diedrich25d90812008-05-18 15:04:29 +02006049 /* ack any pending wake events, disable PME */
Francois Romieua1893172006-10-10 14:33:27 -07006050 pci_enable_wake(pdev, PCI_D0, 0);
6051
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006052 /* restore non-pci configuration space */
6053 for (i = 0;i <= np->register_size/sizeof(u32); i++)
6054 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07006055
Ayaz Abdullab6e44052009-02-07 00:24:15 -08006056 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
6057
Tobias Diedrich25d90812008-05-18 15:04:29 +02006058 netif_device_attach(dev);
6059 if (netif_running(dev)) {
6060 rc = nv_open(dev);
6061 nv_set_multicast(dev);
6062 }
Francois Romieua1893172006-10-10 14:33:27 -07006063 return rc;
6064}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006065
6066static void nv_shutdown(struct pci_dev *pdev)
6067{
6068 struct net_device *dev = pci_get_drvdata(pdev);
6069 struct fe_priv *np = netdev_priv(dev);
6070
6071 if (netif_running(dev))
6072 nv_close(dev);
6073
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006074 /*
6075 * Restore the MAC so a kernel started by kexec won't get confused.
6076 * If we really go for poweroff, we must not restore the MAC,
6077 * otherwise the MAC for WOL will be reversed at least on some boards.
6078 */
6079 if (system_state != SYSTEM_POWER_OFF) {
6080 nv_restore_mac_addr(pdev);
6081 }
Yinghai Luf55c21f2008-09-13 13:10:31 -07006082
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006083 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006084 /*
6085 * Apparently it is not possible to reinitialise from D3 hot,
6086 * only put the device into D3 if we really go for poweroff.
6087 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07006088 if (system_state == SYSTEM_POWER_OFF) {
6089 if (pci_enable_wake(pdev, PCI_D3cold, np->wolenabled))
6090 pci_enable_wake(pdev, PCI_D3hot, np->wolenabled);
6091 pci_set_power_state(pdev, PCI_D3hot);
6092 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006093}
Francois Romieua1893172006-10-10 14:33:27 -07006094#else
6095#define nv_suspend NULL
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006096#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07006097#define nv_resume NULL
6098#endif /* CONFIG_PM */
6099
Linus Torvalds1da177e2005-04-16 15:20:36 -07006100static struct pci_device_id pci_tbl[] = {
6101 { /* nForce Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006102 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006103 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006104 },
6105 { /* nForce2 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006106 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006107 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006108 },
6109 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006110 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006111 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006112 },
6113 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006114 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006115 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006116 },
6117 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006118 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006119 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006120 },
6121 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006122 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006123 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006124 },
6125 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006126 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006127 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006128 },
6129 { /* CK804 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006130 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006131 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006132 },
6133 { /* CK804 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006134 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006135 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006136 },
6137 { /* MCP04 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006138 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05006139 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006140 },
6141 { /* MCP04 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006142 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05006143 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006144 },
6145 { /* MCP51 Ethernet Controller */
6146 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05006147 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006148 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006149 { /* MCP51 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006150 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05006151 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006152 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006153 { /* MCP55 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006154 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006155 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006156 },
6157 { /* MCP55 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006158 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006159 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006160 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006161 { /* MCP61 Ethernet Controller */
6162 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_16),
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05006163 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006164 },
6165 { /* MCP61 Ethernet Controller */
6166 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_17),
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05006167 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006168 },
6169 { /* MCP61 Ethernet Controller */
6170 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_18),
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05006171 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006172 },
6173 { /* MCP61 Ethernet Controller */
6174 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_19),
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05006175 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006176 },
6177 { /* MCP65 Ethernet Controller */
6178 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_20),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006179 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006180 },
6181 { /* MCP65 Ethernet Controller */
6182 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_21),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006183 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006184 },
6185 { /* MCP65 Ethernet Controller */
6186 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_22),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006187 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006188 },
6189 { /* MCP65 Ethernet Controller */
6190 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_23),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006191 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006192 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006193 { /* MCP67 Ethernet Controller */
6194 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_24),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006195 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006196 },
6197 { /* MCP67 Ethernet Controller */
6198 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_25),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006199 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006200 },
6201 { /* MCP67 Ethernet Controller */
6202 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_26),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006203 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006204 },
6205 { /* MCP67 Ethernet Controller */
6206 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_27),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006207 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006208 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04006209 { /* MCP73 Ethernet Controller */
6210 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_28),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006211 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006212 },
6213 { /* MCP73 Ethernet Controller */
6214 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_29),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006215 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006216 },
6217 { /* MCP73 Ethernet Controller */
6218 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_30),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006219 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006220 },
6221 { /* MCP73 Ethernet Controller */
6222 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_31),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006223 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006224 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006225 { /* MCP77 Ethernet Controller */
6226 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_32),
Ayaz Abdulla9c662432008-08-06 12:11:42 -04006227 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006228 },
6229 { /* MCP77 Ethernet Controller */
6230 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_33),
Ayaz Abdulla9c662432008-08-06 12:11:42 -04006231 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006232 },
6233 { /* MCP77 Ethernet Controller */
6234 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_34),
Ayaz Abdulla9c662432008-08-06 12:11:42 -04006235 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006236 },
6237 { /* MCP77 Ethernet Controller */
6238 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_35),
Ayaz Abdulla9c662432008-08-06 12:11:42 -04006239 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006240 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006241 { /* MCP79 Ethernet Controller */
6242 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_36),
Ayaz Abdullaa7ee2f72009-01-09 22:40:06 -08006243 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006244 },
6245 { /* MCP79 Ethernet Controller */
6246 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_37),
Ayaz Abdullaa7ee2f72009-01-09 22:40:06 -08006247 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006248 },
6249 { /* MCP79 Ethernet Controller */
6250 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_38),
Ayaz Abdullaa7ee2f72009-01-09 22:40:06 -08006251 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006252 },
6253 { /* MCP79 Ethernet Controller */
6254 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_39),
Ayaz Abdullaa7ee2f72009-01-09 22:40:06 -08006255 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006256 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07006257 {0,},
6258};
6259
6260static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006261 .name = DRV_NAME,
6262 .id_table = pci_tbl,
6263 .probe = nv_probe,
6264 .remove = __devexit_p(nv_remove),
6265 .suspend = nv_suspend,
6266 .resume = nv_resume,
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006267 .shutdown = nv_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006268};
6269
Linus Torvalds1da177e2005-04-16 15:20:36 -07006270static int __init init_nic(void)
6271{
Jeff Garzik29917622006-08-19 17:48:59 -04006272 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006273}
6274
6275static void __exit exit_nic(void)
6276{
6277 pci_unregister_driver(&driver);
6278}
6279
6280module_param(max_interrupt_work, int, 0);
6281MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006282module_param(optimization_mode, int, 0);
6283MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer.");
6284module_param(poll_interval, int, 0);
6285MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006286module_param(msi, int, 0);
6287MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6288module_param(msix, int, 0);
6289MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6290module_param(dma_64bit, int, 0);
6291MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006292module_param(phy_cross, int, 0);
6293MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006294
6295MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6296MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6297MODULE_LICENSE("GPL");
6298
6299MODULE_DEVICE_TABLE(pci, pci_tbl);
6300
6301module_init(init_nic);
6302module_exit(exit_nic);