blob: bfada880e5eba1aab796968ac090f139a3eb7383 [file] [log] [blame]
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001/*
2 * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs.
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Rami Rosen <rosenr@marvell.com>
7 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
8 *
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 */
13
Jisheng Zhang0e03f562016-01-20 19:27:22 +080014#include <linux/clk.h>
15#include <linux/cpu.h>
Thomas Petazzonic5aff182012-08-17 14:04:28 +030016#include <linux/etherdevice.h>
Jisheng Zhang0e03f562016-01-20 19:27:22 +080017#include <linux/if_vlan.h>
Thomas Petazzonic5aff182012-08-17 14:04:28 +030018#include <linux/inetdevice.h>
Jisheng Zhang0e03f562016-01-20 19:27:22 +080019#include <linux/interrupt.h>
20#include <linux/io.h>
21#include <linux/kernel.h>
Thomas Petazzonic5aff182012-08-17 14:04:28 +030022#include <linux/mbus.h>
23#include <linux/module.h>
Jisheng Zhang0e03f562016-01-20 19:27:22 +080024#include <linux/netdevice.h>
Thomas Petazzonic5aff182012-08-17 14:04:28 +030025#include <linux/of.h>
Jisheng Zhang0e03f562016-01-20 19:27:22 +080026#include <linux/of_address.h>
Thomas Petazzonic5aff182012-08-17 14:04:28 +030027#include <linux/of_irq.h>
28#include <linux/of_mdio.h>
29#include <linux/of_net.h>
Thomas Petazzonic5aff182012-08-17 14:04:28 +030030#include <linux/phy.h>
Jisheng Zhang0e03f562016-01-20 19:27:22 +080031#include <linux/platform_device.h>
32#include <linux/skbuff.h>
Gregory CLEMENTbaa11eb2016-03-14 09:39:05 +010033#include <net/hwbm.h>
Marcin Wojtasdc35a102016-03-14 09:39:03 +010034#include "mvneta_bm.h"
Jisheng Zhang0e03f562016-01-20 19:27:22 +080035#include <net/ip.h>
36#include <net/ipv6.h>
37#include <net/tso.h>
Thomas Petazzonic5aff182012-08-17 14:04:28 +030038
39/* Registers */
40#define MVNETA_RXQ_CONFIG_REG(q) (0x1400 + ((q) << 2))
Marcin Wojtase5bdf682015-11-30 13:27:42 +010041#define MVNETA_RXQ_HW_BUF_ALLOC BIT(0)
Marcin Wojtasdc35a102016-03-14 09:39:03 +010042#define MVNETA_RXQ_SHORT_POOL_ID_SHIFT 4
43#define MVNETA_RXQ_SHORT_POOL_ID_MASK 0x30
44#define MVNETA_RXQ_LONG_POOL_ID_SHIFT 6
45#define MVNETA_RXQ_LONG_POOL_ID_MASK 0xc0
Thomas Petazzonic5aff182012-08-17 14:04:28 +030046#define MVNETA_RXQ_PKT_OFFSET_ALL_MASK (0xf << 8)
47#define MVNETA_RXQ_PKT_OFFSET_MASK(offs) ((offs) << 8)
48#define MVNETA_RXQ_THRESHOLD_REG(q) (0x14c0 + ((q) << 2))
49#define MVNETA_RXQ_NON_OCCUPIED(v) ((v) << 16)
50#define MVNETA_RXQ_BASE_ADDR_REG(q) (0x1480 + ((q) << 2))
51#define MVNETA_RXQ_SIZE_REG(q) (0x14a0 + ((q) << 2))
52#define MVNETA_RXQ_BUF_SIZE_SHIFT 19
53#define MVNETA_RXQ_BUF_SIZE_MASK (0x1fff << 19)
54#define MVNETA_RXQ_STATUS_REG(q) (0x14e0 + ((q) << 2))
55#define MVNETA_RXQ_OCCUPIED_ALL_MASK 0x3fff
56#define MVNETA_RXQ_STATUS_UPDATE_REG(q) (0x1500 + ((q) << 2))
57#define MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT 16
58#define MVNETA_RXQ_ADD_NON_OCCUPIED_MAX 255
Marcin Wojtasdc35a102016-03-14 09:39:03 +010059#define MVNETA_PORT_POOL_BUFFER_SZ_REG(pool) (0x1700 + ((pool) << 2))
60#define MVNETA_PORT_POOL_BUFFER_SZ_SHIFT 3
61#define MVNETA_PORT_POOL_BUFFER_SZ_MASK 0xfff8
Thomas Petazzonic5aff182012-08-17 14:04:28 +030062#define MVNETA_PORT_RX_RESET 0x1cc0
63#define MVNETA_PORT_RX_DMA_RESET BIT(0)
64#define MVNETA_PHY_ADDR 0x2000
65#define MVNETA_PHY_ADDR_MASK 0x1f
66#define MVNETA_MBUS_RETRY 0x2010
67#define MVNETA_UNIT_INTR_CAUSE 0x2080
68#define MVNETA_UNIT_CONTROL 0x20B0
69#define MVNETA_PHY_POLLING_ENABLE BIT(1)
70#define MVNETA_WIN_BASE(w) (0x2200 + ((w) << 3))
71#define MVNETA_WIN_SIZE(w) (0x2204 + ((w) << 3))
72#define MVNETA_WIN_REMAP(w) (0x2280 + ((w) << 2))
73#define MVNETA_BASE_ADDR_ENABLE 0x2290
Marcin Wojtasdb6ba9a2015-11-30 13:27:41 +010074#define MVNETA_ACCESS_PROTECT_ENABLE 0x2294
Thomas Petazzonic5aff182012-08-17 14:04:28 +030075#define MVNETA_PORT_CONFIG 0x2400
76#define MVNETA_UNI_PROMISC_MODE BIT(0)
77#define MVNETA_DEF_RXQ(q) ((q) << 1)
78#define MVNETA_DEF_RXQ_ARP(q) ((q) << 4)
79#define MVNETA_TX_UNSET_ERR_SUM BIT(12)
80#define MVNETA_DEF_RXQ_TCP(q) ((q) << 16)
81#define MVNETA_DEF_RXQ_UDP(q) ((q) << 19)
82#define MVNETA_DEF_RXQ_BPDU(q) ((q) << 22)
83#define MVNETA_RX_CSUM_WITH_PSEUDO_HDR BIT(25)
84#define MVNETA_PORT_CONFIG_DEFL_VALUE(q) (MVNETA_DEF_RXQ(q) | \
85 MVNETA_DEF_RXQ_ARP(q) | \
86 MVNETA_DEF_RXQ_TCP(q) | \
87 MVNETA_DEF_RXQ_UDP(q) | \
88 MVNETA_DEF_RXQ_BPDU(q) | \
89 MVNETA_TX_UNSET_ERR_SUM | \
90 MVNETA_RX_CSUM_WITH_PSEUDO_HDR)
91#define MVNETA_PORT_CONFIG_EXTEND 0x2404
92#define MVNETA_MAC_ADDR_LOW 0x2414
93#define MVNETA_MAC_ADDR_HIGH 0x2418
94#define MVNETA_SDMA_CONFIG 0x241c
95#define MVNETA_SDMA_BRST_SIZE_16 4
Thomas Petazzonic5aff182012-08-17 14:04:28 +030096#define MVNETA_RX_BRST_SZ_MASK(burst) ((burst) << 1)
97#define MVNETA_RX_NO_DATA_SWAP BIT(4)
98#define MVNETA_TX_NO_DATA_SWAP BIT(5)
Thomas Petazzoni9ad8fef2013-07-29 15:21:28 +020099#define MVNETA_DESC_SWAP BIT(6)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300100#define MVNETA_TX_BRST_SZ_MASK(burst) ((burst) << 22)
101#define MVNETA_PORT_STATUS 0x2444
102#define MVNETA_TX_IN_PRGRS BIT(1)
103#define MVNETA_TX_FIFO_EMPTY BIT(8)
104#define MVNETA_RX_MIN_FRAME_SIZE 0x247c
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +0200105#define MVNETA_SERDES_CFG 0x24A0
Arnaud Patard \(Rtp\)5445eaf2013-07-29 21:56:48 +0200106#define MVNETA_SGMII_SERDES_PROTO 0x0cc7
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +0200107#define MVNETA_QSGMII_SERDES_PROTO 0x0667
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300108#define MVNETA_TYPE_PRIO 0x24bc
109#define MVNETA_FORCE_UNI BIT(21)
110#define MVNETA_TXQ_CMD_1 0x24e4
111#define MVNETA_TXQ_CMD 0x2448
112#define MVNETA_TXQ_DISABLE_SHIFT 8
113#define MVNETA_TXQ_ENABLE_MASK 0x000000ff
Andrew Lunne4839112015-10-22 18:37:36 +0100114#define MVNETA_RX_DISCARD_FRAME_COUNT 0x2484
115#define MVNETA_OVERRUN_FRAME_COUNT 0x2488
Stas Sergeev898b2972015-04-01 20:32:49 +0300116#define MVNETA_GMAC_CLOCK_DIVIDER 0x24f4
117#define MVNETA_GMAC_1MS_CLOCK_ENABLE BIT(31)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300118#define MVNETA_ACC_MODE 0x2500
Marcin Wojtasdc35a102016-03-14 09:39:03 +0100119#define MVNETA_BM_ADDRESS 0x2504
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300120#define MVNETA_CPU_MAP(cpu) (0x2540 + ((cpu) << 2))
121#define MVNETA_CPU_RXQ_ACCESS_ALL_MASK 0x000000ff
122#define MVNETA_CPU_TXQ_ACCESS_ALL_MASK 0x0000ff00
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +0100123#define MVNETA_CPU_RXQ_ACCESS(rxq) BIT(rxq)
Gregory CLEMENT50bf8cb2015-12-09 18:23:51 +0100124#define MVNETA_CPU_TXQ_ACCESS(txq) BIT(txq + 8)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300125#define MVNETA_RXQ_TIME_COAL_REG(q) (0x2580 + ((q) << 2))
willy tarreau40ba35e2014-01-16 08:20:10 +0100126
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +0100127/* Exception Interrupt Port/Queue Cause register
128 *
129 * Their behavior depend of the mapping done using the PCPX2Q
130 * registers. For a given CPU if the bit associated to a queue is not
131 * set, then for the register a read from this CPU will always return
132 * 0 and a write won't do anything
133 */
willy tarreau40ba35e2014-01-16 08:20:10 +0100134
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300135#define MVNETA_INTR_NEW_CAUSE 0x25a0
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300136#define MVNETA_INTR_NEW_MASK 0x25a4
willy tarreau40ba35e2014-01-16 08:20:10 +0100137
138/* bits 0..7 = TXQ SENT, one bit per queue.
139 * bits 8..15 = RXQ OCCUP, one bit per queue.
140 * bits 16..23 = RXQ FREE, one bit per queue.
141 * bit 29 = OLD_REG_SUM, see old reg ?
142 * bit 30 = TX_ERR_SUM, one bit for 4 ports
143 * bit 31 = MISC_SUM, one bit for 4 ports
144 */
145#define MVNETA_TX_INTR_MASK(nr_txqs) (((1 << nr_txqs) - 1) << 0)
146#define MVNETA_TX_INTR_MASK_ALL (0xff << 0)
147#define MVNETA_RX_INTR_MASK(nr_rxqs) (((1 << nr_rxqs) - 1) << 8)
148#define MVNETA_RX_INTR_MASK_ALL (0xff << 8)
Stas Sergeev898b2972015-04-01 20:32:49 +0300149#define MVNETA_MISCINTR_INTR_MASK BIT(31)
willy tarreau40ba35e2014-01-16 08:20:10 +0100150
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300151#define MVNETA_INTR_OLD_CAUSE 0x25a8
152#define MVNETA_INTR_OLD_MASK 0x25ac
willy tarreau40ba35e2014-01-16 08:20:10 +0100153
154/* Data Path Port/Queue Cause Register */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300155#define MVNETA_INTR_MISC_CAUSE 0x25b0
156#define MVNETA_INTR_MISC_MASK 0x25b4
willy tarreau40ba35e2014-01-16 08:20:10 +0100157
158#define MVNETA_CAUSE_PHY_STATUS_CHANGE BIT(0)
159#define MVNETA_CAUSE_LINK_CHANGE BIT(1)
160#define MVNETA_CAUSE_PTP BIT(4)
161
162#define MVNETA_CAUSE_INTERNAL_ADDR_ERR BIT(7)
163#define MVNETA_CAUSE_RX_OVERRUN BIT(8)
164#define MVNETA_CAUSE_RX_CRC_ERROR BIT(9)
165#define MVNETA_CAUSE_RX_LARGE_PKT BIT(10)
166#define MVNETA_CAUSE_TX_UNDERUN BIT(11)
167#define MVNETA_CAUSE_PRBS_ERR BIT(12)
168#define MVNETA_CAUSE_PSC_SYNC_CHANGE BIT(13)
169#define MVNETA_CAUSE_SERDES_SYNC_ERR BIT(14)
170
171#define MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT 16
172#define MVNETA_CAUSE_BMU_ALLOC_ERR_ALL_MASK (0xF << MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT)
173#define MVNETA_CAUSE_BMU_ALLOC_ERR_MASK(pool) (1 << (MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT + (pool)))
174
175#define MVNETA_CAUSE_TXQ_ERROR_SHIFT 24
176#define MVNETA_CAUSE_TXQ_ERROR_ALL_MASK (0xFF << MVNETA_CAUSE_TXQ_ERROR_SHIFT)
177#define MVNETA_CAUSE_TXQ_ERROR_MASK(q) (1 << (MVNETA_CAUSE_TXQ_ERROR_SHIFT + (q)))
178
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300179#define MVNETA_INTR_ENABLE 0x25b8
180#define MVNETA_TXQ_INTR_ENABLE_ALL_MASK 0x0000ff00
Marcin Wojtasdc1aadf2015-11-30 13:27:43 +0100181#define MVNETA_RXQ_INTR_ENABLE_ALL_MASK 0x000000ff
willy tarreau40ba35e2014-01-16 08:20:10 +0100182
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300183#define MVNETA_RXQ_CMD 0x2680
184#define MVNETA_RXQ_DISABLE_SHIFT 8
185#define MVNETA_RXQ_ENABLE_MASK 0x000000ff
186#define MVETH_TXQ_TOKEN_COUNT_REG(q) (0x2700 + ((q) << 4))
187#define MVETH_TXQ_TOKEN_CFG_REG(q) (0x2704 + ((q) << 4))
188#define MVNETA_GMAC_CTRL_0 0x2c00
189#define MVNETA_GMAC_MAX_RX_SIZE_SHIFT 2
190#define MVNETA_GMAC_MAX_RX_SIZE_MASK 0x7ffc
191#define MVNETA_GMAC0_PORT_ENABLE BIT(0)
192#define MVNETA_GMAC_CTRL_2 0x2c08
Stas Sergeev898b2972015-04-01 20:32:49 +0300193#define MVNETA_GMAC2_INBAND_AN_ENABLE BIT(0)
Thomas Petazzonia79121d2014-03-26 00:25:41 +0100194#define MVNETA_GMAC2_PCS_ENABLE BIT(3)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300195#define MVNETA_GMAC2_PORT_RGMII BIT(4)
196#define MVNETA_GMAC2_PORT_RESET BIT(6)
197#define MVNETA_GMAC_STATUS 0x2c10
198#define MVNETA_GMAC_LINK_UP BIT(0)
199#define MVNETA_GMAC_SPEED_1000 BIT(1)
200#define MVNETA_GMAC_SPEED_100 BIT(2)
201#define MVNETA_GMAC_FULL_DUPLEX BIT(3)
202#define MVNETA_GMAC_RX_FLOW_CTRL_ENABLE BIT(4)
203#define MVNETA_GMAC_TX_FLOW_CTRL_ENABLE BIT(5)
204#define MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE BIT(6)
205#define MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE BIT(7)
206#define MVNETA_GMAC_AUTONEG_CONFIG 0x2c0c
207#define MVNETA_GMAC_FORCE_LINK_DOWN BIT(0)
208#define MVNETA_GMAC_FORCE_LINK_PASS BIT(1)
Stas Sergeev898b2972015-04-01 20:32:49 +0300209#define MVNETA_GMAC_INBAND_AN_ENABLE BIT(2)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300210#define MVNETA_GMAC_CONFIG_MII_SPEED BIT(5)
211#define MVNETA_GMAC_CONFIG_GMII_SPEED BIT(6)
Thomas Petazzoni71408602013-09-04 16:21:18 +0200212#define MVNETA_GMAC_AN_SPEED_EN BIT(7)
Stas Sergeev898b2972015-04-01 20:32:49 +0300213#define MVNETA_GMAC_AN_FLOW_CTRL_EN BIT(11)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300214#define MVNETA_GMAC_CONFIG_FULL_DUPLEX BIT(12)
Thomas Petazzoni71408602013-09-04 16:21:18 +0200215#define MVNETA_GMAC_AN_DUPLEX_EN BIT(13)
Andrew Lunne4839112015-10-22 18:37:36 +0100216#define MVNETA_MIB_COUNTERS_BASE 0x3000
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300217#define MVNETA_MIB_LATE_COLLISION 0x7c
218#define MVNETA_DA_FILT_SPEC_MCAST 0x3400
219#define MVNETA_DA_FILT_OTH_MCAST 0x3500
220#define MVNETA_DA_FILT_UCAST_BASE 0x3600
221#define MVNETA_TXQ_BASE_ADDR_REG(q) (0x3c00 + ((q) << 2))
222#define MVNETA_TXQ_SIZE_REG(q) (0x3c20 + ((q) << 2))
223#define MVNETA_TXQ_SENT_THRESH_ALL_MASK 0x3fff0000
224#define MVNETA_TXQ_SENT_THRESH_MASK(coal) ((coal) << 16)
225#define MVNETA_TXQ_UPDATE_REG(q) (0x3c60 + ((q) << 2))
226#define MVNETA_TXQ_DEC_SENT_SHIFT 16
227#define MVNETA_TXQ_STATUS_REG(q) (0x3c40 + ((q) << 2))
228#define MVNETA_TXQ_SENT_DESC_SHIFT 16
229#define MVNETA_TXQ_SENT_DESC_MASK 0x3fff0000
230#define MVNETA_PORT_TX_RESET 0x3cf0
231#define MVNETA_PORT_TX_DMA_RESET BIT(0)
232#define MVNETA_TX_MTU 0x3e0c
233#define MVNETA_TX_TOKEN_SIZE 0x3e14
234#define MVNETA_TX_TOKEN_SIZE_MAX 0xffffffff
235#define MVNETA_TXQ_TOKEN_SIZE_REG(q) (0x3e40 + ((q) << 2))
236#define MVNETA_TXQ_TOKEN_SIZE_MAX 0x7fffffff
237
238#define MVNETA_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
239
240/* Descriptor ring Macros */
241#define MVNETA_QUEUE_NEXT_DESC(q, index) \
242 (((index) < (q)->last_desc) ? ((index) + 1) : 0)
243
244/* Various constants */
245
246/* Coalescing */
Dmitri Epshtein06708f82016-07-06 04:18:58 +0200247#define MVNETA_TXDONE_COAL_PKTS 0 /* interrupt per packet */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300248#define MVNETA_RX_COAL_PKTS 32
249#define MVNETA_RX_COAL_USEC 100
250
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100251/* The two bytes Marvell header. Either contains a special value used
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300252 * by Marvell switches when a specific hardware mode is enabled (not
253 * supported by this driver) or is filled automatically by zeroes on
254 * the RX side. Those two bytes being at the front of the Ethernet
255 * header, they allow to have the IP header aligned on a 4 bytes
256 * boundary automatically: the hardware skips those two bytes on its
257 * own.
258 */
259#define MVNETA_MH_SIZE 2
260
261#define MVNETA_VLAN_TAG_LEN 4
262
Marcin Wojtas9110ee02015-11-30 13:27:45 +0100263#define MVNETA_TX_CSUM_DEF_SIZE 1600
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300264#define MVNETA_TX_CSUM_MAX_SIZE 9800
Marcin Wojtasdc35a102016-03-14 09:39:03 +0100265#define MVNETA_ACC_MODE_EXT1 1
266#define MVNETA_ACC_MODE_EXT2 2
267
268#define MVNETA_MAX_DECODE_WIN 6
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300269
270/* Timeout constants */
271#define MVNETA_TX_DISABLE_TIMEOUT_MSEC 1000
272#define MVNETA_RX_DISABLE_TIMEOUT_MSEC 1000
273#define MVNETA_TX_FIFO_EMPTY_TIMEOUT 10000
274
275#define MVNETA_TX_MTU_MAX 0x3ffff
276
Gregory CLEMENT9a401de2015-12-09 18:23:50 +0100277/* The RSS lookup table actually has 256 entries but we do not use
278 * them yet
279 */
280#define MVNETA_RSS_LU_TABLE_SIZE 1
281
Ezequiel Garcia2adb7192014-05-19 13:59:55 -0300282/* TSO header size */
283#define TSO_HEADER_SIZE 128
284
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300285/* Max number of Rx descriptors */
286#define MVNETA_MAX_RXD 128
287
288/* Max number of Tx descriptors */
289#define MVNETA_MAX_TXD 532
290
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -0300291/* Max number of allowed TCP segments for software TSO */
292#define MVNETA_MAX_TSO_SEGS 100
293
294#define MVNETA_MAX_SKB_DESCS (MVNETA_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
295
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300296/* descriptor aligned size */
297#define MVNETA_DESC_ALIGNED_SIZE 32
298
299#define MVNETA_RX_PKT_SIZE(mtu) \
300 ALIGN((mtu) + MVNETA_MH_SIZE + MVNETA_VLAN_TAG_LEN + \
301 ETH_HLEN + ETH_FCS_LEN, \
Jisheng Zhangc66e98c2016-04-01 17:12:49 +0800302 cache_line_size())
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300303
Ezequiel Garcia2e3173a2014-05-30 13:40:07 -0300304#define IS_TSO_HEADER(txq, addr) \
305 ((addr >= txq->tso_hdrs_phys) && \
306 (addr < txq->tso_hdrs_phys + txq->size * TSO_HEADER_SIZE))
307
Marcin Wojtasdc35a102016-03-14 09:39:03 +0100308#define MVNETA_RX_GET_BM_POOL_ID(rxd) \
309 (((rxd)->status & MVNETA_RXD_BM_POOL_MASK) >> MVNETA_RXD_BM_POOL_SHIFT)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300310
Russell King9b0cdef2015-10-22 18:37:30 +0100311struct mvneta_statistic {
312 unsigned short offset;
313 unsigned short type;
314 const char name[ETH_GSTRING_LEN];
315};
316
317#define T_REG_32 32
318#define T_REG_64 64
319
320static const struct mvneta_statistic mvneta_statistics[] = {
321 { 0x3000, T_REG_64, "good_octets_received", },
322 { 0x3010, T_REG_32, "good_frames_received", },
323 { 0x3008, T_REG_32, "bad_octets_received", },
324 { 0x3014, T_REG_32, "bad_frames_received", },
325 { 0x3018, T_REG_32, "broadcast_frames_received", },
326 { 0x301c, T_REG_32, "multicast_frames_received", },
327 { 0x3050, T_REG_32, "unrec_mac_control_received", },
328 { 0x3058, T_REG_32, "good_fc_received", },
329 { 0x305c, T_REG_32, "bad_fc_received", },
330 { 0x3060, T_REG_32, "undersize_received", },
331 { 0x3064, T_REG_32, "fragments_received", },
332 { 0x3068, T_REG_32, "oversize_received", },
333 { 0x306c, T_REG_32, "jabber_received", },
334 { 0x3070, T_REG_32, "mac_receive_error", },
335 { 0x3074, T_REG_32, "bad_crc_event", },
336 { 0x3078, T_REG_32, "collision", },
337 { 0x307c, T_REG_32, "late_collision", },
338 { 0x2484, T_REG_32, "rx_discard", },
339 { 0x2488, T_REG_32, "rx_overrun", },
340 { 0x3020, T_REG_32, "frames_64_octets", },
341 { 0x3024, T_REG_32, "frames_65_to_127_octets", },
342 { 0x3028, T_REG_32, "frames_128_to_255_octets", },
343 { 0x302c, T_REG_32, "frames_256_to_511_octets", },
344 { 0x3030, T_REG_32, "frames_512_to_1023_octets", },
345 { 0x3034, T_REG_32, "frames_1024_to_max_octets", },
346 { 0x3038, T_REG_64, "good_octets_sent", },
347 { 0x3040, T_REG_32, "good_frames_sent", },
348 { 0x3044, T_REG_32, "excessive_collision", },
349 { 0x3048, T_REG_32, "multicast_frames_sent", },
350 { 0x304c, T_REG_32, "broadcast_frames_sent", },
351 { 0x3054, T_REG_32, "fc_sent", },
352 { 0x300c, T_REG_32, "internal_mac_transmit_err", },
353};
354
willy tarreau74c41b02014-01-16 08:20:08 +0100355struct mvneta_pcpu_stats {
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300356 struct u64_stats_sync syncp;
willy tarreau74c41b02014-01-16 08:20:08 +0100357 u64 rx_packets;
358 u64 rx_bytes;
359 u64 tx_packets;
360 u64 tx_bytes;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300361};
362
Maxime Ripard12bb03b2015-09-25 18:09:36 +0200363struct mvneta_pcpu_port {
364 /* Pointer to the shared port */
365 struct mvneta_port *pp;
366
367 /* Pointer to the CPU-local NAPI struct */
368 struct napi_struct napi;
369
370 /* Cause of the previous interrupt */
371 u32 cause_rx_tx;
372};
373
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300374struct mvneta_port {
Marcin Wojtasdc35a102016-03-14 09:39:03 +0100375 u8 id;
Maxime Ripard12bb03b2015-09-25 18:09:36 +0200376 struct mvneta_pcpu_port __percpu *ports;
377 struct mvneta_pcpu_stats __percpu *stats;
378
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300379 int pkt_size;
willy tarreau8ec2cd42014-01-16 08:20:16 +0100380 unsigned int frag_size;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300381 void __iomem *base;
382 struct mvneta_rx_queue *rxqs;
383 struct mvneta_tx_queue *txqs;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300384 struct net_device *dev;
Maxime Ripardf8642882015-09-25 18:09:38 +0200385 struct notifier_block cpu_notifier;
Gregory CLEMENT90b74c02015-12-09 18:23:48 +0100386 int rxq_def;
Gregory CLEMENT58885112016-02-04 22:09:28 +0100387 /* Protect the access to the percpu interrupt registers,
388 * ensuring that the configuration remains coherent.
389 */
390 spinlock_t lock;
Gregory CLEMENT120cfa52016-02-04 22:09:29 +0100391 bool is_stopped;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300392
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300393 /* Core clock */
Thomas Petazzoni189dd622012-11-19 14:15:25 +0100394 struct clk *clk;
Jisheng Zhang15cc4a42016-01-20 19:27:24 +0800395 /* AXI clock */
396 struct clk *clk_bus;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300397 u8 mcast_count[256];
398 u16 tx_ring_size;
399 u16 rx_ring_size;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300400
401 struct mii_bus *mii_bus;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300402 phy_interface_t phy_interface;
403 struct device_node *phy_node;
404 unsigned int link;
405 unsigned int duplex;
406 unsigned int speed;
Simon Guinotb65657f2015-06-30 16:20:22 +0200407 unsigned int tx_csum_limit;
Stas Sergeev0c0744f2015-12-02 20:35:11 +0300408 unsigned int use_inband_status:1;
Russell King9b0cdef2015-10-22 18:37:30 +0100409
Marcin Wojtasdc35a102016-03-14 09:39:03 +0100410 struct mvneta_bm *bm_priv;
411 struct mvneta_bm_pool *pool_long;
412 struct mvneta_bm_pool *pool_short;
413 int bm_win_id;
414
Russell King9b0cdef2015-10-22 18:37:30 +0100415 u64 ethtool_stats[ARRAY_SIZE(mvneta_statistics)];
Gregory CLEMENT9a401de2015-12-09 18:23:50 +0100416
417 u32 indir[MVNETA_RSS_LU_TABLE_SIZE];
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300418};
419
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100420/* The mvneta_tx_desc and mvneta_rx_desc structures describe the
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300421 * layout of the transmit and reception DMA descriptors, and their
422 * layout is therefore defined by the hardware design
423 */
Thomas Petazzoni6083ed42013-07-29 15:21:27 +0200424
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300425#define MVNETA_TX_L3_OFF_SHIFT 0
426#define MVNETA_TX_IP_HLEN_SHIFT 8
427#define MVNETA_TX_L4_UDP BIT(16)
428#define MVNETA_TX_L3_IP6 BIT(17)
429#define MVNETA_TXD_IP_CSUM BIT(18)
430#define MVNETA_TXD_Z_PAD BIT(19)
431#define MVNETA_TXD_L_DESC BIT(20)
432#define MVNETA_TXD_F_DESC BIT(21)
433#define MVNETA_TXD_FLZ_DESC (MVNETA_TXD_Z_PAD | \
434 MVNETA_TXD_L_DESC | \
435 MVNETA_TXD_F_DESC)
436#define MVNETA_TX_L4_CSUM_FULL BIT(30)
437#define MVNETA_TX_L4_CSUM_NOT BIT(31)
438
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300439#define MVNETA_RXD_ERR_CRC 0x0
Marcin Wojtasdc35a102016-03-14 09:39:03 +0100440#define MVNETA_RXD_BM_POOL_SHIFT 13
441#define MVNETA_RXD_BM_POOL_MASK (BIT(13) | BIT(14))
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300442#define MVNETA_RXD_ERR_SUMMARY BIT(16)
443#define MVNETA_RXD_ERR_OVERRUN BIT(17)
444#define MVNETA_RXD_ERR_LEN BIT(18)
445#define MVNETA_RXD_ERR_RESOURCE (BIT(17) | BIT(18))
446#define MVNETA_RXD_ERR_CODE_MASK (BIT(17) | BIT(18))
447#define MVNETA_RXD_L3_IP4 BIT(25)
448#define MVNETA_RXD_FIRST_LAST_DESC (BIT(26) | BIT(27))
449#define MVNETA_RXD_L4_CSUM_OK BIT(30)
450
Thomas Petazzoni9ad8fef2013-07-29 15:21:28 +0200451#if defined(__LITTLE_ENDIAN)
Thomas Petazzoni6083ed42013-07-29 15:21:27 +0200452struct mvneta_tx_desc {
453 u32 command; /* Options used by HW for packet transmitting.*/
454 u16 reserverd1; /* csum_l4 (for future use) */
455 u16 data_size; /* Data size of transmitted packet in bytes */
456 u32 buf_phys_addr; /* Physical addr of transmitted buffer */
457 u32 reserved2; /* hw_cmd - (for future use, PMT) */
458 u32 reserved3[4]; /* Reserved - (for future use) */
459};
460
461struct mvneta_rx_desc {
462 u32 status; /* Info about received packet */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300463 u16 reserved1; /* pnc_info - (for future use, PnC) */
464 u16 data_size; /* Size of received packet in bytes */
Thomas Petazzoni6083ed42013-07-29 15:21:27 +0200465
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300466 u32 buf_phys_addr; /* Physical address of the buffer */
467 u32 reserved2; /* pnc_flow_id (for future use, PnC) */
Thomas Petazzoni6083ed42013-07-29 15:21:27 +0200468
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300469 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
470 u16 reserved3; /* prefetch_cmd, for future use */
471 u16 reserved4; /* csum_l4 - (for future use, PnC) */
Thomas Petazzoni6083ed42013-07-29 15:21:27 +0200472
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300473 u32 reserved5; /* pnc_extra PnC (for future use, PnC) */
474 u32 reserved6; /* hw_cmd (for future use, PnC and HWF) */
475};
Thomas Petazzoni9ad8fef2013-07-29 15:21:28 +0200476#else
477struct mvneta_tx_desc {
478 u16 data_size; /* Data size of transmitted packet in bytes */
479 u16 reserverd1; /* csum_l4 (for future use) */
480 u32 command; /* Options used by HW for packet transmitting.*/
481 u32 reserved2; /* hw_cmd - (for future use, PMT) */
482 u32 buf_phys_addr; /* Physical addr of transmitted buffer */
483 u32 reserved3[4]; /* Reserved - (for future use) */
484};
485
486struct mvneta_rx_desc {
487 u16 data_size; /* Size of received packet in bytes */
488 u16 reserved1; /* pnc_info - (for future use, PnC) */
489 u32 status; /* Info about received packet */
490
491 u32 reserved2; /* pnc_flow_id (for future use, PnC) */
492 u32 buf_phys_addr; /* Physical address of the buffer */
493
494 u16 reserved4; /* csum_l4 - (for future use, PnC) */
495 u16 reserved3; /* prefetch_cmd, for future use */
496 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
497
498 u32 reserved5; /* pnc_extra PnC (for future use, PnC) */
499 u32 reserved6; /* hw_cmd (for future use, PnC and HWF) */
500};
501#endif
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300502
503struct mvneta_tx_queue {
504 /* Number of this TX queue, in the range 0-7 */
505 u8 id;
506
507 /* Number of TX DMA descriptors in the descriptor ring */
508 int size;
509
510 /* Number of currently used TX DMA descriptor in the
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100511 * descriptor ring
512 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300513 int count;
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -0300514 int tx_stop_threshold;
515 int tx_wake_threshold;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300516
517 /* Array of transmitted skb */
518 struct sk_buff **tx_skb;
519
520 /* Index of last TX DMA descriptor that was inserted */
521 int txq_put_index;
522
523 /* Index of the TX DMA descriptor to be cleaned up */
524 int txq_get_index;
525
526 u32 done_pkts_coal;
527
528 /* Virtual address of the TX DMA descriptors array */
529 struct mvneta_tx_desc *descs;
530
531 /* DMA address of the TX DMA descriptors array */
532 dma_addr_t descs_phys;
533
534 /* Index of the last TX DMA descriptor */
535 int last_desc;
536
537 /* Index of the next TX DMA descriptor to process */
538 int next_desc_to_proc;
Ezequiel Garcia2adb7192014-05-19 13:59:55 -0300539
540 /* DMA buffers for TSO headers */
541 char *tso_hdrs;
542
543 /* DMA address of TSO headers */
544 dma_addr_t tso_hdrs_phys;
Gregory CLEMENT50bf8cb2015-12-09 18:23:51 +0100545
546 /* Affinity mask for CPUs*/
547 cpumask_t affinity_mask;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300548};
549
550struct mvneta_rx_queue {
551 /* rx queue number, in the range 0-7 */
552 u8 id;
553
554 /* num of rx descriptors in the rx descriptor ring */
555 int size;
556
557 /* counter of times when mvneta_refill() failed */
558 int missed;
559
560 u32 pkts_coal;
561 u32 time_coal;
562
563 /* Virtual address of the RX DMA descriptors array */
564 struct mvneta_rx_desc *descs;
565
566 /* DMA address of the RX DMA descriptors array */
567 dma_addr_t descs_phys;
568
569 /* Index of the last RX DMA descriptor */
570 int last_desc;
571
572 /* Index of the next RX DMA descriptor to process */
573 int next_desc_to_proc;
574};
575
Ezequiel Garciaedadb7f2014-05-22 20:07:01 -0300576/* The hardware supports eight (8) rx queues, but we are only allowing
577 * the first one to be used. Therefore, let's just allocate one queue.
578 */
Maxime Ripardd8936652015-09-25 18:09:37 +0200579static int rxq_number = 8;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300580static int txq_number = 8;
581
582static int rxq_def;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300583
willy tarreauf19fadf2014-01-16 08:20:17 +0100584static int rx_copybreak __read_mostly = 256;
585
Marcin Wojtasdc35a102016-03-14 09:39:03 +0100586/* HW BM need that each port be identify by a unique ID */
587static int global_port_id;
588
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300589#define MVNETA_DRIVER_NAME "mvneta"
590#define MVNETA_DRIVER_VERSION "1.0"
591
592/* Utility/helper methods */
593
594/* Write helper method */
595static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data)
596{
597 writel(data, pp->base + offset);
598}
599
600/* Read helper method */
601static u32 mvreg_read(struct mvneta_port *pp, u32 offset)
602{
603 return readl(pp->base + offset);
604}
605
606/* Increment txq get counter */
607static void mvneta_txq_inc_get(struct mvneta_tx_queue *txq)
608{
609 txq->txq_get_index++;
610 if (txq->txq_get_index == txq->size)
611 txq->txq_get_index = 0;
612}
613
614/* Increment txq put counter */
615static void mvneta_txq_inc_put(struct mvneta_tx_queue *txq)
616{
617 txq->txq_put_index++;
618 if (txq->txq_put_index == txq->size)
619 txq->txq_put_index = 0;
620}
621
622
623/* Clear all MIB counters */
624static void mvneta_mib_counters_clear(struct mvneta_port *pp)
625{
626 int i;
627 u32 dummy;
628
629 /* Perform dummy reads from MIB counters */
630 for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4)
631 dummy = mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i));
Andrew Lunne4839112015-10-22 18:37:36 +0100632 dummy = mvreg_read(pp, MVNETA_RX_DISCARD_FRAME_COUNT);
633 dummy = mvreg_read(pp, MVNETA_OVERRUN_FRAME_COUNT);
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300634}
635
636/* Get System Network Statistics */
Baoyou Xie2dc0d2b2016-09-25 17:20:41 +0800637static struct rtnl_link_stats64 *
638mvneta_get_stats64(struct net_device *dev,
639 struct rtnl_link_stats64 *stats)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300640{
641 struct mvneta_port *pp = netdev_priv(dev);
642 unsigned int start;
willy tarreau74c41b02014-01-16 08:20:08 +0100643 int cpu;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300644
willy tarreau74c41b02014-01-16 08:20:08 +0100645 for_each_possible_cpu(cpu) {
646 struct mvneta_pcpu_stats *cpu_stats;
647 u64 rx_packets;
648 u64 rx_bytes;
649 u64 tx_packets;
650 u64 tx_bytes;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300651
willy tarreau74c41b02014-01-16 08:20:08 +0100652 cpu_stats = per_cpu_ptr(pp->stats, cpu);
653 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -0700654 start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
willy tarreau74c41b02014-01-16 08:20:08 +0100655 rx_packets = cpu_stats->rx_packets;
656 rx_bytes = cpu_stats->rx_bytes;
657 tx_packets = cpu_stats->tx_packets;
658 tx_bytes = cpu_stats->tx_bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -0700659 } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300660
willy tarreau74c41b02014-01-16 08:20:08 +0100661 stats->rx_packets += rx_packets;
662 stats->rx_bytes += rx_bytes;
663 stats->tx_packets += tx_packets;
664 stats->tx_bytes += tx_bytes;
665 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300666
667 stats->rx_errors = dev->stats.rx_errors;
668 stats->rx_dropped = dev->stats.rx_dropped;
669
670 stats->tx_dropped = dev->stats.tx_dropped;
671
672 return stats;
673}
674
675/* Rx descriptors helper methods */
676
willy tarreau54282132014-01-16 08:20:14 +0100677/* Checks whether the RX descriptor having this status is both the first
678 * and the last descriptor for the RX packet. Each RX packet is currently
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300679 * received through a single RX descriptor, so not having each RX
680 * descriptor with its first and last bits set is an error
681 */
willy tarreau54282132014-01-16 08:20:14 +0100682static int mvneta_rxq_desc_is_first_last(u32 status)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300683{
willy tarreau54282132014-01-16 08:20:14 +0100684 return (status & MVNETA_RXD_FIRST_LAST_DESC) ==
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300685 MVNETA_RXD_FIRST_LAST_DESC;
686}
687
688/* Add number of descriptors ready to receive new packets */
689static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp,
690 struct mvneta_rx_queue *rxq,
691 int ndescs)
692{
693 /* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100694 * be added at once
695 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300696 while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) {
697 mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
698 (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX <<
699 MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
700 ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX;
701 }
702
703 mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
704 (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
705}
706
707/* Get number of RX descriptors occupied by received packets */
708static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp,
709 struct mvneta_rx_queue *rxq)
710{
711 u32 val;
712
713 val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id));
714 return val & MVNETA_RXQ_OCCUPIED_ALL_MASK;
715}
716
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100717/* Update num of rx desc called upon return from rx path or
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300718 * from mvneta_rxq_drop_pkts().
719 */
720static void mvneta_rxq_desc_num_update(struct mvneta_port *pp,
721 struct mvneta_rx_queue *rxq,
722 int rx_done, int rx_filled)
723{
724 u32 val;
725
726 if ((rx_done <= 0xff) && (rx_filled <= 0xff)) {
727 val = rx_done |
728 (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT);
729 mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
730 return;
731 }
732
733 /* Only 255 descriptors can be added at once */
734 while ((rx_done > 0) || (rx_filled > 0)) {
735 if (rx_done <= 0xff) {
736 val = rx_done;
737 rx_done = 0;
738 } else {
739 val = 0xff;
740 rx_done -= 0xff;
741 }
742 if (rx_filled <= 0xff) {
743 val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
744 rx_filled = 0;
745 } else {
746 val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
747 rx_filled -= 0xff;
748 }
749 mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
750 }
751}
752
753/* Get pointer to next RX descriptor to be processed by SW */
754static struct mvneta_rx_desc *
755mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq)
756{
757 int rx_desc = rxq->next_desc_to_proc;
758
759 rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc);
willy tarreau34e41792014-01-16 08:20:15 +0100760 prefetch(rxq->descs + rxq->next_desc_to_proc);
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300761 return rxq->descs + rx_desc;
762}
763
764/* Change maximum receive size of the port. */
765static void mvneta_max_rx_size_set(struct mvneta_port *pp, int max_rx_size)
766{
767 u32 val;
768
769 val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
770 val &= ~MVNETA_GMAC_MAX_RX_SIZE_MASK;
771 val |= ((max_rx_size - MVNETA_MH_SIZE) / 2) <<
772 MVNETA_GMAC_MAX_RX_SIZE_SHIFT;
773 mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
774}
775
776
777/* Set rx queue offset */
778static void mvneta_rxq_offset_set(struct mvneta_port *pp,
779 struct mvneta_rx_queue *rxq,
780 int offset)
781{
782 u32 val;
783
784 val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
785 val &= ~MVNETA_RXQ_PKT_OFFSET_ALL_MASK;
786
787 /* Offset is in */
788 val |= MVNETA_RXQ_PKT_OFFSET_MASK(offset >> 3);
789 mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
790}
791
792
793/* Tx descriptors helper methods */
794
795/* Update HW with number of TX descriptors to be sent */
796static void mvneta_txq_pend_desc_add(struct mvneta_port *pp,
797 struct mvneta_tx_queue *txq,
798 int pend_desc)
799{
800 u32 val;
801
802 /* Only 255 descriptors can be added at once ; Assume caller
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100803 * process TX desriptors in quanta less than 256
804 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300805 val = pend_desc;
806 mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
807}
808
809/* Get pointer to next TX descriptor to be processed (send) by HW */
810static struct mvneta_tx_desc *
811mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq)
812{
813 int tx_desc = txq->next_desc_to_proc;
814
815 txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc);
816 return txq->descs + tx_desc;
817}
818
819/* Release the last allocated TX descriptor. Useful to handle DMA
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100820 * mapping failures in the TX path.
821 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300822static void mvneta_txq_desc_put(struct mvneta_tx_queue *txq)
823{
824 if (txq->next_desc_to_proc == 0)
825 txq->next_desc_to_proc = txq->last_desc - 1;
826 else
827 txq->next_desc_to_proc--;
828}
829
830/* Set rxq buf size */
831static void mvneta_rxq_buf_size_set(struct mvneta_port *pp,
832 struct mvneta_rx_queue *rxq,
833 int buf_size)
834{
835 u32 val;
836
837 val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id));
838
839 val &= ~MVNETA_RXQ_BUF_SIZE_MASK;
840 val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT);
841
842 mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val);
843}
844
845/* Disable buffer management (BM) */
846static void mvneta_rxq_bm_disable(struct mvneta_port *pp,
847 struct mvneta_rx_queue *rxq)
848{
849 u32 val;
850
851 val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
852 val &= ~MVNETA_RXQ_HW_BUF_ALLOC;
853 mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
854}
855
Marcin Wojtasdc35a102016-03-14 09:39:03 +0100856/* Enable buffer management (BM) */
857static void mvneta_rxq_bm_enable(struct mvneta_port *pp,
858 struct mvneta_rx_queue *rxq)
859{
860 u32 val;
861
862 val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
863 val |= MVNETA_RXQ_HW_BUF_ALLOC;
864 mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
865}
866
867/* Notify HW about port's assignment of pool for bigger packets */
868static void mvneta_rxq_long_pool_set(struct mvneta_port *pp,
869 struct mvneta_rx_queue *rxq)
870{
871 u32 val;
872
873 val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
874 val &= ~MVNETA_RXQ_LONG_POOL_ID_MASK;
875 val |= (pp->pool_long->id << MVNETA_RXQ_LONG_POOL_ID_SHIFT);
876
877 mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
878}
879
880/* Notify HW about port's assignment of pool for smaller packets */
881static void mvneta_rxq_short_pool_set(struct mvneta_port *pp,
882 struct mvneta_rx_queue *rxq)
883{
884 u32 val;
885
886 val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
887 val &= ~MVNETA_RXQ_SHORT_POOL_ID_MASK;
888 val |= (pp->pool_short->id << MVNETA_RXQ_SHORT_POOL_ID_SHIFT);
889
890 mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
891}
892
893/* Set port's receive buffer size for assigned BM pool */
894static inline void mvneta_bm_pool_bufsize_set(struct mvneta_port *pp,
895 int buf_size,
896 u8 pool_id)
897{
898 u32 val;
899
900 if (!IS_ALIGNED(buf_size, 8)) {
901 dev_warn(pp->dev->dev.parent,
902 "illegal buf_size value %d, round to %d\n",
903 buf_size, ALIGN(buf_size, 8));
904 buf_size = ALIGN(buf_size, 8);
905 }
906
907 val = mvreg_read(pp, MVNETA_PORT_POOL_BUFFER_SZ_REG(pool_id));
908 val |= buf_size & MVNETA_PORT_POOL_BUFFER_SZ_MASK;
909 mvreg_write(pp, MVNETA_PORT_POOL_BUFFER_SZ_REG(pool_id), val);
910}
911
912/* Configure MBUS window in order to enable access BM internal SRAM */
913static int mvneta_mbus_io_win_set(struct mvneta_port *pp, u32 base, u32 wsize,
914 u8 target, u8 attr)
915{
916 u32 win_enable, win_protect;
917 int i;
918
919 win_enable = mvreg_read(pp, MVNETA_BASE_ADDR_ENABLE);
920
921 if (pp->bm_win_id < 0) {
922 /* Find first not occupied window */
923 for (i = 0; i < MVNETA_MAX_DECODE_WIN; i++) {
924 if (win_enable & (1 << i)) {
925 pp->bm_win_id = i;
926 break;
927 }
928 }
929 if (i == MVNETA_MAX_DECODE_WIN)
930 return -ENOMEM;
931 } else {
932 i = pp->bm_win_id;
933 }
934
935 mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
936 mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
937
938 if (i < 4)
939 mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
940
941 mvreg_write(pp, MVNETA_WIN_BASE(i), (base & 0xffff0000) |
942 (attr << 8) | target);
943
944 mvreg_write(pp, MVNETA_WIN_SIZE(i), (wsize - 1) & 0xffff0000);
945
946 win_protect = mvreg_read(pp, MVNETA_ACCESS_PROTECT_ENABLE);
947 win_protect |= 3 << (2 * i);
948 mvreg_write(pp, MVNETA_ACCESS_PROTECT_ENABLE, win_protect);
949
950 win_enable &= ~(1 << i);
951 mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
952
953 return 0;
954}
955
956/* Assign and initialize pools for port. In case of fail
957 * buffer manager will remain disabled for current port.
958 */
959static int mvneta_bm_port_init(struct platform_device *pdev,
960 struct mvneta_port *pp)
961{
962 struct device_node *dn = pdev->dev.of_node;
963 u32 long_pool_id, short_pool_id, wsize;
964 u8 target, attr;
965 int err;
966
967 /* Get BM window information */
968 err = mvebu_mbus_get_io_win_info(pp->bm_priv->bppi_phys_addr, &wsize,
969 &target, &attr);
970 if (err < 0)
971 return err;
972
973 pp->bm_win_id = -1;
974
975 /* Open NETA -> BM window */
976 err = mvneta_mbus_io_win_set(pp, pp->bm_priv->bppi_phys_addr, wsize,
977 target, attr);
978 if (err < 0) {
979 netdev_info(pp->dev, "fail to configure mbus window to BM\n");
980 return err;
981 }
982
983 if (of_property_read_u32(dn, "bm,pool-long", &long_pool_id)) {
984 netdev_info(pp->dev, "missing long pool id\n");
985 return -EINVAL;
986 }
987
988 /* Create port's long pool depending on mtu */
989 pp->pool_long = mvneta_bm_pool_use(pp->bm_priv, long_pool_id,
990 MVNETA_BM_LONG, pp->id,
991 MVNETA_RX_PKT_SIZE(pp->dev->mtu));
992 if (!pp->pool_long) {
993 netdev_info(pp->dev, "fail to obtain long pool for port\n");
994 return -ENOMEM;
995 }
996
997 pp->pool_long->port_map |= 1 << pp->id;
998
999 mvneta_bm_pool_bufsize_set(pp, pp->pool_long->buf_size,
1000 pp->pool_long->id);
1001
1002 /* If short pool id is not defined, assume using single pool */
1003 if (of_property_read_u32(dn, "bm,pool-short", &short_pool_id))
1004 short_pool_id = long_pool_id;
1005
1006 /* Create port's short pool */
1007 pp->pool_short = mvneta_bm_pool_use(pp->bm_priv, short_pool_id,
1008 MVNETA_BM_SHORT, pp->id,
1009 MVNETA_BM_SHORT_PKT_SIZE);
1010 if (!pp->pool_short) {
1011 netdev_info(pp->dev, "fail to obtain short pool for port\n");
1012 mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
1013 return -ENOMEM;
1014 }
1015
1016 if (short_pool_id != long_pool_id) {
1017 pp->pool_short->port_map |= 1 << pp->id;
1018 mvneta_bm_pool_bufsize_set(pp, pp->pool_short->buf_size,
1019 pp->pool_short->id);
1020 }
1021
1022 return 0;
1023}
1024
1025/* Update settings of a pool for bigger packets */
1026static void mvneta_bm_update_mtu(struct mvneta_port *pp, int mtu)
1027{
1028 struct mvneta_bm_pool *bm_pool = pp->pool_long;
Gregory CLEMENTbaa11eb2016-03-14 09:39:05 +01001029 struct hwbm_pool *hwbm_pool = &bm_pool->hwbm_pool;
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001030 int num;
1031
1032 /* Release all buffers from long pool */
1033 mvneta_bm_bufs_free(pp->bm_priv, bm_pool, 1 << pp->id);
Gregory CLEMENTbaa11eb2016-03-14 09:39:05 +01001034 if (hwbm_pool->buf_num) {
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001035 WARN(1, "cannot free all buffers in pool %d\n",
1036 bm_pool->id);
1037 goto bm_mtu_err;
1038 }
1039
1040 bm_pool->pkt_size = MVNETA_RX_PKT_SIZE(mtu);
1041 bm_pool->buf_size = MVNETA_RX_BUF_SIZE(bm_pool->pkt_size);
Gregory CLEMENTbaa11eb2016-03-14 09:39:05 +01001042 hwbm_pool->frag_size = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
1043 SKB_DATA_ALIGN(MVNETA_RX_BUF_SIZE(bm_pool->pkt_size));
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001044
1045 /* Fill entire long pool */
Gregory CLEMENTbaa11eb2016-03-14 09:39:05 +01001046 num = hwbm_pool_add(hwbm_pool, hwbm_pool->size, GFP_ATOMIC);
1047 if (num != hwbm_pool->size) {
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001048 WARN(1, "pool %d: %d of %d allocated\n",
Gregory CLEMENTbaa11eb2016-03-14 09:39:05 +01001049 bm_pool->id, num, hwbm_pool->size);
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001050 goto bm_mtu_err;
1051 }
1052 mvneta_bm_pool_bufsize_set(pp, bm_pool->buf_size, bm_pool->id);
1053
1054 return;
1055
1056bm_mtu_err:
1057 mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
1058 mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_short, 1 << pp->id);
1059
1060 pp->bm_priv = NULL;
1061 mvreg_write(pp, MVNETA_ACC_MODE, MVNETA_ACC_MODE_EXT1);
1062 netdev_info(pp->dev, "fail to update MTU, fall back to software BM\n");
1063}
1064
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001065/* Start the Ethernet port RX and TX activity */
1066static void mvneta_port_up(struct mvneta_port *pp)
1067{
1068 int queue;
1069 u32 q_map;
1070
1071 /* Enable all initialized TXs. */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001072 q_map = 0;
1073 for (queue = 0; queue < txq_number; queue++) {
1074 struct mvneta_tx_queue *txq = &pp->txqs[queue];
1075 if (txq->descs != NULL)
1076 q_map |= (1 << queue);
1077 }
1078 mvreg_write(pp, MVNETA_TXQ_CMD, q_map);
1079
1080 /* Enable all initialized RXQs. */
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01001081 for (queue = 0; queue < rxq_number; queue++) {
1082 struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
1083
1084 if (rxq->descs != NULL)
1085 q_map |= (1 << queue);
1086 }
1087 mvreg_write(pp, MVNETA_RXQ_CMD, q_map);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001088}
1089
1090/* Stop the Ethernet port activity */
1091static void mvneta_port_down(struct mvneta_port *pp)
1092{
1093 u32 val;
1094 int count;
1095
1096 /* Stop Rx port activity. Check port Rx activity. */
1097 val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK;
1098
1099 /* Issue stop command for active channels only */
1100 if (val != 0)
1101 mvreg_write(pp, MVNETA_RXQ_CMD,
1102 val << MVNETA_RXQ_DISABLE_SHIFT);
1103
1104 /* Wait for all Rx activity to terminate. */
1105 count = 0;
1106 do {
1107 if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) {
1108 netdev_warn(pp->dev,
Dmitri Epshtein0838abb2016-03-12 18:44:19 +01001109 "TIMEOUT for RX stopped ! rx_queue_cmd: 0x%08x\n",
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001110 val);
1111 break;
1112 }
1113 mdelay(1);
1114
1115 val = mvreg_read(pp, MVNETA_RXQ_CMD);
Dmitri Epshteina3703fb2016-03-12 18:44:20 +01001116 } while (val & MVNETA_RXQ_ENABLE_MASK);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001117
1118 /* Stop Tx port activity. Check port Tx activity. Issue stop
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001119 * command for active channels only
1120 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001121 val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK;
1122
1123 if (val != 0)
1124 mvreg_write(pp, MVNETA_TXQ_CMD,
1125 (val << MVNETA_TXQ_DISABLE_SHIFT));
1126
1127 /* Wait for all Tx activity to terminate. */
1128 count = 0;
1129 do {
1130 if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) {
1131 netdev_warn(pp->dev,
1132 "TIMEOUT for TX stopped status=0x%08x\n",
1133 val);
1134 break;
1135 }
1136 mdelay(1);
1137
1138 /* Check TX Command reg that all Txqs are stopped */
1139 val = mvreg_read(pp, MVNETA_TXQ_CMD);
1140
Dmitri Epshteina3703fb2016-03-12 18:44:20 +01001141 } while (val & MVNETA_TXQ_ENABLE_MASK);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001142
1143 /* Double check to verify that TX FIFO is empty */
1144 count = 0;
1145 do {
1146 if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) {
1147 netdev_warn(pp->dev,
Dmitri Epshtein0838abb2016-03-12 18:44:19 +01001148 "TX FIFO empty timeout status=0x%08x\n",
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001149 val);
1150 break;
1151 }
1152 mdelay(1);
1153
1154 val = mvreg_read(pp, MVNETA_PORT_STATUS);
1155 } while (!(val & MVNETA_TX_FIFO_EMPTY) &&
1156 (val & MVNETA_TX_IN_PRGRS));
1157
1158 udelay(200);
1159}
1160
1161/* Enable the port by setting the port enable bit of the MAC control register */
1162static void mvneta_port_enable(struct mvneta_port *pp)
1163{
1164 u32 val;
1165
1166 /* Enable port */
1167 val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
1168 val |= MVNETA_GMAC0_PORT_ENABLE;
1169 mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
1170}
1171
1172/* Disable the port and wait for about 200 usec before retuning */
1173static void mvneta_port_disable(struct mvneta_port *pp)
1174{
1175 u32 val;
1176
1177 /* Reset the Enable bit in the Serial Control Register */
1178 val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
1179 val &= ~MVNETA_GMAC0_PORT_ENABLE;
1180 mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
1181
1182 udelay(200);
1183}
1184
1185/* Multicast tables methods */
1186
1187/* Set all entries in Unicast MAC Table; queue==-1 means reject all */
1188static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue)
1189{
1190 int offset;
1191 u32 val;
1192
1193 if (queue == -1) {
1194 val = 0;
1195 } else {
1196 val = 0x1 | (queue << 1);
1197 val |= (val << 24) | (val << 16) | (val << 8);
1198 }
1199
1200 for (offset = 0; offset <= 0xc; offset += 4)
1201 mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val);
1202}
1203
1204/* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */
1205static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue)
1206{
1207 int offset;
1208 u32 val;
1209
1210 if (queue == -1) {
1211 val = 0;
1212 } else {
1213 val = 0x1 | (queue << 1);
1214 val |= (val << 24) | (val << 16) | (val << 8);
1215 }
1216
1217 for (offset = 0; offset <= 0xfc; offset += 4)
1218 mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val);
1219
1220}
1221
1222/* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */
1223static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue)
1224{
1225 int offset;
1226 u32 val;
1227
1228 if (queue == -1) {
1229 memset(pp->mcast_count, 0, sizeof(pp->mcast_count));
1230 val = 0;
1231 } else {
1232 memset(pp->mcast_count, 1, sizeof(pp->mcast_count));
1233 val = 0x1 | (queue << 1);
1234 val |= (val << 24) | (val << 16) | (val << 8);
1235 }
1236
1237 for (offset = 0; offset <= 0xfc; offset += 4)
1238 mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val);
1239}
1240
Stas Sergeev0c0744f2015-12-02 20:35:11 +03001241static void mvneta_set_autoneg(struct mvneta_port *pp, int enable)
1242{
1243 u32 val;
1244
1245 if (enable) {
1246 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
1247 val &= ~(MVNETA_GMAC_FORCE_LINK_PASS |
1248 MVNETA_GMAC_FORCE_LINK_DOWN |
1249 MVNETA_GMAC_AN_FLOW_CTRL_EN);
1250 val |= MVNETA_GMAC_INBAND_AN_ENABLE |
1251 MVNETA_GMAC_AN_SPEED_EN |
1252 MVNETA_GMAC_AN_DUPLEX_EN;
1253 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
1254
1255 val = mvreg_read(pp, MVNETA_GMAC_CLOCK_DIVIDER);
1256 val |= MVNETA_GMAC_1MS_CLOCK_ENABLE;
1257 mvreg_write(pp, MVNETA_GMAC_CLOCK_DIVIDER, val);
1258
1259 val = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
1260 val |= MVNETA_GMAC2_INBAND_AN_ENABLE;
1261 mvreg_write(pp, MVNETA_GMAC_CTRL_2, val);
1262 } else {
1263 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
1264 val &= ~(MVNETA_GMAC_INBAND_AN_ENABLE |
1265 MVNETA_GMAC_AN_SPEED_EN |
1266 MVNETA_GMAC_AN_DUPLEX_EN);
1267 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
1268
1269 val = mvreg_read(pp, MVNETA_GMAC_CLOCK_DIVIDER);
1270 val &= ~MVNETA_GMAC_1MS_CLOCK_ENABLE;
1271 mvreg_write(pp, MVNETA_GMAC_CLOCK_DIVIDER, val);
1272
1273 val = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
1274 val &= ~MVNETA_GMAC2_INBAND_AN_ENABLE;
1275 mvreg_write(pp, MVNETA_GMAC_CTRL_2, val);
1276 }
1277}
1278
Gregory CLEMENTdb488c12016-02-04 22:09:27 +01001279static void mvneta_percpu_unmask_interrupt(void *arg)
1280{
1281 struct mvneta_port *pp = arg;
1282
1283 /* All the queue are unmasked, but actually only the ones
1284 * mapped to this CPU will be unmasked
1285 */
1286 mvreg_write(pp, MVNETA_INTR_NEW_MASK,
1287 MVNETA_RX_INTR_MASK_ALL |
1288 MVNETA_TX_INTR_MASK_ALL |
1289 MVNETA_MISCINTR_INTR_MASK);
1290}
1291
1292static void mvneta_percpu_mask_interrupt(void *arg)
1293{
1294 struct mvneta_port *pp = arg;
1295
1296 /* All the queue are masked, but actually only the ones
1297 * mapped to this CPU will be masked
1298 */
1299 mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
1300 mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
1301 mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
1302}
1303
1304static void mvneta_percpu_clear_intr_cause(void *arg)
1305{
1306 struct mvneta_port *pp = arg;
1307
1308 /* All the queue are cleared, but actually only the ones
1309 * mapped to this CPU will be cleared
1310 */
1311 mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0);
1312 mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
1313 mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
1314}
1315
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001316/* This method sets defaults to the NETA port:
1317 * Clears interrupt Cause and Mask registers.
1318 * Clears all MAC tables.
1319 * Sets defaults to all registers.
1320 * Resets RX and TX descriptor rings.
1321 * Resets PHY.
1322 * This method can be called after mvneta_port_down() to return the port
1323 * settings to defaults.
1324 */
1325static void mvneta_defaults_set(struct mvneta_port *pp)
1326{
1327 int cpu;
1328 int queue;
1329 u32 val;
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01001330 int max_cpu = num_present_cpus();
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001331
1332 /* Clear all Cause registers */
Gregory CLEMENTdb488c12016-02-04 22:09:27 +01001333 on_each_cpu(mvneta_percpu_clear_intr_cause, pp, true);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001334
1335 /* Mask all interrupts */
Gregory CLEMENTdb488c12016-02-04 22:09:27 +01001336 on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001337 mvreg_write(pp, MVNETA_INTR_ENABLE, 0);
1338
1339 /* Enable MBUS Retry bit16 */
1340 mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20);
1341
Gregory CLEMENT50bf8cb2015-12-09 18:23:51 +01001342 /* Set CPU queue access map. CPUs are assigned to the RX and
1343 * TX queues modulo their number. If there is only one TX
1344 * queue then it is assigned to the CPU associated to the
1345 * default RX queue.
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001346 */
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01001347 for_each_present_cpu(cpu) {
1348 int rxq_map = 0, txq_map = 0;
Gregory CLEMENT50bf8cb2015-12-09 18:23:51 +01001349 int rxq, txq;
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01001350
1351 for (rxq = 0; rxq < rxq_number; rxq++)
1352 if ((rxq % max_cpu) == cpu)
1353 rxq_map |= MVNETA_CPU_RXQ_ACCESS(rxq);
1354
Gregory CLEMENT50bf8cb2015-12-09 18:23:51 +01001355 for (txq = 0; txq < txq_number; txq++)
1356 if ((txq % max_cpu) == cpu)
1357 txq_map |= MVNETA_CPU_TXQ_ACCESS(txq);
1358
1359 /* With only one TX queue we configure a special case
1360 * which will allow to get all the irq on a single
1361 * CPU
1362 */
1363 if (txq_number == 1)
1364 txq_map = (cpu == pp->rxq_def) ?
1365 MVNETA_CPU_TXQ_ACCESS(1) : 0;
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01001366
1367 mvreg_write(pp, MVNETA_CPU_MAP(cpu), rxq_map | txq_map);
1368 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001369
1370 /* Reset RX and TX DMAs */
1371 mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
1372 mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
1373
1374 /* Disable Legacy WRR, Disable EJP, Release from reset */
1375 mvreg_write(pp, MVNETA_TXQ_CMD_1, 0);
1376 for (queue = 0; queue < txq_number; queue++) {
1377 mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0);
1378 mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0);
1379 }
1380
1381 mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
1382 mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
1383
1384 /* Set Port Acceleration Mode */
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001385 if (pp->bm_priv)
1386 /* HW buffer management + legacy parser */
1387 val = MVNETA_ACC_MODE_EXT2;
1388 else
1389 /* SW buffer management + legacy parser */
1390 val = MVNETA_ACC_MODE_EXT1;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001391 mvreg_write(pp, MVNETA_ACC_MODE, val);
1392
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001393 if (pp->bm_priv)
1394 mvreg_write(pp, MVNETA_BM_ADDRESS, pp->bm_priv->bppi_phys_addr);
1395
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001396 /* Update val of portCfg register accordingly with all RxQueue types */
Gregory CLEMENT90b74c02015-12-09 18:23:48 +01001397 val = MVNETA_PORT_CONFIG_DEFL_VALUE(pp->rxq_def);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001398 mvreg_write(pp, MVNETA_PORT_CONFIG, val);
1399
1400 val = 0;
1401 mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val);
1402 mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64);
1403
1404 /* Build PORT_SDMA_CONFIG_REG */
1405 val = 0;
1406
1407 /* Default burst size */
1408 val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
1409 val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
Thomas Petazzoni9ad8fef2013-07-29 15:21:28 +02001410 val |= MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001411
Thomas Petazzoni9ad8fef2013-07-29 15:21:28 +02001412#if defined(__BIG_ENDIAN)
1413 val |= MVNETA_DESC_SWAP;
1414#endif
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001415
1416 /* Assign port SDMA configuration */
1417 mvreg_write(pp, MVNETA_SDMA_CONFIG, val);
1418
Thomas Petazzoni71408602013-09-04 16:21:18 +02001419 /* Disable PHY polling in hardware, since we're using the
1420 * kernel phylib to do this.
1421 */
1422 val = mvreg_read(pp, MVNETA_UNIT_CONTROL);
1423 val &= ~MVNETA_PHY_POLLING_ENABLE;
1424 mvreg_write(pp, MVNETA_UNIT_CONTROL, val);
1425
Stas Sergeev0c0744f2015-12-02 20:35:11 +03001426 mvneta_set_autoneg(pp, pp->use_inband_status);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001427 mvneta_set_ucast_table(pp, -1);
1428 mvneta_set_special_mcast_table(pp, -1);
1429 mvneta_set_other_mcast_table(pp, -1);
1430
1431 /* Set port interrupt enable register - default enable all */
1432 mvreg_write(pp, MVNETA_INTR_ENABLE,
1433 (MVNETA_RXQ_INTR_ENABLE_ALL_MASK
1434 | MVNETA_TXQ_INTR_ENABLE_ALL_MASK));
Andrew Lunne4839112015-10-22 18:37:36 +01001435
1436 mvneta_mib_counters_clear(pp);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001437}
1438
1439/* Set max sizes for tx queues */
1440static void mvneta_txq_max_tx_size_set(struct mvneta_port *pp, int max_tx_size)
1441
1442{
1443 u32 val, size, mtu;
1444 int queue;
1445
1446 mtu = max_tx_size * 8;
1447 if (mtu > MVNETA_TX_MTU_MAX)
1448 mtu = MVNETA_TX_MTU_MAX;
1449
1450 /* Set MTU */
1451 val = mvreg_read(pp, MVNETA_TX_MTU);
1452 val &= ~MVNETA_TX_MTU_MAX;
1453 val |= mtu;
1454 mvreg_write(pp, MVNETA_TX_MTU, val);
1455
1456 /* TX token size and all TXQs token size must be larger that MTU */
1457 val = mvreg_read(pp, MVNETA_TX_TOKEN_SIZE);
1458
1459 size = val & MVNETA_TX_TOKEN_SIZE_MAX;
1460 if (size < mtu) {
1461 size = mtu;
1462 val &= ~MVNETA_TX_TOKEN_SIZE_MAX;
1463 val |= size;
1464 mvreg_write(pp, MVNETA_TX_TOKEN_SIZE, val);
1465 }
1466 for (queue = 0; queue < txq_number; queue++) {
1467 val = mvreg_read(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue));
1468
1469 size = val & MVNETA_TXQ_TOKEN_SIZE_MAX;
1470 if (size < mtu) {
1471 size = mtu;
1472 val &= ~MVNETA_TXQ_TOKEN_SIZE_MAX;
1473 val |= size;
1474 mvreg_write(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue), val);
1475 }
1476 }
1477}
1478
1479/* Set unicast address */
1480static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble,
1481 int queue)
1482{
1483 unsigned int unicast_reg;
1484 unsigned int tbl_offset;
1485 unsigned int reg_offset;
1486
1487 /* Locate the Unicast table entry */
1488 last_nibble = (0xf & last_nibble);
1489
1490 /* offset from unicast tbl base */
1491 tbl_offset = (last_nibble / 4) * 4;
1492
1493 /* offset within the above reg */
1494 reg_offset = last_nibble % 4;
1495
1496 unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset));
1497
1498 if (queue == -1) {
1499 /* Clear accepts frame bit at specified unicast DA tbl entry */
1500 unicast_reg &= ~(0xff << (8 * reg_offset));
1501 } else {
1502 unicast_reg &= ~(0xff << (8 * reg_offset));
1503 unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
1504 }
1505
1506 mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg);
1507}
1508
1509/* Set mac address */
1510static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr,
1511 int queue)
1512{
1513 unsigned int mac_h;
1514 unsigned int mac_l;
1515
1516 if (queue != -1) {
1517 mac_l = (addr[4] << 8) | (addr[5]);
1518 mac_h = (addr[0] << 24) | (addr[1] << 16) |
1519 (addr[2] << 8) | (addr[3] << 0);
1520
1521 mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l);
1522 mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h);
1523 }
1524
1525 /* Accept frames of this address */
1526 mvneta_set_ucast_addr(pp, addr[5], queue);
1527}
1528
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001529/* Set the number of packets that will be received before RX interrupt
1530 * will be generated by HW.
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001531 */
1532static void mvneta_rx_pkts_coal_set(struct mvneta_port *pp,
1533 struct mvneta_rx_queue *rxq, u32 value)
1534{
1535 mvreg_write(pp, MVNETA_RXQ_THRESHOLD_REG(rxq->id),
1536 value | MVNETA_RXQ_NON_OCCUPIED(0));
1537 rxq->pkts_coal = value;
1538}
1539
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001540/* Set the time delay in usec before RX interrupt will be generated by
1541 * HW.
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001542 */
1543static void mvneta_rx_time_coal_set(struct mvneta_port *pp,
1544 struct mvneta_rx_queue *rxq, u32 value)
1545{
Thomas Petazzoni189dd622012-11-19 14:15:25 +01001546 u32 val;
1547 unsigned long clk_rate;
1548
1549 clk_rate = clk_get_rate(pp->clk);
1550 val = (clk_rate / 1000000) * value;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001551
1552 mvreg_write(pp, MVNETA_RXQ_TIME_COAL_REG(rxq->id), val);
1553 rxq->time_coal = value;
1554}
1555
1556/* Set threshold for TX_DONE pkts coalescing */
1557static void mvneta_tx_done_pkts_coal_set(struct mvneta_port *pp,
1558 struct mvneta_tx_queue *txq, u32 value)
1559{
1560 u32 val;
1561
1562 val = mvreg_read(pp, MVNETA_TXQ_SIZE_REG(txq->id));
1563
1564 val &= ~MVNETA_TXQ_SENT_THRESH_ALL_MASK;
1565 val |= MVNETA_TXQ_SENT_THRESH_MASK(value);
1566
1567 mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), val);
1568
1569 txq->done_pkts_coal = value;
1570}
1571
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001572/* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */
1573static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc,
1574 u32 phys_addr, u32 cookie)
1575{
1576 rx_desc->buf_cookie = cookie;
1577 rx_desc->buf_phys_addr = phys_addr;
1578}
1579
1580/* Decrement sent descriptors counter */
1581static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp,
1582 struct mvneta_tx_queue *txq,
1583 int sent_desc)
1584{
1585 u32 val;
1586
1587 /* Only 255 TX descriptors can be updated at once */
1588 while (sent_desc > 0xff) {
1589 val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT;
1590 mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
1591 sent_desc = sent_desc - 0xff;
1592 }
1593
1594 val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT;
1595 mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
1596}
1597
1598/* Get number of TX descriptors already sent by HW */
1599static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp,
1600 struct mvneta_tx_queue *txq)
1601{
1602 u32 val;
1603 int sent_desc;
1604
1605 val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id));
1606 sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >>
1607 MVNETA_TXQ_SENT_DESC_SHIFT;
1608
1609 return sent_desc;
1610}
1611
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001612/* Get number of sent descriptors and decrement counter.
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001613 * The number of sent descriptors is returned.
1614 */
1615static int mvneta_txq_sent_desc_proc(struct mvneta_port *pp,
1616 struct mvneta_tx_queue *txq)
1617{
1618 int sent_desc;
1619
1620 /* Get number of sent descriptors */
1621 sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
1622
1623 /* Decrement sent descriptors counter */
1624 if (sent_desc)
1625 mvneta_txq_sent_desc_dec(pp, txq, sent_desc);
1626
1627 return sent_desc;
1628}
1629
1630/* Set TXQ descriptors fields relevant for CSUM calculation */
1631static u32 mvneta_txq_desc_csum(int l3_offs, int l3_proto,
1632 int ip_hdr_len, int l4_proto)
1633{
1634 u32 command;
1635
1636 /* Fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001637 * G_L4_chk, L4_type; required only for checksum
1638 * calculation
1639 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001640 command = l3_offs << MVNETA_TX_L3_OFF_SHIFT;
1641 command |= ip_hdr_len << MVNETA_TX_IP_HLEN_SHIFT;
1642
Thomas Fitzsimmons0a198582014-07-08 19:44:07 -04001643 if (l3_proto == htons(ETH_P_IP))
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001644 command |= MVNETA_TXD_IP_CSUM;
1645 else
1646 command |= MVNETA_TX_L3_IP6;
1647
1648 if (l4_proto == IPPROTO_TCP)
1649 command |= MVNETA_TX_L4_CSUM_FULL;
1650 else if (l4_proto == IPPROTO_UDP)
1651 command |= MVNETA_TX_L4_UDP | MVNETA_TX_L4_CSUM_FULL;
1652 else
1653 command |= MVNETA_TX_L4_CSUM_NOT;
1654
1655 return command;
1656}
1657
1658
1659/* Display more error info */
1660static void mvneta_rx_error(struct mvneta_port *pp,
1661 struct mvneta_rx_desc *rx_desc)
1662{
1663 u32 status = rx_desc->status;
1664
willy tarreau54282132014-01-16 08:20:14 +01001665 if (!mvneta_rxq_desc_is_first_last(status)) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001666 netdev_err(pp->dev,
1667 "bad rx status %08x (buffer oversize), size=%d\n",
willy tarreau54282132014-01-16 08:20:14 +01001668 status, rx_desc->data_size);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001669 return;
1670 }
1671
1672 switch (status & MVNETA_RXD_ERR_CODE_MASK) {
1673 case MVNETA_RXD_ERR_CRC:
1674 netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n",
1675 status, rx_desc->data_size);
1676 break;
1677 case MVNETA_RXD_ERR_OVERRUN:
1678 netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n",
1679 status, rx_desc->data_size);
1680 break;
1681 case MVNETA_RXD_ERR_LEN:
1682 netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n",
1683 status, rx_desc->data_size);
1684 break;
1685 case MVNETA_RXD_ERR_RESOURCE:
1686 netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n",
1687 status, rx_desc->data_size);
1688 break;
1689 }
1690}
1691
willy tarreau54282132014-01-16 08:20:14 +01001692/* Handle RX checksum offload based on the descriptor's status */
1693static void mvneta_rx_csum(struct mvneta_port *pp, u32 status,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001694 struct sk_buff *skb)
1695{
willy tarreau54282132014-01-16 08:20:14 +01001696 if ((status & MVNETA_RXD_L3_IP4) &&
1697 (status & MVNETA_RXD_L4_CSUM_OK)) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001698 skb->csum = 0;
1699 skb->ip_summed = CHECKSUM_UNNECESSARY;
1700 return;
1701 }
1702
1703 skb->ip_summed = CHECKSUM_NONE;
1704}
1705
willy tarreau6c498972014-01-16 08:20:12 +01001706/* Return tx queue pointer (find last set bit) according to <cause> returned
1707 * form tx_done reg. <cause> must not be null. The return value is always a
1708 * valid queue for matching the first one found in <cause>.
1709 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001710static struct mvneta_tx_queue *mvneta_tx_done_policy(struct mvneta_port *pp,
1711 u32 cause)
1712{
1713 int queue = fls(cause) - 1;
1714
willy tarreau6c498972014-01-16 08:20:12 +01001715 return &pp->txqs[queue];
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001716}
1717
1718/* Free tx queue skbuffs */
1719static void mvneta_txq_bufs_free(struct mvneta_port *pp,
1720 struct mvneta_tx_queue *txq, int num)
1721{
1722 int i;
1723
1724 for (i = 0; i < num; i++) {
1725 struct mvneta_tx_desc *tx_desc = txq->descs +
1726 txq->txq_get_index;
1727 struct sk_buff *skb = txq->tx_skb[txq->txq_get_index];
1728
1729 mvneta_txq_inc_get(txq);
1730
Ezequiel Garcia2e3173a2014-05-30 13:40:07 -03001731 if (!IS_TSO_HEADER(txq, tx_desc->buf_phys_addr))
1732 dma_unmap_single(pp->dev->dev.parent,
1733 tx_desc->buf_phys_addr,
1734 tx_desc->data_size, DMA_TO_DEVICE);
Ezequiel Garciaba7e46e2014-05-30 13:40:06 -03001735 if (!skb)
1736 continue;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001737 dev_kfree_skb_any(skb);
1738 }
1739}
1740
1741/* Handle end of transmission */
Arnaud Ebalardcd713192014-01-16 08:20:19 +01001742static void mvneta_txq_done(struct mvneta_port *pp,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001743 struct mvneta_tx_queue *txq)
1744{
1745 struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id);
1746 int tx_done;
1747
1748 tx_done = mvneta_txq_sent_desc_proc(pp, txq);
Arnaud Ebalardcd713192014-01-16 08:20:19 +01001749 if (!tx_done)
1750 return;
1751
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001752 mvneta_txq_bufs_free(pp, txq, tx_done);
1753
1754 txq->count -= tx_done;
1755
1756 if (netif_tx_queue_stopped(nq)) {
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -03001757 if (txq->count <= txq->tx_wake_threshold)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001758 netif_tx_wake_queue(nq);
1759 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001760}
1761
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001762void *mvneta_frag_alloc(unsigned int frag_size)
willy tarreau8ec2cd42014-01-16 08:20:16 +01001763{
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001764 if (likely(frag_size <= PAGE_SIZE))
1765 return netdev_alloc_frag(frag_size);
willy tarreau8ec2cd42014-01-16 08:20:16 +01001766 else
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001767 return kmalloc(frag_size, GFP_ATOMIC);
willy tarreau8ec2cd42014-01-16 08:20:16 +01001768}
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001769EXPORT_SYMBOL_GPL(mvneta_frag_alloc);
willy tarreau8ec2cd42014-01-16 08:20:16 +01001770
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001771void mvneta_frag_free(unsigned int frag_size, void *data)
willy tarreau8ec2cd42014-01-16 08:20:16 +01001772{
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001773 if (likely(frag_size <= PAGE_SIZE))
Alexander Duyck13dc0d22015-05-06 21:12:14 -07001774 skb_free_frag(data);
willy tarreau8ec2cd42014-01-16 08:20:16 +01001775 else
1776 kfree(data);
1777}
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001778EXPORT_SYMBOL_GPL(mvneta_frag_free);
willy tarreau8ec2cd42014-01-16 08:20:16 +01001779
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001780/* Refill processing for SW buffer management */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001781static int mvneta_rx_refill(struct mvneta_port *pp,
1782 struct mvneta_rx_desc *rx_desc)
1783
1784{
1785 dma_addr_t phys_addr;
willy tarreau8ec2cd42014-01-16 08:20:16 +01001786 void *data;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001787
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001788 data = mvneta_frag_alloc(pp->frag_size);
willy tarreau8ec2cd42014-01-16 08:20:16 +01001789 if (!data)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001790 return -ENOMEM;
1791
willy tarreau8ec2cd42014-01-16 08:20:16 +01001792 phys_addr = dma_map_single(pp->dev->dev.parent, data,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001793 MVNETA_RX_BUF_SIZE(pp->pkt_size),
1794 DMA_FROM_DEVICE);
1795 if (unlikely(dma_mapping_error(pp->dev->dev.parent, phys_addr))) {
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001796 mvneta_frag_free(pp->frag_size, data);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001797 return -ENOMEM;
1798 }
1799
willy tarreau8ec2cd42014-01-16 08:20:16 +01001800 mvneta_rx_desc_fill(rx_desc, phys_addr, (u32)data);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001801 return 0;
1802}
1803
1804/* Handle tx checksum */
1805static u32 mvneta_skb_tx_csum(struct mvneta_port *pp, struct sk_buff *skb)
1806{
1807 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1808 int ip_hdr_len = 0;
Vlad Yasevich817dbfa2014-08-25 10:34:54 -04001809 __be16 l3_proto = vlan_get_protocol(skb);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001810 u8 l4_proto;
1811
Vlad Yasevich817dbfa2014-08-25 10:34:54 -04001812 if (l3_proto == htons(ETH_P_IP)) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001813 struct iphdr *ip4h = ip_hdr(skb);
1814
1815 /* Calculate IPv4 checksum and L4 checksum */
1816 ip_hdr_len = ip4h->ihl;
1817 l4_proto = ip4h->protocol;
Vlad Yasevich817dbfa2014-08-25 10:34:54 -04001818 } else if (l3_proto == htons(ETH_P_IPV6)) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001819 struct ipv6hdr *ip6h = ipv6_hdr(skb);
1820
1821 /* Read l4_protocol from one of IPv6 extra headers */
1822 if (skb_network_header_len(skb) > 0)
1823 ip_hdr_len = (skb_network_header_len(skb) >> 2);
1824 l4_proto = ip6h->nexthdr;
1825 } else
1826 return MVNETA_TX_L4_CSUM_NOT;
1827
1828 return mvneta_txq_desc_csum(skb_network_offset(skb),
Vlad Yasevich817dbfa2014-08-25 10:34:54 -04001829 l3_proto, ip_hdr_len, l4_proto);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001830 }
1831
1832 return MVNETA_TX_L4_CSUM_NOT;
1833}
1834
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001835/* Drop packets received by the RXQ and free buffers */
1836static void mvneta_rxq_drop_pkts(struct mvneta_port *pp,
1837 struct mvneta_rx_queue *rxq)
1838{
1839 int rx_done, i;
1840
1841 rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001842 if (rx_done)
1843 mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
1844
1845 if (pp->bm_priv) {
1846 for (i = 0; i < rx_done; i++) {
1847 struct mvneta_rx_desc *rx_desc =
1848 mvneta_rxq_next_desc_get(rxq);
1849 u8 pool_id = MVNETA_RX_GET_BM_POOL_ID(rx_desc);
1850 struct mvneta_bm_pool *bm_pool;
1851
1852 bm_pool = &pp->bm_priv->bm_pools[pool_id];
1853 /* Return dropped buffer to the pool */
1854 mvneta_bm_pool_put_bp(pp->bm_priv, bm_pool,
1855 rx_desc->buf_phys_addr);
1856 }
1857 return;
1858 }
1859
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001860 for (i = 0; i < rxq->size; i++) {
1861 struct mvneta_rx_desc *rx_desc = rxq->descs + i;
willy tarreau8ec2cd42014-01-16 08:20:16 +01001862 void *data = (void *)rx_desc->buf_cookie;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001863
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001864 dma_unmap_single(pp->dev->dev.parent, rx_desc->buf_phys_addr,
Ezequiel Garciaa328f3a2013-12-05 13:35:37 -03001865 MVNETA_RX_BUF_SIZE(pp->pkt_size), DMA_FROM_DEVICE);
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001866 mvneta_frag_free(pp->frag_size, data);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001867 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001868}
1869
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001870/* Main rx processing when using software buffer management */
1871static int mvneta_rx_swbm(struct mvneta_port *pp, int rx_todo,
1872 struct mvneta_rx_queue *rxq)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001873{
Maxime Ripard12bb03b2015-09-25 18:09:36 +02001874 struct mvneta_pcpu_port *port = this_cpu_ptr(pp->ports);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001875 struct net_device *dev = pp->dev;
Simon Guinota84e3282015-07-19 13:00:53 +02001876 int rx_done;
willy tarreaudc4277d2014-01-16 08:20:07 +01001877 u32 rcvd_pkts = 0;
1878 u32 rcvd_bytes = 0;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001879
1880 /* Get number of received packets */
1881 rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
1882
1883 if (rx_todo > rx_done)
1884 rx_todo = rx_done;
1885
1886 rx_done = 0;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001887
1888 /* Fairness NAPI loop */
1889 while (rx_done < rx_todo) {
1890 struct mvneta_rx_desc *rx_desc = mvneta_rxq_next_desc_get(rxq);
1891 struct sk_buff *skb;
willy tarreau8ec2cd42014-01-16 08:20:16 +01001892 unsigned char *data;
Simon Guinotdaf158d2015-09-15 22:41:21 +02001893 dma_addr_t phys_addr;
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001894 u32 rx_status, frag_size;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001895 int rx_bytes, err;
1896
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001897 rx_done++;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001898 rx_status = rx_desc->status;
willy tarreauf19fadf2014-01-16 08:20:17 +01001899 rx_bytes = rx_desc->data_size - (ETH_FCS_LEN + MVNETA_MH_SIZE);
willy tarreau8ec2cd42014-01-16 08:20:16 +01001900 data = (unsigned char *)rx_desc->buf_cookie;
Simon Guinotdaf158d2015-09-15 22:41:21 +02001901 phys_addr = rx_desc->buf_phys_addr;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001902
willy tarreau54282132014-01-16 08:20:14 +01001903 if (!mvneta_rxq_desc_is_first_last(rx_status) ||
willy tarreauf19fadf2014-01-16 08:20:17 +01001904 (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001905err_drop_frame:
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001906 dev->stats.rx_errors++;
1907 mvneta_rx_error(pp, rx_desc);
willy tarreau8ec2cd42014-01-16 08:20:16 +01001908 /* leave the descriptor untouched */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001909 continue;
1910 }
1911
willy tarreauf19fadf2014-01-16 08:20:17 +01001912 if (rx_bytes <= rx_copybreak) {
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001913 /* better copy a small frame and not unmap the DMA region */
willy tarreauf19fadf2014-01-16 08:20:17 +01001914 skb = netdev_alloc_skb_ip_align(dev, rx_bytes);
1915 if (unlikely(!skb))
1916 goto err_drop_frame;
1917
1918 dma_sync_single_range_for_cpu(dev->dev.parent,
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001919 rx_desc->buf_phys_addr,
1920 MVNETA_MH_SIZE + NET_SKB_PAD,
1921 rx_bytes,
1922 DMA_FROM_DEVICE);
willy tarreauf19fadf2014-01-16 08:20:17 +01001923 memcpy(skb_put(skb, rx_bytes),
1924 data + MVNETA_MH_SIZE + NET_SKB_PAD,
1925 rx_bytes);
1926
1927 skb->protocol = eth_type_trans(skb, dev);
1928 mvneta_rx_csum(pp, rx_status, skb);
Maxime Ripard12bb03b2015-09-25 18:09:36 +02001929 napi_gro_receive(&port->napi, skb);
willy tarreauf19fadf2014-01-16 08:20:17 +01001930
1931 rcvd_pkts++;
1932 rcvd_bytes += rx_bytes;
1933
1934 /* leave the descriptor and buffer untouched */
1935 continue;
1936 }
1937
Simon Guinota84e3282015-07-19 13:00:53 +02001938 /* Refill processing */
1939 err = mvneta_rx_refill(pp, rx_desc);
1940 if (err) {
1941 netdev_err(dev, "Linux processing - Can't refill\n");
1942 rxq->missed++;
1943 goto err_drop_frame;
1944 }
1945
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001946 frag_size = pp->frag_size;
1947
1948 skb = build_skb(data, frag_size > PAGE_SIZE ? 0 : frag_size);
willy tarreauf19fadf2014-01-16 08:20:17 +01001949
Marcin Wojtas26c17a172015-11-30 13:27:44 +01001950 /* After refill old buffer has to be unmapped regardless
1951 * the skb is successfully built or not.
1952 */
Simon Guinotdaf158d2015-09-15 22:41:21 +02001953 dma_unmap_single(dev->dev.parent, phys_addr,
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001954 MVNETA_RX_BUF_SIZE(pp->pkt_size),
1955 DMA_FROM_DEVICE);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001956
Marcin Wojtas26c17a172015-11-30 13:27:44 +01001957 if (!skb)
1958 goto err_drop_frame;
1959
willy tarreaudc4277d2014-01-16 08:20:07 +01001960 rcvd_pkts++;
1961 rcvd_bytes += rx_bytes;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001962
1963 /* Linux processing */
willy tarreau8ec2cd42014-01-16 08:20:16 +01001964 skb_reserve(skb, MVNETA_MH_SIZE + NET_SKB_PAD);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001965 skb_put(skb, rx_bytes);
1966
1967 skb->protocol = eth_type_trans(skb, dev);
1968
willy tarreau54282132014-01-16 08:20:14 +01001969 mvneta_rx_csum(pp, rx_status, skb);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001970
Maxime Ripard12bb03b2015-09-25 18:09:36 +02001971 napi_gro_receive(&port->napi, skb);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001972 }
1973
willy tarreaudc4277d2014-01-16 08:20:07 +01001974 if (rcvd_pkts) {
willy tarreau74c41b02014-01-16 08:20:08 +01001975 struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
1976
1977 u64_stats_update_begin(&stats->syncp);
1978 stats->rx_packets += rcvd_pkts;
1979 stats->rx_bytes += rcvd_bytes;
1980 u64_stats_update_end(&stats->syncp);
willy tarreaudc4277d2014-01-16 08:20:07 +01001981 }
1982
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001983 /* Update rxq management counters */
Simon Guinota84e3282015-07-19 13:00:53 +02001984 mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001985
1986 return rx_done;
1987}
1988
Marcin Wojtasdc35a102016-03-14 09:39:03 +01001989/* Main rx processing when using hardware buffer management */
1990static int mvneta_rx_hwbm(struct mvneta_port *pp, int rx_todo,
1991 struct mvneta_rx_queue *rxq)
1992{
1993 struct mvneta_pcpu_port *port = this_cpu_ptr(pp->ports);
1994 struct net_device *dev = pp->dev;
1995 int rx_done;
1996 u32 rcvd_pkts = 0;
1997 u32 rcvd_bytes = 0;
1998
1999 /* Get number of received packets */
2000 rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
2001
2002 if (rx_todo > rx_done)
2003 rx_todo = rx_done;
2004
2005 rx_done = 0;
2006
2007 /* Fairness NAPI loop */
2008 while (rx_done < rx_todo) {
2009 struct mvneta_rx_desc *rx_desc = mvneta_rxq_next_desc_get(rxq);
2010 struct mvneta_bm_pool *bm_pool = NULL;
2011 struct sk_buff *skb;
2012 unsigned char *data;
2013 dma_addr_t phys_addr;
2014 u32 rx_status, frag_size;
2015 int rx_bytes, err;
2016 u8 pool_id;
2017
2018 rx_done++;
2019 rx_status = rx_desc->status;
2020 rx_bytes = rx_desc->data_size - (ETH_FCS_LEN + MVNETA_MH_SIZE);
2021 data = (unsigned char *)rx_desc->buf_cookie;
2022 phys_addr = rx_desc->buf_phys_addr;
2023 pool_id = MVNETA_RX_GET_BM_POOL_ID(rx_desc);
2024 bm_pool = &pp->bm_priv->bm_pools[pool_id];
2025
2026 if (!mvneta_rxq_desc_is_first_last(rx_status) ||
2027 (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
2028err_drop_frame_ret_pool:
2029 /* Return the buffer to the pool */
2030 mvneta_bm_pool_put_bp(pp->bm_priv, bm_pool,
2031 rx_desc->buf_phys_addr);
2032err_drop_frame:
2033 dev->stats.rx_errors++;
2034 mvneta_rx_error(pp, rx_desc);
2035 /* leave the descriptor untouched */
2036 continue;
2037 }
2038
2039 if (rx_bytes <= rx_copybreak) {
2040 /* better copy a small frame and not unmap the DMA region */
2041 skb = netdev_alloc_skb_ip_align(dev, rx_bytes);
2042 if (unlikely(!skb))
2043 goto err_drop_frame_ret_pool;
2044
2045 dma_sync_single_range_for_cpu(dev->dev.parent,
2046 rx_desc->buf_phys_addr,
2047 MVNETA_MH_SIZE + NET_SKB_PAD,
2048 rx_bytes,
2049 DMA_FROM_DEVICE);
2050 memcpy(skb_put(skb, rx_bytes),
2051 data + MVNETA_MH_SIZE + NET_SKB_PAD,
2052 rx_bytes);
2053
2054 skb->protocol = eth_type_trans(skb, dev);
2055 mvneta_rx_csum(pp, rx_status, skb);
2056 napi_gro_receive(&port->napi, skb);
2057
2058 rcvd_pkts++;
2059 rcvd_bytes += rx_bytes;
2060
2061 /* Return the buffer to the pool */
2062 mvneta_bm_pool_put_bp(pp->bm_priv, bm_pool,
2063 rx_desc->buf_phys_addr);
2064
2065 /* leave the descriptor and buffer untouched */
2066 continue;
2067 }
2068
2069 /* Refill processing */
Gregory CLEMENTbaa11eb2016-03-14 09:39:05 +01002070 err = hwbm_pool_refill(&bm_pool->hwbm_pool, GFP_ATOMIC);
Marcin Wojtasdc35a102016-03-14 09:39:03 +01002071 if (err) {
2072 netdev_err(dev, "Linux processing - Can't refill\n");
2073 rxq->missed++;
2074 goto err_drop_frame_ret_pool;
2075 }
2076
Gregory CLEMENTbaa11eb2016-03-14 09:39:05 +01002077 frag_size = bm_pool->hwbm_pool.frag_size;
Marcin Wojtasdc35a102016-03-14 09:39:03 +01002078
2079 skb = build_skb(data, frag_size > PAGE_SIZE ? 0 : frag_size);
2080
2081 /* After refill old buffer has to be unmapped regardless
2082 * the skb is successfully built or not.
2083 */
2084 dma_unmap_single(&pp->bm_priv->pdev->dev, phys_addr,
2085 bm_pool->buf_size, DMA_FROM_DEVICE);
2086 if (!skb)
2087 goto err_drop_frame;
2088
2089 rcvd_pkts++;
2090 rcvd_bytes += rx_bytes;
2091
2092 /* Linux processing */
2093 skb_reserve(skb, MVNETA_MH_SIZE + NET_SKB_PAD);
2094 skb_put(skb, rx_bytes);
2095
2096 skb->protocol = eth_type_trans(skb, dev);
2097
2098 mvneta_rx_csum(pp, rx_status, skb);
2099
2100 napi_gro_receive(&port->napi, skb);
2101 }
2102
2103 if (rcvd_pkts) {
2104 struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2105
2106 u64_stats_update_begin(&stats->syncp);
2107 stats->rx_packets += rcvd_pkts;
2108 stats->rx_bytes += rcvd_bytes;
2109 u64_stats_update_end(&stats->syncp);
2110 }
2111
2112 /* Update rxq management counters */
2113 mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
2114
2115 return rx_done;
2116}
2117
Ezequiel Garcia2adb7192014-05-19 13:59:55 -03002118static inline void
2119mvneta_tso_put_hdr(struct sk_buff *skb,
2120 struct mvneta_port *pp, struct mvneta_tx_queue *txq)
2121{
2122 struct mvneta_tx_desc *tx_desc;
2123 int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2124
2125 txq->tx_skb[txq->txq_put_index] = NULL;
2126 tx_desc = mvneta_txq_next_desc_get(txq);
2127 tx_desc->data_size = hdr_len;
2128 tx_desc->command = mvneta_skb_tx_csum(pp, skb);
2129 tx_desc->command |= MVNETA_TXD_F_DESC;
2130 tx_desc->buf_phys_addr = txq->tso_hdrs_phys +
2131 txq->txq_put_index * TSO_HEADER_SIZE;
2132 mvneta_txq_inc_put(txq);
2133}
2134
2135static inline int
2136mvneta_tso_put_data(struct net_device *dev, struct mvneta_tx_queue *txq,
2137 struct sk_buff *skb, char *data, int size,
2138 bool last_tcp, bool is_last)
2139{
2140 struct mvneta_tx_desc *tx_desc;
2141
2142 tx_desc = mvneta_txq_next_desc_get(txq);
2143 tx_desc->data_size = size;
2144 tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, data,
2145 size, DMA_TO_DEVICE);
2146 if (unlikely(dma_mapping_error(dev->dev.parent,
2147 tx_desc->buf_phys_addr))) {
2148 mvneta_txq_desc_put(txq);
2149 return -ENOMEM;
2150 }
2151
2152 tx_desc->command = 0;
2153 txq->tx_skb[txq->txq_put_index] = NULL;
2154
2155 if (last_tcp) {
2156 /* last descriptor in the TCP packet */
2157 tx_desc->command = MVNETA_TXD_L_DESC;
2158
2159 /* last descriptor in SKB */
2160 if (is_last)
2161 txq->tx_skb[txq->txq_put_index] = skb;
2162 }
2163 mvneta_txq_inc_put(txq);
2164 return 0;
2165}
2166
2167static int mvneta_tx_tso(struct sk_buff *skb, struct net_device *dev,
2168 struct mvneta_tx_queue *txq)
2169{
2170 int total_len, data_left;
2171 int desc_count = 0;
2172 struct mvneta_port *pp = netdev_priv(dev);
2173 struct tso_t tso;
2174 int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2175 int i;
2176
2177 /* Count needed descriptors */
2178 if ((txq->count + tso_count_descs(skb)) >= txq->size)
2179 return 0;
2180
2181 if (skb_headlen(skb) < (skb_transport_offset(skb) + tcp_hdrlen(skb))) {
2182 pr_info("*** Is this even possible???!?!?\n");
2183 return 0;
2184 }
2185
2186 /* Initialize the TSO handler, and prepare the first payload */
2187 tso_start(skb, &tso);
2188
2189 total_len = skb->len - hdr_len;
2190 while (total_len > 0) {
2191 char *hdr;
2192
2193 data_left = min_t(int, skb_shinfo(skb)->gso_size, total_len);
2194 total_len -= data_left;
2195 desc_count++;
2196
2197 /* prepare packet headers: MAC + IP + TCP */
2198 hdr = txq->tso_hdrs + txq->txq_put_index * TSO_HEADER_SIZE;
2199 tso_build_hdr(skb, hdr, &tso, data_left, total_len == 0);
2200
2201 mvneta_tso_put_hdr(skb, pp, txq);
2202
2203 while (data_left > 0) {
2204 int size;
2205 desc_count++;
2206
2207 size = min_t(int, tso.size, data_left);
2208
2209 if (mvneta_tso_put_data(dev, txq, skb,
2210 tso.data, size,
2211 size == data_left,
2212 total_len == 0))
2213 goto err_release;
2214 data_left -= size;
2215
2216 tso_build_data(skb, &tso, size);
2217 }
2218 }
2219
2220 return desc_count;
2221
2222err_release:
2223 /* Release all used data descriptors; header descriptors must not
2224 * be DMA-unmapped.
2225 */
2226 for (i = desc_count - 1; i >= 0; i--) {
2227 struct mvneta_tx_desc *tx_desc = txq->descs + i;
Ezequiel Garcia2e3173a2014-05-30 13:40:07 -03002228 if (!IS_TSO_HEADER(txq, tx_desc->buf_phys_addr))
Ezequiel Garcia2adb7192014-05-19 13:59:55 -03002229 dma_unmap_single(pp->dev->dev.parent,
2230 tx_desc->buf_phys_addr,
2231 tx_desc->data_size,
2232 DMA_TO_DEVICE);
2233 mvneta_txq_desc_put(txq);
2234 }
2235 return 0;
2236}
2237
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002238/* Handle tx fragmentation processing */
2239static int mvneta_tx_frag_process(struct mvneta_port *pp, struct sk_buff *skb,
2240 struct mvneta_tx_queue *txq)
2241{
2242 struct mvneta_tx_desc *tx_desc;
Ezequiel Garcia3d4ea022014-05-22 20:06:57 -03002243 int i, nr_frags = skb_shinfo(skb)->nr_frags;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002244
Ezequiel Garcia3d4ea022014-05-22 20:06:57 -03002245 for (i = 0; i < nr_frags; i++) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002246 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2247 void *addr = page_address(frag->page.p) + frag->page_offset;
2248
2249 tx_desc = mvneta_txq_next_desc_get(txq);
2250 tx_desc->data_size = frag->size;
2251
2252 tx_desc->buf_phys_addr =
2253 dma_map_single(pp->dev->dev.parent, addr,
2254 tx_desc->data_size, DMA_TO_DEVICE);
2255
2256 if (dma_mapping_error(pp->dev->dev.parent,
2257 tx_desc->buf_phys_addr)) {
2258 mvneta_txq_desc_put(txq);
2259 goto error;
2260 }
2261
Ezequiel Garcia3d4ea022014-05-22 20:06:57 -03002262 if (i == nr_frags - 1) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002263 /* Last descriptor */
2264 tx_desc->command = MVNETA_TXD_L_DESC | MVNETA_TXD_Z_PAD;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002265 txq->tx_skb[txq->txq_put_index] = skb;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002266 } else {
2267 /* Descriptor in the middle: Not First, Not Last */
2268 tx_desc->command = 0;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002269 txq->tx_skb[txq->txq_put_index] = NULL;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002270 }
Ezequiel Garcia3d4ea022014-05-22 20:06:57 -03002271 mvneta_txq_inc_put(txq);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002272 }
2273
2274 return 0;
2275
2276error:
2277 /* Release all descriptors that were used to map fragments of
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01002278 * this packet, as well as the corresponding DMA mappings
2279 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002280 for (i = i - 1; i >= 0; i--) {
2281 tx_desc = txq->descs + i;
2282 dma_unmap_single(pp->dev->dev.parent,
2283 tx_desc->buf_phys_addr,
2284 tx_desc->data_size,
2285 DMA_TO_DEVICE);
2286 mvneta_txq_desc_put(txq);
2287 }
2288
2289 return -ENOMEM;
2290}
2291
2292/* Main tx processing */
2293static int mvneta_tx(struct sk_buff *skb, struct net_device *dev)
2294{
2295 struct mvneta_port *pp = netdev_priv(dev);
Willy Tarreauee40a112013-04-11 23:00:37 +02002296 u16 txq_id = skb_get_queue_mapping(skb);
2297 struct mvneta_tx_queue *txq = &pp->txqs[txq_id];
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002298 struct mvneta_tx_desc *tx_desc;
Eric Dumazet5f478b42014-12-02 04:30:59 -08002299 int len = skb->len;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002300 int frags = 0;
2301 u32 tx_cmd;
2302
2303 if (!netif_running(dev))
2304 goto out;
2305
Ezequiel Garcia2adb7192014-05-19 13:59:55 -03002306 if (skb_is_gso(skb)) {
2307 frags = mvneta_tx_tso(skb, dev, txq);
2308 goto out;
2309 }
2310
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002311 frags = skb_shinfo(skb)->nr_frags + 1;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002312
2313 /* Get a descriptor for the first part of the packet */
2314 tx_desc = mvneta_txq_next_desc_get(txq);
2315
2316 tx_cmd = mvneta_skb_tx_csum(pp, skb);
2317
2318 tx_desc->data_size = skb_headlen(skb);
2319
2320 tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, skb->data,
2321 tx_desc->data_size,
2322 DMA_TO_DEVICE);
2323 if (unlikely(dma_mapping_error(dev->dev.parent,
2324 tx_desc->buf_phys_addr))) {
2325 mvneta_txq_desc_put(txq);
2326 frags = 0;
2327 goto out;
2328 }
2329
2330 if (frags == 1) {
2331 /* First and Last descriptor */
2332 tx_cmd |= MVNETA_TXD_FLZ_DESC;
2333 tx_desc->command = tx_cmd;
2334 txq->tx_skb[txq->txq_put_index] = skb;
2335 mvneta_txq_inc_put(txq);
2336 } else {
2337 /* First but not Last */
2338 tx_cmd |= MVNETA_TXD_F_DESC;
2339 txq->tx_skb[txq->txq_put_index] = NULL;
2340 mvneta_txq_inc_put(txq);
2341 tx_desc->command = tx_cmd;
2342 /* Continue with other skb fragments */
2343 if (mvneta_tx_frag_process(pp, skb, txq)) {
2344 dma_unmap_single(dev->dev.parent,
2345 tx_desc->buf_phys_addr,
2346 tx_desc->data_size,
2347 DMA_TO_DEVICE);
2348 mvneta_txq_desc_put(txq);
2349 frags = 0;
2350 goto out;
2351 }
2352 }
2353
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002354out:
2355 if (frags > 0) {
willy tarreau74c41b02014-01-16 08:20:08 +01002356 struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
Ezequiel Garciae19d2dd2014-05-19 13:59:54 -03002357 struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
2358
2359 txq->count += frags;
2360 mvneta_txq_pend_desc_add(pp, txq, frags);
2361
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -03002362 if (txq->count >= txq->tx_stop_threshold)
Ezequiel Garciae19d2dd2014-05-19 13:59:54 -03002363 netif_tx_stop_queue(nq);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002364
willy tarreau74c41b02014-01-16 08:20:08 +01002365 u64_stats_update_begin(&stats->syncp);
2366 stats->tx_packets++;
Eric Dumazet5f478b42014-12-02 04:30:59 -08002367 stats->tx_bytes += len;
willy tarreau74c41b02014-01-16 08:20:08 +01002368 u64_stats_update_end(&stats->syncp);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002369 } else {
2370 dev->stats.tx_dropped++;
2371 dev_kfree_skb_any(skb);
2372 }
2373
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002374 return NETDEV_TX_OK;
2375}
2376
2377
2378/* Free tx resources, when resetting a port */
2379static void mvneta_txq_done_force(struct mvneta_port *pp,
2380 struct mvneta_tx_queue *txq)
2381
2382{
2383 int tx_done = txq->count;
2384
2385 mvneta_txq_bufs_free(pp, txq, tx_done);
2386
2387 /* reset txq */
2388 txq->count = 0;
2389 txq->txq_put_index = 0;
2390 txq->txq_get_index = 0;
2391}
2392
willy tarreau6c498972014-01-16 08:20:12 +01002393/* Handle tx done - called in softirq context. The <cause_tx_done> argument
2394 * must be a valid cause according to MVNETA_TXQ_INTR_MASK_ALL.
2395 */
Arnaud Ebalard0713a862014-01-16 08:20:18 +01002396static void mvneta_tx_done_gbe(struct mvneta_port *pp, u32 cause_tx_done)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002397{
2398 struct mvneta_tx_queue *txq;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002399 struct netdev_queue *nq;
2400
willy tarreau6c498972014-01-16 08:20:12 +01002401 while (cause_tx_done) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002402 txq = mvneta_tx_done_policy(pp, cause_tx_done);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002403
2404 nq = netdev_get_tx_queue(pp->dev, txq->id);
2405 __netif_tx_lock(nq, smp_processor_id());
2406
Arnaud Ebalard0713a862014-01-16 08:20:18 +01002407 if (txq->count)
2408 mvneta_txq_done(pp, txq);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002409
2410 __netif_tx_unlock(nq);
2411 cause_tx_done &= ~((1 << txq->id));
2412 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002413}
2414
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01002415/* Compute crc8 of the specified address, using a unique algorithm ,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002416 * according to hw spec, different than generic crc8 algorithm
2417 */
2418static int mvneta_addr_crc(unsigned char *addr)
2419{
2420 int crc = 0;
2421 int i;
2422
2423 for (i = 0; i < ETH_ALEN; i++) {
2424 int j;
2425
2426 crc = (crc ^ addr[i]) << 8;
2427 for (j = 7; j >= 0; j--) {
2428 if (crc & (0x100 << j))
2429 crc ^= 0x107 << j;
2430 }
2431 }
2432
2433 return crc;
2434}
2435
2436/* This method controls the net device special MAC multicast support.
2437 * The Special Multicast Table for MAC addresses supports MAC of the form
2438 * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF).
2439 * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
2440 * Table entries in the DA-Filter table. This method set the Special
2441 * Multicast Table appropriate entry.
2442 */
2443static void mvneta_set_special_mcast_addr(struct mvneta_port *pp,
2444 unsigned char last_byte,
2445 int queue)
2446{
2447 unsigned int smc_table_reg;
2448 unsigned int tbl_offset;
2449 unsigned int reg_offset;
2450
2451 /* Register offset from SMC table base */
2452 tbl_offset = (last_byte / 4);
2453 /* Entry offset within the above reg */
2454 reg_offset = last_byte % 4;
2455
2456 smc_table_reg = mvreg_read(pp, (MVNETA_DA_FILT_SPEC_MCAST
2457 + tbl_offset * 4));
2458
2459 if (queue == -1)
2460 smc_table_reg &= ~(0xff << (8 * reg_offset));
2461 else {
2462 smc_table_reg &= ~(0xff << (8 * reg_offset));
2463 smc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
2464 }
2465
2466 mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + tbl_offset * 4,
2467 smc_table_reg);
2468}
2469
2470/* This method controls the network device Other MAC multicast support.
2471 * The Other Multicast Table is used for multicast of another type.
2472 * A CRC-8 is used as an index to the Other Multicast Table entries
2473 * in the DA-Filter table.
2474 * The method gets the CRC-8 value from the calling routine and
2475 * sets the Other Multicast Table appropriate entry according to the
2476 * specified CRC-8 .
2477 */
2478static void mvneta_set_other_mcast_addr(struct mvneta_port *pp,
2479 unsigned char crc8,
2480 int queue)
2481{
2482 unsigned int omc_table_reg;
2483 unsigned int tbl_offset;
2484 unsigned int reg_offset;
2485
2486 tbl_offset = (crc8 / 4) * 4; /* Register offset from OMC table base */
2487 reg_offset = crc8 % 4; /* Entry offset within the above reg */
2488
2489 omc_table_reg = mvreg_read(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset);
2490
2491 if (queue == -1) {
2492 /* Clear accepts frame bit at specified Other DA table entry */
2493 omc_table_reg &= ~(0xff << (8 * reg_offset));
2494 } else {
2495 omc_table_reg &= ~(0xff << (8 * reg_offset));
2496 omc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
2497 }
2498
2499 mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset, omc_table_reg);
2500}
2501
2502/* The network device supports multicast using two tables:
2503 * 1) Special Multicast Table for MAC addresses of the form
2504 * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF).
2505 * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
2506 * Table entries in the DA-Filter table.
2507 * 2) Other Multicast Table for multicast of another type. A CRC-8 value
2508 * is used as an index to the Other Multicast Table entries in the
2509 * DA-Filter table.
2510 */
2511static int mvneta_mcast_addr_set(struct mvneta_port *pp, unsigned char *p_addr,
2512 int queue)
2513{
2514 unsigned char crc_result = 0;
2515
2516 if (memcmp(p_addr, "\x01\x00\x5e\x00\x00", 5) == 0) {
2517 mvneta_set_special_mcast_addr(pp, p_addr[5], queue);
2518 return 0;
2519 }
2520
2521 crc_result = mvneta_addr_crc(p_addr);
2522 if (queue == -1) {
2523 if (pp->mcast_count[crc_result] == 0) {
2524 netdev_info(pp->dev, "No valid Mcast for crc8=0x%02x\n",
2525 crc_result);
2526 return -EINVAL;
2527 }
2528
2529 pp->mcast_count[crc_result]--;
2530 if (pp->mcast_count[crc_result] != 0) {
2531 netdev_info(pp->dev,
2532 "After delete there are %d valid Mcast for crc8=0x%02x\n",
2533 pp->mcast_count[crc_result], crc_result);
2534 return -EINVAL;
2535 }
2536 } else
2537 pp->mcast_count[crc_result]++;
2538
2539 mvneta_set_other_mcast_addr(pp, crc_result, queue);
2540
2541 return 0;
2542}
2543
2544/* Configure Fitering mode of Ethernet port */
2545static void mvneta_rx_unicast_promisc_set(struct mvneta_port *pp,
2546 int is_promisc)
2547{
2548 u32 port_cfg_reg, val;
2549
2550 port_cfg_reg = mvreg_read(pp, MVNETA_PORT_CONFIG);
2551
2552 val = mvreg_read(pp, MVNETA_TYPE_PRIO);
2553
2554 /* Set / Clear UPM bit in port configuration register */
2555 if (is_promisc) {
2556 /* Accept all Unicast addresses */
2557 port_cfg_reg |= MVNETA_UNI_PROMISC_MODE;
2558 val |= MVNETA_FORCE_UNI;
2559 mvreg_write(pp, MVNETA_MAC_ADDR_LOW, 0xffff);
2560 mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, 0xffffffff);
2561 } else {
2562 /* Reject all Unicast addresses */
2563 port_cfg_reg &= ~MVNETA_UNI_PROMISC_MODE;
2564 val &= ~MVNETA_FORCE_UNI;
2565 }
2566
2567 mvreg_write(pp, MVNETA_PORT_CONFIG, port_cfg_reg);
2568 mvreg_write(pp, MVNETA_TYPE_PRIO, val);
2569}
2570
2571/* register unicast and multicast addresses */
2572static void mvneta_set_rx_mode(struct net_device *dev)
2573{
2574 struct mvneta_port *pp = netdev_priv(dev);
2575 struct netdev_hw_addr *ha;
2576
2577 if (dev->flags & IFF_PROMISC) {
2578 /* Accept all: Multicast + Unicast */
2579 mvneta_rx_unicast_promisc_set(pp, 1);
Gregory CLEMENT90b74c02015-12-09 18:23:48 +01002580 mvneta_set_ucast_table(pp, pp->rxq_def);
2581 mvneta_set_special_mcast_table(pp, pp->rxq_def);
2582 mvneta_set_other_mcast_table(pp, pp->rxq_def);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002583 } else {
2584 /* Accept single Unicast */
2585 mvneta_rx_unicast_promisc_set(pp, 0);
2586 mvneta_set_ucast_table(pp, -1);
Gregory CLEMENT90b74c02015-12-09 18:23:48 +01002587 mvneta_mac_addr_set(pp, dev->dev_addr, pp->rxq_def);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002588
2589 if (dev->flags & IFF_ALLMULTI) {
2590 /* Accept all multicast */
Gregory CLEMENT90b74c02015-12-09 18:23:48 +01002591 mvneta_set_special_mcast_table(pp, pp->rxq_def);
2592 mvneta_set_other_mcast_table(pp, pp->rxq_def);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002593 } else {
2594 /* Accept only initialized multicast */
2595 mvneta_set_special_mcast_table(pp, -1);
2596 mvneta_set_other_mcast_table(pp, -1);
2597
2598 if (!netdev_mc_empty(dev)) {
2599 netdev_for_each_mc_addr(ha, dev) {
2600 mvneta_mcast_addr_set(pp, ha->addr,
Gregory CLEMENT90b74c02015-12-09 18:23:48 +01002601 pp->rxq_def);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002602 }
2603 }
2604 }
2605 }
2606}
2607
2608/* Interrupt handling - the callback for request_irq() */
2609static irqreturn_t mvneta_isr(int irq, void *dev_id)
2610{
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002611 struct mvneta_pcpu_port *port = (struct mvneta_pcpu_port *)dev_id;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002612
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002613 disable_percpu_irq(port->pp->dev->irq);
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002614 napi_schedule(&port->napi);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002615
2616 return IRQ_HANDLED;
2617}
2618
Stas Sergeev898b2972015-04-01 20:32:49 +03002619static int mvneta_fixed_link_update(struct mvneta_port *pp,
2620 struct phy_device *phy)
2621{
2622 struct fixed_phy_status status;
2623 struct fixed_phy_status changed = {};
2624 u32 gmac_stat = mvreg_read(pp, MVNETA_GMAC_STATUS);
2625
2626 status.link = !!(gmac_stat & MVNETA_GMAC_LINK_UP);
2627 if (gmac_stat & MVNETA_GMAC_SPEED_1000)
2628 status.speed = SPEED_1000;
2629 else if (gmac_stat & MVNETA_GMAC_SPEED_100)
2630 status.speed = SPEED_100;
2631 else
2632 status.speed = SPEED_10;
2633 status.duplex = !!(gmac_stat & MVNETA_GMAC_FULL_DUPLEX);
2634 changed.link = 1;
2635 changed.speed = 1;
2636 changed.duplex = 1;
2637 fixed_phy_update_state(phy, &status, &changed);
2638 return 0;
2639}
2640
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002641/* NAPI handler
2642 * Bits 0 - 7 of the causeRxTx register indicate that are transmitted
2643 * packets on the corresponding TXQ (Bit 0 is for TX queue 1).
2644 * Bits 8 -15 of the cause Rx Tx register indicate that are received
2645 * packets on the corresponding RXQ (Bit 8 is for RX queue 0).
2646 * Each CPU has its own causeRxTx register
2647 */
2648static int mvneta_poll(struct napi_struct *napi, int budget)
2649{
2650 int rx_done = 0;
2651 u32 cause_rx_tx;
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01002652 int rx_queue;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002653 struct mvneta_port *pp = netdev_priv(napi->dev);
Philippe Reynesc6c022e2016-07-30 17:42:11 +02002654 struct net_device *ndev = pp->dev;
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002655 struct mvneta_pcpu_port *port = this_cpu_ptr(pp->ports);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002656
2657 if (!netif_running(pp->dev)) {
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002658 napi_complete(&port->napi);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002659 return rx_done;
2660 }
2661
2662 /* Read cause register */
Stas Sergeev898b2972015-04-01 20:32:49 +03002663 cause_rx_tx = mvreg_read(pp, MVNETA_INTR_NEW_CAUSE);
2664 if (cause_rx_tx & MVNETA_MISCINTR_INTR_MASK) {
2665 u32 cause_misc = mvreg_read(pp, MVNETA_INTR_MISC_CAUSE);
2666
2667 mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
2668 if (pp->use_inband_status && (cause_misc &
2669 (MVNETA_CAUSE_PHY_STATUS_CHANGE |
2670 MVNETA_CAUSE_LINK_CHANGE |
2671 MVNETA_CAUSE_PSC_SYNC_CHANGE))) {
Philippe Reynesc6c022e2016-07-30 17:42:11 +02002672 mvneta_fixed_link_update(pp, ndev->phydev);
Stas Sergeev898b2972015-04-01 20:32:49 +03002673 }
2674 }
willy tarreau71f6d1b2014-01-16 08:20:11 +01002675
2676 /* Release Tx descriptors */
2677 if (cause_rx_tx & MVNETA_TX_INTR_MASK_ALL) {
Arnaud Ebalard0713a862014-01-16 08:20:18 +01002678 mvneta_tx_done_gbe(pp, (cause_rx_tx & MVNETA_TX_INTR_MASK_ALL));
willy tarreau71f6d1b2014-01-16 08:20:11 +01002679 cause_rx_tx &= ~MVNETA_TX_INTR_MASK_ALL;
2680 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002681
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01002682 /* For the case where the last mvneta_poll did not process all
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002683 * RX packets
2684 */
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01002685 rx_queue = fls(((cause_rx_tx >> 8) & 0xff));
2686
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002687 cause_rx_tx |= port->cause_rx_tx;
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01002688
2689 if (rx_queue) {
2690 rx_queue = rx_queue - 1;
Marcin Wojtasdc35a102016-03-14 09:39:03 +01002691 if (pp->bm_priv)
2692 rx_done = mvneta_rx_hwbm(pp, budget, &pp->rxqs[rx_queue]);
2693 else
2694 rx_done = mvneta_rx_swbm(pp, budget, &pp->rxqs[rx_queue]);
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01002695 }
2696
Maxime Ripardd8936652015-09-25 18:09:37 +02002697 budget -= rx_done;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002698
2699 if (budget > 0) {
2700 cause_rx_tx = 0;
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002701 napi_complete(&port->napi);
2702 enable_percpu_irq(pp->dev->irq, 0);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002703 }
2704
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002705 port->cause_rx_tx = cause_rx_tx;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002706 return rx_done;
2707}
2708
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002709/* Handle rxq fill: allocates rxq skbs; called when initializing a port */
2710static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
2711 int num)
2712{
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002713 int i;
2714
2715 for (i = 0; i < num; i++) {
willy tarreaua1a65ab2014-01-16 08:20:13 +01002716 memset(rxq->descs + i, 0, sizeof(struct mvneta_rx_desc));
2717 if (mvneta_rx_refill(pp, rxq->descs + i) != 0) {
2718 netdev_err(pp->dev, "%s:rxq %d, %d of %d buffs filled\n",
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002719 __func__, rxq->id, i, num);
2720 break;
2721 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002722 }
2723
2724 /* Add this number of RX descriptors as non occupied (ready to
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01002725 * get packets)
2726 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002727 mvneta_rxq_non_occup_desc_add(pp, rxq, i);
2728
2729 return i;
2730}
2731
2732/* Free all packets pending transmit from all TXQs and reset TX port */
2733static void mvneta_tx_reset(struct mvneta_port *pp)
2734{
2735 int queue;
2736
Ezequiel Garcia96728502014-05-22 20:06:59 -03002737 /* free the skb's in the tx ring */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002738 for (queue = 0; queue < txq_number; queue++)
2739 mvneta_txq_done_force(pp, &pp->txqs[queue]);
2740
2741 mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
2742 mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
2743}
2744
2745static void mvneta_rx_reset(struct mvneta_port *pp)
2746{
2747 mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
2748 mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
2749}
2750
2751/* Rx/Tx queue initialization/cleanup methods */
2752
2753/* Create a specified RX queue */
2754static int mvneta_rxq_init(struct mvneta_port *pp,
2755 struct mvneta_rx_queue *rxq)
2756
2757{
2758 rxq->size = pp->rx_ring_size;
2759
2760 /* Allocate memory for RX descriptors */
2761 rxq->descs = dma_alloc_coherent(pp->dev->dev.parent,
2762 rxq->size * MVNETA_DESC_ALIGNED_SIZE,
2763 &rxq->descs_phys, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002764 if (rxq->descs == NULL)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002765 return -ENOMEM;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002766
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002767 rxq->last_desc = rxq->size - 1;
2768
2769 /* Set Rx descriptors queue starting address */
2770 mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys);
2771 mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size);
2772
2773 /* Set Offset */
2774 mvneta_rxq_offset_set(pp, rxq, NET_SKB_PAD);
2775
2776 /* Set coalescing pkts and time */
2777 mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal);
2778 mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal);
2779
Marcin Wojtasdc35a102016-03-14 09:39:03 +01002780 if (!pp->bm_priv) {
2781 /* Fill RXQ with buffers from RX pool */
2782 mvneta_rxq_buf_size_set(pp, rxq,
2783 MVNETA_RX_BUF_SIZE(pp->pkt_size));
2784 mvneta_rxq_bm_disable(pp, rxq);
2785 } else {
2786 mvneta_rxq_bm_enable(pp, rxq);
2787 mvneta_rxq_long_pool_set(pp, rxq);
2788 mvneta_rxq_short_pool_set(pp, rxq);
2789 }
2790
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002791 mvneta_rxq_fill(pp, rxq, rxq->size);
2792
2793 return 0;
2794}
2795
2796/* Cleanup Rx queue */
2797static void mvneta_rxq_deinit(struct mvneta_port *pp,
2798 struct mvneta_rx_queue *rxq)
2799{
2800 mvneta_rxq_drop_pkts(pp, rxq);
2801
2802 if (rxq->descs)
2803 dma_free_coherent(pp->dev->dev.parent,
2804 rxq->size * MVNETA_DESC_ALIGNED_SIZE,
2805 rxq->descs,
2806 rxq->descs_phys);
2807
2808 rxq->descs = NULL;
2809 rxq->last_desc = 0;
2810 rxq->next_desc_to_proc = 0;
2811 rxq->descs_phys = 0;
2812}
2813
2814/* Create and initialize a tx queue */
2815static int mvneta_txq_init(struct mvneta_port *pp,
2816 struct mvneta_tx_queue *txq)
2817{
Gregory CLEMENT50bf8cb2015-12-09 18:23:51 +01002818 int cpu;
2819
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002820 txq->size = pp->tx_ring_size;
2821
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -03002822 /* A queue must always have room for at least one skb.
2823 * Therefore, stop the queue when the free entries reaches
2824 * the maximum number of descriptors per skb.
2825 */
2826 txq->tx_stop_threshold = txq->size - MVNETA_MAX_SKB_DESCS;
2827 txq->tx_wake_threshold = txq->tx_stop_threshold / 2;
2828
2829
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002830 /* Allocate memory for TX descriptors */
2831 txq->descs = dma_alloc_coherent(pp->dev->dev.parent,
2832 txq->size * MVNETA_DESC_ALIGNED_SIZE,
2833 &txq->descs_phys, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002834 if (txq->descs == NULL)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002835 return -ENOMEM;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002836
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002837 txq->last_desc = txq->size - 1;
2838
2839 /* Set maximum bandwidth for enabled TXQs */
2840 mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff);
2841 mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff);
2842
2843 /* Set Tx descriptors queue starting address */
2844 mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys);
2845 mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size);
2846
2847 txq->tx_skb = kmalloc(txq->size * sizeof(*txq->tx_skb), GFP_KERNEL);
2848 if (txq->tx_skb == NULL) {
2849 dma_free_coherent(pp->dev->dev.parent,
2850 txq->size * MVNETA_DESC_ALIGNED_SIZE,
2851 txq->descs, txq->descs_phys);
2852 return -ENOMEM;
2853 }
Ezequiel Garcia2adb7192014-05-19 13:59:55 -03002854
2855 /* Allocate DMA buffers for TSO MAC/IP/TCP headers */
2856 txq->tso_hdrs = dma_alloc_coherent(pp->dev->dev.parent,
2857 txq->size * TSO_HEADER_SIZE,
2858 &txq->tso_hdrs_phys, GFP_KERNEL);
2859 if (txq->tso_hdrs == NULL) {
2860 kfree(txq->tx_skb);
2861 dma_free_coherent(pp->dev->dev.parent,
2862 txq->size * MVNETA_DESC_ALIGNED_SIZE,
2863 txq->descs, txq->descs_phys);
2864 return -ENOMEM;
2865 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002866 mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal);
2867
Gregory CLEMENT50bf8cb2015-12-09 18:23:51 +01002868 /* Setup XPS mapping */
2869 if (txq_number > 1)
2870 cpu = txq->id % num_present_cpus();
2871 else
2872 cpu = pp->rxq_def % num_present_cpus();
2873 cpumask_set_cpu(cpu, &txq->affinity_mask);
2874 netif_set_xps_queue(pp->dev, &txq->affinity_mask, txq->id);
2875
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002876 return 0;
2877}
2878
2879/* Free allocated resources when mvneta_txq_init() fails to allocate memory*/
2880static void mvneta_txq_deinit(struct mvneta_port *pp,
2881 struct mvneta_tx_queue *txq)
2882{
2883 kfree(txq->tx_skb);
2884
Ezequiel Garcia2adb7192014-05-19 13:59:55 -03002885 if (txq->tso_hdrs)
2886 dma_free_coherent(pp->dev->dev.parent,
2887 txq->size * TSO_HEADER_SIZE,
2888 txq->tso_hdrs, txq->tso_hdrs_phys);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002889 if (txq->descs)
2890 dma_free_coherent(pp->dev->dev.parent,
2891 txq->size * MVNETA_DESC_ALIGNED_SIZE,
2892 txq->descs, txq->descs_phys);
2893
2894 txq->descs = NULL;
2895 txq->last_desc = 0;
2896 txq->next_desc_to_proc = 0;
2897 txq->descs_phys = 0;
2898
2899 /* Set minimum bandwidth for disabled TXQs */
2900 mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0);
2901 mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0);
2902
2903 /* Set Tx descriptors queue starting address and size */
2904 mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0);
2905 mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0);
2906}
2907
2908/* Cleanup all Tx queues */
2909static void mvneta_cleanup_txqs(struct mvneta_port *pp)
2910{
2911 int queue;
2912
2913 for (queue = 0; queue < txq_number; queue++)
2914 mvneta_txq_deinit(pp, &pp->txqs[queue]);
2915}
2916
2917/* Cleanup all Rx queues */
2918static void mvneta_cleanup_rxqs(struct mvneta_port *pp)
2919{
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01002920 int queue;
2921
2922 for (queue = 0; queue < txq_number; queue++)
2923 mvneta_rxq_deinit(pp, &pp->rxqs[queue]);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002924}
2925
2926
2927/* Init all Rx queues */
2928static int mvneta_setup_rxqs(struct mvneta_port *pp)
2929{
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01002930 int queue;
2931
2932 for (queue = 0; queue < rxq_number; queue++) {
2933 int err = mvneta_rxq_init(pp, &pp->rxqs[queue]);
2934
2935 if (err) {
2936 netdev_err(pp->dev, "%s: can't create rxq=%d\n",
2937 __func__, queue);
2938 mvneta_cleanup_rxqs(pp);
2939 return err;
2940 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002941 }
2942
2943 return 0;
2944}
2945
2946/* Init all tx queues */
2947static int mvneta_setup_txqs(struct mvneta_port *pp)
2948{
2949 int queue;
2950
2951 for (queue = 0; queue < txq_number; queue++) {
2952 int err = mvneta_txq_init(pp, &pp->txqs[queue]);
2953 if (err) {
2954 netdev_err(pp->dev, "%s: can't create txq=%d\n",
2955 __func__, queue);
2956 mvneta_cleanup_txqs(pp);
2957 return err;
2958 }
2959 }
2960
2961 return 0;
2962}
2963
2964static void mvneta_start_dev(struct mvneta_port *pp)
2965{
Gregory CLEMENT6b125d62016-02-04 22:09:25 +01002966 int cpu;
Philippe Reynesc6c022e2016-07-30 17:42:11 +02002967 struct net_device *ndev = pp->dev;
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002968
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002969 mvneta_max_rx_size_set(pp, pp->pkt_size);
2970 mvneta_txq_max_tx_size_set(pp, pp->pkt_size);
2971
2972 /* start the Rx/Tx activity */
2973 mvneta_port_enable(pp);
2974
2975 /* Enable polling on the port */
Gregory CLEMENT129219e2016-02-04 22:09:23 +01002976 for_each_online_cpu(cpu) {
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002977 struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
2978
2979 napi_enable(&port->napi);
2980 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002981
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01002982 /* Unmask interrupts. It has to be done from each CPU */
Gregory CLEMENT6b125d62016-02-04 22:09:25 +01002983 on_each_cpu(mvneta_percpu_unmask_interrupt, pp, true);
2984
Stas Sergeev898b2972015-04-01 20:32:49 +03002985 mvreg_write(pp, MVNETA_INTR_MISC_MASK,
2986 MVNETA_CAUSE_PHY_STATUS_CHANGE |
2987 MVNETA_CAUSE_LINK_CHANGE |
2988 MVNETA_CAUSE_PSC_SYNC_CHANGE);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002989
Philippe Reynesc6c022e2016-07-30 17:42:11 +02002990 phy_start(ndev->phydev);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002991 netif_tx_start_all_queues(pp->dev);
2992}
2993
2994static void mvneta_stop_dev(struct mvneta_port *pp)
2995{
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002996 unsigned int cpu;
Philippe Reynesc6c022e2016-07-30 17:42:11 +02002997 struct net_device *ndev = pp->dev;
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002998
Philippe Reynesc6c022e2016-07-30 17:42:11 +02002999 phy_stop(ndev->phydev);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003000
Gregory CLEMENT129219e2016-02-04 22:09:23 +01003001 for_each_online_cpu(cpu) {
Maxime Ripard12bb03b2015-09-25 18:09:36 +02003002 struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
3003
3004 napi_disable(&port->napi);
3005 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003006
3007 netif_carrier_off(pp->dev);
3008
3009 mvneta_port_down(pp);
3010 netif_tx_stop_all_queues(pp->dev);
3011
3012 /* Stop the port activity */
3013 mvneta_port_disable(pp);
3014
3015 /* Clear all ethernet port interrupts */
Gregory CLEMENTdb488c12016-02-04 22:09:27 +01003016 on_each_cpu(mvneta_percpu_clear_intr_cause, pp, true);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003017
3018 /* Mask all ethernet port interrupts */
Gregory CLEMENTdb488c12016-02-04 22:09:27 +01003019 on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003020
3021 mvneta_tx_reset(pp);
3022 mvneta_rx_reset(pp);
3023}
3024
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003025/* Return positive if MTU is valid */
3026static int mvneta_check_mtu_valid(struct net_device *dev, int mtu)
3027{
3028 if (mtu < 68) {
3029 netdev_err(dev, "cannot change mtu to less than 68\n");
3030 return -EINVAL;
3031 }
3032
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01003033 /* 9676 == 9700 - 20 and rounding to 8 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003034 if (mtu > 9676) {
3035 netdev_info(dev, "Illegal MTU value %d, round to 9676\n", mtu);
3036 mtu = 9676;
3037 }
3038
3039 if (!IS_ALIGNED(MVNETA_RX_PKT_SIZE(mtu), 8)) {
3040 netdev_info(dev, "Illegal MTU value %d, rounding to %d\n",
3041 mtu, ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8));
3042 mtu = ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8);
3043 }
3044
3045 return mtu;
3046}
3047
Marcin Wojtasdb5dd0d2016-04-01 15:21:18 +02003048static void mvneta_percpu_enable(void *arg)
3049{
3050 struct mvneta_port *pp = arg;
3051
3052 enable_percpu_irq(pp->dev->irq, IRQ_TYPE_NONE);
3053}
3054
3055static void mvneta_percpu_disable(void *arg)
3056{
3057 struct mvneta_port *pp = arg;
3058
3059 disable_percpu_irq(pp->dev->irq);
3060}
3061
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003062/* Change the device mtu */
3063static int mvneta_change_mtu(struct net_device *dev, int mtu)
3064{
3065 struct mvneta_port *pp = netdev_priv(dev);
3066 int ret;
3067
3068 mtu = mvneta_check_mtu_valid(dev, mtu);
3069 if (mtu < 0)
3070 return -EINVAL;
3071
3072 dev->mtu = mtu;
3073
Simon Guinotb65657f2015-06-30 16:20:22 +02003074 if (!netif_running(dev)) {
Marcin Wojtasdc35a102016-03-14 09:39:03 +01003075 if (pp->bm_priv)
3076 mvneta_bm_update_mtu(pp, mtu);
3077
Simon Guinotb65657f2015-06-30 16:20:22 +02003078 netdev_update_features(dev);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003079 return 0;
Simon Guinotb65657f2015-06-30 16:20:22 +02003080 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003081
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01003082 /* The interface is running, so we have to force a
Ezequiel Garciaa92dbd92014-05-22 20:06:58 -03003083 * reallocation of the queues
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003084 */
3085 mvneta_stop_dev(pp);
Marcin Wojtasdb5dd0d2016-04-01 15:21:18 +02003086 on_each_cpu(mvneta_percpu_disable, pp, true);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003087
3088 mvneta_cleanup_txqs(pp);
3089 mvneta_cleanup_rxqs(pp);
3090
Marcin Wojtasdc35a102016-03-14 09:39:03 +01003091 if (pp->bm_priv)
3092 mvneta_bm_update_mtu(pp, mtu);
3093
Ezequiel Garciaa92dbd92014-05-22 20:06:58 -03003094 pp->pkt_size = MVNETA_RX_PKT_SIZE(dev->mtu);
willy tarreau8ec2cd42014-01-16 08:20:16 +01003095 pp->frag_size = SKB_DATA_ALIGN(MVNETA_RX_BUF_SIZE(pp->pkt_size)) +
3096 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003097
3098 ret = mvneta_setup_rxqs(pp);
3099 if (ret) {
Ezequiel Garciaa92dbd92014-05-22 20:06:58 -03003100 netdev_err(dev, "unable to setup rxqs after MTU change\n");
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003101 return ret;
3102 }
3103
Ezequiel Garciaa92dbd92014-05-22 20:06:58 -03003104 ret = mvneta_setup_txqs(pp);
3105 if (ret) {
3106 netdev_err(dev, "unable to setup txqs after MTU change\n");
3107 return ret;
3108 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003109
Marcin Wojtasdb5dd0d2016-04-01 15:21:18 +02003110 on_each_cpu(mvneta_percpu_enable, pp, true);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003111 mvneta_start_dev(pp);
3112 mvneta_port_up(pp);
3113
Simon Guinotb65657f2015-06-30 16:20:22 +02003114 netdev_update_features(dev);
3115
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003116 return 0;
3117}
3118
Simon Guinotb65657f2015-06-30 16:20:22 +02003119static netdev_features_t mvneta_fix_features(struct net_device *dev,
3120 netdev_features_t features)
3121{
3122 struct mvneta_port *pp = netdev_priv(dev);
3123
3124 if (pp->tx_csum_limit && dev->mtu > pp->tx_csum_limit) {
3125 features &= ~(NETIF_F_IP_CSUM | NETIF_F_TSO);
3126 netdev_info(dev,
3127 "Disable IP checksum for MTU greater than %dB\n",
3128 pp->tx_csum_limit);
3129 }
3130
3131 return features;
3132}
3133
Thomas Petazzoni8cc3e432013-06-04 04:52:23 +00003134/* Get mac address */
3135static void mvneta_get_mac_addr(struct mvneta_port *pp, unsigned char *addr)
3136{
3137 u32 mac_addr_l, mac_addr_h;
3138
3139 mac_addr_l = mvreg_read(pp, MVNETA_MAC_ADDR_LOW);
3140 mac_addr_h = mvreg_read(pp, MVNETA_MAC_ADDR_HIGH);
3141 addr[0] = (mac_addr_h >> 24) & 0xFF;
3142 addr[1] = (mac_addr_h >> 16) & 0xFF;
3143 addr[2] = (mac_addr_h >> 8) & 0xFF;
3144 addr[3] = mac_addr_h & 0xFF;
3145 addr[4] = (mac_addr_l >> 8) & 0xFF;
3146 addr[5] = mac_addr_l & 0xFF;
3147}
3148
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003149/* Handle setting mac address */
3150static int mvneta_set_mac_addr(struct net_device *dev, void *addr)
3151{
3152 struct mvneta_port *pp = netdev_priv(dev);
Ezequiel Garciae68de362014-05-22 20:07:00 -03003153 struct sockaddr *sockaddr = addr;
3154 int ret;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003155
Ezequiel Garciae68de362014-05-22 20:07:00 -03003156 ret = eth_prepare_mac_addr_change(dev, addr);
3157 if (ret < 0)
3158 return ret;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003159 /* Remove previous address table entry */
3160 mvneta_mac_addr_set(pp, dev->dev_addr, -1);
3161
3162 /* Set new addr in hw */
Gregory CLEMENT90b74c02015-12-09 18:23:48 +01003163 mvneta_mac_addr_set(pp, sockaddr->sa_data, pp->rxq_def);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003164
Ezequiel Garciae68de362014-05-22 20:07:00 -03003165 eth_commit_mac_addr_change(dev, addr);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003166 return 0;
3167}
3168
3169static void mvneta_adjust_link(struct net_device *ndev)
3170{
3171 struct mvneta_port *pp = netdev_priv(ndev);
Philippe Reynesc6c022e2016-07-30 17:42:11 +02003172 struct phy_device *phydev = ndev->phydev;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003173 int status_change = 0;
3174
3175 if (phydev->link) {
3176 if ((pp->speed != phydev->speed) ||
3177 (pp->duplex != phydev->duplex)) {
3178 u32 val;
3179
3180 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
3181 val &= ~(MVNETA_GMAC_CONFIG_MII_SPEED |
3182 MVNETA_GMAC_CONFIG_GMII_SPEED |
Stas Sergeev898b2972015-04-01 20:32:49 +03003183 MVNETA_GMAC_CONFIG_FULL_DUPLEX);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003184
3185 if (phydev->duplex)
3186 val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
3187
3188 if (phydev->speed == SPEED_1000)
3189 val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
Thomas Petazzoni4d12bc62014-07-08 10:49:43 +02003190 else if (phydev->speed == SPEED_100)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003191 val |= MVNETA_GMAC_CONFIG_MII_SPEED;
3192
3193 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
3194
3195 pp->duplex = phydev->duplex;
3196 pp->speed = phydev->speed;
3197 }
3198 }
3199
3200 if (phydev->link != pp->link) {
3201 if (!phydev->link) {
3202 pp->duplex = -1;
3203 pp->speed = 0;
3204 }
3205
3206 pp->link = phydev->link;
3207 status_change = 1;
3208 }
3209
3210 if (status_change) {
3211 if (phydev->link) {
Stas Sergeev898b2972015-04-01 20:32:49 +03003212 if (!pp->use_inband_status) {
3213 u32 val = mvreg_read(pp,
3214 MVNETA_GMAC_AUTONEG_CONFIG);
3215 val &= ~MVNETA_GMAC_FORCE_LINK_DOWN;
3216 val |= MVNETA_GMAC_FORCE_LINK_PASS;
3217 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
3218 val);
3219 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003220 mvneta_port_up(pp);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003221 } else {
Stas Sergeev898b2972015-04-01 20:32:49 +03003222 if (!pp->use_inband_status) {
3223 u32 val = mvreg_read(pp,
3224 MVNETA_GMAC_AUTONEG_CONFIG);
3225 val &= ~MVNETA_GMAC_FORCE_LINK_PASS;
3226 val |= MVNETA_GMAC_FORCE_LINK_DOWN;
3227 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
3228 val);
3229 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003230 mvneta_port_down(pp);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003231 }
Ezequiel Garcia0089b742014-10-31 12:57:20 -03003232 phy_print_status(phydev);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003233 }
3234}
3235
3236static int mvneta_mdio_probe(struct mvneta_port *pp)
3237{
3238 struct phy_device *phy_dev;
3239
3240 phy_dev = of_phy_connect(pp->dev, pp->phy_node, mvneta_adjust_link, 0,
3241 pp->phy_interface);
3242 if (!phy_dev) {
3243 netdev_err(pp->dev, "could not find the PHY\n");
3244 return -ENODEV;
3245 }
3246
3247 phy_dev->supported &= PHY_GBIT_FEATURES;
3248 phy_dev->advertising = phy_dev->supported;
3249
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003250 pp->link = 0;
3251 pp->duplex = 0;
3252 pp->speed = 0;
3253
3254 return 0;
3255}
3256
3257static void mvneta_mdio_remove(struct mvneta_port *pp)
3258{
Philippe Reynesc6c022e2016-07-30 17:42:11 +02003259 struct net_device *ndev = pp->dev;
3260
3261 phy_disconnect(ndev->phydev);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003262}
3263
Gregory CLEMENT120cfa52016-02-04 22:09:29 +01003264/* Electing a CPU must be done in an atomic way: it should be done
3265 * after or before the removal/insertion of a CPU and this function is
3266 * not reentrant.
3267 */
Maxime Ripardf8642882015-09-25 18:09:38 +02003268static void mvneta_percpu_elect(struct mvneta_port *pp)
3269{
Gregory CLEMENTcad5d842016-02-04 22:09:24 +01003270 int elected_cpu = 0, max_cpu, cpu, i = 0;
Maxime Ripardf8642882015-09-25 18:09:38 +02003271
Gregory CLEMENTcad5d842016-02-04 22:09:24 +01003272 /* Use the cpu associated to the rxq when it is online, in all
3273 * the other cases, use the cpu 0 which can't be offline.
3274 */
3275 if (cpu_online(pp->rxq_def))
3276 elected_cpu = pp->rxq_def;
3277
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01003278 max_cpu = num_present_cpus();
Maxime Ripardf8642882015-09-25 18:09:38 +02003279
3280 for_each_online_cpu(cpu) {
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01003281 int rxq_map = 0, txq_map = 0;
3282 int rxq;
3283
3284 for (rxq = 0; rxq < rxq_number; rxq++)
3285 if ((rxq % max_cpu) == cpu)
3286 rxq_map |= MVNETA_CPU_RXQ_ACCESS(rxq);
3287
Gregory CLEMENTcad5d842016-02-04 22:09:24 +01003288 if (cpu == elected_cpu)
Gregory CLEMENT50bf8cb2015-12-09 18:23:51 +01003289 /* Map the default receive queue queue to the
3290 * elected CPU
Maxime Ripardf8642882015-09-25 18:09:38 +02003291 */
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01003292 rxq_map |= MVNETA_CPU_RXQ_ACCESS(pp->rxq_def);
Gregory CLEMENT50bf8cb2015-12-09 18:23:51 +01003293
3294 /* We update the TX queue map only if we have one
3295 * queue. In this case we associate the TX queue to
3296 * the CPU bound to the default RX queue
3297 */
3298 if (txq_number == 1)
Gregory CLEMENTcad5d842016-02-04 22:09:24 +01003299 txq_map = (cpu == elected_cpu) ?
Gregory CLEMENT50bf8cb2015-12-09 18:23:51 +01003300 MVNETA_CPU_TXQ_ACCESS(1) : 0;
3301 else
3302 txq_map = mvreg_read(pp, MVNETA_CPU_MAP(cpu)) &
3303 MVNETA_CPU_TXQ_ACCESS_ALL_MASK;
3304
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01003305 mvreg_write(pp, MVNETA_CPU_MAP(cpu), rxq_map | txq_map);
3306
3307 /* Update the interrupt mask on each CPU according the
3308 * new mapping
3309 */
3310 smp_call_function_single(cpu, mvneta_percpu_unmask_interrupt,
3311 pp, true);
Maxime Ripardf8642882015-09-25 18:09:38 +02003312 i++;
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01003313
Maxime Ripardf8642882015-09-25 18:09:38 +02003314 }
3315};
3316
3317static int mvneta_percpu_notifier(struct notifier_block *nfb,
3318 unsigned long action, void *hcpu)
3319{
3320 struct mvneta_port *pp = container_of(nfb, struct mvneta_port,
3321 cpu_notifier);
3322 int cpu = (unsigned long)hcpu, other_cpu;
3323 struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
3324
3325 switch (action) {
3326 case CPU_ONLINE:
3327 case CPU_ONLINE_FROZEN:
Anna-Maria Gleixner0df83e72016-03-11 10:10:23 +01003328 case CPU_DOWN_FAILED:
3329 case CPU_DOWN_FAILED_FROZEN:
Gregory CLEMENT120cfa52016-02-04 22:09:29 +01003330 spin_lock(&pp->lock);
3331 /* Configuring the driver for a new CPU while the
3332 * driver is stopping is racy, so just avoid it.
3333 */
3334 if (pp->is_stopped) {
3335 spin_unlock(&pp->lock);
3336 break;
3337 }
Maxime Ripardf8642882015-09-25 18:09:38 +02003338 netif_tx_stop_all_queues(pp->dev);
3339
3340 /* We have to synchronise on tha napi of each CPU
3341 * except the one just being waked up
3342 */
3343 for_each_online_cpu(other_cpu) {
3344 if (other_cpu != cpu) {
3345 struct mvneta_pcpu_port *other_port =
3346 per_cpu_ptr(pp->ports, other_cpu);
3347
3348 napi_synchronize(&other_port->napi);
3349 }
3350 }
3351
3352 /* Mask all ethernet port interrupts */
Gregory CLEMENTdb488c12016-02-04 22:09:27 +01003353 on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
Maxime Ripardf8642882015-09-25 18:09:38 +02003354 napi_enable(&port->napi);
3355
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01003356
3357 /* Enable per-CPU interrupts on the CPU that is
3358 * brought up.
3359 */
Anna-Maria Gleixner0e28bf92016-05-02 11:02:51 +02003360 mvneta_percpu_enable(pp);
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01003361
Maxime Ripardf8642882015-09-25 18:09:38 +02003362 /* Enable per-CPU interrupt on the one CPU we care
3363 * about.
3364 */
3365 mvneta_percpu_elect(pp);
3366
Gregory CLEMENTdb488c12016-02-04 22:09:27 +01003367 /* Unmask all ethernet port interrupts */
3368 on_each_cpu(mvneta_percpu_unmask_interrupt, pp, true);
Maxime Ripardf8642882015-09-25 18:09:38 +02003369 mvreg_write(pp, MVNETA_INTR_MISC_MASK,
3370 MVNETA_CAUSE_PHY_STATUS_CHANGE |
3371 MVNETA_CAUSE_LINK_CHANGE |
3372 MVNETA_CAUSE_PSC_SYNC_CHANGE);
3373 netif_tx_start_all_queues(pp->dev);
Gregory CLEMENT120cfa52016-02-04 22:09:29 +01003374 spin_unlock(&pp->lock);
Maxime Ripardf8642882015-09-25 18:09:38 +02003375 break;
3376 case CPU_DOWN_PREPARE:
3377 case CPU_DOWN_PREPARE_FROZEN:
3378 netif_tx_stop_all_queues(pp->dev);
Gregory CLEMENT58885112016-02-04 22:09:28 +01003379 /* Thanks to this lock we are sure that any pending
3380 * cpu election is done
3381 */
3382 spin_lock(&pp->lock);
Maxime Ripardf8642882015-09-25 18:09:38 +02003383 /* Mask all ethernet port interrupts */
Gregory CLEMENTdb488c12016-02-04 22:09:27 +01003384 on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
Gregory CLEMENT58885112016-02-04 22:09:28 +01003385 spin_unlock(&pp->lock);
Maxime Ripardf8642882015-09-25 18:09:38 +02003386
3387 napi_synchronize(&port->napi);
3388 napi_disable(&port->napi);
3389 /* Disable per-CPU interrupts on the CPU that is
3390 * brought down.
3391 */
Anna-Maria Gleixner0e28bf92016-05-02 11:02:51 +02003392 mvneta_percpu_disable(pp);
Maxime Ripardf8642882015-09-25 18:09:38 +02003393
3394 break;
3395 case CPU_DEAD:
3396 case CPU_DEAD_FROZEN:
3397 /* Check if a new CPU must be elected now this on is down */
Gregory CLEMENT120cfa52016-02-04 22:09:29 +01003398 spin_lock(&pp->lock);
Maxime Ripardf8642882015-09-25 18:09:38 +02003399 mvneta_percpu_elect(pp);
Gregory CLEMENT120cfa52016-02-04 22:09:29 +01003400 spin_unlock(&pp->lock);
Maxime Ripardf8642882015-09-25 18:09:38 +02003401 /* Unmask all ethernet port interrupts */
Gregory CLEMENTdb488c12016-02-04 22:09:27 +01003402 on_each_cpu(mvneta_percpu_unmask_interrupt, pp, true);
Maxime Ripardf8642882015-09-25 18:09:38 +02003403 mvreg_write(pp, MVNETA_INTR_MISC_MASK,
3404 MVNETA_CAUSE_PHY_STATUS_CHANGE |
3405 MVNETA_CAUSE_LINK_CHANGE |
3406 MVNETA_CAUSE_PSC_SYNC_CHANGE);
3407 netif_tx_start_all_queues(pp->dev);
3408 break;
3409 }
3410
3411 return NOTIFY_OK;
3412}
3413
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003414static int mvneta_open(struct net_device *dev)
3415{
3416 struct mvneta_port *pp = netdev_priv(dev);
Gregory CLEMENT6b125d62016-02-04 22:09:25 +01003417 int ret;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003418
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003419 pp->pkt_size = MVNETA_RX_PKT_SIZE(pp->dev->mtu);
willy tarreau8ec2cd42014-01-16 08:20:16 +01003420 pp->frag_size = SKB_DATA_ALIGN(MVNETA_RX_BUF_SIZE(pp->pkt_size)) +
3421 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003422
3423 ret = mvneta_setup_rxqs(pp);
3424 if (ret)
3425 return ret;
3426
3427 ret = mvneta_setup_txqs(pp);
3428 if (ret)
3429 goto err_cleanup_rxqs;
3430
3431 /* Connect to port interrupt line */
Maxime Ripard12bb03b2015-09-25 18:09:36 +02003432 ret = request_percpu_irq(pp->dev->irq, mvneta_isr,
3433 MVNETA_DRIVER_NAME, pp->ports);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003434 if (ret) {
3435 netdev_err(pp->dev, "cannot request irq %d\n", pp->dev->irq);
3436 goto err_cleanup_txqs;
3437 }
3438
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01003439 /* Enable per-CPU interrupt on all the CPU to handle our RX
3440 * queue interrupts
3441 */
Gregory CLEMENT6b125d62016-02-04 22:09:25 +01003442 on_each_cpu(mvneta_percpu_enable, pp, true);
Gregory CLEMENT2dcf75e2015-12-09 18:23:49 +01003443
Gregory CLEMENT120cfa52016-02-04 22:09:29 +01003444 pp->is_stopped = false;
Maxime Ripardf8642882015-09-25 18:09:38 +02003445 /* Register a CPU notifier to handle the case where our CPU
3446 * might be taken offline.
3447 */
3448 register_cpu_notifier(&pp->cpu_notifier);
3449
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003450 /* In default link is down */
3451 netif_carrier_off(pp->dev);
3452
3453 ret = mvneta_mdio_probe(pp);
3454 if (ret < 0) {
3455 netdev_err(dev, "cannot probe MDIO bus\n");
3456 goto err_free_irq;
3457 }
3458
3459 mvneta_start_dev(pp);
3460
3461 return 0;
3462
3463err_free_irq:
Russell King - ARM Linux3d8c4532016-06-30 10:36:15 +01003464 unregister_cpu_notifier(&pp->cpu_notifier);
3465 on_each_cpu(mvneta_percpu_disable, pp, true);
Maxime Ripard12bb03b2015-09-25 18:09:36 +02003466 free_percpu_irq(pp->dev->irq, pp->ports);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003467err_cleanup_txqs:
3468 mvneta_cleanup_txqs(pp);
3469err_cleanup_rxqs:
3470 mvneta_cleanup_rxqs(pp);
3471 return ret;
3472}
3473
3474/* Stop the port, free port interrupt line */
3475static int mvneta_stop(struct net_device *dev)
3476{
3477 struct mvneta_port *pp = netdev_priv(dev);
3478
Gregory CLEMENT120cfa52016-02-04 22:09:29 +01003479 /* Inform that we are stopping so we don't want to setup the
Gregory CLEMENT1c2722a2016-03-12 18:44:17 +01003480 * driver for new CPUs in the notifiers. The code of the
3481 * notifier for CPU online is protected by the same spinlock,
3482 * so when we get the lock, the notifer work is done.
Gregory CLEMENT120cfa52016-02-04 22:09:29 +01003483 */
3484 spin_lock(&pp->lock);
3485 pp->is_stopped = true;
Gregory CLEMENT1c2722a2016-03-12 18:44:17 +01003486 spin_unlock(&pp->lock);
3487
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003488 mvneta_stop_dev(pp);
3489 mvneta_mdio_remove(pp);
Maxime Ripardf8642882015-09-25 18:09:38 +02003490 unregister_cpu_notifier(&pp->cpu_notifier);
Gregory CLEMENT129219e2016-02-04 22:09:23 +01003491 on_each_cpu(mvneta_percpu_disable, pp, true);
Maxime Ripard12bb03b2015-09-25 18:09:36 +02003492 free_percpu_irq(dev->irq, pp->ports);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003493 mvneta_cleanup_rxqs(pp);
3494 mvneta_cleanup_txqs(pp);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003495
3496 return 0;
3497}
3498
Thomas Petazzoni15f59452013-09-04 16:26:52 +02003499static int mvneta_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3500{
Philippe Reynesc6c022e2016-07-30 17:42:11 +02003501 if (!dev->phydev)
Thomas Petazzoni15f59452013-09-04 16:26:52 +02003502 return -ENOTSUPP;
3503
Philippe Reynesc6c022e2016-07-30 17:42:11 +02003504 return phy_mii_ioctl(dev->phydev, ifr, cmd);
Thomas Petazzoni15f59452013-09-04 16:26:52 +02003505}
3506
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003507/* Ethtool methods */
3508
Philippe Reynes013ad402016-07-30 17:42:12 +02003509/* Set link ksettings (phy address, speed) for ethtools */
Baoyou Xie2dc0d2b2016-09-25 17:20:41 +08003510static int
3511mvneta_ethtool_set_link_ksettings(struct net_device *ndev,
3512 const struct ethtool_link_ksettings *cmd)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003513{
Philippe Reynes013ad402016-07-30 17:42:12 +02003514 struct mvneta_port *pp = netdev_priv(ndev);
3515 struct phy_device *phydev = ndev->phydev;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003516
Stas Sergeev0c0744f2015-12-02 20:35:11 +03003517 if (!phydev)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003518 return -ENODEV;
3519
Philippe Reynes013ad402016-07-30 17:42:12 +02003520 if ((cmd->base.autoneg == AUTONEG_ENABLE) != pp->use_inband_status) {
Stas Sergeev0c0744f2015-12-02 20:35:11 +03003521 u32 val;
3522
Philippe Reynes013ad402016-07-30 17:42:12 +02003523 mvneta_set_autoneg(pp, cmd->base.autoneg == AUTONEG_ENABLE);
Stas Sergeev0c0744f2015-12-02 20:35:11 +03003524
Philippe Reynes013ad402016-07-30 17:42:12 +02003525 if (cmd->base.autoneg == AUTONEG_DISABLE) {
Stas Sergeev0c0744f2015-12-02 20:35:11 +03003526 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
3527 val &= ~(MVNETA_GMAC_CONFIG_MII_SPEED |
3528 MVNETA_GMAC_CONFIG_GMII_SPEED |
3529 MVNETA_GMAC_CONFIG_FULL_DUPLEX);
3530
3531 if (phydev->duplex)
3532 val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
3533
3534 if (phydev->speed == SPEED_1000)
3535 val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
3536 else if (phydev->speed == SPEED_100)
3537 val |= MVNETA_GMAC_CONFIG_MII_SPEED;
3538
3539 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
3540 }
3541
Philippe Reynes013ad402016-07-30 17:42:12 +02003542 pp->use_inband_status = (cmd->base.autoneg == AUTONEG_ENABLE);
Stas Sergeev0c0744f2015-12-02 20:35:11 +03003543 netdev_info(pp->dev, "autoneg status set to %i\n",
3544 pp->use_inband_status);
3545
Philippe Reynes013ad402016-07-30 17:42:12 +02003546 if (netif_running(ndev)) {
Stas Sergeev0c0744f2015-12-02 20:35:11 +03003547 mvneta_port_down(pp);
3548 mvneta_port_up(pp);
3549 }
3550 }
3551
Philippe Reynes013ad402016-07-30 17:42:12 +02003552 return phy_ethtool_ksettings_set(ndev->phydev, cmd);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003553}
3554
3555/* Set interrupt coalescing for ethtools */
3556static int mvneta_ethtool_set_coalesce(struct net_device *dev,
3557 struct ethtool_coalesce *c)
3558{
3559 struct mvneta_port *pp = netdev_priv(dev);
3560 int queue;
3561
3562 for (queue = 0; queue < rxq_number; queue++) {
3563 struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
3564 rxq->time_coal = c->rx_coalesce_usecs;
3565 rxq->pkts_coal = c->rx_max_coalesced_frames;
3566 mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal);
3567 mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal);
3568 }
3569
3570 for (queue = 0; queue < txq_number; queue++) {
3571 struct mvneta_tx_queue *txq = &pp->txqs[queue];
3572 txq->done_pkts_coal = c->tx_max_coalesced_frames;
3573 mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal);
3574 }
3575
3576 return 0;
3577}
3578
3579/* get coalescing for ethtools */
3580static int mvneta_ethtool_get_coalesce(struct net_device *dev,
3581 struct ethtool_coalesce *c)
3582{
3583 struct mvneta_port *pp = netdev_priv(dev);
3584
3585 c->rx_coalesce_usecs = pp->rxqs[0].time_coal;
3586 c->rx_max_coalesced_frames = pp->rxqs[0].pkts_coal;
3587
3588 c->tx_max_coalesced_frames = pp->txqs[0].done_pkts_coal;
3589 return 0;
3590}
3591
3592
3593static void mvneta_ethtool_get_drvinfo(struct net_device *dev,
3594 struct ethtool_drvinfo *drvinfo)
3595{
3596 strlcpy(drvinfo->driver, MVNETA_DRIVER_NAME,
3597 sizeof(drvinfo->driver));
3598 strlcpy(drvinfo->version, MVNETA_DRIVER_VERSION,
3599 sizeof(drvinfo->version));
3600 strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
3601 sizeof(drvinfo->bus_info));
3602}
3603
3604
3605static void mvneta_ethtool_get_ringparam(struct net_device *netdev,
3606 struct ethtool_ringparam *ring)
3607{
3608 struct mvneta_port *pp = netdev_priv(netdev);
3609
3610 ring->rx_max_pending = MVNETA_MAX_RXD;
3611 ring->tx_max_pending = MVNETA_MAX_TXD;
3612 ring->rx_pending = pp->rx_ring_size;
3613 ring->tx_pending = pp->tx_ring_size;
3614}
3615
3616static int mvneta_ethtool_set_ringparam(struct net_device *dev,
3617 struct ethtool_ringparam *ring)
3618{
3619 struct mvneta_port *pp = netdev_priv(dev);
3620
3621 if ((ring->rx_pending == 0) || (ring->tx_pending == 0))
3622 return -EINVAL;
3623 pp->rx_ring_size = ring->rx_pending < MVNETA_MAX_RXD ?
3624 ring->rx_pending : MVNETA_MAX_RXD;
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -03003625
3626 pp->tx_ring_size = clamp_t(u16, ring->tx_pending,
3627 MVNETA_MAX_SKB_DESCS * 2, MVNETA_MAX_TXD);
3628 if (pp->tx_ring_size != ring->tx_pending)
3629 netdev_warn(dev, "TX queue size set to %u (requested %u)\n",
3630 pp->tx_ring_size, ring->tx_pending);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003631
3632 if (netif_running(dev)) {
3633 mvneta_stop(dev);
3634 if (mvneta_open(dev)) {
3635 netdev_err(dev,
3636 "error on opening device after ring param change\n");
3637 return -ENOMEM;
3638 }
3639 }
3640
3641 return 0;
3642}
3643
Russell King9b0cdef2015-10-22 18:37:30 +01003644static void mvneta_ethtool_get_strings(struct net_device *netdev, u32 sset,
3645 u8 *data)
3646{
3647 if (sset == ETH_SS_STATS) {
3648 int i;
3649
3650 for (i = 0; i < ARRAY_SIZE(mvneta_statistics); i++)
3651 memcpy(data + i * ETH_GSTRING_LEN,
3652 mvneta_statistics[i].name, ETH_GSTRING_LEN);
3653 }
3654}
3655
3656static void mvneta_ethtool_update_stats(struct mvneta_port *pp)
3657{
3658 const struct mvneta_statistic *s;
3659 void __iomem *base = pp->base;
3660 u32 high, low, val;
Jisheng Zhang2c832292016-01-20 16:36:25 +08003661 u64 val64;
Russell King9b0cdef2015-10-22 18:37:30 +01003662 int i;
3663
3664 for (i = 0, s = mvneta_statistics;
3665 s < mvneta_statistics + ARRAY_SIZE(mvneta_statistics);
3666 s++, i++) {
Russell King9b0cdef2015-10-22 18:37:30 +01003667 switch (s->type) {
3668 case T_REG_32:
3669 val = readl_relaxed(base + s->offset);
Jisheng Zhang2c832292016-01-20 16:36:25 +08003670 pp->ethtool_stats[i] += val;
Russell King9b0cdef2015-10-22 18:37:30 +01003671 break;
3672 case T_REG_64:
3673 /* Docs say to read low 32-bit then high */
3674 low = readl_relaxed(base + s->offset);
3675 high = readl_relaxed(base + s->offset + 4);
Jisheng Zhang2c832292016-01-20 16:36:25 +08003676 val64 = (u64)high << 32 | low;
3677 pp->ethtool_stats[i] += val64;
Russell King9b0cdef2015-10-22 18:37:30 +01003678 break;
3679 }
Russell King9b0cdef2015-10-22 18:37:30 +01003680 }
3681}
3682
3683static void mvneta_ethtool_get_stats(struct net_device *dev,
3684 struct ethtool_stats *stats, u64 *data)
3685{
3686 struct mvneta_port *pp = netdev_priv(dev);
3687 int i;
3688
3689 mvneta_ethtool_update_stats(pp);
3690
3691 for (i = 0; i < ARRAY_SIZE(mvneta_statistics); i++)
3692 *data++ = pp->ethtool_stats[i];
3693}
3694
3695static int mvneta_ethtool_get_sset_count(struct net_device *dev, int sset)
3696{
3697 if (sset == ETH_SS_STATS)
3698 return ARRAY_SIZE(mvneta_statistics);
3699 return -EOPNOTSUPP;
3700}
3701
Gregory CLEMENT9a401de2015-12-09 18:23:50 +01003702static u32 mvneta_ethtool_get_rxfh_indir_size(struct net_device *dev)
3703{
3704 return MVNETA_RSS_LU_TABLE_SIZE;
3705}
3706
3707static int mvneta_ethtool_get_rxnfc(struct net_device *dev,
3708 struct ethtool_rxnfc *info,
3709 u32 *rules __always_unused)
3710{
3711 switch (info->cmd) {
3712 case ETHTOOL_GRXRINGS:
3713 info->data = rxq_number;
3714 return 0;
3715 case ETHTOOL_GRXFH:
3716 return -EOPNOTSUPP;
3717 default:
3718 return -EOPNOTSUPP;
3719 }
3720}
3721
3722static int mvneta_config_rss(struct mvneta_port *pp)
3723{
3724 int cpu;
3725 u32 val;
3726
3727 netif_tx_stop_all_queues(pp->dev);
3728
Gregory CLEMENT6b125d62016-02-04 22:09:25 +01003729 on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
Gregory CLEMENT9a401de2015-12-09 18:23:50 +01003730
3731 /* We have to synchronise on the napi of each CPU */
3732 for_each_online_cpu(cpu) {
3733 struct mvneta_pcpu_port *pcpu_port =
3734 per_cpu_ptr(pp->ports, cpu);
3735
3736 napi_synchronize(&pcpu_port->napi);
3737 napi_disable(&pcpu_port->napi);
3738 }
3739
3740 pp->rxq_def = pp->indir[0];
3741
3742 /* Update unicast mapping */
3743 mvneta_set_rx_mode(pp->dev);
3744
3745 /* Update val of portCfg register accordingly with all RxQueue types */
3746 val = MVNETA_PORT_CONFIG_DEFL_VALUE(pp->rxq_def);
3747 mvreg_write(pp, MVNETA_PORT_CONFIG, val);
3748
3749 /* Update the elected CPU matching the new rxq_def */
Gregory CLEMENT120cfa52016-02-04 22:09:29 +01003750 spin_lock(&pp->lock);
Gregory CLEMENT9a401de2015-12-09 18:23:50 +01003751 mvneta_percpu_elect(pp);
Gregory CLEMENT120cfa52016-02-04 22:09:29 +01003752 spin_unlock(&pp->lock);
Gregory CLEMENT9a401de2015-12-09 18:23:50 +01003753
3754 /* We have to synchronise on the napi of each CPU */
3755 for_each_online_cpu(cpu) {
3756 struct mvneta_pcpu_port *pcpu_port =
3757 per_cpu_ptr(pp->ports, cpu);
3758
3759 napi_enable(&pcpu_port->napi);
3760 }
3761
3762 netif_tx_start_all_queues(pp->dev);
3763
3764 return 0;
3765}
3766
3767static int mvneta_ethtool_set_rxfh(struct net_device *dev, const u32 *indir,
3768 const u8 *key, const u8 hfunc)
3769{
3770 struct mvneta_port *pp = netdev_priv(dev);
3771 /* We require at least one supported parameter to be changed
3772 * and no change in any of the unsupported parameters
3773 */
3774 if (key ||
3775 (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
3776 return -EOPNOTSUPP;
3777
3778 if (!indir)
3779 return 0;
3780
3781 memcpy(pp->indir, indir, MVNETA_RSS_LU_TABLE_SIZE);
3782
3783 return mvneta_config_rss(pp);
3784}
3785
3786static int mvneta_ethtool_get_rxfh(struct net_device *dev, u32 *indir, u8 *key,
3787 u8 *hfunc)
3788{
3789 struct mvneta_port *pp = netdev_priv(dev);
3790
3791 if (hfunc)
3792 *hfunc = ETH_RSS_HASH_TOP;
3793
3794 if (!indir)
3795 return 0;
3796
3797 memcpy(indir, pp->indir, MVNETA_RSS_LU_TABLE_SIZE);
3798
3799 return 0;
3800}
3801
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003802static const struct net_device_ops mvneta_netdev_ops = {
3803 .ndo_open = mvneta_open,
3804 .ndo_stop = mvneta_stop,
3805 .ndo_start_xmit = mvneta_tx,
3806 .ndo_set_rx_mode = mvneta_set_rx_mode,
3807 .ndo_set_mac_address = mvneta_set_mac_addr,
3808 .ndo_change_mtu = mvneta_change_mtu,
Simon Guinotb65657f2015-06-30 16:20:22 +02003809 .ndo_fix_features = mvneta_fix_features,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003810 .ndo_get_stats64 = mvneta_get_stats64,
Thomas Petazzoni15f59452013-09-04 16:26:52 +02003811 .ndo_do_ioctl = mvneta_ioctl,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003812};
3813
3814const struct ethtool_ops mvneta_eth_tool_ops = {
3815 .get_link = ethtool_op_get_link,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003816 .set_coalesce = mvneta_ethtool_set_coalesce,
3817 .get_coalesce = mvneta_ethtool_get_coalesce,
3818 .get_drvinfo = mvneta_ethtool_get_drvinfo,
3819 .get_ringparam = mvneta_ethtool_get_ringparam,
3820 .set_ringparam = mvneta_ethtool_set_ringparam,
Russell King9b0cdef2015-10-22 18:37:30 +01003821 .get_strings = mvneta_ethtool_get_strings,
3822 .get_ethtool_stats = mvneta_ethtool_get_stats,
3823 .get_sset_count = mvneta_ethtool_get_sset_count,
Gregory CLEMENT9a401de2015-12-09 18:23:50 +01003824 .get_rxfh_indir_size = mvneta_ethtool_get_rxfh_indir_size,
3825 .get_rxnfc = mvneta_ethtool_get_rxnfc,
3826 .get_rxfh = mvneta_ethtool_get_rxfh,
3827 .set_rxfh = mvneta_ethtool_set_rxfh,
Philippe Reynes013ad402016-07-30 17:42:12 +02003828 .get_link_ksettings = phy_ethtool_get_link_ksettings,
3829 .set_link_ksettings = mvneta_ethtool_set_link_ksettings,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003830};
3831
3832/* Initialize hw */
Ezequiel Garcia96728502014-05-22 20:06:59 -03003833static int mvneta_init(struct device *dev, struct mvneta_port *pp)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003834{
3835 int queue;
3836
3837 /* Disable port */
3838 mvneta_port_disable(pp);
3839
3840 /* Set port default values */
3841 mvneta_defaults_set(pp);
3842
Ezequiel Garcia96728502014-05-22 20:06:59 -03003843 pp->txqs = devm_kcalloc(dev, txq_number, sizeof(struct mvneta_tx_queue),
3844 GFP_KERNEL);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003845 if (!pp->txqs)
3846 return -ENOMEM;
3847
3848 /* Initialize TX descriptor rings */
3849 for (queue = 0; queue < txq_number; queue++) {
3850 struct mvneta_tx_queue *txq = &pp->txqs[queue];
3851 txq->id = queue;
3852 txq->size = pp->tx_ring_size;
3853 txq->done_pkts_coal = MVNETA_TXDONE_COAL_PKTS;
3854 }
3855
Ezequiel Garcia96728502014-05-22 20:06:59 -03003856 pp->rxqs = devm_kcalloc(dev, rxq_number, sizeof(struct mvneta_rx_queue),
3857 GFP_KERNEL);
3858 if (!pp->rxqs)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003859 return -ENOMEM;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003860
3861 /* Create Rx descriptor rings */
3862 for (queue = 0; queue < rxq_number; queue++) {
3863 struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
3864 rxq->id = queue;
3865 rxq->size = pp->rx_ring_size;
3866 rxq->pkts_coal = MVNETA_RX_COAL_PKTS;
3867 rxq->time_coal = MVNETA_RX_COAL_USEC;
3868 }
3869
3870 return 0;
3871}
3872
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003873/* platform glue : initialize decoding windows */
Greg KH03ce7582012-12-21 13:42:15 +00003874static void mvneta_conf_mbus_windows(struct mvneta_port *pp,
3875 const struct mbus_dram_target_info *dram)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003876{
3877 u32 win_enable;
3878 u32 win_protect;
3879 int i;
3880
3881 for (i = 0; i < 6; i++) {
3882 mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
3883 mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
3884
3885 if (i < 4)
3886 mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
3887 }
3888
3889 win_enable = 0x3f;
3890 win_protect = 0;
3891
3892 for (i = 0; i < dram->num_cs; i++) {
3893 const struct mbus_dram_window *cs = dram->cs + i;
3894 mvreg_write(pp, MVNETA_WIN_BASE(i), (cs->base & 0xffff0000) |
3895 (cs->mbus_attr << 8) | dram->mbus_dram_target_id);
3896
3897 mvreg_write(pp, MVNETA_WIN_SIZE(i),
3898 (cs->size - 1) & 0xffff0000);
3899
3900 win_enable &= ~(1 << i);
3901 win_protect |= 3 << (2 * i);
3902 }
3903
3904 mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
Marcin Wojtasdb6ba9a2015-11-30 13:27:41 +01003905 mvreg_write(pp, MVNETA_ACCESS_PROTECT_ENABLE, win_protect);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003906}
3907
3908/* Power up the port */
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003909static int mvneta_port_power_up(struct mvneta_port *pp, int phy_mode)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003910{
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003911 u32 ctrl;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003912
3913 /* MAC Cause register should be cleared */
3914 mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0);
3915
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003916 ctrl = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003917
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003918 /* Even though it might look weird, when we're configured in
3919 * SGMII or QSGMII mode, the RGMII bit needs to be set.
3920 */
3921 switch(phy_mode) {
3922 case PHY_INTERFACE_MODE_QSGMII:
3923 mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_QSGMII_SERDES_PROTO);
3924 ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
3925 break;
3926 case PHY_INTERFACE_MODE_SGMII:
3927 mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_SGMII_SERDES_PROTO);
3928 ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
3929 break;
3930 case PHY_INTERFACE_MODE_RGMII:
3931 case PHY_INTERFACE_MODE_RGMII_ID:
3932 ctrl |= MVNETA_GMAC2_PORT_RGMII;
3933 break;
3934 default:
3935 return -EINVAL;
3936 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003937
3938 /* Cancel Port Reset */
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003939 ctrl &= ~MVNETA_GMAC2_PORT_RESET;
3940 mvreg_write(pp, MVNETA_GMAC_CTRL_2, ctrl);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003941
3942 while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) &
3943 MVNETA_GMAC2_PORT_RESET) != 0)
3944 continue;
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003945
3946 return 0;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003947}
3948
3949/* Device initialization routine */
Greg KH03ce7582012-12-21 13:42:15 +00003950static int mvneta_probe(struct platform_device *pdev)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003951{
3952 const struct mbus_dram_target_info *dram_target_info;
Thomas Petazzonic3f0dd32014-03-27 11:39:29 +01003953 struct resource *res;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003954 struct device_node *dn = pdev->dev.of_node;
3955 struct device_node *phy_node;
Marcin Wojtasdc35a102016-03-14 09:39:03 +01003956 struct device_node *bm_node;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003957 struct mvneta_port *pp;
3958 struct net_device *dev;
Thomas Petazzoni8cc3e432013-06-04 04:52:23 +00003959 const char *dt_mac_addr;
3960 char hw_mac_addr[ETH_ALEN];
3961 const char *mac_from;
Stas Sergeevf8af8e62015-07-20 17:49:58 -07003962 const char *managed;
Marcin Wojtas9110ee02015-11-30 13:27:45 +01003963 int tx_csum_limit;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003964 int phy_mode;
3965 int err;
Maxime Ripard12bb03b2015-09-25 18:09:36 +02003966 int cpu;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003967
Willy Tarreauee40a112013-04-11 23:00:37 +02003968 dev = alloc_etherdev_mqs(sizeof(struct mvneta_port), txq_number, rxq_number);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003969 if (!dev)
3970 return -ENOMEM;
3971
3972 dev->irq = irq_of_parse_and_map(dn, 0);
3973 if (dev->irq == 0) {
3974 err = -EINVAL;
3975 goto err_free_netdev;
3976 }
3977
3978 phy_node = of_parse_phandle(dn, "phy", 0);
3979 if (!phy_node) {
Thomas Petazzoni83895be2014-05-16 16:14:06 +02003980 if (!of_phy_is_fixed_link(dn)) {
3981 dev_err(&pdev->dev, "no PHY specified\n");
3982 err = -ENODEV;
3983 goto err_free_irq;
3984 }
3985
3986 err = of_phy_register_fixed_link(dn);
3987 if (err < 0) {
3988 dev_err(&pdev->dev, "cannot register fixed PHY\n");
3989 goto err_free_irq;
3990 }
3991
3992 /* In the case of a fixed PHY, the DT node associated
3993 * to the PHY is the Ethernet MAC DT node.
3994 */
Uwe Kleine-Königc891c242014-08-07 21:58:46 +02003995 phy_node = of_node_get(dn);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003996 }
3997
3998 phy_mode = of_get_phy_mode(dn);
3999 if (phy_mode < 0) {
4000 dev_err(&pdev->dev, "incorrect phy-mode\n");
4001 err = -EINVAL;
Uwe Kleine-Königc891c242014-08-07 21:58:46 +02004002 goto err_put_phy_node;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004003 }
4004
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004005 dev->tx_queue_len = MVNETA_MAX_TXD;
4006 dev->watchdog_timeo = 5 * HZ;
4007 dev->netdev_ops = &mvneta_netdev_ops;
4008
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00004009 dev->ethtool_ops = &mvneta_eth_tool_ops;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004010
4011 pp = netdev_priv(dev);
Gregory CLEMENT1c2722a2016-03-12 18:44:17 +01004012 spin_lock_init(&pp->lock);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004013 pp->phy_node = phy_node;
4014 pp->phy_interface = phy_mode;
Stas Sergeevf8af8e62015-07-20 17:49:58 -07004015
4016 err = of_property_read_string(dn, "managed", &managed);
4017 pp->use_inband_status = (err == 0 &&
4018 strcmp(managed, "in-band-status") == 0);
Maxime Ripardf8642882015-09-25 18:09:38 +02004019 pp->cpu_notifier.notifier_call = mvneta_percpu_notifier;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004020
Gregory CLEMENT90b74c02015-12-09 18:23:48 +01004021 pp->rxq_def = rxq_def;
4022
Gregory CLEMENT9a401de2015-12-09 18:23:50 +01004023 pp->indir[0] = rxq_def;
4024
Jisheng Zhang2804ba42016-01-20 19:27:23 +08004025 pp->clk = devm_clk_get(&pdev->dev, "core");
4026 if (IS_ERR(pp->clk))
4027 pp->clk = devm_clk_get(&pdev->dev, NULL);
Thomas Petazzoni189dd622012-11-19 14:15:25 +01004028 if (IS_ERR(pp->clk)) {
4029 err = PTR_ERR(pp->clk);
Uwe Kleine-Königc891c242014-08-07 21:58:46 +02004030 goto err_put_phy_node;
Thomas Petazzoni189dd622012-11-19 14:15:25 +01004031 }
4032
4033 clk_prepare_enable(pp->clk);
4034
Jisheng Zhang15cc4a42016-01-20 19:27:24 +08004035 pp->clk_bus = devm_clk_get(&pdev->dev, "bus");
4036 if (!IS_ERR(pp->clk_bus))
4037 clk_prepare_enable(pp->clk_bus);
4038
Thomas Petazzonic3f0dd32014-03-27 11:39:29 +01004039 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4040 pp->base = devm_ioremap_resource(&pdev->dev, res);
4041 if (IS_ERR(pp->base)) {
4042 err = PTR_ERR(pp->base);
Arnaud Patard \(Rtp\)5445eaf2013-07-29 21:56:48 +02004043 goto err_clk;
4044 }
4045
Maxime Ripard12bb03b2015-09-25 18:09:36 +02004046 /* Alloc per-cpu port structure */
4047 pp->ports = alloc_percpu(struct mvneta_pcpu_port);
4048 if (!pp->ports) {
4049 err = -ENOMEM;
4050 goto err_clk;
4051 }
4052
willy tarreau74c41b02014-01-16 08:20:08 +01004053 /* Alloc per-cpu stats */
WANG Cong1c213bd2014-02-13 11:46:28 -08004054 pp->stats = netdev_alloc_pcpu_stats(struct mvneta_pcpu_stats);
willy tarreau74c41b02014-01-16 08:20:08 +01004055 if (!pp->stats) {
4056 err = -ENOMEM;
Maxime Ripard12bb03b2015-09-25 18:09:36 +02004057 goto err_free_ports;
willy tarreau74c41b02014-01-16 08:20:08 +01004058 }
4059
Thomas Petazzoni8cc3e432013-06-04 04:52:23 +00004060 dt_mac_addr = of_get_mac_address(dn);
Luka Perkov6c7a9a32013-10-30 00:10:01 +01004061 if (dt_mac_addr) {
Thomas Petazzoni8cc3e432013-06-04 04:52:23 +00004062 mac_from = "device tree";
4063 memcpy(dev->dev_addr, dt_mac_addr, ETH_ALEN);
4064 } else {
4065 mvneta_get_mac_addr(pp, hw_mac_addr);
4066 if (is_valid_ether_addr(hw_mac_addr)) {
4067 mac_from = "hardware";
4068 memcpy(dev->dev_addr, hw_mac_addr, ETH_ALEN);
4069 } else {
4070 mac_from = "random";
4071 eth_hw_addr_random(dev);
4072 }
4073 }
4074
Marcin Wojtas9110ee02015-11-30 13:27:45 +01004075 if (!of_property_read_u32(dn, "tx-csum-limit", &tx_csum_limit)) {
4076 if (tx_csum_limit < 0 ||
4077 tx_csum_limit > MVNETA_TX_CSUM_MAX_SIZE) {
4078 tx_csum_limit = MVNETA_TX_CSUM_DEF_SIZE;
4079 dev_info(&pdev->dev,
4080 "Wrong TX csum limit in DT, set to %dB\n",
4081 MVNETA_TX_CSUM_DEF_SIZE);
4082 }
4083 } else if (of_device_is_compatible(dn, "marvell,armada-370-neta")) {
4084 tx_csum_limit = MVNETA_TX_CSUM_DEF_SIZE;
4085 } else {
4086 tx_csum_limit = MVNETA_TX_CSUM_MAX_SIZE;
4087 }
4088
4089 pp->tx_csum_limit = tx_csum_limit;
Simon Guinotb65657f2015-06-30 16:20:22 +02004090
Marcin Wojtasdc35a102016-03-14 09:39:03 +01004091 dram_target_info = mv_mbus_dram_info();
4092 if (dram_target_info)
4093 mvneta_conf_mbus_windows(pp, dram_target_info);
4094
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004095 pp->tx_ring_size = MVNETA_MAX_TXD;
4096 pp->rx_ring_size = MVNETA_MAX_RXD;
4097
4098 pp->dev = dev;
4099 SET_NETDEV_DEV(dev, &pdev->dev);
4100
Marcin Wojtasdc35a102016-03-14 09:39:03 +01004101 pp->id = global_port_id++;
4102
4103 /* Obtain access to BM resources if enabled and already initialized */
4104 bm_node = of_parse_phandle(dn, "buffer-manager", 0);
4105 if (bm_node && bm_node->data) {
4106 pp->bm_priv = bm_node->data;
4107 err = mvneta_bm_port_init(pdev, pp);
4108 if (err < 0) {
4109 dev_info(&pdev->dev, "use SW buffer management\n");
4110 pp->bm_priv = NULL;
4111 }
4112 }
Peter Chend4e4da02016-08-01 15:02:36 +08004113 of_node_put(bm_node);
Marcin Wojtasdc35a102016-03-14 09:39:03 +01004114
Ezequiel Garcia96728502014-05-22 20:06:59 -03004115 err = mvneta_init(&pdev->dev, pp);
4116 if (err < 0)
Marcin Wojtasdc35a102016-03-14 09:39:03 +01004117 goto err_netdev;
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02004118
4119 err = mvneta_port_power_up(pp, phy_mode);
4120 if (err < 0) {
4121 dev_err(&pdev->dev, "can't power up port\n");
Marcin Wojtasdc35a102016-03-14 09:39:03 +01004122 goto err_netdev;
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02004123 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004124
Maxime Ripard12bb03b2015-09-25 18:09:36 +02004125 for_each_present_cpu(cpu) {
4126 struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
4127
4128 netif_napi_add(dev, &port->napi, mvneta_poll, NAPI_POLL_WEIGHT);
4129 port->pp = pp;
4130 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004131
Ezequiel Garcia2adb7192014-05-19 13:59:55 -03004132 dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
Ezequiel Garcia01ef26c2014-05-19 13:59:53 -03004133 dev->hw_features |= dev->features;
4134 dev->vlan_features |= dev->features;
Dmitri Epshtein928b6512016-03-12 18:44:18 +01004135 dev->priv_flags |= IFF_UNICAST_FLT | IFF_LIVE_ADDR_CHANGE;
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -03004136 dev->gso_max_segs = MVNETA_MAX_TSO_SEGS;
willy tarreaub50b72d2013-04-06 08:47:01 +00004137
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004138 err = register_netdev(dev);
4139 if (err < 0) {
4140 dev_err(&pdev->dev, "failed to register\n");
Ezequiel Garcia96728502014-05-22 20:06:59 -03004141 goto err_free_stats;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004142 }
4143
Thomas Petazzoni8cc3e432013-06-04 04:52:23 +00004144 netdev_info(dev, "Using %s mac address %pM\n", mac_from,
4145 dev->dev_addr);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004146
4147 platform_set_drvdata(pdev, pp->dev);
4148
Stas Sergeev898b2972015-04-01 20:32:49 +03004149 if (pp->use_inband_status) {
4150 struct phy_device *phy = of_phy_find_device(dn);
4151
4152 mvneta_fixed_link_update(pp, phy);
Russell King04d53b22015-09-24 20:36:18 +01004153
Andrew Lunne5a03bf2016-01-06 20:11:16 +01004154 put_device(&phy->mdio.dev);
Stas Sergeev898b2972015-04-01 20:32:49 +03004155 }
4156
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004157 return 0;
4158
Marcin Wojtasdc35a102016-03-14 09:39:03 +01004159err_netdev:
4160 unregister_netdev(dev);
4161 if (pp->bm_priv) {
4162 mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
4163 mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_short,
4164 1 << pp->id);
4165 }
willy tarreau74c41b02014-01-16 08:20:08 +01004166err_free_stats:
4167 free_percpu(pp->stats);
Maxime Ripard12bb03b2015-09-25 18:09:36 +02004168err_free_ports:
4169 free_percpu(pp->ports);
Arnaud Patard \(Rtp\)5445eaf2013-07-29 21:56:48 +02004170err_clk:
Jisheng Zhang15cc4a42016-01-20 19:27:24 +08004171 clk_disable_unprepare(pp->clk_bus);
Arnaud Patard \(Rtp\)5445eaf2013-07-29 21:56:48 +02004172 clk_disable_unprepare(pp->clk);
Uwe Kleine-Königc891c242014-08-07 21:58:46 +02004173err_put_phy_node:
4174 of_node_put(phy_node);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004175err_free_irq:
4176 irq_dispose_mapping(dev->irq);
4177err_free_netdev:
4178 free_netdev(dev);
4179 return err;
4180}
4181
4182/* Device removal routine */
Greg KH03ce7582012-12-21 13:42:15 +00004183static int mvneta_remove(struct platform_device *pdev)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004184{
4185 struct net_device *dev = platform_get_drvdata(pdev);
4186 struct mvneta_port *pp = netdev_priv(dev);
4187
4188 unregister_netdev(dev);
Jisheng Zhang15cc4a42016-01-20 19:27:24 +08004189 clk_disable_unprepare(pp->clk_bus);
Thomas Petazzoni189dd622012-11-19 14:15:25 +01004190 clk_disable_unprepare(pp->clk);
Maxime Ripard12bb03b2015-09-25 18:09:36 +02004191 free_percpu(pp->ports);
willy tarreau74c41b02014-01-16 08:20:08 +01004192 free_percpu(pp->stats);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004193 irq_dispose_mapping(dev->irq);
Uwe Kleine-Königc891c242014-08-07 21:58:46 +02004194 of_node_put(pp->phy_node);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004195 free_netdev(dev);
4196
Marcin Wojtasdc35a102016-03-14 09:39:03 +01004197 if (pp->bm_priv) {
4198 mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
4199 mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_short,
4200 1 << pp->id);
4201 }
4202
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004203 return 0;
4204}
4205
4206static const struct of_device_id mvneta_match[] = {
4207 { .compatible = "marvell,armada-370-neta" },
Simon Guinotf522a972015-06-30 16:20:20 +02004208 { .compatible = "marvell,armada-xp-neta" },
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004209 { }
4210};
4211MODULE_DEVICE_TABLE(of, mvneta_match);
4212
4213static struct platform_driver mvneta_driver = {
4214 .probe = mvneta_probe,
Greg KH03ce7582012-12-21 13:42:15 +00004215 .remove = mvneta_remove,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03004216 .driver = {
4217 .name = MVNETA_DRIVER_NAME,
4218 .of_match_table = mvneta_match,
4219 },
4220};
4221
4222module_platform_driver(mvneta_driver);
4223
4224MODULE_DESCRIPTION("Marvell NETA Ethernet Driver - www.marvell.com");
4225MODULE_AUTHOR("Rami Rosen <rosenr@marvell.com>, Thomas Petazzoni <thomas.petazzoni@free-electrons.com>");
4226MODULE_LICENSE("GPL");
4227
4228module_param(rxq_number, int, S_IRUGO);
4229module_param(txq_number, int, S_IRUGO);
4230
4231module_param(rxq_def, int, S_IRUGO);
willy tarreauf19fadf2014-01-16 08:20:17 +01004232module_param(rx_copybreak, int, S_IRUGO | S_IWUSR);