blob: 4f5ef4149e8773a52f4dee030d975295336440a4 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
27#include <linux/list_sort.h>
28#include <drm/drmP.h>
29#include <drm/amdgpu_drm.h>
30#include "amdgpu.h"
31#include "amdgpu_trace.h"
32
Alex Deucherd38ceaf2015-04-20 16:55:21 -040033int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
34 u32 ip_instance, u32 ring,
35 struct amdgpu_ring **out_ring)
36{
37 /* Right now all IPs have only one instance - multiple rings. */
38 if (ip_instance != 0) {
39 DRM_ERROR("invalid ip instance: %d\n", ip_instance);
40 return -EINVAL;
41 }
42
43 switch (ip_type) {
44 default:
45 DRM_ERROR("unknown ip type: %d\n", ip_type);
46 return -EINVAL;
47 case AMDGPU_HW_IP_GFX:
48 if (ring < adev->gfx.num_gfx_rings) {
49 *out_ring = &adev->gfx.gfx_ring[ring];
50 } else {
51 DRM_ERROR("only %d gfx rings are supported now\n",
52 adev->gfx.num_gfx_rings);
53 return -EINVAL;
54 }
55 break;
56 case AMDGPU_HW_IP_COMPUTE:
57 if (ring < adev->gfx.num_compute_rings) {
58 *out_ring = &adev->gfx.compute_ring[ring];
59 } else {
60 DRM_ERROR("only %d compute rings are supported now\n",
61 adev->gfx.num_compute_rings);
62 return -EINVAL;
63 }
64 break;
65 case AMDGPU_HW_IP_DMA:
Alex Deucherc113ea12015-10-08 16:30:37 -040066 if (ring < adev->sdma.num_instances) {
67 *out_ring = &adev->sdma.instance[ring].ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -040069 DRM_ERROR("only %d SDMA rings are supported\n",
70 adev->sdma.num_instances);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071 return -EINVAL;
72 }
73 break;
74 case AMDGPU_HW_IP_UVD:
75 *out_ring = &adev->uvd.ring;
76 break;
77 case AMDGPU_HW_IP_VCE:
78 if (ring < 2){
79 *out_ring = &adev->vce.ring[ring];
80 } else {
81 DRM_ERROR("only two VCE rings are supported\n");
82 return -EINVAL;
83 }
84 break;
85 }
86 return 0;
87}
88
Christian König91acbeb2015-12-14 16:42:31 +010089static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König4c0b2422016-02-01 11:20:37 +010090 struct amdgpu_user_fence *uf,
Christian König91acbeb2015-12-14 16:42:31 +010091 struct drm_amdgpu_cs_chunk_fence *fence_data)
92{
93 struct drm_gem_object *gobj;
94 uint32_t handle;
95
96 handle = fence_data->handle;
97 gobj = drm_gem_object_lookup(p->adev->ddev, p->filp,
98 fence_data->handle);
99 if (gobj == NULL)
100 return -EINVAL;
101
Christian König4c0b2422016-02-01 11:20:37 +0100102 uf->bo = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
103 uf->offset = fence_data->offset;
Christian König91acbeb2015-12-14 16:42:31 +0100104
Christian König4c0b2422016-02-01 11:20:37 +0100105 if (amdgpu_ttm_tt_get_usermm(uf->bo->tbo.ttm)) {
Christian König91acbeb2015-12-14 16:42:31 +0100106 drm_gem_object_unreference_unlocked(gobj);
107 return -EINVAL;
108 }
109
Christian König4c0b2422016-02-01 11:20:37 +0100110 p->uf_entry.robj = amdgpu_bo_ref(uf->bo);
Christian König91acbeb2015-12-14 16:42:31 +0100111 p->uf_entry.priority = 0;
112 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
113 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100114 p->uf_entry.user_pages = NULL;
Christian König91acbeb2015-12-14 16:42:31 +0100115
116 drm_gem_object_unreference_unlocked(gobj);
117 return 0;
118}
119
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
121{
Christian König4c0b2422016-02-01 11:20:37 +0100122 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 union drm_amdgpu_cs *cs = data;
124 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +0300125 uint64_t *chunk_array;
Christian König4c0b2422016-02-01 11:20:37 +0100126 struct amdgpu_user_fence uf = {};
Christian König50838c82016-02-03 13:44:52 +0100127 unsigned size, num_ibs = 0;
Dan Carpenter54313502015-09-25 14:36:55 +0300128 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +0300129 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130
Dan Carpenter1d263472015-09-23 13:59:28 +0300131 if (cs->in.num_chunks == 0)
132 return 0;
133
134 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
135 if (!chunk_array)
136 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137
Christian König3cb485f2015-05-11 15:34:59 +0200138 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
139 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300140 ret = -EINVAL;
141 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +0200142 }
Dan Carpenter1d263472015-09-23 13:59:28 +0300143
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400144 /* get chunks */
Arnd Bergmann028423b2015-10-07 09:41:27 +0200145 chunk_array_user = (uint64_t __user *)(unsigned long)(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146 if (copy_from_user(chunk_array, chunk_array_user,
147 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300148 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +0100149 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400150 }
151
152 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800153 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300155 if (!p->chunks) {
156 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100157 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400158 }
159
160 for (i = 0; i < p->nchunks; i++) {
161 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
162 struct drm_amdgpu_cs_chunk user_chunk;
163 uint32_t __user *cdata;
164
Arnd Bergmann028423b2015-10-07 09:41:27 +0200165 chunk_ptr = (void __user *)(unsigned long)chunk_array[i];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400166 if (copy_from_user(&user_chunk, chunk_ptr,
167 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300168 ret = -EFAULT;
169 i--;
170 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 }
172 p->chunks[i].chunk_id = user_chunk.chunk_id;
173 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174
175 size = p->chunks[i].length_dw;
Arnd Bergmann028423b2015-10-07 09:41:27 +0200176 cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400177
178 p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
179 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300180 ret = -ENOMEM;
181 i--;
182 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400183 }
184 size *= sizeof(uint32_t);
185 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300186 ret = -EFAULT;
187 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400188 }
189
Christian König9a5e8fb2015-06-23 17:07:03 +0200190 switch (p->chunks[i].chunk_id) {
191 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100192 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200193 break;
194
195 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400196 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100197 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300198 ret = -EINVAL;
199 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400200 }
Christian König91acbeb2015-12-14 16:42:31 +0100201
Christian König4c0b2422016-02-01 11:20:37 +0100202 ret = amdgpu_cs_user_fence_chunk(p, &uf, (void *)p->chunks[i].kdata);
Christian König91acbeb2015-12-14 16:42:31 +0100203 if (ret)
204 goto free_partial_kdata;
205
Christian König9a5e8fb2015-06-23 17:07:03 +0200206 break;
207
Christian König2b48d322015-06-19 17:31:29 +0200208 case AMDGPU_CHUNK_ID_DEPENDENCIES:
209 break;
210
Christian König9a5e8fb2015-06-23 17:07:03 +0200211 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300212 ret = -EINVAL;
213 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400214 }
215 }
216
Christian König50838c82016-02-03 13:44:52 +0100217 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job);
218 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100219 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400220
Christian König4c0b2422016-02-01 11:20:37 +0100221 p->job->uf = uf;
222
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400223 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300224 return 0;
225
226free_all_kdata:
227 i = p->nchunks - 1;
228free_partial_kdata:
229 for (; i >= 0; i--)
230 drm_free_large(p->chunks[i].kdata);
231 kfree(p->chunks);
Christian König2a7d9bd2015-12-18 20:33:52 +0100232put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300233 amdgpu_ctx_put(p->ctx);
234free_chunk:
235 kfree(chunk_array);
236
237 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400238}
239
240/* Returns how many bytes TTM can move per IB.
241 */
242static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
243{
244 u64 real_vram_size = adev->mc.real_vram_size;
245 u64 vram_usage = atomic64_read(&adev->vram_usage);
246
247 /* This function is based on the current VRAM usage.
248 *
249 * - If all of VRAM is free, allow relocating the number of bytes that
250 * is equal to 1/4 of the size of VRAM for this IB.
251
252 * - If more than one half of VRAM is occupied, only allow relocating
253 * 1 MB of data for this IB.
254 *
255 * - From 0 to one half of used VRAM, the threshold decreases
256 * linearly.
257 * __________________
258 * 1/4 of -|\ |
259 * VRAM | \ |
260 * | \ |
261 * | \ |
262 * | \ |
263 * | \ |
264 * | \ |
265 * | \________|1 MB
266 * |----------------|
267 * VRAM 0 % 100 %
268 * used used
269 *
270 * Note: It's a threshold, not a limit. The threshold must be crossed
271 * for buffer relocations to stop, so any buffer of an arbitrary size
272 * can be moved as long as the threshold isn't crossed before
273 * the relocation takes place. We don't want to disable buffer
274 * relocations completely.
275 *
276 * The idea is that buffers should be placed in VRAM at creation time
277 * and TTM should only do a minimum number of relocations during
278 * command submission. In practice, you need to submit at least
279 * a dozen IBs to move all buffers to VRAM if they are in GTT.
280 *
281 * Also, things can get pretty crazy under memory pressure and actual
282 * VRAM usage can change a lot, so playing safe even at 50% does
283 * consistently increase performance.
284 */
285
286 u64 half_vram = real_vram_size >> 1;
287 u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage;
288 u64 bytes_moved_threshold = half_free_vram >> 1;
289 return max(bytes_moved_threshold, 1024*1024ull);
290}
291
Christian Königf69f90a12015-12-21 19:47:42 +0100292int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200293 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400294{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400295 struct amdgpu_bo_list_entry *lobj;
Christian Königf69f90a12015-12-21 19:47:42 +0100296 u64 initial_bytes_moved;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400297 int r;
298
Christian Königa5b75052015-09-03 16:40:39 +0200299 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100300 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100301 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100302 struct mm_struct *usermm;
Christian König36409d122015-12-21 20:31:35 +0100303 uint32_t domain;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400304
Christian Königcc325d12016-02-08 11:08:35 +0100305 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
306 if (usermm && usermm != current->mm)
307 return -EPERM;
308
Christian König2f568db2016-02-23 12:36:59 +0100309 /* Check if we have user pages and nobody bound the BO already */
310 if (lobj->user_pages && bo->tbo.ttm->state != tt_bound) {
311 size_t size = sizeof(struct page *);
312
313 size *= bo->tbo.ttm->num_pages;
314 memcpy(bo->tbo.ttm->pages, lobj->user_pages, size);
315 binding_userptr = true;
316 }
317
Christian König36409d122015-12-21 20:31:35 +0100318 if (bo->pin_count)
319 continue;
320
321 /* Avoid moving this one if we have moved too many buffers
322 * for this IB already.
323 *
324 * Note that this allows moving at least one buffer of
325 * any size, because it doesn't take the current "bo"
326 * into account. We don't want to disallow buffer moves
327 * completely.
328 */
329 if (p->bytes_moved <= p->bytes_moved_threshold)
Christian König1ea863f2015-12-18 22:13:12 +0100330 domain = bo->prefered_domains;
Christian König36409d122015-12-21 20:31:35 +0100331 else
Christian König1ea863f2015-12-18 22:13:12 +0100332 domain = bo->allowed_domains;
Christian König36409d122015-12-21 20:31:35 +0100333
334 retry:
335 amdgpu_ttm_placement_from_domain(bo, domain);
336 initial_bytes_moved = atomic64_read(&bo->adev->num_bytes_moved);
337 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
338 p->bytes_moved += atomic64_read(&bo->adev->num_bytes_moved) -
339 initial_bytes_moved;
340
341 if (unlikely(r)) {
Christian König1ea863f2015-12-18 22:13:12 +0100342 if (r != -ERESTARTSYS && domain != bo->allowed_domains) {
343 domain = bo->allowed_domains;
Christian König36409d122015-12-21 20:31:35 +0100344 goto retry;
345 }
346 return r;
347 }
Christian König2f568db2016-02-23 12:36:59 +0100348
349 if (binding_userptr) {
350 drm_free_large(lobj->user_pages);
351 lobj->user_pages = NULL;
352 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400353 }
354 return 0;
355}
356
Christian König2a7d9bd2015-12-18 20:33:52 +0100357static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
358 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400359{
360 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100361 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200362 struct list_head duplicates;
monk.liu840d5142015-04-27 15:19:20 +0800363 bool need_mmap_lock = false;
Christian König2f568db2016-02-23 12:36:59 +0100364 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100365 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400366
Christian König2a7d9bd2015-12-18 20:33:52 +0100367 INIT_LIST_HEAD(&p->validated);
368
369 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800370 if (p->bo_list) {
Christian König211dff52016-02-22 15:40:59 +0100371 need_mmap_lock = p->bo_list->first_userptr !=
372 p->bo_list->num_entries;
Christian König636ce252015-12-18 21:26:47 +0100373 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
monk.liu840d5142015-04-27 15:19:20 +0800374 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400375
Christian König3c0eea62015-12-11 14:39:05 +0100376 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100377 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400378
Christian König4c0b2422016-02-01 11:20:37 +0100379 if (p->job->uf.bo)
Christian König91acbeb2015-12-14 16:42:31 +0100380 list_add(&p->uf_entry.tv.head, &p->validated);
381
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400382 if (need_mmap_lock)
383 down_read(&current->mm->mmap_sem);
384
Christian König2f568db2016-02-23 12:36:59 +0100385 while (1) {
386 struct list_head need_pages;
387 unsigned i;
388
389 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
390 &duplicates);
391 if (unlikely(r != 0))
392 goto error_free_pages;
393
394 /* Without a BO list we don't have userptr BOs */
395 if (!p->bo_list)
396 break;
397
398 INIT_LIST_HEAD(&need_pages);
399 for (i = p->bo_list->first_userptr;
400 i < p->bo_list->num_entries; ++i) {
401
402 e = &p->bo_list->array[i];
403
404 if (amdgpu_ttm_tt_userptr_invalidated(e->robj->tbo.ttm,
405 &e->user_invalidated) && e->user_pages) {
406
407 /* We acquired a page array, but somebody
408 * invalidated it. Free it an try again
409 */
410 release_pages(e->user_pages,
411 e->robj->tbo.ttm->num_pages,
412 false);
413 drm_free_large(e->user_pages);
414 e->user_pages = NULL;
415 }
416
417 if (e->robj->tbo.ttm->state != tt_bound &&
418 !e->user_pages) {
419 list_del(&e->tv.head);
420 list_add(&e->tv.head, &need_pages);
421
422 amdgpu_bo_unreserve(e->robj);
423 }
424 }
425
426 if (list_empty(&need_pages))
427 break;
428
429 /* Unreserve everything again. */
430 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
431
432 /* We tried to often, just abort */
433 if (!--tries) {
434 r = -EDEADLK;
435 goto error_free_pages;
436 }
437
438 /* Fill the page arrays for all useptrs. */
439 list_for_each_entry(e, &need_pages, tv.head) {
440 struct ttm_tt *ttm = e->robj->tbo.ttm;
441
442 e->user_pages = drm_calloc_large(ttm->num_pages,
443 sizeof(struct page*));
444 if (!e->user_pages) {
445 r = -ENOMEM;
446 goto error_free_pages;
447 }
448
449 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
450 if (r) {
451 drm_free_large(e->user_pages);
452 e->user_pages = NULL;
453 goto error_free_pages;
454 }
455 }
456
457 /* And try again. */
458 list_splice(&need_pages, &p->validated);
459 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400460
Christian Königee1782c2015-12-11 21:01:23 +0100461 amdgpu_vm_get_pt_bos(&fpriv->vm, &duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100462
Christian Königf69f90a12015-12-21 19:47:42 +0100463 p->bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(p->adev);
464 p->bytes_moved = 0;
465
466 r = amdgpu_cs_list_validate(p, &duplicates);
Christian Königa5b75052015-09-03 16:40:39 +0200467 if (r)
468 goto error_validate;
469
Christian Königf69f90a12015-12-21 19:47:42 +0100470 r = amdgpu_cs_list_validate(p, &p->validated);
Christian Königa8480302016-01-05 16:03:39 +0100471 if (r)
472 goto error_validate;
473
474 if (p->bo_list) {
475 struct amdgpu_vm *vm = &fpriv->vm;
476 unsigned i;
477
478 for (i = 0; i < p->bo_list->num_entries; i++) {
479 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
480
481 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
482 }
483 }
Christian Königa5b75052015-09-03 16:40:39 +0200484
485error_validate:
Christian Königeceb8a12016-01-11 15:35:21 +0100486 if (r) {
487 amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm);
Christian Königa5b75052015-09-03 16:40:39 +0200488 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
Christian Königeceb8a12016-01-11 15:35:21 +0100489 }
Christian Königa5b75052015-09-03 16:40:39 +0200490
Christian König2f568db2016-02-23 12:36:59 +0100491error_free_pages:
492
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400493 if (need_mmap_lock)
494 up_read(&current->mm->mmap_sem);
495
Christian König2f568db2016-02-23 12:36:59 +0100496 if (p->bo_list) {
497 for (i = p->bo_list->first_userptr;
498 i < p->bo_list->num_entries; ++i) {
499 e = &p->bo_list->array[i];
500
501 if (!e->user_pages)
502 continue;
503
504 release_pages(e->user_pages,
505 e->robj->tbo.ttm->num_pages,
506 false);
507 drm_free_large(e->user_pages);
508 }
509 }
510
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400511 return r;
512}
513
514static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
515{
516 struct amdgpu_bo_list_entry *e;
517 int r;
518
519 list_for_each_entry(e, &p->validated, tv.head) {
520 struct reservation_object *resv = e->robj->tbo.resv;
Christian Könige86f9ce2016-02-08 12:13:05 +0100521 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400522
523 if (r)
524 return r;
525 }
526 return 0;
527}
528
529static int cmp_size_smaller_first(void *priv, struct list_head *a,
530 struct list_head *b)
531{
532 struct amdgpu_bo_list_entry *la = list_entry(a, struct amdgpu_bo_list_entry, tv.head);
533 struct amdgpu_bo_list_entry *lb = list_entry(b, struct amdgpu_bo_list_entry, tv.head);
534
535 /* Sort A before B if A is smaller. */
536 return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages;
537}
538
Christian König984810f2015-11-14 21:05:35 +0100539/**
540 * cs_parser_fini() - clean parser states
541 * @parser: parser structure holding parsing context.
542 * @error: error number
543 *
544 * If error is set than unvalidate buffer, otherwise just free memory
545 * used by parsing context.
546 **/
547static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800548{
Christian Königeceb8a12016-01-11 15:35:21 +0100549 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König984810f2015-11-14 21:05:35 +0100550 unsigned i;
551
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400552 if (!error) {
Nicolai Hähnle28b8d662016-01-27 11:04:19 -0500553 amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm);
554
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400555 /* Sort the buffer list from the smallest to largest buffer,
556 * which affects the order of buffers in the LRU list.
557 * This assures that the smallest buffers are added first
558 * to the LRU list, so they are likely to be later evicted
559 * first, instead of large buffers whose eviction is more
560 * expensive.
561 *
562 * This slightly lowers the number of bytes moved by TTM
563 * per frame under memory pressure.
564 */
565 list_sort(NULL, &parser->validated, cmp_size_smaller_first);
566
567 ttm_eu_fence_buffer_objects(&parser->ticket,
Christian König984810f2015-11-14 21:05:35 +0100568 &parser->validated,
569 parser->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400570 } else if (backoff) {
571 ttm_eu_backoff_reservation(&parser->ticket,
572 &parser->validated);
573 }
Christian König984810f2015-11-14 21:05:35 +0100574 fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100575
Christian König3cb485f2015-05-11 15:34:59 +0200576 if (parser->ctx)
577 amdgpu_ctx_put(parser->ctx);
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800578 if (parser->bo_list)
579 amdgpu_bo_list_put(parser->bo_list);
580
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400581 for (i = 0; i < parser->nchunks; i++)
582 drm_free_large(parser->chunks[i].kdata);
583 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100584 if (parser->job)
585 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100586 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400587}
588
589static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
590 struct amdgpu_vm *vm)
591{
592 struct amdgpu_device *adev = p->adev;
593 struct amdgpu_bo_va *bo_va;
594 struct amdgpu_bo *bo;
595 int i, r;
596
597 r = amdgpu_vm_update_page_directory(adev, vm);
598 if (r)
599 return r;
600
Christian Könige86f9ce2016-02-08 12:13:05 +0100601 r = amdgpu_sync_fence(adev, &p->job->sync, vm->page_directory_fence);
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200602 if (r)
603 return r;
604
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400605 r = amdgpu_vm_clear_freed(adev, vm);
606 if (r)
607 return r;
608
609 if (p->bo_list) {
610 for (i = 0; i < p->bo_list->num_entries; i++) {
Christian König91e1a522015-07-06 22:06:40 +0200611 struct fence *f;
612
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400613 /* ignore duplicates */
614 bo = p->bo_list->array[i].robj;
615 if (!bo)
616 continue;
617
618 bo_va = p->bo_list->array[i].bo_va;
619 if (bo_va == NULL)
620 continue;
621
622 r = amdgpu_vm_bo_update(adev, bo_va, &bo->tbo.mem);
623 if (r)
624 return r;
625
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800626 f = bo_va->last_pt_update;
Christian Könige86f9ce2016-02-08 12:13:05 +0100627 r = amdgpu_sync_fence(adev, &p->job->sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200628 if (r)
629 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400630 }
Christian Königb495bd32015-09-10 14:00:35 +0200631
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400632 }
633
Christian Könige86f9ce2016-02-08 12:13:05 +0100634 r = amdgpu_vm_clear_invalids(adev, vm, &p->job->sync);
Christian Königb495bd32015-09-10 14:00:35 +0200635
636 if (amdgpu_vm_debug && p->bo_list) {
637 /* Invalidate all BOs to test for userspace bugs */
638 for (i = 0; i < p->bo_list->num_entries; i++) {
639 /* ignore duplicates */
640 bo = p->bo_list->array[i].robj;
641 if (!bo)
642 continue;
643
644 amdgpu_vm_bo_invalidate(adev, bo);
645 }
646 }
647
648 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400649}
650
651static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100652 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400653{
Christian Königb07c60c2016-01-31 12:29:04 +0100654 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400655 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100656 struct amdgpu_ring *ring = p->job->ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400657 int i, r;
658
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400659 /* Only for UVD/VCE VM emulation */
Christian Königb07c60c2016-01-31 12:29:04 +0100660 if (ring->funcs->parse_cs) {
661 for (i = 0; i < p->job->num_ibs; i++) {
662 r = amdgpu_ring_parse_cs(ring, p, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400663 if (r)
664 return r;
665 }
666 }
667
Christian Königb07c60c2016-01-31 12:29:04 +0100668 r = amdgpu_bo_vm_update_pte(p, vm);
Christian König984810f2015-11-14 21:05:35 +0100669 if (!r)
Christian Königb07c60c2016-01-31 12:29:04 +0100670 amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400671
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400672 return r;
673}
674
675static int amdgpu_cs_handle_lockup(struct amdgpu_device *adev, int r)
676{
677 if (r == -EDEADLK) {
678 r = amdgpu_gpu_reset(adev);
679 if (!r)
680 r = -EAGAIN;
681 }
682 return r;
683}
684
685static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
686 struct amdgpu_cs_parser *parser)
687{
688 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
689 struct amdgpu_vm *vm = &fpriv->vm;
690 int i, j;
691 int r;
692
Christian König50838c82016-02-03 13:44:52 +0100693 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400694 struct amdgpu_cs_chunk *chunk;
695 struct amdgpu_ib *ib;
696 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400697 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400698
699 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100700 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400701 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
702
703 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
704 continue;
705
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400706 r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
707 chunk_ib->ip_instance, chunk_ib->ring,
708 &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200709 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400710 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400711
Christian Königb07c60c2016-01-31 12:29:04 +0100712 if (parser->job->ring && parser->job->ring != ring)
713 return -EINVAL;
714
715 parser->job->ring = ring;
716
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400717 if (ring->funcs->parse_cs) {
Christian König4802ce12015-06-10 17:20:11 +0200718 struct amdgpu_bo_va_mapping *m;
Marek Olšák3ccec532015-06-02 17:44:49 +0200719 struct amdgpu_bo *aobj = NULL;
Christian König4802ce12015-06-10 17:20:11 +0200720 uint64_t offset;
721 uint8_t *kptr;
Marek Olšák3ccec532015-06-02 17:44:49 +0200722
Christian König4802ce12015-06-10 17:20:11 +0200723 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
724 &aobj);
Marek Olšák3ccec532015-06-02 17:44:49 +0200725 if (!aobj) {
726 DRM_ERROR("IB va_start is invalid\n");
727 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400728 }
729
Christian König4802ce12015-06-10 17:20:11 +0200730 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
731 (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
732 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
733 return -EINVAL;
734 }
735
Marek Olšák3ccec532015-06-02 17:44:49 +0200736 /* the IB should be reserved at this point */
Christian König4802ce12015-06-10 17:20:11 +0200737 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400738 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400739 return r;
740 }
741
Christian König4802ce12015-06-10 17:20:11 +0200742 offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
743 kptr += chunk_ib->va_start - offset;
744
Christian Königb07c60c2016-01-31 12:29:04 +0100745 r = amdgpu_ib_get(adev, NULL, chunk_ib->ib_bytes, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400746 if (r) {
747 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400748 return r;
749 }
750
751 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
752 amdgpu_bo_kunmap(aobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400753 } else {
Christian Königb07c60c2016-01-31 12:29:04 +0100754 r = amdgpu_ib_get(adev, vm, 0, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400755 if (r) {
756 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400757 return r;
758 }
759
760 ib->gpu_addr = chunk_ib->va_start;
761 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400762
Marek Olšák3ccec532015-06-02 17:44:49 +0200763 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800764 ib->flags = chunk_ib->flags;
Christian König3cb485f2015-05-11 15:34:59 +0200765 ib->ctx = parser->ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400766 j++;
767 }
768
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400769 /* add GDS resources to first IB */
770 if (parser->bo_list) {
771 struct amdgpu_bo *gds = parser->bo_list->gds_obj;
772 struct amdgpu_bo *gws = parser->bo_list->gws_obj;
773 struct amdgpu_bo *oa = parser->bo_list->oa_obj;
Christian König50838c82016-02-03 13:44:52 +0100774 struct amdgpu_ib *ib = &parser->job->ibs[0];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400775
776 if (gds) {
777 ib->gds_base = amdgpu_bo_gpu_offset(gds);
778 ib->gds_size = amdgpu_bo_size(gds);
779 }
780 if (gws) {
781 ib->gws_base = amdgpu_bo_gpu_offset(gws);
782 ib->gws_size = amdgpu_bo_size(gws);
783 }
784 if (oa) {
785 ib->oa_base = amdgpu_bo_gpu_offset(oa);
786 ib->oa_size = amdgpu_bo_size(oa);
787 }
788 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400789 /* wrap the last IB with user fence */
Christian König4c0b2422016-02-01 11:20:37 +0100790 if (parser->job->uf.bo) {
Christian König50838c82016-02-03 13:44:52 +0100791 struct amdgpu_ib *ib = &parser->job->ibs[parser->job->num_ibs - 1];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400792
793 /* UVD & VCE fw doesn't support user fences */
Christian Königb07c60c2016-01-31 12:29:04 +0100794 if (parser->job->ring->type == AMDGPU_RING_TYPE_UVD ||
795 parser->job->ring->type == AMDGPU_RING_TYPE_VCE)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400796 return -EINVAL;
797
Christian König4c0b2422016-02-01 11:20:37 +0100798 ib->user = &parser->job->uf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400799 }
800
801 return 0;
802}
803
Christian König2b48d322015-06-19 17:31:29 +0200804static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
805 struct amdgpu_cs_parser *p)
806{
Christian König76a1ea62015-07-06 19:42:10 +0200807 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2b48d322015-06-19 17:31:29 +0200808 int i, j, r;
809
Christian König2b48d322015-06-19 17:31:29 +0200810 for (i = 0; i < p->nchunks; ++i) {
811 struct drm_amdgpu_cs_chunk_dep *deps;
812 struct amdgpu_cs_chunk *chunk;
813 unsigned num_deps;
814
815 chunk = &p->chunks[i];
816
817 if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
818 continue;
819
820 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
821 num_deps = chunk->length_dw * 4 /
822 sizeof(struct drm_amdgpu_cs_chunk_dep);
823
824 for (j = 0; j < num_deps; ++j) {
Christian König2b48d322015-06-19 17:31:29 +0200825 struct amdgpu_ring *ring;
Christian König76a1ea62015-07-06 19:42:10 +0200826 struct amdgpu_ctx *ctx;
Christian König21c16bf2015-07-07 17:24:49 +0200827 struct fence *fence;
Christian König2b48d322015-06-19 17:31:29 +0200828
829 r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
830 deps[j].ip_instance,
831 deps[j].ring, &ring);
832 if (r)
833 return r;
834
Christian König76a1ea62015-07-06 19:42:10 +0200835 ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
836 if (ctx == NULL)
837 return -EINVAL;
838
Christian König21c16bf2015-07-07 17:24:49 +0200839 fence = amdgpu_ctx_get_fence(ctx, ring,
840 deps[j].handle);
841 if (IS_ERR(fence)) {
842 r = PTR_ERR(fence);
Christian König76a1ea62015-07-06 19:42:10 +0200843 amdgpu_ctx_put(ctx);
Christian König2b48d322015-06-19 17:31:29 +0200844 return r;
Christian König21c16bf2015-07-07 17:24:49 +0200845
846 } else if (fence) {
Christian Könige86f9ce2016-02-08 12:13:05 +0100847 r = amdgpu_sync_fence(adev, &p->job->sync,
848 fence);
Christian König21c16bf2015-07-07 17:24:49 +0200849 fence_put(fence);
850 amdgpu_ctx_put(ctx);
851 if (r)
852 return r;
Christian König76a1ea62015-07-06 19:42:10 +0200853 }
Christian König2b48d322015-06-19 17:31:29 +0200854 }
855 }
856
857 return 0;
858}
859
Christian Königcd75dc62016-01-31 11:30:55 +0100860static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
861 union drm_amdgpu_cs *cs)
862{
Christian Königb07c60c2016-01-31 12:29:04 +0100863 struct amdgpu_ring *ring = p->job->ring;
Christian Königcd75dc62016-01-31 11:30:55 +0100864 struct amd_sched_fence *fence;
865 struct amdgpu_job *job;
866
Christian König50838c82016-02-03 13:44:52 +0100867 job = p->job;
868 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +0100869
870 job->base.sched = &ring->sched;
871 job->base.s_entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +0100872 job->owner = p->filp;
Christian Königcd75dc62016-01-31 11:30:55 +0100873
Christian Königcd75dc62016-01-31 11:30:55 +0100874 fence = amd_sched_fence_create(job->base.s_entity, p->filp);
875 if (!fence) {
Christian Königd71518b2016-02-01 12:20:25 +0100876 amdgpu_job_free(job);
Christian Königcd75dc62016-01-31 11:30:55 +0100877 return -ENOMEM;
878 }
879
880 job->base.s_fence = fence;
881 p->fence = fence_get(&fence->base);
882
883 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring,
884 &fence->base);
885 job->ibs[job->num_ibs - 1].sequence = cs->out.handle;
886
887 trace_amdgpu_cs_ioctl(job);
888 amd_sched_entity_push_job(&job->base);
889
890 return 0;
891}
892
Chunming Zhou049fc522015-07-21 14:36:51 +0800893int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
894{
895 struct amdgpu_device *adev = dev->dev_private;
896 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +0100897 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +0200898 bool reserved_buffers = false;
899 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +0800900
Christian König0c418f12015-09-01 15:13:53 +0200901 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +0800902 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +0800903
Christian König7e52a812015-11-04 15:44:39 +0100904 parser.adev = adev;
905 parser.filp = filp;
906
907 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400908 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +0800909 DRM_ERROR("Failed to initialize parser !\n");
Christian König7e52a812015-11-04 15:44:39 +0100910 amdgpu_cs_parser_fini(&parser, r, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400911 r = amdgpu_cs_handle_lockup(adev, r);
912 return r;
913 }
Christian König2a7d9bd2015-12-18 20:33:52 +0100914 r = amdgpu_cs_parser_bos(&parser, data);
Christian König26a69802015-08-18 21:09:33 +0200915 if (r == -ENOMEM)
916 DRM_ERROR("Not enough memory for command submission!\n");
917 else if (r && r != -ERESTARTSYS)
918 DRM_ERROR("Failed to process the buffer list %d!\n", r);
919 else if (!r) {
920 reserved_buffers = true;
Christian König7e52a812015-11-04 15:44:39 +0100921 r = amdgpu_cs_ib_fill(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +0200922 }
923
924 if (!r) {
Christian König7e52a812015-11-04 15:44:39 +0100925 r = amdgpu_cs_dependencies(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +0200926 if (r)
927 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
928 }
929
930 if (r)
931 goto out;
932
Christian König50838c82016-02-03 13:44:52 +0100933 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +0100934 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +0200935
Christian König7e52a812015-11-04 15:44:39 +0100936 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +0800937 if (r)
938 goto out;
939
Christian König4acabfe2016-01-31 11:32:04 +0100940 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400941
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400942out:
Christian König7e52a812015-11-04 15:44:39 +0100943 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400944 r = amdgpu_cs_handle_lockup(adev, r);
945 return r;
946}
947
948/**
949 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
950 *
951 * @dev: drm device
952 * @data: data from userspace
953 * @filp: file private
954 *
955 * Wait for the command submission identified by handle to finish.
956 */
957int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
958 struct drm_file *filp)
959{
960 union drm_amdgpu_wait_cs *wait = data;
961 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400962 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +0200963 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800964 struct amdgpu_ctx *ctx;
Christian König21c16bf2015-07-07 17:24:49 +0200965 struct fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400966 long r;
967
Christian König21c16bf2015-07-07 17:24:49 +0200968 r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
969 wait->in.ring, &ring);
970 if (r)
971 return r;
972
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800973 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
974 if (ctx == NULL)
975 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +0800976
977 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
978 if (IS_ERR(fence))
979 r = PTR_ERR(fence);
980 else if (fence) {
981 r = fence_wait_timeout(fence, true, timeout);
982 fence_put(fence);
983 } else
Christian König21c16bf2015-07-07 17:24:49 +0200984 r = 1;
985
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800986 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400987 if (r < 0)
988 return r;
989
990 memset(wait, 0, sizeof(*wait));
991 wait->out.status = (r == 0);
992
993 return 0;
994}
995
996/**
997 * amdgpu_cs_find_bo_va - find bo_va for VM address
998 *
999 * @parser: command submission parser context
1000 * @addr: VM address
1001 * @bo: resulting BO of the mapping found
1002 *
1003 * Search the buffer objects in the command submission context for a certain
1004 * virtual memory address. Returns allocation structure when found, NULL
1005 * otherwise.
1006 */
1007struct amdgpu_bo_va_mapping *
1008amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1009 uint64_t addr, struct amdgpu_bo **bo)
1010{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001011 struct amdgpu_bo_va_mapping *mapping;
Christian König15486fd22015-12-22 16:06:12 +01001012 unsigned i;
1013
1014 if (!parser->bo_list)
1015 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001016
1017 addr /= AMDGPU_GPU_PAGE_SIZE;
1018
Christian König15486fd22015-12-22 16:06:12 +01001019 for (i = 0; i < parser->bo_list->num_entries; i++) {
1020 struct amdgpu_bo_list_entry *lobj;
1021
1022 lobj = &parser->bo_list->array[i];
1023 if (!lobj->bo_va)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001024 continue;
1025
Christian König15486fd22015-12-22 16:06:12 +01001026 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
Christian König7fc11952015-07-30 11:53:42 +02001027 if (mapping->it.start > addr ||
1028 addr > mapping->it.last)
1029 continue;
1030
Christian König15486fd22015-12-22 16:06:12 +01001031 *bo = lobj->bo_va->bo;
Christian König7fc11952015-07-30 11:53:42 +02001032 return mapping;
1033 }
1034
Christian König15486fd22015-12-22 16:06:12 +01001035 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001036 if (mapping->it.start > addr ||
1037 addr > mapping->it.last)
1038 continue;
1039
Christian König15486fd22015-12-22 16:06:12 +01001040 *bo = lobj->bo_va->bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001041 return mapping;
1042 }
1043 }
1044
1045 return NULL;
1046}