blob: 08595cf90b0139ee0da24f4ac3725e30dcbf9d68 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon.h"
Dave Airlie99ee7fa2010-11-23 11:47:49 +100037#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40int radeon_ttm_init(struct radeon_device *rdev);
41void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010042static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44/*
45 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
46 * function are calling it.
47 */
48
Rashika Kheria2f436512014-01-06 20:55:28 +053049static void radeon_bo_clear_va(struct radeon_bo *bo)
Jerome Glisse721604a2012-01-05 22:11:05 -050050{
51 struct radeon_bo_va *bo_va, *tmp;
52
53 list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
54 /* remove from all vm address space */
Christian Könige971bd52012-09-11 16:10:04 +020055 radeon_vm_bo_rmv(bo->rdev, bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -050056 }
57}
58
Jerome Glisse4c788672009-11-20 14:29:23 +010059static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020060{
Jerome Glisse4c788672009-11-20 14:29:23 +010061 struct radeon_bo *bo;
62
63 bo = container_of(tbo, struct radeon_bo, tbo);
64 mutex_lock(&bo->rdev->gem.mutex);
65 list_del_init(&bo->list);
66 mutex_unlock(&bo->rdev->gem.mutex);
67 radeon_bo_clear_surface_reg(bo);
Jerome Glisse721604a2012-01-05 22:11:05 -050068 radeon_bo_clear_va(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +010069 drm_gem_object_release(&bo->gem_base);
Jerome Glisse4c788672009-11-20 14:29:23 +010070 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020071}
72
Jerome Glissed03d8582009-12-14 21:02:09 +010073bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
74{
75 if (bo->destroy == &radeon_ttm_bo_destroy)
76 return true;
77 return false;
78}
79
Jerome Glisse312ea8d2009-12-07 15:52:58 +010080void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
81{
82 u32 c = 0;
83
84 rbo->placement.fpfn = 0;
Jerome Glisse93225b02010-12-03 16:38:19 -050085 rbo->placement.lpfn = 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010086 rbo->placement.placement = rbo->placements;
Alex Deucher20707872013-01-17 13:10:50 -050087 rbo->placement.busy_placement = rbo->placements;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010088 if (domain & RADEON_GEM_DOMAIN_VRAM)
89 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
90 TTM_PL_FLAG_VRAM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -050091 if (domain & RADEON_GEM_DOMAIN_GTT) {
92 if (rbo->rdev->flags & RADEON_IS_AGP) {
93 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT;
94 } else {
95 rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
96 }
97 }
98 if (domain & RADEON_GEM_DOMAIN_CPU) {
99 if (rbo->rdev->flags & RADEON_IS_AGP) {
Dave Airliedd54fee72012-12-14 21:04:46 +1000100 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500101 } else {
Dave Airliedd54fee72012-12-14 21:04:46 +1000102 rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500103 }
104 }
Jerome Glisse9fb03e62009-12-11 15:13:22 +0100105 if (!c)
106 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100107 rbo->placement.num_placement = c;
108 rbo->placement.num_busy_placement = c;
109}
110
Daniel Vetter441921d2011-02-18 17:59:16 +0100111int radeon_bo_create(struct radeon_device *rdev,
Alex Deucher268b2512010-11-17 19:00:26 -0500112 unsigned long size, int byte_align, bool kernel, u32 domain,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400113 struct sg_table *sg, struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114{
Jerome Glisse4c788672009-11-20 14:29:23 +0100115 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200116 enum ttm_bo_type type;
Jerome Glisse93225b02010-12-03 16:38:19 -0500117 unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500118 size_t acc_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 int r;
120
Daniel Vetter441921d2011-02-18 17:59:16 +0100121 size = ALIGN(size, PAGE_SIZE);
122
Ilija Hadzic949c4a32012-05-15 16:40:10 -0400123 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200124 if (kernel) {
125 type = ttm_bo_type_kernel;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400126 } else if (sg) {
127 type = ttm_bo_type_sg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200128 } else {
129 type = ttm_bo_type_device;
130 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100131 *bo_ptr = NULL;
Michel Dänzer2b66b502010-11-09 11:50:05 +0100132
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500133 acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
134 sizeof(struct radeon_bo));
135
Jerome Glisse4c788672009-11-20 14:29:23 +0100136 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
137 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200138 return -ENOMEM;
Daniel Vetter441921d2011-02-18 17:59:16 +0100139 r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
140 if (unlikely(r)) {
141 kfree(bo);
142 return r;
143 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100144 bo->rdev = rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100145 bo->surface_reg = -1;
146 INIT_LIST_HEAD(&bo->list);
Jerome Glisse721604a2012-01-05 22:11:05 -0500147 INIT_LIST_HEAD(&bo->va);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100148 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100149 /* Kernel allocation are uninterruptible */
Christian Königdb7fce32012-05-11 14:57:18 +0200150 down_read(&rdev->pm.mclk_lock);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100151 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000152 &bo->placement, page_align, !kernel, NULL,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400153 acc_size, sg, &radeon_ttm_bo_destroy);
Christian Königdb7fce32012-05-11 14:57:18 +0200154 up_read(&rdev->pm.mclk_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156 return r;
157 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100158 *bo_ptr = bo;
Daniel Vetter441921d2011-02-18 17:59:16 +0100159
Dave Airlie99ee7fa2010-11-23 11:47:49 +1000160 trace_radeon_bo_create(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +0100161
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 return 0;
163}
164
Jerome Glisse4c788672009-11-20 14:29:23 +0100165int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166{
Jerome Glisse4c788672009-11-20 14:29:23 +0100167 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168 int r;
169
Jerome Glisse4c788672009-11-20 14:29:23 +0100170 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200171 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100172 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200173 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200174 return 0;
175 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100176 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200177 if (r) {
178 return r;
179 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100180 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100182 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200183 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100184 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 return 0;
186}
187
Jerome Glisse4c788672009-11-20 14:29:23 +0100188void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189{
Jerome Glisse4c788672009-11-20 14:29:23 +0100190 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200191 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100192 bo->kptr = NULL;
193 radeon_bo_check_tiling(bo, 0, 0);
194 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200195}
196
Jerome Glisse4c788672009-11-20 14:29:23 +0100197void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198{
Jerome Glisse4c788672009-11-20 14:29:23 +0100199 struct ttm_buffer_object *tbo;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000200 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201
Jerome Glisse4c788672009-11-20 14:29:23 +0100202 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203 return;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000204 rdev = (*bo)->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100205 tbo = &((*bo)->tbo);
Christian Königdb7fce32012-05-11 14:57:18 +0200206 down_read(&rdev->pm.mclk_lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100207 ttm_bo_unref(&tbo);
Christian Königdb7fce32012-05-11 14:57:18 +0200208 up_read(&rdev->pm.mclk_lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100209 if (tbo == NULL)
210 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211}
212
Michel Dänzerc4353012012-03-14 17:12:41 +0100213int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
214 u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100216 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217
Jerome Glisse4c788672009-11-20 14:29:23 +0100218 if (bo->pin_count) {
219 bo->pin_count++;
220 if (gpu_addr)
221 *gpu_addr = radeon_bo_gpu_offset(bo);
Michel Dänzerd9366222012-03-28 08:52:32 +0200222
223 if (max_offset != 0) {
224 u64 domain_start;
225
226 if (domain == RADEON_GEM_DOMAIN_VRAM)
227 domain_start = bo->rdev->mc.vram_start;
228 else
229 domain_start = bo->rdev->mc.gtt_start;
Michel Dänzere199fd42012-03-29 16:47:43 +0200230 WARN_ON_ONCE(max_offset <
231 (radeon_bo_gpu_offset(bo) - domain_start));
Michel Dänzerd9366222012-03-28 08:52:32 +0200232 }
233
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234 return 0;
235 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100236 radeon_ttm_placement_from_domain(bo, domain);
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000237 if (domain == RADEON_GEM_DOMAIN_VRAM) {
238 /* force to pin into visible video ram */
239 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
240 }
Michel Dänzerc4353012012-03-14 17:12:41 +0100241 if (max_offset) {
242 u64 lpfn = max_offset >> PAGE_SHIFT;
243
244 if (!bo->placement.lpfn)
245 bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT;
246
247 if (lpfn < bo->placement.lpfn)
248 bo->placement.lpfn = lpfn;
249 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100250 for (i = 0; i < bo->placement.num_placement; i++)
251 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000252 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100253 if (likely(r == 0)) {
254 bo->pin_count = 1;
255 if (gpu_addr != NULL)
256 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100258 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100259 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260 return r;
261}
262
Michel Dänzerc4353012012-03-14 17:12:41 +0100263int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
264{
265 return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
266}
267
Jerome Glisse4c788672009-11-20 14:29:23 +0100268int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100270 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271
Jerome Glisse4c788672009-11-20 14:29:23 +0100272 if (!bo->pin_count) {
273 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
274 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100276 bo->pin_count--;
277 if (bo->pin_count)
278 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100279 for (i = 0; i < bo->placement.num_placement; i++)
280 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000281 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100282 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100283 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100284 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285}
286
Jerome Glisse4c788672009-11-20 14:29:23 +0100287int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288{
Dave Airlied796d842010-01-25 13:08:08 +1000289 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
290 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500291 if (rdev->mc.igp_sideport_enabled == false)
292 /* Useless to evict on IGP chips */
293 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200294 }
295 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
296}
297
Jerome Glisse4c788672009-11-20 14:29:23 +0100298void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299{
Jerome Glisse4c788672009-11-20 14:29:23 +0100300 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301
302 if (list_empty(&rdev->gem.objects)) {
303 return;
304 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100305 dev_err(rdev->dev, "Userspace still has active objects !\n");
306 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100308 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
Daniel Vetter31c36032011-02-18 17:59:18 +0100309 &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
310 *((unsigned long *)&bo->gem_base.refcount));
Jerome Glisse4c788672009-11-20 14:29:23 +0100311 mutex_lock(&bo->rdev->gem.mutex);
312 list_del_init(&bo->list);
313 mutex_unlock(&bo->rdev->gem.mutex);
Dave Airlie91132d62011-03-01 13:40:06 +1000314 /* this should unref the ttm bo */
Daniel Vetter31c36032011-02-18 17:59:18 +0100315 drm_gem_object_unreference(&bo->gem_base);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316 mutex_unlock(&rdev->ddev->struct_mutex);
317 }
318}
319
Jerome Glisse4c788672009-11-20 14:29:23 +0100320int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321{
Jerome Glissea4d68272009-09-11 13:00:43 +0200322 /* Add an MTRR for the VRAM */
Samuel Lia0a53aa2013-04-08 17:25:47 -0400323 if (!rdev->fastfb_working) {
Andy Lutomirski07ebea22013-05-13 23:58:45 +0000324 rdev->mc.vram_mtrr = arch_phys_wc_add(rdev->mc.aper_base,
325 rdev->mc.aper_size);
Samuel Lia0a53aa2013-04-08 17:25:47 -0400326 }
Jerome Glissea4d68272009-09-11 13:00:43 +0200327 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
328 rdev->mc.mc_vram_size >> 20,
329 (unsigned long long)rdev->mc.aper_size >> 20);
330 DRM_INFO("RAM width %dbits %cDR\n",
331 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332 return radeon_ttm_init(rdev);
333}
334
Jerome Glisse4c788672009-11-20 14:29:23 +0100335void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200336{
337 radeon_ttm_fini(rdev);
Andy Lutomirski07ebea22013-05-13 23:58:45 +0000338 arch_phys_wc_del(rdev->mc.vram_mtrr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200339}
340
Jerome Glisse4c788672009-11-20 14:29:23 +0100341void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
342 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200343{
Christian König4474f3a2013-04-08 12:41:28 +0200344 if (lobj->written) {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000345 list_add(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346 } else {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000347 list_add_tail(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348 }
349}
350
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200351int radeon_bo_list_validate(struct ww_acquire_ctx *ticket,
352 struct list_head *head, int ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353{
Jerome Glisse4c788672009-11-20 14:29:23 +0100354 struct radeon_bo_list *lobj;
355 struct radeon_bo *bo;
Alex Deucher20707872013-01-17 13:10:50 -0500356 u32 domain;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357 int r;
358
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200359 r = ttm_eu_reserve_buffers(ticket, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361 return r;
362 }
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000363 list_for_each_entry(lobj, head, tv.head) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100364 bo = lobj->bo;
365 if (!bo->pin_count) {
Christian König4474f3a2013-04-08 12:41:28 +0200366 domain = lobj->domain;
Alex Deucher20707872013-01-17 13:10:50 -0500367
368 retry:
369 radeon_ttm_placement_from_domain(bo, domain);
Christian Königf2ba57b2013-04-08 12:41:29 +0200370 if (ring == R600_RING_TYPE_UVD_INDEX)
371 radeon_uvd_force_into_uvd_segment(bo);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100372 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000373 true, false);
Michel Dänzere3765732010-07-08 12:43:28 +1000374 if (unlikely(r)) {
Christian König4474f3a2013-04-08 12:41:28 +0200375 if (r != -ERESTARTSYS && domain != lobj->alt_domain) {
376 domain = lobj->alt_domain;
Alex Deucher20707872013-01-17 13:10:50 -0500377 goto retry;
378 }
Maarten Lankhorst1b6e5fd2013-07-10 12:26:56 +0200379 ttm_eu_backoff_reservation(ticket, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200380 return r;
Michel Dänzere3765732010-07-08 12:43:28 +1000381 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200382 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100383 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
384 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385 }
386 return 0;
387}
388
Jerome Glisse4c788672009-11-20 14:29:23 +0100389int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200390 struct vm_area_struct *vma)
391{
Jerome Glisse4c788672009-11-20 14:29:23 +0100392 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200393}
394
Dave Airlie550e2d92009-12-09 14:15:38 +1000395int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200396{
Jerome Glisse4c788672009-11-20 14:29:23 +0100397 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000398 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100399 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000400 int steal;
401 int i;
402
Maarten Lankhorst977c38d2013-06-27 13:48:26 +0200403 lockdep_assert_held(&bo->tbo.resv->lock.base);
Jerome Glisse4c788672009-11-20 14:29:23 +0100404
405 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000406 return 0;
407
Jerome Glisse4c788672009-11-20 14:29:23 +0100408 if (bo->surface_reg >= 0) {
409 reg = &rdev->surface_regs[bo->surface_reg];
410 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000411 goto out;
412 }
413
414 steal = -1;
415 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
416
417 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100418 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000419 break;
420
Jerome Glisse4c788672009-11-20 14:29:23 +0100421 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000422 if (old_object->pin_count == 0)
423 steal = i;
424 }
425
426 /* if we are all out */
427 if (i == RADEON_GEM_MAX_SURFACES) {
428 if (steal == -1)
429 return -ENOMEM;
430 /* find someone with a surface reg and nuke their BO */
431 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100432 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000433 /* blow away the mapping */
434 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100435 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000436 old_object->surface_reg = -1;
437 i = steal;
438 }
439
Jerome Glisse4c788672009-11-20 14:29:23 +0100440 bo->surface_reg = i;
441 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000442
443out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100444 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
Ben Skeggsd961db72010-08-05 10:48:18 +1000445 bo->tbo.mem.start << PAGE_SHIFT,
Jerome Glisse4c788672009-11-20 14:29:23 +0100446 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000447 return 0;
448}
449
Jerome Glisse4c788672009-11-20 14:29:23 +0100450static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000451{
Jerome Glisse4c788672009-11-20 14:29:23 +0100452 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000453 struct radeon_surface_reg *reg;
454
Jerome Glisse4c788672009-11-20 14:29:23 +0100455 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000456 return;
457
Jerome Glisse4c788672009-11-20 14:29:23 +0100458 reg = &rdev->surface_regs[bo->surface_reg];
459 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000460
Jerome Glisse4c788672009-11-20 14:29:23 +0100461 reg->bo = NULL;
462 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000463}
464
Jerome Glisse4c788672009-11-20 14:29:23 +0100465int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
466 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000467{
Jerome Glisse285484e2011-12-16 17:03:42 -0500468 struct radeon_device *rdev = bo->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100469 int r;
470
Jerome Glisse285484e2011-12-16 17:03:42 -0500471 if (rdev->family >= CHIP_CEDAR) {
472 unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
473
474 bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
475 bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
476 mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
477 tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
478 stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
479 switch (bankw) {
480 case 0:
481 case 1:
482 case 2:
483 case 4:
484 case 8:
485 break;
486 default:
487 return -EINVAL;
488 }
489 switch (bankh) {
490 case 0:
491 case 1:
492 case 2:
493 case 4:
494 case 8:
495 break;
496 default:
497 return -EINVAL;
498 }
499 switch (mtaspect) {
500 case 0:
501 case 1:
502 case 2:
503 case 4:
504 case 8:
505 break;
506 default:
507 return -EINVAL;
508 }
509 if (tilesplit > 6) {
510 return -EINVAL;
511 }
512 if (stilesplit > 6) {
513 return -EINVAL;
514 }
515 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100516 r = radeon_bo_reserve(bo, false);
517 if (unlikely(r != 0))
518 return r;
519 bo->tiling_flags = tiling_flags;
520 bo->pitch = pitch;
521 radeon_bo_unreserve(bo);
522 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000523}
524
Jerome Glisse4c788672009-11-20 14:29:23 +0100525void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
526 uint32_t *tiling_flags,
527 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000528{
Maarten Lankhorst977c38d2013-06-27 13:48:26 +0200529 lockdep_assert_held(&bo->tbo.resv->lock.base);
530
Dave Airliee024e112009-06-24 09:48:08 +1000531 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100532 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000533 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100534 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000535}
536
Jerome Glisse4c788672009-11-20 14:29:23 +0100537int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
538 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000539{
Maarten Lankhorst977c38d2013-06-27 13:48:26 +0200540 if (!force_drop)
541 lockdep_assert_held(&bo->tbo.resv->lock.base);
Jerome Glisse4c788672009-11-20 14:29:23 +0100542
543 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000544 return 0;
545
546 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100547 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000548 return 0;
549 }
550
Jerome Glisse4c788672009-11-20 14:29:23 +0100551 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000552 if (!has_moved)
553 return 0;
554
Jerome Glisse4c788672009-11-20 14:29:23 +0100555 if (bo->surface_reg >= 0)
556 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000557 return 0;
558 }
559
Jerome Glisse4c788672009-11-20 14:29:23 +0100560 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000561 return 0;
562
Jerome Glisse4c788672009-11-20 14:29:23 +0100563 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000564}
565
566void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100567 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000568{
Jerome Glissed03d8582009-12-14 21:02:09 +0100569 struct radeon_bo *rbo;
570 if (!radeon_ttm_bo_is_radeon_bo(bo))
571 return;
572 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100573 radeon_bo_check_tiling(rbo, 0, 1);
Jerome Glisse721604a2012-01-05 22:11:05 -0500574 radeon_vm_bo_invalidate(rbo->rdev, rbo);
Dave Airliee024e112009-06-24 09:48:08 +1000575}
576
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200577int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000578{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200579 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100580 struct radeon_bo *rbo;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200581 unsigned long offset, size;
582 int r;
583
Jerome Glissed03d8582009-12-14 21:02:09 +0100584 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200585 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100586 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100587 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200588 rdev = rbo->rdev;
589 if (bo->mem.mem_type == TTM_PL_VRAM) {
590 size = bo->mem.num_pages << PAGE_SHIFT;
Ben Skeggsd961db72010-08-05 10:48:18 +1000591 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200592 if ((offset + size) > rdev->mc.visible_vram_size) {
593 /* hurrah the memory is not visible ! */
594 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
595 rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000596 r = ttm_bo_validate(bo, &rbo->placement, false, false);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200597 if (unlikely(r != 0))
598 return r;
Ben Skeggsd961db72010-08-05 10:48:18 +1000599 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200600 /* this should not happen */
601 if ((offset + size) > rdev->mc.visible_vram_size)
602 return -EINVAL;
603 }
604 }
605 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000606}
Andi Kleence580fa2011-10-13 16:08:47 -0700607
Dave Airlie83f30d02011-10-27 18:15:10 +0200608int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
Andi Kleence580fa2011-10-13 16:08:47 -0700609{
610 int r;
611
612 r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
613 if (unlikely(r != 0))
614 return r;
615 spin_lock(&bo->tbo.bdev->fence_lock);
616 if (mem_type)
617 *mem_type = bo->tbo.mem.mem_type;
618 if (bo->tbo.sync_obj)
Dave Airlie1717c0e2011-10-27 18:28:37 +0200619 r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
Andi Kleence580fa2011-10-13 16:08:47 -0700620 spin_unlock(&bo->tbo.bdev->fence_lock);
621 ttm_bo_unreserve(&bo->tbo);
622 return r;
623}