blob: 6e7f4682814863a072e4590636333a50703d353c [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020030#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020031#include <linux/seq_file.h>
32#include <linux/platform_device.h>
33#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020035#include <linux/workqueue.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020036
37#include <plat/display.h>
38#include <plat/clock.h>
39
40#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053041#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020042
43/*#define VERBOSE_IRQ*/
44#define DSI_CATCH_MISSING_TE
45
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020046struct dsi_reg { u16 idx; };
47
48#define DSI_REG(idx) ((const struct dsi_reg) { idx })
49
50#define DSI_SZ_REGS SZ_1K
51/* DSI Protocol Engine */
52
53#define DSI_REVISION DSI_REG(0x0000)
54#define DSI_SYSCONFIG DSI_REG(0x0010)
55#define DSI_SYSSTATUS DSI_REG(0x0014)
56#define DSI_IRQSTATUS DSI_REG(0x0018)
57#define DSI_IRQENABLE DSI_REG(0x001C)
58#define DSI_CTRL DSI_REG(0x0040)
59#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
60#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
61#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
62#define DSI_CLK_CTRL DSI_REG(0x0054)
63#define DSI_TIMING1 DSI_REG(0x0058)
64#define DSI_TIMING2 DSI_REG(0x005C)
65#define DSI_VM_TIMING1 DSI_REG(0x0060)
66#define DSI_VM_TIMING2 DSI_REG(0x0064)
67#define DSI_VM_TIMING3 DSI_REG(0x0068)
68#define DSI_CLK_TIMING DSI_REG(0x006C)
69#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
70#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
71#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
72#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
73#define DSI_VM_TIMING4 DSI_REG(0x0080)
74#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
75#define DSI_VM_TIMING5 DSI_REG(0x0088)
76#define DSI_VM_TIMING6 DSI_REG(0x008C)
77#define DSI_VM_TIMING7 DSI_REG(0x0090)
78#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
79#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
80#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
81#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
82#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
83#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
84#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
85#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
86
87/* DSIPHY_SCP */
88
89#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
90#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
91#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
92#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
93
94/* DSI_PLL_CTRL_SCP */
95
96#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
97#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
98#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
99#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
100#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
101
102#define REG_GET(idx, start, end) \
103 FLD_GET(dsi_read_reg(idx), start, end)
104
105#define REG_FLD_MOD(idx, val, start, end) \
106 dsi_write_reg(idx, FLD_MOD(dsi_read_reg(idx), val, start, end))
107
108/* Global interrupts */
109#define DSI_IRQ_VC0 (1 << 0)
110#define DSI_IRQ_VC1 (1 << 1)
111#define DSI_IRQ_VC2 (1 << 2)
112#define DSI_IRQ_VC3 (1 << 3)
113#define DSI_IRQ_WAKEUP (1 << 4)
114#define DSI_IRQ_RESYNC (1 << 5)
115#define DSI_IRQ_PLL_LOCK (1 << 7)
116#define DSI_IRQ_PLL_UNLOCK (1 << 8)
117#define DSI_IRQ_PLL_RECALL (1 << 9)
118#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
119#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
120#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
121#define DSI_IRQ_TE_TRIGGER (1 << 16)
122#define DSI_IRQ_ACK_TRIGGER (1 << 17)
123#define DSI_IRQ_SYNC_LOST (1 << 18)
124#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
125#define DSI_IRQ_TA_TIMEOUT (1 << 20)
126#define DSI_IRQ_ERROR_MASK \
127 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
128 DSI_IRQ_TA_TIMEOUT)
129#define DSI_IRQ_CHANNEL_MASK 0xf
130
131/* Virtual channel interrupts */
132#define DSI_VC_IRQ_CS (1 << 0)
133#define DSI_VC_IRQ_ECC_CORR (1 << 1)
134#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
135#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
136#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
137#define DSI_VC_IRQ_BTA (1 << 5)
138#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
139#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
140#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
141#define DSI_VC_IRQ_ERROR_MASK \
142 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
143 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
144 DSI_VC_IRQ_FIFO_TX_UDF)
145
146/* ComplexIO interrupts */
147#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
148#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
149#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
150#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
151#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
152#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
153#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
154#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
155#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
156#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
157#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
158#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
159#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
160#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
161#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
162#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
163#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
164#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
165#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
166#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300167#define DSI_CIO_IRQ_ERROR_MASK \
168 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
169 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
170 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRCONTROL1 | \
171 DSI_CIO_IRQ_ERRCONTROL2 | DSI_CIO_IRQ_ERRCONTROL3 | \
172 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
173 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
174 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175
176#define DSI_DT_DCS_SHORT_WRITE_0 0x05
177#define DSI_DT_DCS_SHORT_WRITE_1 0x15
178#define DSI_DT_DCS_READ 0x06
179#define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
180#define DSI_DT_NULL_PACKET 0x09
181#define DSI_DT_DCS_LONG_WRITE 0x39
182
183#define DSI_DT_RX_ACK_WITH_ERR 0x02
184#define DSI_DT_RX_DCS_LONG_READ 0x1c
185#define DSI_DT_RX_SHORT_READ_1 0x21
186#define DSI_DT_RX_SHORT_READ_2 0x22
187
188#define FINT_MAX 2100000
189#define FINT_MIN 750000
190#define REGN_MAX (1 << 7)
191#define REGM_MAX ((1 << 11) - 1)
Archit Taneja1bb47832011-02-24 14:17:30 +0530192#define REGM_DISPC_MAX (1 << 4)
193#define REGM_DSI_MAX (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200194#define LP_DIV_MAX ((1 << 13) - 1)
195
196enum fifo_size {
197 DSI_FIFO_SIZE_0 = 0,
198 DSI_FIFO_SIZE_32 = 1,
199 DSI_FIFO_SIZE_64 = 2,
200 DSI_FIFO_SIZE_96 = 3,
201 DSI_FIFO_SIZE_128 = 4,
202};
203
204enum dsi_vc_mode {
205 DSI_VC_MODE_L4 = 0,
206 DSI_VC_MODE_VP,
207};
208
209struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200210 u16 x, y, w, h;
211 struct omap_dss_device *device;
212};
213
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200214struct dsi_irq_stats {
215 unsigned long last_reset;
216 unsigned irq_count;
217 unsigned dsi_irqs[32];
218 unsigned vc_irqs[4][32];
219 unsigned cio_irqs[32];
220};
221
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200222static struct
223{
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000224 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200225 void __iomem *base;
archit tanejaaffe3602011-02-23 08:41:03 +0000226 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200227
228 struct dsi_clock_info current_cinfo;
229
230 struct regulator *vdds_dsi_reg;
231
232 struct {
233 enum dsi_vc_mode mode;
234 struct omap_dss_device *dssdev;
235 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530236 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200237 } vc[4];
238
239 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200240 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200241
242 unsigned pll_locked;
243
244 struct completion bta_completion;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300245 void (*bta_callback)(void);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200246
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200247 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200248 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200249
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200250 bool te_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200251
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +0300252 struct workqueue_struct *workqueue;
253
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200254 void (*framedone_callback)(int, void *);
255 void *framedone_data;
256
257 struct delayed_work framedone_timeout_work;
258
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200259#ifdef DSI_CATCH_MISSING_TE
260 struct timer_list te_timer;
261#endif
262
263 unsigned long cache_req_pck;
264 unsigned long cache_clk_freq;
265 struct dsi_clock_info cache_cinfo;
266
267 u32 errors;
268 spinlock_t errors_lock;
269#ifdef DEBUG
270 ktime_t perf_setup_time;
271 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272#endif
273 int debug_read;
274 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200275
276#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
277 spinlock_t irq_stats_lock;
278 struct dsi_irq_stats irq_stats;
279#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200280} dsi;
281
282#ifdef DEBUG
283static unsigned int dsi_perf;
284module_param_named(dsi_perf, dsi_perf, bool, 0644);
285#endif
286
287static inline void dsi_write_reg(const struct dsi_reg idx, u32 val)
288{
289 __raw_writel(val, dsi.base + idx.idx);
290}
291
292static inline u32 dsi_read_reg(const struct dsi_reg idx)
293{
294 return __raw_readl(dsi.base + idx.idx);
295}
296
297
298void dsi_save_context(void)
299{
300}
301
302void dsi_restore_context(void)
303{
304}
305
306void dsi_bus_lock(void)
307{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200308 down(&dsi.bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200309}
310EXPORT_SYMBOL(dsi_bus_lock);
311
312void dsi_bus_unlock(void)
313{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200314 up(&dsi.bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200315}
316EXPORT_SYMBOL(dsi_bus_unlock);
317
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200318static bool dsi_bus_is_locked(void)
319{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200320 return dsi.bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200321}
322
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200323static inline int wait_for_bit_change(const struct dsi_reg idx, int bitnum,
324 int value)
325{
326 int t = 100000;
327
328 while (REG_GET(idx, bitnum, bitnum) != value) {
329 if (--t == 0)
330 return !value;
331 }
332
333 return value;
334}
335
336#ifdef DEBUG
337static void dsi_perf_mark_setup(void)
338{
339 dsi.perf_setup_time = ktime_get();
340}
341
342static void dsi_perf_mark_start(void)
343{
344 dsi.perf_start_time = ktime_get();
345}
346
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200347static void dsi_perf_show(const char *name)
348{
349 ktime_t t, setup_time, trans_time;
350 u32 total_bytes;
351 u32 setup_us, trans_us, total_us;
352
353 if (!dsi_perf)
354 return;
355
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200356 t = ktime_get();
357
358 setup_time = ktime_sub(dsi.perf_start_time, dsi.perf_setup_time);
359 setup_us = (u32)ktime_to_us(setup_time);
360 if (setup_us == 0)
361 setup_us = 1;
362
363 trans_time = ktime_sub(t, dsi.perf_start_time);
364 trans_us = (u32)ktime_to_us(trans_time);
365 if (trans_us == 0)
366 trans_us = 1;
367
368 total_us = setup_us + trans_us;
369
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200370 total_bytes = dsi.update_region.w *
371 dsi.update_region.h *
372 dsi.update_region.device->ctrl.pixel_size / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200373
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200374 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
375 "%u bytes, %u kbytes/sec\n",
376 name,
377 setup_us,
378 trans_us,
379 total_us,
380 1000*1000 / total_us,
381 total_bytes,
382 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200383}
384#else
385#define dsi_perf_mark_setup()
386#define dsi_perf_mark_start()
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200387#define dsi_perf_show(x)
388#endif
389
390static void print_irq_status(u32 status)
391{
392#ifndef VERBOSE_IRQ
393 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
394 return;
395#endif
396 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
397
398#define PIS(x) \
399 if (status & DSI_IRQ_##x) \
400 printk(#x " ");
401#ifdef VERBOSE_IRQ
402 PIS(VC0);
403 PIS(VC1);
404 PIS(VC2);
405 PIS(VC3);
406#endif
407 PIS(WAKEUP);
408 PIS(RESYNC);
409 PIS(PLL_LOCK);
410 PIS(PLL_UNLOCK);
411 PIS(PLL_RECALL);
412 PIS(COMPLEXIO_ERR);
413 PIS(HS_TX_TIMEOUT);
414 PIS(LP_RX_TIMEOUT);
415 PIS(TE_TRIGGER);
416 PIS(ACK_TRIGGER);
417 PIS(SYNC_LOST);
418 PIS(LDO_POWER_GOOD);
419 PIS(TA_TIMEOUT);
420#undef PIS
421
422 printk("\n");
423}
424
425static void print_irq_status_vc(int channel, u32 status)
426{
427#ifndef VERBOSE_IRQ
428 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
429 return;
430#endif
431 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
432
433#define PIS(x) \
434 if (status & DSI_VC_IRQ_##x) \
435 printk(#x " ");
436 PIS(CS);
437 PIS(ECC_CORR);
438#ifdef VERBOSE_IRQ
439 PIS(PACKET_SENT);
440#endif
441 PIS(FIFO_TX_OVF);
442 PIS(FIFO_RX_OVF);
443 PIS(BTA);
444 PIS(ECC_NO_CORR);
445 PIS(FIFO_TX_UDF);
446 PIS(PP_BUSY_CHANGE);
447#undef PIS
448 printk("\n");
449}
450
451static void print_irq_status_cio(u32 status)
452{
453 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
454
455#define PIS(x) \
456 if (status & DSI_CIO_IRQ_##x) \
457 printk(#x " ");
458 PIS(ERRSYNCESC1);
459 PIS(ERRSYNCESC2);
460 PIS(ERRSYNCESC3);
461 PIS(ERRESC1);
462 PIS(ERRESC2);
463 PIS(ERRESC3);
464 PIS(ERRCONTROL1);
465 PIS(ERRCONTROL2);
466 PIS(ERRCONTROL3);
467 PIS(STATEULPS1);
468 PIS(STATEULPS2);
469 PIS(STATEULPS3);
470 PIS(ERRCONTENTIONLP0_1);
471 PIS(ERRCONTENTIONLP1_1);
472 PIS(ERRCONTENTIONLP0_2);
473 PIS(ERRCONTENTIONLP1_2);
474 PIS(ERRCONTENTIONLP0_3);
475 PIS(ERRCONTENTIONLP1_3);
476 PIS(ULPSACTIVENOT_ALL0);
477 PIS(ULPSACTIVENOT_ALL1);
478#undef PIS
479
480 printk("\n");
481}
482
483static int debug_irq;
484
485/* called from dss */
archit tanejaaffe3602011-02-23 08:41:03 +0000486static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200487{
488 u32 irqstatus, vcstatus, ciostatus;
489 int i;
490
491 irqstatus = dsi_read_reg(DSI_IRQSTATUS);
492
archit tanejaaffe3602011-02-23 08:41:03 +0000493 /* IRQ is not for us */
494 if (!irqstatus)
495 return IRQ_NONE;
496
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200497#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
498 spin_lock(&dsi.irq_stats_lock);
499 dsi.irq_stats.irq_count++;
500 dss_collect_irq_stats(irqstatus, dsi.irq_stats.dsi_irqs);
501#endif
502
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200503 if (irqstatus & DSI_IRQ_ERROR_MASK) {
504 DSSERR("DSI error, irqstatus %x\n", irqstatus);
505 print_irq_status(irqstatus);
506 spin_lock(&dsi.errors_lock);
507 dsi.errors |= irqstatus & DSI_IRQ_ERROR_MASK;
508 spin_unlock(&dsi.errors_lock);
509 } else if (debug_irq) {
510 print_irq_status(irqstatus);
511 }
512
513#ifdef DSI_CATCH_MISSING_TE
514 if (irqstatus & DSI_IRQ_TE_TRIGGER)
515 del_timer(&dsi.te_timer);
516#endif
517
518 for (i = 0; i < 4; ++i) {
519 if ((irqstatus & (1<<i)) == 0)
520 continue;
521
522 vcstatus = dsi_read_reg(DSI_VC_IRQSTATUS(i));
523
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200524#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
525 dss_collect_irq_stats(vcstatus, dsi.irq_stats.vc_irqs[i]);
526#endif
527
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300528 if (vcstatus & DSI_VC_IRQ_BTA) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200529 complete(&dsi.bta_completion);
530
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300531 if (dsi.bta_callback)
532 dsi.bta_callback();
533 }
534
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200535 if (vcstatus & DSI_VC_IRQ_ERROR_MASK) {
536 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
537 i, vcstatus);
538 print_irq_status_vc(i, vcstatus);
539 } else if (debug_irq) {
540 print_irq_status_vc(i, vcstatus);
541 }
542
543 dsi_write_reg(DSI_VC_IRQSTATUS(i), vcstatus);
544 /* flush posted write */
545 dsi_read_reg(DSI_VC_IRQSTATUS(i));
546 }
547
548 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
549 ciostatus = dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
550
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200551#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
552 dss_collect_irq_stats(ciostatus, dsi.irq_stats.cio_irqs);
553#endif
554
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200555 dsi_write_reg(DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
556 /* flush posted write */
557 dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
558
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300559 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
560 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
561 print_irq_status_cio(ciostatus);
562 } else if (debug_irq) {
563 print_irq_status_cio(ciostatus);
564 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200565 }
566
567 dsi_write_reg(DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
568 /* flush posted write */
569 dsi_read_reg(DSI_IRQSTATUS);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200570
571#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
572 spin_unlock(&dsi.irq_stats_lock);
573#endif
archit tanejaaffe3602011-02-23 08:41:03 +0000574 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200575}
576
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200577static void _dsi_initialize_irq(void)
578{
579 u32 l;
580 int i;
581
582 /* disable all interrupts */
583 dsi_write_reg(DSI_IRQENABLE, 0);
584 for (i = 0; i < 4; ++i)
585 dsi_write_reg(DSI_VC_IRQENABLE(i), 0);
586 dsi_write_reg(DSI_COMPLEXIO_IRQ_ENABLE, 0);
587
588 /* clear interrupt status */
589 l = dsi_read_reg(DSI_IRQSTATUS);
590 dsi_write_reg(DSI_IRQSTATUS, l & ~DSI_IRQ_CHANNEL_MASK);
591
592 for (i = 0; i < 4; ++i) {
593 l = dsi_read_reg(DSI_VC_IRQSTATUS(i));
594 dsi_write_reg(DSI_VC_IRQSTATUS(i), l);
595 }
596
597 l = dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
598 dsi_write_reg(DSI_COMPLEXIO_IRQ_STATUS, l);
599
600 /* enable error irqs */
601 l = DSI_IRQ_ERROR_MASK;
602#ifdef DSI_CATCH_MISSING_TE
603 l |= DSI_IRQ_TE_TRIGGER;
604#endif
605 dsi_write_reg(DSI_IRQENABLE, l);
606
607 l = DSI_VC_IRQ_ERROR_MASK;
608 for (i = 0; i < 4; ++i)
609 dsi_write_reg(DSI_VC_IRQENABLE(i), l);
610
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300611 l = DSI_CIO_IRQ_ERROR_MASK;
612 dsi_write_reg(DSI_COMPLEXIO_IRQ_ENABLE, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200613}
614
615static u32 dsi_get_errors(void)
616{
617 unsigned long flags;
618 u32 e;
619 spin_lock_irqsave(&dsi.errors_lock, flags);
620 e = dsi.errors;
621 dsi.errors = 0;
622 spin_unlock_irqrestore(&dsi.errors_lock, flags);
623 return e;
624}
625
626static void dsi_vc_enable_bta_irq(int channel)
627{
628 u32 l;
629
630 dsi_write_reg(DSI_VC_IRQSTATUS(channel), DSI_VC_IRQ_BTA);
631
632 l = dsi_read_reg(DSI_VC_IRQENABLE(channel));
633 l |= DSI_VC_IRQ_BTA;
634 dsi_write_reg(DSI_VC_IRQENABLE(channel), l);
635}
636
637static void dsi_vc_disable_bta_irq(int channel)
638{
639 u32 l;
640
641 l = dsi_read_reg(DSI_VC_IRQENABLE(channel));
642 l &= ~DSI_VC_IRQ_BTA;
643 dsi_write_reg(DSI_VC_IRQENABLE(channel), l);
644}
645
Archit Taneja1bb47832011-02-24 14:17:30 +0530646/* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200647static inline void enable_clocks(bool enable)
648{
649 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000650 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200651 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000652 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200653}
654
655/* source clock for DSI PLL. this could also be PCLKFREE */
656static inline void dsi_enable_pll_clock(bool enable)
657{
658 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000659 dss_clk_enable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200660 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000661 dss_clk_disable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200662
663 if (enable && dsi.pll_locked) {
664 if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1)
665 DSSERR("cannot lock PLL when enabling clocks\n");
666 }
667}
668
669#ifdef DEBUG
670static void _dsi_print_reset_status(void)
671{
672 u32 l;
673
674 if (!dss_debug)
675 return;
676
677 /* A dummy read using the SCP interface to any DSIPHY register is
678 * required after DSIPHY reset to complete the reset of the DSI complex
679 * I/O. */
680 l = dsi_read_reg(DSI_DSIPHY_CFG5);
681
682 printk(KERN_DEBUG "DSI resets: ");
683
684 l = dsi_read_reg(DSI_PLL_STATUS);
685 printk("PLL (%d) ", FLD_GET(l, 0, 0));
686
687 l = dsi_read_reg(DSI_COMPLEXIO_CFG1);
688 printk("CIO (%d) ", FLD_GET(l, 29, 29));
689
690 l = dsi_read_reg(DSI_DSIPHY_CFG5);
691 printk("PHY (%x, %d, %d, %d)\n",
692 FLD_GET(l, 28, 26),
693 FLD_GET(l, 29, 29),
694 FLD_GET(l, 30, 30),
695 FLD_GET(l, 31, 31));
696}
697#else
698#define _dsi_print_reset_status()
699#endif
700
701static inline int dsi_if_enable(bool enable)
702{
703 DSSDBG("dsi_if_enable(%d)\n", enable);
704
705 enable = enable ? 1 : 0;
706 REG_FLD_MOD(DSI_CTRL, enable, 0, 0); /* IF_EN */
707
708 if (wait_for_bit_change(DSI_CTRL, 0, enable) != enable) {
709 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
710 return -EIO;
711 }
712
713 return 0;
714}
715
Archit Taneja1bb47832011-02-24 14:17:30 +0530716unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200717{
Archit Taneja1bb47832011-02-24 14:17:30 +0530718 return dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200719}
720
Archit Taneja1bb47832011-02-24 14:17:30 +0530721static unsigned long dsi_get_pll_hsdiv_dsi_rate(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200722{
Archit Taneja1bb47832011-02-24 14:17:30 +0530723 return dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200724}
725
726static unsigned long dsi_get_txbyteclkhs(void)
727{
728 return dsi.current_cinfo.clkin4ddr / 16;
729}
730
731static unsigned long dsi_fclk_rate(void)
732{
733 unsigned long r;
734
Archit Taneja88134fa2011-01-06 10:44:10 +0530735 if (dss_get_dsi_clk_source() == DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +0530736 /* DSI FCLK source is DSS_CLK_FCK */
Archit Taneja6af9cd12011-01-31 16:27:44 +0000737 r = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200738 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +0530739 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
740 r = dsi_get_pll_hsdiv_dsi_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200741 }
742
743 return r;
744}
745
746static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
747{
748 unsigned long dsi_fclk;
749 unsigned lp_clk_div;
750 unsigned long lp_clk;
751
752 lp_clk_div = dssdev->phy.dsi.div.lp_clk_div;
753
754 if (lp_clk_div == 0 || lp_clk_div > LP_DIV_MAX)
755 return -EINVAL;
756
757 dsi_fclk = dsi_fclk_rate();
758
759 lp_clk = dsi_fclk / 2 / lp_clk_div;
760
761 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
762 dsi.current_cinfo.lp_clk = lp_clk;
763 dsi.current_cinfo.lp_clk_div = lp_clk_div;
764
765 REG_FLD_MOD(DSI_CLK_CTRL, lp_clk_div, 12, 0); /* LP_CLK_DIVISOR */
766
767 REG_FLD_MOD(DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0,
768 21, 21); /* LP_RX_SYNCHRO_ENABLE */
769
770 return 0;
771}
772
773
774enum dsi_pll_power_state {
775 DSI_PLL_POWER_OFF = 0x0,
776 DSI_PLL_POWER_ON_HSCLK = 0x1,
777 DSI_PLL_POWER_ON_ALL = 0x2,
778 DSI_PLL_POWER_ON_DIV = 0x3,
779};
780
781static int dsi_pll_power(enum dsi_pll_power_state state)
782{
783 int t = 0;
784
785 REG_FLD_MOD(DSI_CLK_CTRL, state, 31, 30); /* PLL_PWR_CMD */
786
787 /* PLL_PWR_STATUS */
788 while (FLD_GET(dsi_read_reg(DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +0200789 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200790 DSSERR("Failed to set DSI PLL power mode to %d\n",
791 state);
792 return -ENODEV;
793 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +0200794 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200795 }
796
797 return 0;
798}
799
800/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000801static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
802 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200803{
804 if (cinfo->regn == 0 || cinfo->regn > REGN_MAX)
805 return -EINVAL;
806
807 if (cinfo->regm == 0 || cinfo->regm > REGM_MAX)
808 return -EINVAL;
809
Archit Taneja1bb47832011-02-24 14:17:30 +0530810 if (cinfo->regm_dispc > REGM_DISPC_MAX)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200811 return -EINVAL;
812
Archit Taneja1bb47832011-02-24 14:17:30 +0530813 if (cinfo->regm_dsi > REGM_DSI_MAX)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200814 return -EINVAL;
815
Archit Taneja1bb47832011-02-24 14:17:30 +0530816 if (cinfo->use_sys_clk) {
Archit Taneja6af9cd12011-01-31 16:27:44 +0000817 cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200818 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +0530819 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200820 cinfo->highfreq = 0;
821 } else {
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000822 cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200823
824 if (cinfo->clkin < 32000000)
825 cinfo->highfreq = 0;
826 else
827 cinfo->highfreq = 1;
828 }
829
830 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
831
832 if (cinfo->fint > FINT_MAX || cinfo->fint < FINT_MIN)
833 return -EINVAL;
834
835 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
836
837 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
838 return -EINVAL;
839
Archit Taneja1bb47832011-02-24 14:17:30 +0530840 if (cinfo->regm_dispc > 0)
841 cinfo->dsi_pll_hsdiv_dispc_clk =
842 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200843 else
Archit Taneja1bb47832011-02-24 14:17:30 +0530844 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200845
Archit Taneja1bb47832011-02-24 14:17:30 +0530846 if (cinfo->regm_dsi > 0)
847 cinfo->dsi_pll_hsdiv_dsi_clk =
848 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200849 else
Archit Taneja1bb47832011-02-24 14:17:30 +0530850 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200851
852 return 0;
853}
854
855int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
856 struct dsi_clock_info *dsi_cinfo,
857 struct dispc_clock_info *dispc_cinfo)
858{
859 struct dsi_clock_info cur, best;
860 struct dispc_clock_info best_dispc;
861 int min_fck_per_pck;
862 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +0530863 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200864
Archit Taneja1bb47832011-02-24 14:17:30 +0530865 dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200866
Taneja, Archit31ef8232011-03-14 23:28:22 -0500867 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +0530868
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200869 if (req_pck == dsi.cache_req_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +0530870 dsi.cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200871 DSSDBG("DSI clock info found from cache\n");
872 *dsi_cinfo = dsi.cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +0530873 dispc_find_clk_divs(is_tft, req_pck,
874 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200875 return 0;
876 }
877
878 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
879
880 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +0530881 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200882 DSSERR("Requested pixel clock not possible with the current "
883 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
884 "the constraint off.\n");
885 min_fck_per_pck = 0;
886 }
887
888 DSSDBG("dsi_pll_calc\n");
889
890retry:
891 memset(&best, 0, sizeof(best));
892 memset(&best_dispc, 0, sizeof(best_dispc));
893
894 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +0530895 cur.clkin = dss_sys_clk;
896 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200897 cur.highfreq = 0;
898
899 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
900 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
901 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
902 for (cur.regn = 1; cur.regn < REGN_MAX; ++cur.regn) {
903 if (cur.highfreq == 0)
904 cur.fint = cur.clkin / cur.regn;
905 else
906 cur.fint = cur.clkin / (2 * cur.regn);
907
908 if (cur.fint > FINT_MAX || cur.fint < FINT_MIN)
909 continue;
910
911 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
912 for (cur.regm = 1; cur.regm < REGM_MAX; ++cur.regm) {
913 unsigned long a, b;
914
915 a = 2 * cur.regm * (cur.clkin/1000);
916 b = cur.regn * (cur.highfreq + 1);
917 cur.clkin4ddr = a / b * 1000;
918
919 if (cur.clkin4ddr > 1800 * 1000 * 1000)
920 break;
921
Archit Taneja1bb47832011-02-24 14:17:30 +0530922 /* dsi_pll_hsdiv_dispc_clk(MHz) =
923 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
924 for (cur.regm_dispc = 1; cur.regm_dispc < REGM_DISPC_MAX;
925 ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200926 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +0530927 cur.dsi_pll_hsdiv_dispc_clk =
928 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200929
930 /* this will narrow down the search a bit,
931 * but still give pixclocks below what was
932 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +0530933 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200934 break;
935
Archit Taneja1bb47832011-02-24 14:17:30 +0530936 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200937 continue;
938
939 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +0530940 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200941 req_pck * min_fck_per_pck)
942 continue;
943
944 match = 1;
945
946 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +0530947 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200948 &cur_dispc);
949
950 if (abs(cur_dispc.pck - req_pck) <
951 abs(best_dispc.pck - req_pck)) {
952 best = cur;
953 best_dispc = cur_dispc;
954
955 if (cur_dispc.pck == req_pck)
956 goto found;
957 }
958 }
959 }
960 }
961found:
962 if (!match) {
963 if (min_fck_per_pck) {
964 DSSERR("Could not find suitable clock settings.\n"
965 "Turning FCK/PCK constraint off and"
966 "trying again.\n");
967 min_fck_per_pck = 0;
968 goto retry;
969 }
970
971 DSSERR("Could not find suitable clock settings.\n");
972
973 return -EINVAL;
974 }
975
Archit Taneja1bb47832011-02-24 14:17:30 +0530976 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
977 best.regm_dsi = 0;
978 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200979
980 if (dsi_cinfo)
981 *dsi_cinfo = best;
982 if (dispc_cinfo)
983 *dispc_cinfo = best_dispc;
984
985 dsi.cache_req_pck = req_pck;
986 dsi.cache_clk_freq = 0;
987 dsi.cache_cinfo = best;
988
989 return 0;
990}
991
992int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo)
993{
994 int r = 0;
995 u32 l;
996 int f;
997
998 DSSDBGF();
999
1000 dsi.current_cinfo.fint = cinfo->fint;
1001 dsi.current_cinfo.clkin4ddr = cinfo->clkin4ddr;
Archit Taneja1bb47832011-02-24 14:17:30 +05301002 dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk =
1003 cinfo->dsi_pll_hsdiv_dispc_clk;
1004 dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk =
1005 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001006
1007 dsi.current_cinfo.regn = cinfo->regn;
1008 dsi.current_cinfo.regm = cinfo->regm;
Archit Taneja1bb47832011-02-24 14:17:30 +05301009 dsi.current_cinfo.regm_dispc = cinfo->regm_dispc;
1010 dsi.current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001011
1012 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1013
1014 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301015 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001016 cinfo->clkin,
1017 cinfo->highfreq);
1018
1019 /* DSIPHY == CLKIN4DDR */
1020 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1021 cinfo->regm,
1022 cinfo->regn,
1023 cinfo->clkin,
1024 cinfo->highfreq + 1,
1025 cinfo->clkin4ddr);
1026
1027 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1028 cinfo->clkin4ddr / 1000 / 1000 / 2);
1029
1030 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1031
Archit Taneja1bb47832011-02-24 14:17:30 +05301032 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja067a57e2011-03-02 11:57:25 +05301033 dss_get_generic_clk_source_name(DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1034 dss_feat_get_clk_source_name(DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301035 cinfo->dsi_pll_hsdiv_dispc_clk);
1036 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja067a57e2011-03-02 11:57:25 +05301037 dss_get_generic_clk_source_name(DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1038 dss_feat_get_clk_source_name(DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301039 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001040
1041 REG_FLD_MOD(DSI_PLL_CONTROL, 0, 0, 0); /* DSI_PLL_AUTOMODE = manual */
1042
1043 l = dsi_read_reg(DSI_PLL_CONFIGURATION1);
1044 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
1045 l = FLD_MOD(l, cinfo->regn - 1, 7, 1); /* DSI_PLL_REGN */
1046 l = FLD_MOD(l, cinfo->regm, 18, 8); /* DSI_PLL_REGM */
Archit Taneja1bb47832011-02-24 14:17:30 +05301047 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001048 22, 19); /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301049 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001050 26, 23); /* DSIPROTO_CLOCK_DIV */
1051 dsi_write_reg(DSI_PLL_CONFIGURATION1, l);
1052
1053 BUG_ON(cinfo->fint < 750000 || cinfo->fint > 2100000);
1054 if (cinfo->fint < 1000000)
1055 f = 0x3;
1056 else if (cinfo->fint < 1250000)
1057 f = 0x4;
1058 else if (cinfo->fint < 1500000)
1059 f = 0x5;
1060 else if (cinfo->fint < 1750000)
1061 f = 0x6;
1062 else
1063 f = 0x7;
1064
1065 l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
1066 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301067 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001068 11, 11); /* DSI_PLL_CLKSEL */
1069 l = FLD_MOD(l, cinfo->highfreq,
1070 12, 12); /* DSI_PLL_HIGHFREQ */
1071 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1072 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1073 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
1074 dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
1075
1076 REG_FLD_MOD(DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
1077
1078 if (wait_for_bit_change(DSI_PLL_GO, 0, 0) != 0) {
1079 DSSERR("dsi pll go bit not going down.\n");
1080 r = -EIO;
1081 goto err;
1082 }
1083
1084 if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1) {
1085 DSSERR("cannot lock PLL\n");
1086 r = -EIO;
1087 goto err;
1088 }
1089
1090 dsi.pll_locked = 1;
1091
1092 l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
1093 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1094 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1095 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1096 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1097 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1098 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1099 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1100 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1101 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1102 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1103 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1104 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1105 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1106 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
1107 dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
1108
1109 DSSDBG("PLL config done\n");
1110err:
1111 return r;
1112}
1113
1114int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
1115 bool enable_hsdiv)
1116{
1117 int r = 0;
1118 enum dsi_pll_power_state pwstate;
1119
1120 DSSDBG("PLL init\n");
1121
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001122#ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
1123 /*
1124 * HACK: this is just a quick hack to get the USE_DSI_PLL
1125 * option working. USE_DSI_PLL is itself a big hack, and
1126 * should be removed.
1127 */
1128 if (dsi.vdds_dsi_reg == NULL) {
1129 struct regulator *vdds_dsi;
1130
1131 vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
1132
1133 if (IS_ERR(vdds_dsi)) {
1134 DSSERR("can't get VDDS_DSI regulator\n");
1135 return PTR_ERR(vdds_dsi);
1136 }
1137
1138 dsi.vdds_dsi_reg = vdds_dsi;
1139 }
1140#endif
1141
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001142 enable_clocks(1);
1143 dsi_enable_pll_clock(1);
1144
1145 r = regulator_enable(dsi.vdds_dsi_reg);
1146 if (r)
1147 goto err0;
1148
1149 /* XXX PLL does not come out of reset without this... */
1150 dispc_pck_free_enable(1);
1151
1152 if (wait_for_bit_change(DSI_PLL_STATUS, 0, 1) != 1) {
1153 DSSERR("PLL not coming out of reset.\n");
1154 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001155 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156 goto err1;
1157 }
1158
1159 /* XXX ... but if left on, we get problems when planes do not
1160 * fill the whole display. No idea about this */
1161 dispc_pck_free_enable(0);
1162
1163 if (enable_hsclk && enable_hsdiv)
1164 pwstate = DSI_PLL_POWER_ON_ALL;
1165 else if (enable_hsclk)
1166 pwstate = DSI_PLL_POWER_ON_HSCLK;
1167 else if (enable_hsdiv)
1168 pwstate = DSI_PLL_POWER_ON_DIV;
1169 else
1170 pwstate = DSI_PLL_POWER_OFF;
1171
1172 r = dsi_pll_power(pwstate);
1173
1174 if (r)
1175 goto err1;
1176
1177 DSSDBG("PLL init done\n");
1178
1179 return 0;
1180err1:
1181 regulator_disable(dsi.vdds_dsi_reg);
1182err0:
1183 enable_clocks(0);
1184 dsi_enable_pll_clock(0);
1185 return r;
1186}
1187
1188void dsi_pll_uninit(void)
1189{
1190 enable_clocks(0);
1191 dsi_enable_pll_clock(0);
1192
1193 dsi.pll_locked = 0;
1194 dsi_pll_power(DSI_PLL_POWER_OFF);
1195 regulator_disable(dsi.vdds_dsi_reg);
1196 DSSDBG("PLL uninit done\n");
1197}
1198
1199void dsi_dump_clocks(struct seq_file *s)
1200{
1201 int clksel;
1202 struct dsi_clock_info *cinfo = &dsi.current_cinfo;
Archit Taneja067a57e2011-03-02 11:57:25 +05301203 enum dss_clk_source dispc_clk_src, dsi_clk_src;
1204
1205 dispc_clk_src = dss_get_dispc_clk_source();
1206 dsi_clk_src = dss_get_dsi_clk_source();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001207
1208 enable_clocks(1);
1209
1210 clksel = REG_GET(DSI_PLL_CONFIGURATION2, 11, 11);
1211
1212 seq_printf(s, "- DSI PLL -\n");
1213
1214 seq_printf(s, "dsi pll source = %s\n",
1215 clksel == 0 ?
Archit Taneja1bb47832011-02-24 14:17:30 +05301216 "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217
1218 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1219
1220 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1221 cinfo->clkin4ddr, cinfo->regm);
1222
Archit Taneja1bb47832011-02-24 14:17:30 +05301223 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301224 dss_get_generic_clk_source_name(dispc_clk_src),
1225 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301226 cinfo->dsi_pll_hsdiv_dispc_clk,
1227 cinfo->regm_dispc,
Archit Taneja067a57e2011-03-02 11:57:25 +05301228 dispc_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001229 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001230
Archit Taneja1bb47832011-02-24 14:17:30 +05301231 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301232 dss_get_generic_clk_source_name(dsi_clk_src),
1233 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301234 cinfo->dsi_pll_hsdiv_dsi_clk,
1235 cinfo->regm_dsi,
Archit Taneja067a57e2011-03-02 11:57:25 +05301236 dsi_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001237 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001238
1239 seq_printf(s, "- DSI -\n");
1240
Archit Taneja067a57e2011-03-02 11:57:25 +05301241 seq_printf(s, "dsi fclk source = %s (%s)\n",
1242 dss_get_generic_clk_source_name(dsi_clk_src),
1243 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001244
1245 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate());
1246
1247 seq_printf(s, "DDR_CLK\t\t%lu\n",
1248 cinfo->clkin4ddr / 4);
1249
1250 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs());
1251
1252 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1253
1254 seq_printf(s, "VP_CLK\t\t%lu\n"
1255 "VP_PCLK\t\t%lu\n",
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001256 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD),
1257 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001258
1259 enable_clocks(0);
1260}
1261
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001262#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1263void dsi_dump_irqs(struct seq_file *s)
1264{
1265 unsigned long flags;
1266 struct dsi_irq_stats stats;
1267
1268 spin_lock_irqsave(&dsi.irq_stats_lock, flags);
1269
1270 stats = dsi.irq_stats;
1271 memset(&dsi.irq_stats, 0, sizeof(dsi.irq_stats));
1272 dsi.irq_stats.last_reset = jiffies;
1273
1274 spin_unlock_irqrestore(&dsi.irq_stats_lock, flags);
1275
1276 seq_printf(s, "period %u ms\n",
1277 jiffies_to_msecs(jiffies - stats.last_reset));
1278
1279 seq_printf(s, "irqs %d\n", stats.irq_count);
1280#define PIS(x) \
1281 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1282
1283 seq_printf(s, "-- DSI interrupts --\n");
1284 PIS(VC0);
1285 PIS(VC1);
1286 PIS(VC2);
1287 PIS(VC3);
1288 PIS(WAKEUP);
1289 PIS(RESYNC);
1290 PIS(PLL_LOCK);
1291 PIS(PLL_UNLOCK);
1292 PIS(PLL_RECALL);
1293 PIS(COMPLEXIO_ERR);
1294 PIS(HS_TX_TIMEOUT);
1295 PIS(LP_RX_TIMEOUT);
1296 PIS(TE_TRIGGER);
1297 PIS(ACK_TRIGGER);
1298 PIS(SYNC_LOST);
1299 PIS(LDO_POWER_GOOD);
1300 PIS(TA_TIMEOUT);
1301#undef PIS
1302
1303#define PIS(x) \
1304 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1305 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1306 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1307 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1308 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1309
1310 seq_printf(s, "-- VC interrupts --\n");
1311 PIS(CS);
1312 PIS(ECC_CORR);
1313 PIS(PACKET_SENT);
1314 PIS(FIFO_TX_OVF);
1315 PIS(FIFO_RX_OVF);
1316 PIS(BTA);
1317 PIS(ECC_NO_CORR);
1318 PIS(FIFO_TX_UDF);
1319 PIS(PP_BUSY_CHANGE);
1320#undef PIS
1321
1322#define PIS(x) \
1323 seq_printf(s, "%-20s %10d\n", #x, \
1324 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1325
1326 seq_printf(s, "-- CIO interrupts --\n");
1327 PIS(ERRSYNCESC1);
1328 PIS(ERRSYNCESC2);
1329 PIS(ERRSYNCESC3);
1330 PIS(ERRESC1);
1331 PIS(ERRESC2);
1332 PIS(ERRESC3);
1333 PIS(ERRCONTROL1);
1334 PIS(ERRCONTROL2);
1335 PIS(ERRCONTROL3);
1336 PIS(STATEULPS1);
1337 PIS(STATEULPS2);
1338 PIS(STATEULPS3);
1339 PIS(ERRCONTENTIONLP0_1);
1340 PIS(ERRCONTENTIONLP1_1);
1341 PIS(ERRCONTENTIONLP0_2);
1342 PIS(ERRCONTENTIONLP1_2);
1343 PIS(ERRCONTENTIONLP0_3);
1344 PIS(ERRCONTENTIONLP1_3);
1345 PIS(ULPSACTIVENOT_ALL0);
1346 PIS(ULPSACTIVENOT_ALL1);
1347#undef PIS
1348}
1349#endif
1350
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001351void dsi_dump_regs(struct seq_file *s)
1352{
1353#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(r))
1354
Archit Taneja6af9cd12011-01-31 16:27:44 +00001355 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001356
1357 DUMPREG(DSI_REVISION);
1358 DUMPREG(DSI_SYSCONFIG);
1359 DUMPREG(DSI_SYSSTATUS);
1360 DUMPREG(DSI_IRQSTATUS);
1361 DUMPREG(DSI_IRQENABLE);
1362 DUMPREG(DSI_CTRL);
1363 DUMPREG(DSI_COMPLEXIO_CFG1);
1364 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1365 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1366 DUMPREG(DSI_CLK_CTRL);
1367 DUMPREG(DSI_TIMING1);
1368 DUMPREG(DSI_TIMING2);
1369 DUMPREG(DSI_VM_TIMING1);
1370 DUMPREG(DSI_VM_TIMING2);
1371 DUMPREG(DSI_VM_TIMING3);
1372 DUMPREG(DSI_CLK_TIMING);
1373 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1374 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1375 DUMPREG(DSI_COMPLEXIO_CFG2);
1376 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1377 DUMPREG(DSI_VM_TIMING4);
1378 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1379 DUMPREG(DSI_VM_TIMING5);
1380 DUMPREG(DSI_VM_TIMING6);
1381 DUMPREG(DSI_VM_TIMING7);
1382 DUMPREG(DSI_STOPCLK_TIMING);
1383
1384 DUMPREG(DSI_VC_CTRL(0));
1385 DUMPREG(DSI_VC_TE(0));
1386 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1387 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1388 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1389 DUMPREG(DSI_VC_IRQSTATUS(0));
1390 DUMPREG(DSI_VC_IRQENABLE(0));
1391
1392 DUMPREG(DSI_VC_CTRL(1));
1393 DUMPREG(DSI_VC_TE(1));
1394 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1395 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1396 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1397 DUMPREG(DSI_VC_IRQSTATUS(1));
1398 DUMPREG(DSI_VC_IRQENABLE(1));
1399
1400 DUMPREG(DSI_VC_CTRL(2));
1401 DUMPREG(DSI_VC_TE(2));
1402 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1403 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1404 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1405 DUMPREG(DSI_VC_IRQSTATUS(2));
1406 DUMPREG(DSI_VC_IRQENABLE(2));
1407
1408 DUMPREG(DSI_VC_CTRL(3));
1409 DUMPREG(DSI_VC_TE(3));
1410 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1411 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1412 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1413 DUMPREG(DSI_VC_IRQSTATUS(3));
1414 DUMPREG(DSI_VC_IRQENABLE(3));
1415
1416 DUMPREG(DSI_DSIPHY_CFG0);
1417 DUMPREG(DSI_DSIPHY_CFG1);
1418 DUMPREG(DSI_DSIPHY_CFG2);
1419 DUMPREG(DSI_DSIPHY_CFG5);
1420
1421 DUMPREG(DSI_PLL_CONTROL);
1422 DUMPREG(DSI_PLL_STATUS);
1423 DUMPREG(DSI_PLL_GO);
1424 DUMPREG(DSI_PLL_CONFIGURATION1);
1425 DUMPREG(DSI_PLL_CONFIGURATION2);
1426
Archit Taneja6af9cd12011-01-31 16:27:44 +00001427 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001428#undef DUMPREG
1429}
1430
1431enum dsi_complexio_power_state {
1432 DSI_COMPLEXIO_POWER_OFF = 0x0,
1433 DSI_COMPLEXIO_POWER_ON = 0x1,
1434 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1435};
1436
1437static int dsi_complexio_power(enum dsi_complexio_power_state state)
1438{
1439 int t = 0;
1440
1441 /* PWR_CMD */
1442 REG_FLD_MOD(DSI_COMPLEXIO_CFG1, state, 28, 27);
1443
1444 /* PWR_STATUS */
1445 while (FLD_GET(dsi_read_reg(DSI_COMPLEXIO_CFG1), 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001446 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001447 DSSERR("failed to set complexio power state to "
1448 "%d\n", state);
1449 return -ENODEV;
1450 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001451 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001452 }
1453
1454 return 0;
1455}
1456
1457static void dsi_complexio_config(struct omap_dss_device *dssdev)
1458{
1459 u32 r;
1460
1461 int clk_lane = dssdev->phy.dsi.clk_lane;
1462 int data1_lane = dssdev->phy.dsi.data1_lane;
1463 int data2_lane = dssdev->phy.dsi.data2_lane;
1464 int clk_pol = dssdev->phy.dsi.clk_pol;
1465 int data1_pol = dssdev->phy.dsi.data1_pol;
1466 int data2_pol = dssdev->phy.dsi.data2_pol;
1467
1468 r = dsi_read_reg(DSI_COMPLEXIO_CFG1);
1469 r = FLD_MOD(r, clk_lane, 2, 0);
1470 r = FLD_MOD(r, clk_pol, 3, 3);
1471 r = FLD_MOD(r, data1_lane, 6, 4);
1472 r = FLD_MOD(r, data1_pol, 7, 7);
1473 r = FLD_MOD(r, data2_lane, 10, 8);
1474 r = FLD_MOD(r, data2_pol, 11, 11);
1475 dsi_write_reg(DSI_COMPLEXIO_CFG1, r);
1476
1477 /* The configuration of the DSI complex I/O (number of data lanes,
1478 position, differential order) should not be changed while
1479 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
1480 the hardware to take into account a new configuration of the complex
1481 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
1482 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
1483 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
1484 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
1485 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
1486 DSI complex I/O configuration is unknown. */
1487
1488 /*
1489 REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
1490 REG_FLD_MOD(DSI_CTRL, 0, 0, 0);
1491 REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20);
1492 REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
1493 */
1494}
1495
1496static inline unsigned ns2ddr(unsigned ns)
1497{
1498 /* convert time in ns to ddr ticks, rounding up */
1499 unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
1500 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1501}
1502
1503static inline unsigned ddr2ns(unsigned ddr)
1504{
1505 unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
1506 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1507}
1508
1509static void dsi_complexio_timings(void)
1510{
1511 u32 r;
1512 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1513 u32 tlpx_half, tclk_trail, tclk_zero;
1514 u32 tclk_prepare;
1515
1516 /* calculate timings */
1517
1518 /* 1 * DDR_CLK = 2 * UI */
1519
1520 /* min 40ns + 4*UI max 85ns + 6*UI */
1521 ths_prepare = ns2ddr(70) + 2;
1522
1523 /* min 145ns + 10*UI */
1524 ths_prepare_ths_zero = ns2ddr(175) + 2;
1525
1526 /* min max(8*UI, 60ns+4*UI) */
1527 ths_trail = ns2ddr(60) + 5;
1528
1529 /* min 100ns */
1530 ths_exit = ns2ddr(145);
1531
1532 /* tlpx min 50n */
1533 tlpx_half = ns2ddr(25);
1534
1535 /* min 60ns */
1536 tclk_trail = ns2ddr(60) + 2;
1537
1538 /* min 38ns, max 95ns */
1539 tclk_prepare = ns2ddr(65);
1540
1541 /* min tclk-prepare + tclk-zero = 300ns */
1542 tclk_zero = ns2ddr(260);
1543
1544 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
1545 ths_prepare, ddr2ns(ths_prepare),
1546 ths_prepare_ths_zero, ddr2ns(ths_prepare_ths_zero));
1547 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
1548 ths_trail, ddr2ns(ths_trail),
1549 ths_exit, ddr2ns(ths_exit));
1550
1551 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1552 "tclk_zero %u (%uns)\n",
1553 tlpx_half, ddr2ns(tlpx_half),
1554 tclk_trail, ddr2ns(tclk_trail),
1555 tclk_zero, ddr2ns(tclk_zero));
1556 DSSDBG("tclk_prepare %u (%uns)\n",
1557 tclk_prepare, ddr2ns(tclk_prepare));
1558
1559 /* program timings */
1560
1561 r = dsi_read_reg(DSI_DSIPHY_CFG0);
1562 r = FLD_MOD(r, ths_prepare, 31, 24);
1563 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1564 r = FLD_MOD(r, ths_trail, 15, 8);
1565 r = FLD_MOD(r, ths_exit, 7, 0);
1566 dsi_write_reg(DSI_DSIPHY_CFG0, r);
1567
1568 r = dsi_read_reg(DSI_DSIPHY_CFG1);
1569 r = FLD_MOD(r, tlpx_half, 22, 16);
1570 r = FLD_MOD(r, tclk_trail, 15, 8);
1571 r = FLD_MOD(r, tclk_zero, 7, 0);
1572 dsi_write_reg(DSI_DSIPHY_CFG1, r);
1573
1574 r = dsi_read_reg(DSI_DSIPHY_CFG2);
1575 r = FLD_MOD(r, tclk_prepare, 7, 0);
1576 dsi_write_reg(DSI_DSIPHY_CFG2, r);
1577}
1578
1579
1580static int dsi_complexio_init(struct omap_dss_device *dssdev)
1581{
1582 int r = 0;
1583
1584 DSSDBG("dsi_complexio_init\n");
1585
1586 /* CIO_CLK_ICG, enable L3 clk to CIO */
1587 REG_FLD_MOD(DSI_CLK_CTRL, 1, 14, 14);
1588
1589 /* A dummy read using the SCP interface to any DSIPHY register is
1590 * required after DSIPHY reset to complete the reset of the DSI complex
1591 * I/O. */
1592 dsi_read_reg(DSI_DSIPHY_CFG5);
1593
1594 if (wait_for_bit_change(DSI_DSIPHY_CFG5, 30, 1) != 1) {
1595 DSSERR("ComplexIO PHY not coming out of reset.\n");
1596 r = -ENODEV;
1597 goto err;
1598 }
1599
1600 dsi_complexio_config(dssdev);
1601
1602 r = dsi_complexio_power(DSI_COMPLEXIO_POWER_ON);
1603
1604 if (r)
1605 goto err;
1606
1607 if (wait_for_bit_change(DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
1608 DSSERR("ComplexIO not coming out of reset.\n");
1609 r = -ENODEV;
1610 goto err;
1611 }
1612
1613 if (wait_for_bit_change(DSI_COMPLEXIO_CFG1, 21, 1) != 1) {
1614 DSSERR("ComplexIO LDO power down.\n");
1615 r = -ENODEV;
1616 goto err;
1617 }
1618
1619 dsi_complexio_timings();
1620
1621 /*
1622 The configuration of the DSI complex I/O (number of data lanes,
1623 position, differential order) should not be changed while
1624 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. For the
1625 hardware to recognize a new configuration of the complex I/O (done
1626 in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to follow
1627 this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1, next
1628 reset the DSS.DSI_CTRL[0] IF_EN to 0, then set DSS.DSI_CLK_CTRL[20]
1629 LP_CLK_ENABLE to 1, and finally, set again the DSS.DSI_CTRL[0] IF_EN
1630 bit to 1. If the sequence is not followed, the DSi complex I/O
1631 configuration is undetermined.
1632 */
1633 dsi_if_enable(1);
1634 dsi_if_enable(0);
1635 REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
1636 dsi_if_enable(1);
1637 dsi_if_enable(0);
1638
1639 DSSDBG("CIO init done\n");
1640err:
1641 return r;
1642}
1643
1644static void dsi_complexio_uninit(void)
1645{
1646 dsi_complexio_power(DSI_COMPLEXIO_POWER_OFF);
1647}
1648
1649static int _dsi_wait_reset(void)
1650{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001651 int t = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001652
1653 while (REG_GET(DSI_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001654 if (++t > 5) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001655 DSSERR("soft reset failed\n");
1656 return -ENODEV;
1657 }
1658 udelay(1);
1659 }
1660
1661 return 0;
1662}
1663
1664static int _dsi_reset(void)
1665{
1666 /* Soft reset */
1667 REG_FLD_MOD(DSI_SYSCONFIG, 1, 1, 1);
1668 return _dsi_wait_reset();
1669}
1670
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001671static void dsi_config_tx_fifo(enum fifo_size size1, enum fifo_size size2,
1672 enum fifo_size size3, enum fifo_size size4)
1673{
1674 u32 r = 0;
1675 int add = 0;
1676 int i;
1677
1678 dsi.vc[0].fifo_size = size1;
1679 dsi.vc[1].fifo_size = size2;
1680 dsi.vc[2].fifo_size = size3;
1681 dsi.vc[3].fifo_size = size4;
1682
1683 for (i = 0; i < 4; i++) {
1684 u8 v;
1685 int size = dsi.vc[i].fifo_size;
1686
1687 if (add + size > 4) {
1688 DSSERR("Illegal FIFO configuration\n");
1689 BUG();
1690 }
1691
1692 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
1693 r |= v << (8 * i);
1694 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
1695 add += size;
1696 }
1697
1698 dsi_write_reg(DSI_TX_FIFO_VC_SIZE, r);
1699}
1700
1701static void dsi_config_rx_fifo(enum fifo_size size1, enum fifo_size size2,
1702 enum fifo_size size3, enum fifo_size size4)
1703{
1704 u32 r = 0;
1705 int add = 0;
1706 int i;
1707
1708 dsi.vc[0].fifo_size = size1;
1709 dsi.vc[1].fifo_size = size2;
1710 dsi.vc[2].fifo_size = size3;
1711 dsi.vc[3].fifo_size = size4;
1712
1713 for (i = 0; i < 4; i++) {
1714 u8 v;
1715 int size = dsi.vc[i].fifo_size;
1716
1717 if (add + size > 4) {
1718 DSSERR("Illegal FIFO configuration\n");
1719 BUG();
1720 }
1721
1722 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
1723 r |= v << (8 * i);
1724 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
1725 add += size;
1726 }
1727
1728 dsi_write_reg(DSI_RX_FIFO_VC_SIZE, r);
1729}
1730
1731static int dsi_force_tx_stop_mode_io(void)
1732{
1733 u32 r;
1734
1735 r = dsi_read_reg(DSI_TIMING1);
1736 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
1737 dsi_write_reg(DSI_TIMING1, r);
1738
1739 if (wait_for_bit_change(DSI_TIMING1, 15, 0) != 0) {
1740 DSSERR("TX_STOP bit not going down\n");
1741 return -EIO;
1742 }
1743
1744 return 0;
1745}
1746
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001747static int dsi_vc_enable(int channel, bool enable)
1748{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02001749 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
1750 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001751
1752 enable = enable ? 1 : 0;
1753
1754 REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 0, 0);
1755
1756 if (wait_for_bit_change(DSI_VC_CTRL(channel), 0, enable) != enable) {
1757 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
1758 return -EIO;
1759 }
1760
1761 return 0;
1762}
1763
1764static void dsi_vc_initial_config(int channel)
1765{
1766 u32 r;
1767
1768 DSSDBGF("%d", channel);
1769
1770 r = dsi_read_reg(DSI_VC_CTRL(channel));
1771
1772 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
1773 DSSERR("VC(%d) busy when trying to configure it!\n",
1774 channel);
1775
1776 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
1777 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
1778 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
1779 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
1780 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
1781 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
1782 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
1783
1784 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
1785 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
1786
1787 dsi_write_reg(DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001788}
1789
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03001790static int dsi_vc_config_l4(int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001791{
1792 if (dsi.vc[channel].mode == DSI_VC_MODE_L4)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03001793 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001794
1795 DSSDBGF("%d", channel);
1796
1797 dsi_vc_enable(channel, 0);
1798
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03001799 /* VC_BUSY */
1800 if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001801 DSSERR("vc(%d) busy when trying to config for L4\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03001802 return -EIO;
1803 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001804
1805 REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
1806
1807 dsi_vc_enable(channel, 1);
1808
1809 dsi.vc[channel].mode = DSI_VC_MODE_L4;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03001810
1811 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001812}
1813
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03001814static int dsi_vc_config_vp(int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001815{
1816 if (dsi.vc[channel].mode == DSI_VC_MODE_VP)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03001817 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001818
1819 DSSDBGF("%d", channel);
1820
1821 dsi_vc_enable(channel, 0);
1822
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03001823 /* VC_BUSY */
1824 if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001825 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03001826 return -EIO;
1827 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001828
1829 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 1, 1); /* SOURCE, 1 = video port */
1830
1831 dsi_vc_enable(channel, 1);
1832
1833 dsi.vc[channel].mode = DSI_VC_MODE_VP;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03001834
1835 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001836}
1837
1838
Tomi Valkeinen61140c92010-01-12 16:00:30 +02001839void omapdss_dsi_vc_enable_hs(int channel, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001840{
1841 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
1842
Tomi Valkeinen61140c92010-01-12 16:00:30 +02001843 WARN_ON(!dsi_bus_is_locked());
1844
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001845 dsi_vc_enable(channel, 0);
1846 dsi_if_enable(0);
1847
1848 REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 9, 9);
1849
1850 dsi_vc_enable(channel, 1);
1851 dsi_if_enable(1);
1852
1853 dsi_force_tx_stop_mode_io();
1854}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02001855EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001856
1857static void dsi_vc_flush_long_data(int channel)
1858{
1859 while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
1860 u32 val;
1861 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
1862 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
1863 (val >> 0) & 0xff,
1864 (val >> 8) & 0xff,
1865 (val >> 16) & 0xff,
1866 (val >> 24) & 0xff);
1867 }
1868}
1869
1870static void dsi_show_rx_ack_with_err(u16 err)
1871{
1872 DSSERR("\tACK with ERROR (%#x):\n", err);
1873 if (err & (1 << 0))
1874 DSSERR("\t\tSoT Error\n");
1875 if (err & (1 << 1))
1876 DSSERR("\t\tSoT Sync Error\n");
1877 if (err & (1 << 2))
1878 DSSERR("\t\tEoT Sync Error\n");
1879 if (err & (1 << 3))
1880 DSSERR("\t\tEscape Mode Entry Command Error\n");
1881 if (err & (1 << 4))
1882 DSSERR("\t\tLP Transmit Sync Error\n");
1883 if (err & (1 << 5))
1884 DSSERR("\t\tHS Receive Timeout Error\n");
1885 if (err & (1 << 6))
1886 DSSERR("\t\tFalse Control Error\n");
1887 if (err & (1 << 7))
1888 DSSERR("\t\t(reserved7)\n");
1889 if (err & (1 << 8))
1890 DSSERR("\t\tECC Error, single-bit (corrected)\n");
1891 if (err & (1 << 9))
1892 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
1893 if (err & (1 << 10))
1894 DSSERR("\t\tChecksum Error\n");
1895 if (err & (1 << 11))
1896 DSSERR("\t\tData type not recognized\n");
1897 if (err & (1 << 12))
1898 DSSERR("\t\tInvalid VC ID\n");
1899 if (err & (1 << 13))
1900 DSSERR("\t\tInvalid Transmission Length\n");
1901 if (err & (1 << 14))
1902 DSSERR("\t\t(reserved14)\n");
1903 if (err & (1 << 15))
1904 DSSERR("\t\tDSI Protocol Violation\n");
1905}
1906
1907static u16 dsi_vc_flush_receive_data(int channel)
1908{
1909 /* RX_FIFO_NOT_EMPTY */
1910 while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
1911 u32 val;
1912 u8 dt;
1913 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02001914 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001915 dt = FLD_GET(val, 5, 0);
1916 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
1917 u16 err = FLD_GET(val, 23, 8);
1918 dsi_show_rx_ack_with_err(err);
1919 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02001920 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001921 FLD_GET(val, 23, 8));
1922 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02001923 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001924 FLD_GET(val, 23, 8));
1925 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02001926 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001927 FLD_GET(val, 23, 8));
1928 dsi_vc_flush_long_data(channel);
1929 } else {
1930 DSSERR("\tunknown datatype 0x%02x\n", dt);
1931 }
1932 }
1933 return 0;
1934}
1935
1936static int dsi_vc_send_bta(int channel)
1937{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02001938 if (dsi.debug_write || dsi.debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001939 DSSDBG("dsi_vc_send_bta %d\n", channel);
1940
Tomi Valkeinen4f765022010-01-18 16:27:52 +02001941 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001942
1943 if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
1944 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
1945 dsi_vc_flush_receive_data(channel);
1946 }
1947
1948 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
1949
1950 return 0;
1951}
1952
1953int dsi_vc_send_bta_sync(int channel)
1954{
1955 int r = 0;
1956 u32 err;
1957
1958 INIT_COMPLETION(dsi.bta_completion);
1959
1960 dsi_vc_enable_bta_irq(channel);
1961
1962 r = dsi_vc_send_bta(channel);
1963 if (r)
1964 goto err;
1965
1966 if (wait_for_completion_timeout(&dsi.bta_completion,
1967 msecs_to_jiffies(500)) == 0) {
1968 DSSERR("Failed to receive BTA\n");
1969 r = -EIO;
1970 goto err;
1971 }
1972
1973 err = dsi_get_errors();
1974 if (err) {
1975 DSSERR("Error while sending BTA: %x\n", err);
1976 r = -EIO;
1977 goto err;
1978 }
1979err:
1980 dsi_vc_disable_bta_irq(channel);
1981
1982 return r;
1983}
1984EXPORT_SYMBOL(dsi_vc_send_bta_sync);
1985
1986static inline void dsi_vc_write_long_header(int channel, u8 data_type,
1987 u16 len, u8 ecc)
1988{
1989 u32 val;
1990 u8 data_id;
1991
Tomi Valkeinen4f765022010-01-18 16:27:52 +02001992 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001993
Archit Taneja5ee3c142011-03-02 12:35:53 +05301994 data_id = data_type | dsi.vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001995
1996 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
1997 FLD_VAL(ecc, 31, 24);
1998
1999 dsi_write_reg(DSI_VC_LONG_PACKET_HEADER(channel), val);
2000}
2001
2002static inline void dsi_vc_write_long_payload(int channel,
2003 u8 b1, u8 b2, u8 b3, u8 b4)
2004{
2005 u32 val;
2006
2007 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2008
2009/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2010 b1, b2, b3, b4, val); */
2011
2012 dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
2013}
2014
2015static int dsi_vc_send_long(int channel, u8 data_type, u8 *data, u16 len,
2016 u8 ecc)
2017{
2018 /*u32 val; */
2019 int i;
2020 u8 *p;
2021 int r = 0;
2022 u8 b1, b2, b3, b4;
2023
2024 if (dsi.debug_write)
2025 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2026
2027 /* len + header */
2028 if (dsi.vc[channel].fifo_size * 32 * 4 < len + 4) {
2029 DSSERR("unable to send long packet: packet too long.\n");
2030 return -EINVAL;
2031 }
2032
2033 dsi_vc_config_l4(channel);
2034
2035 dsi_vc_write_long_header(channel, data_type, len, ecc);
2036
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002037 p = data;
2038 for (i = 0; i < len >> 2; i++) {
2039 if (dsi.debug_write)
2040 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002041
2042 b1 = *p++;
2043 b2 = *p++;
2044 b3 = *p++;
2045 b4 = *p++;
2046
2047 dsi_vc_write_long_payload(channel, b1, b2, b3, b4);
2048 }
2049
2050 i = len % 4;
2051 if (i) {
2052 b1 = 0; b2 = 0; b3 = 0;
2053
2054 if (dsi.debug_write)
2055 DSSDBG("\tsending remainder bytes %d\n", i);
2056
2057 switch (i) {
2058 case 3:
2059 b1 = *p++;
2060 b2 = *p++;
2061 b3 = *p++;
2062 break;
2063 case 2:
2064 b1 = *p++;
2065 b2 = *p++;
2066 break;
2067 case 1:
2068 b1 = *p++;
2069 break;
2070 }
2071
2072 dsi_vc_write_long_payload(channel, b1, b2, b3, 0);
2073 }
2074
2075 return r;
2076}
2077
2078static int dsi_vc_send_short(int channel, u8 data_type, u16 data, u8 ecc)
2079{
2080 u32 r;
2081 u8 data_id;
2082
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002083 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002084
2085 if (dsi.debug_write)
2086 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2087 channel,
2088 data_type, data & 0xff, (data >> 8) & 0xff);
2089
2090 dsi_vc_config_l4(channel);
2091
2092 if (FLD_GET(dsi_read_reg(DSI_VC_CTRL(channel)), 16, 16)) {
2093 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2094 return -EINVAL;
2095 }
2096
Archit Taneja5ee3c142011-03-02 12:35:53 +05302097 data_id = data_type | dsi.vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002098
2099 r = (data_id << 0) | (data << 8) | (ecc << 24);
2100
2101 dsi_write_reg(DSI_VC_SHORT_PACKET_HEADER(channel), r);
2102
2103 return 0;
2104}
2105
2106int dsi_vc_send_null(int channel)
2107{
2108 u8 nullpkg[] = {0, 0, 0, 0};
Tomi Valkeinen397bb3c2009-12-03 13:37:31 +02002109 return dsi_vc_send_long(channel, DSI_DT_NULL_PACKET, nullpkg, 4, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002110}
2111EXPORT_SYMBOL(dsi_vc_send_null);
2112
2113int dsi_vc_dcs_write_nosync(int channel, u8 *data, int len)
2114{
2115 int r;
2116
2117 BUG_ON(len == 0);
2118
2119 if (len == 1) {
2120 r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_0,
2121 data[0], 0);
2122 } else if (len == 2) {
2123 r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_1,
2124 data[0] | (data[1] << 8), 0);
2125 } else {
2126 /* 0x39 = DCS Long Write */
2127 r = dsi_vc_send_long(channel, DSI_DT_DCS_LONG_WRITE,
2128 data, len, 0);
2129 }
2130
2131 return r;
2132}
2133EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
2134
2135int dsi_vc_dcs_write(int channel, u8 *data, int len)
2136{
2137 int r;
2138
2139 r = dsi_vc_dcs_write_nosync(channel, data, len);
2140 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002141 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002142
2143 r = dsi_vc_send_bta_sync(channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002144 if (r)
2145 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002146
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002147 if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
2148 DSSERR("rx fifo not empty after write, dumping data:\n");
2149 dsi_vc_flush_receive_data(channel);
2150 r = -EIO;
2151 goto err;
2152 }
2153
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002154 return 0;
2155err:
2156 DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
2157 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002158 return r;
2159}
2160EXPORT_SYMBOL(dsi_vc_dcs_write);
2161
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002162int dsi_vc_dcs_write_0(int channel, u8 dcs_cmd)
2163{
2164 return dsi_vc_dcs_write(channel, &dcs_cmd, 1);
2165}
2166EXPORT_SYMBOL(dsi_vc_dcs_write_0);
2167
2168int dsi_vc_dcs_write_1(int channel, u8 dcs_cmd, u8 param)
2169{
2170 u8 buf[2];
2171 buf[0] = dcs_cmd;
2172 buf[1] = param;
2173 return dsi_vc_dcs_write(channel, buf, 2);
2174}
2175EXPORT_SYMBOL(dsi_vc_dcs_write_1);
2176
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002177int dsi_vc_dcs_read(int channel, u8 dcs_cmd, u8 *buf, int buflen)
2178{
2179 u32 val;
2180 u8 dt;
2181 int r;
2182
2183 if (dsi.debug_read)
Tomi Valkeinenff90a342009-12-03 13:38:04 +02002184 DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002185
2186 r = dsi_vc_send_short(channel, DSI_DT_DCS_READ, dcs_cmd, 0);
2187 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002188 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002189
2190 r = dsi_vc_send_bta_sync(channel);
2191 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002192 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002193
2194 /* RX_FIFO_NOT_EMPTY */
2195 if (REG_GET(DSI_VC_CTRL(channel), 20, 20) == 0) {
2196 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002197 r = -EIO;
2198 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002199 }
2200
2201 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2202 if (dsi.debug_read)
2203 DSSDBG("\theader: %08x\n", val);
2204 dt = FLD_GET(val, 5, 0);
2205 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2206 u16 err = FLD_GET(val, 23, 8);
2207 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002208 r = -EIO;
2209 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002210
2211 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
2212 u8 data = FLD_GET(val, 15, 8);
2213 if (dsi.debug_read)
2214 DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
2215
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002216 if (buflen < 1) {
2217 r = -EIO;
2218 goto err;
2219 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002220
2221 buf[0] = data;
2222
2223 return 1;
2224 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
2225 u16 data = FLD_GET(val, 23, 8);
2226 if (dsi.debug_read)
2227 DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
2228
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002229 if (buflen < 2) {
2230 r = -EIO;
2231 goto err;
2232 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002233
2234 buf[0] = data & 0xff;
2235 buf[1] = (data >> 8) & 0xff;
2236
2237 return 2;
2238 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
2239 int w;
2240 int len = FLD_GET(val, 23, 8);
2241 if (dsi.debug_read)
2242 DSSDBG("\tDCS long response, len %d\n", len);
2243
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002244 if (len > buflen) {
2245 r = -EIO;
2246 goto err;
2247 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002248
2249 /* two byte checksum ends the packet, not included in len */
2250 for (w = 0; w < len + 2;) {
2251 int b;
2252 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2253 if (dsi.debug_read)
2254 DSSDBG("\t\t%02x %02x %02x %02x\n",
2255 (val >> 0) & 0xff,
2256 (val >> 8) & 0xff,
2257 (val >> 16) & 0xff,
2258 (val >> 24) & 0xff);
2259
2260 for (b = 0; b < 4; ++b) {
2261 if (w < len)
2262 buf[w] = (val >> (b * 8)) & 0xff;
2263 /* we discard the 2 byte checksum */
2264 ++w;
2265 }
2266 }
2267
2268 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002269 } else {
2270 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002271 r = -EIO;
2272 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002273 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002274
2275 BUG();
2276err:
2277 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
2278 channel, dcs_cmd);
2279 return r;
2280
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002281}
2282EXPORT_SYMBOL(dsi_vc_dcs_read);
2283
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002284int dsi_vc_dcs_read_1(int channel, u8 dcs_cmd, u8 *data)
2285{
2286 int r;
2287
2288 r = dsi_vc_dcs_read(channel, dcs_cmd, data, 1);
2289
2290 if (r < 0)
2291 return r;
2292
2293 if (r != 1)
2294 return -EIO;
2295
2296 return 0;
2297}
2298EXPORT_SYMBOL(dsi_vc_dcs_read_1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002299
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002300int dsi_vc_dcs_read_2(int channel, u8 dcs_cmd, u8 *data1, u8 *data2)
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002301{
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002302 u8 buf[2];
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002303 int r;
2304
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002305 r = dsi_vc_dcs_read(channel, dcs_cmd, buf, 2);
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002306
2307 if (r < 0)
2308 return r;
2309
2310 if (r != 2)
2311 return -EIO;
2312
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002313 *data1 = buf[0];
2314 *data2 = buf[1];
2315
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002316 return 0;
2317}
2318EXPORT_SYMBOL(dsi_vc_dcs_read_2);
2319
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002320int dsi_vc_set_max_rx_packet_size(int channel, u16 len)
2321{
Tomi Valkeinenfa15c792010-05-14 17:42:07 +03002322 return dsi_vc_send_short(channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002323 len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002324}
2325EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
2326
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002327static void dsi_set_lp_rx_timeout(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002328{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002329 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002330 unsigned long total_ticks;
2331 u32 r;
2332
2333 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002334
2335 /* ticks in DSI_FCK */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002336 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002337
2338 r = dsi_read_reg(DSI_TIMING2);
2339 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002340 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
2341 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002342 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
2343 dsi_write_reg(DSI_TIMING2, r);
2344
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002345 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
2346
2347 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
2348 total_ticks,
2349 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
2350 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002351}
2352
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002353static void dsi_set_ta_timeout(unsigned ticks, bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002354{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002355 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002356 unsigned long total_ticks;
2357 u32 r;
2358
2359 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002360
2361 /* ticks in DSI_FCK */
2362 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002363
2364 r = dsi_read_reg(DSI_TIMING1);
2365 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002366 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
2367 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002368 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
2369 dsi_write_reg(DSI_TIMING1, r);
2370
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002371 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
2372
2373 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
2374 total_ticks,
2375 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
2376 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002377}
2378
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002379static void dsi_set_stop_state_counter(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002380{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002381 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002382 unsigned long total_ticks;
2383 u32 r;
2384
2385 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002386
2387 /* ticks in DSI_FCK */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002388 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002389
2390 r = dsi_read_reg(DSI_TIMING1);
2391 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002392 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
2393 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002394 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
2395 dsi_write_reg(DSI_TIMING1, r);
2396
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002397 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
2398
2399 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
2400 total_ticks,
2401 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
2402 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002403}
2404
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002405static void dsi_set_hs_tx_timeout(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002406{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002407 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002408 unsigned long total_ticks;
2409 u32 r;
2410
2411 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002412
2413 /* ticks in TxByteClkHS */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002414 fck = dsi_get_txbyteclkhs();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002415
2416 r = dsi_read_reg(DSI_TIMING2);
2417 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002418 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
2419 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002420 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
2421 dsi_write_reg(DSI_TIMING2, r);
2422
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002423 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
2424
2425 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
2426 total_ticks,
2427 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
2428 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002429}
2430static int dsi_proto_config(struct omap_dss_device *dssdev)
2431{
2432 u32 r;
2433 int buswidth = 0;
2434
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02002435 dsi_config_tx_fifo(DSI_FIFO_SIZE_32,
2436 DSI_FIFO_SIZE_32,
2437 DSI_FIFO_SIZE_32,
2438 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002439
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02002440 dsi_config_rx_fifo(DSI_FIFO_SIZE_32,
2441 DSI_FIFO_SIZE_32,
2442 DSI_FIFO_SIZE_32,
2443 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002444
2445 /* XXX what values for the timeouts? */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002446 dsi_set_stop_state_counter(0x1000, false, false);
2447 dsi_set_ta_timeout(0x1fff, true, true);
2448 dsi_set_lp_rx_timeout(0x1fff, true, true);
2449 dsi_set_hs_tx_timeout(0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002450
2451 switch (dssdev->ctrl.pixel_size) {
2452 case 16:
2453 buswidth = 0;
2454 break;
2455 case 18:
2456 buswidth = 1;
2457 break;
2458 case 24:
2459 buswidth = 2;
2460 break;
2461 default:
2462 BUG();
2463 }
2464
2465 r = dsi_read_reg(DSI_CTRL);
2466 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
2467 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
2468 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
2469 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
2470 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
2471 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
2472 r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
2473 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
2474 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
2475 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
2476 r = FLD_MOD(r, 0, 25, 25); /* DCS_CMD_CODE, 1=start, 0=continue */
2477
2478 dsi_write_reg(DSI_CTRL, r);
2479
2480 dsi_vc_initial_config(0);
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02002481 dsi_vc_initial_config(1);
2482 dsi_vc_initial_config(2);
2483 dsi_vc_initial_config(3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002484
2485 return 0;
2486}
2487
2488static void dsi_proto_timings(struct omap_dss_device *dssdev)
2489{
2490 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
2491 unsigned tclk_pre, tclk_post;
2492 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
2493 unsigned ths_trail, ths_exit;
2494 unsigned ddr_clk_pre, ddr_clk_post;
2495 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
2496 unsigned ths_eot;
2497 u32 r;
2498
2499 r = dsi_read_reg(DSI_DSIPHY_CFG0);
2500 ths_prepare = FLD_GET(r, 31, 24);
2501 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
2502 ths_zero = ths_prepare_ths_zero - ths_prepare;
2503 ths_trail = FLD_GET(r, 15, 8);
2504 ths_exit = FLD_GET(r, 7, 0);
2505
2506 r = dsi_read_reg(DSI_DSIPHY_CFG1);
2507 tlpx = FLD_GET(r, 22, 16) * 2;
2508 tclk_trail = FLD_GET(r, 15, 8);
2509 tclk_zero = FLD_GET(r, 7, 0);
2510
2511 r = dsi_read_reg(DSI_DSIPHY_CFG2);
2512 tclk_prepare = FLD_GET(r, 7, 0);
2513
2514 /* min 8*UI */
2515 tclk_pre = 20;
2516 /* min 60ns + 52*UI */
2517 tclk_post = ns2ddr(60) + 26;
2518
2519 /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */
2520 if (dssdev->phy.dsi.data1_lane != 0 &&
2521 dssdev->phy.dsi.data2_lane != 0)
2522 ths_eot = 2;
2523 else
2524 ths_eot = 4;
2525
2526 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
2527 4);
2528 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
2529
2530 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
2531 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
2532
2533 r = dsi_read_reg(DSI_CLK_TIMING);
2534 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
2535 r = FLD_MOD(r, ddr_clk_post, 7, 0);
2536 dsi_write_reg(DSI_CLK_TIMING, r);
2537
2538 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
2539 ddr_clk_pre,
2540 ddr_clk_post);
2541
2542 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
2543 DIV_ROUND_UP(ths_prepare, 4) +
2544 DIV_ROUND_UP(ths_zero + 3, 4);
2545
2546 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
2547
2548 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
2549 FLD_VAL(exit_hs_mode_lat, 15, 0);
2550 dsi_write_reg(DSI_VM_TIMING7, r);
2551
2552 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
2553 enter_hs_mode_lat, exit_hs_mode_lat);
2554}
2555
2556
2557#define DSI_DECL_VARS \
2558 int __dsi_cb = 0; u32 __dsi_cv = 0;
2559
2560#define DSI_FLUSH(ch) \
2561 if (__dsi_cb > 0) { \
2562 /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
2563 dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
2564 __dsi_cb = __dsi_cv = 0; \
2565 }
2566
2567#define DSI_PUSH(ch, data) \
2568 do { \
2569 __dsi_cv |= (data) << (__dsi_cb * 8); \
2570 /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
2571 if (++__dsi_cb > 3) \
2572 DSI_FLUSH(ch); \
2573 } while (0)
2574
2575static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
2576 int x, int y, int w, int h)
2577{
2578 /* Note: supports only 24bit colors in 32bit container */
2579 int first = 1;
2580 int fifo_stalls = 0;
2581 int max_dsi_packet_size;
2582 int max_data_per_packet;
2583 int max_pixels_per_packet;
2584 int pixels_left;
2585 int bytespp = dssdev->ctrl.pixel_size / 8;
2586 int scr_width;
2587 u32 __iomem *data;
2588 int start_offset;
2589 int horiz_inc;
2590 int current_x;
2591 struct omap_overlay *ovl;
2592
2593 debug_irq = 0;
2594
2595 DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
2596 x, y, w, h);
2597
2598 ovl = dssdev->manager->overlays[0];
2599
2600 if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
2601 return -EINVAL;
2602
2603 if (dssdev->ctrl.pixel_size != 24)
2604 return -EINVAL;
2605
2606 scr_width = ovl->info.screen_width;
2607 data = ovl->info.vaddr;
2608
2609 start_offset = scr_width * y + x;
2610 horiz_inc = scr_width - w;
2611 current_x = x;
2612
2613 /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
2614 * in fifo */
2615
2616 /* When using CPU, max long packet size is TX buffer size */
2617 max_dsi_packet_size = dsi.vc[0].fifo_size * 32 * 4;
2618
2619 /* we seem to get better perf if we divide the tx fifo to half,
2620 and while the other half is being sent, we fill the other half
2621 max_dsi_packet_size /= 2; */
2622
2623 max_data_per_packet = max_dsi_packet_size - 4 - 1;
2624
2625 max_pixels_per_packet = max_data_per_packet / bytespp;
2626
2627 DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
2628
2629 pixels_left = w * h;
2630
2631 DSSDBG("total pixels %d\n", pixels_left);
2632
2633 data += start_offset;
2634
2635 while (pixels_left > 0) {
2636 /* 0x2c = write_memory_start */
2637 /* 0x3c = write_memory_continue */
2638 u8 dcs_cmd = first ? 0x2c : 0x3c;
2639 int pixels;
2640 DSI_DECL_VARS;
2641 first = 0;
2642
2643#if 1
2644 /* using fifo not empty */
2645 /* TX_FIFO_NOT_EMPTY */
2646 while (FLD_GET(dsi_read_reg(DSI_VC_CTRL(0)), 5, 5)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002647 fifo_stalls++;
2648 if (fifo_stalls > 0xfffff) {
2649 DSSERR("fifo stalls overflow, pixels left %d\n",
2650 pixels_left);
2651 dsi_if_enable(0);
2652 return -EIO;
2653 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002654 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002655 }
2656#elif 1
2657 /* using fifo emptiness */
2658 while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
2659 max_dsi_packet_size) {
2660 fifo_stalls++;
2661 if (fifo_stalls > 0xfffff) {
2662 DSSERR("fifo stalls overflow, pixels left %d\n",
2663 pixels_left);
2664 dsi_if_enable(0);
2665 return -EIO;
2666 }
2667 }
2668#else
2669 while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 == 0) {
2670 fifo_stalls++;
2671 if (fifo_stalls > 0xfffff) {
2672 DSSERR("fifo stalls overflow, pixels left %d\n",
2673 pixels_left);
2674 dsi_if_enable(0);
2675 return -EIO;
2676 }
2677 }
2678#endif
2679 pixels = min(max_pixels_per_packet, pixels_left);
2680
2681 pixels_left -= pixels;
2682
2683 dsi_vc_write_long_header(0, DSI_DT_DCS_LONG_WRITE,
2684 1 + pixels * bytespp, 0);
2685
2686 DSI_PUSH(0, dcs_cmd);
2687
2688 while (pixels-- > 0) {
2689 u32 pix = __raw_readl(data++);
2690
2691 DSI_PUSH(0, (pix >> 16) & 0xff);
2692 DSI_PUSH(0, (pix >> 8) & 0xff);
2693 DSI_PUSH(0, (pix >> 0) & 0xff);
2694
2695 current_x++;
2696 if (current_x == x+w) {
2697 current_x = x;
2698 data += horiz_inc;
2699 }
2700 }
2701
2702 DSI_FLUSH(0);
2703 }
2704
2705 return 0;
2706}
2707
2708static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
2709 u16 x, u16 y, u16 w, u16 h)
2710{
2711 unsigned bytespp;
2712 unsigned bytespl;
2713 unsigned bytespf;
2714 unsigned total_len;
2715 unsigned packet_payload;
2716 unsigned packet_len;
2717 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03002718 int r;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002719 const unsigned channel = dsi.update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002720 /* line buffer is 1024 x 24bits */
2721 /* XXX: for some reason using full buffer size causes considerable TX
2722 * slowdown with update sizes that fill the whole buffer */
2723 const unsigned line_buf_size = 1023 * 3;
2724
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002725 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
2726 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002727
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002728 dsi_vc_config_vp(channel);
2729
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002730 bytespp = dssdev->ctrl.pixel_size / 8;
2731 bytespl = w * bytespp;
2732 bytespf = bytespl * h;
2733
2734 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
2735 * number of lines in a packet. See errata about VP_CLK_RATIO */
2736
2737 if (bytespf < line_buf_size)
2738 packet_payload = bytespf;
2739 else
2740 packet_payload = (line_buf_size) / bytespl * bytespl;
2741
2742 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
2743 total_len = (bytespf / packet_payload) * packet_len;
2744
2745 if (bytespf % packet_payload)
2746 total_len += (bytespf % packet_payload) + 1;
2747
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002748 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
2749 dsi_write_reg(DSI_VC_TE(channel), l);
2750
2751 dsi_vc_write_long_header(channel, DSI_DT_DCS_LONG_WRITE, packet_len, 0);
2752
Tomi Valkeinen942a91a2010-02-10 17:27:39 +02002753 if (dsi.te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002754 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
2755 else
2756 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
2757 dsi_write_reg(DSI_VC_TE(channel), l);
2758
2759 /* We put SIDLEMODE to no-idle for the duration of the transfer,
2760 * because DSS interrupts are not capable of waking up the CPU and the
2761 * framedone interrupt could be delayed for quite a long time. I think
2762 * the same goes for any DSS interrupts, but for some reason I have not
2763 * seen the problem anywhere else than here.
2764 */
2765 dispc_disable_sidle();
2766
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002767 dsi_perf_mark_start();
2768
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03002769 r = queue_delayed_work(dsi.workqueue, &dsi.framedone_timeout_work,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002770 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03002771 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002772
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773 dss_start_update(dssdev);
2774
Tomi Valkeinen942a91a2010-02-10 17:27:39 +02002775 if (dsi.te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002776 /* disable LP_RX_TO, so that we can receive TE. Time to wait
2777 * for TE is longer than the timer allows */
2778 REG_FLD_MOD(DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
2779
2780 dsi_vc_send_bta(channel);
2781
2782#ifdef DSI_CATCH_MISSING_TE
2783 mod_timer(&dsi.te_timer, jiffies + msecs_to_jiffies(250));
2784#endif
2785 }
2786}
2787
2788#ifdef DSI_CATCH_MISSING_TE
2789static void dsi_te_timeout(unsigned long arg)
2790{
2791 DSSERR("TE not received for 250ms!\n");
2792}
2793#endif
2794
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002795static void dsi_handle_framedone(int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002796{
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002797 const int channel = dsi.update_channel;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002798
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002799 cancel_delayed_work(&dsi.framedone_timeout_work);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002800
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002801 dsi_vc_disable_bta_irq(channel);
2802
2803 /* SIDLEMODE back to smart-idle */
2804 dispc_enable_sidle();
2805
2806 dsi.bta_callback = NULL;
2807
2808 if (dsi.te_enabled) {
2809 /* enable LP_RX_TO again after the TE */
2810 REG_FLD_MOD(DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
2811 }
2812
2813 /* RX_FIFO_NOT_EMPTY */
2814 if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
2815 DSSERR("Received error during frame transfer:\n");
2816 dsi_vc_flush_receive_data(channel);
2817 if (!error)
2818 error = -EIO;
2819 }
2820
2821 dsi.framedone_callback(error, dsi.framedone_data);
2822
2823 if (!error)
2824 dsi_perf_show("DISPC");
2825}
2826
2827static void dsi_framedone_timeout_work_callback(struct work_struct *work)
2828{
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03002829 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
2830 * 250ms which would conflict with this timeout work. What should be
2831 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002832 * possibly scheduled framedone work. However, cancelling the transfer
2833 * on the HW is buggy, and would probably require resetting the whole
2834 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03002835
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002836 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002837
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002838 dsi_handle_framedone(-ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002839}
2840
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002841static void dsi_framedone_bta_callback(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002842{
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002843 dsi_handle_framedone(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002844
2845#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
2846 dispc_fake_vsync_irq();
2847#endif
2848}
2849
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002850static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002851{
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002852 const int channel = dsi.update_channel;
2853 int r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002854
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002855 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
2856 * turns itself off. However, DSI still has the pixels in its buffers,
2857 * and is sending the data.
2858 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002859
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002860 if (dsi.te_enabled) {
2861 /* enable LP_RX_TO again after the TE */
2862 REG_FLD_MOD(DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
2863 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002864
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002865 /* Send BTA after the frame. We need this for the TE to work, as TE
2866 * trigger is only sent for BTAs without preceding packet. Thus we need
2867 * to BTA after the pixel packets so that next BTA will cause TE
2868 * trigger.
2869 *
2870 * This is not needed when TE is not in use, but we do it anyway to
2871 * make sure that the transfer has been completed. It would be more
2872 * optimal, but more complex, to wait only just before starting next
2873 * transfer.
2874 *
2875 * Also, as there's no interrupt telling when the transfer has been
2876 * done and the channel could be reconfigured, the only way is to
2877 * busyloop until TE_SIZE is zero. With BTA we can do this
2878 * asynchronously.
2879 * */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002880
Tomi Valkeinenab83b142010-06-09 15:31:01 +03002881 dsi.bta_callback = dsi_framedone_bta_callback;
2882
2883 barrier();
2884
2885 dsi_vc_enable_bta_irq(channel);
2886
2887 r = dsi_vc_send_bta(channel);
2888 if (r) {
2889 DSSERR("BTA after framedone failed\n");
2890 dsi_handle_framedone(-EIO);
2891 }
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002892}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002893
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002894int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03002895 u16 *x, u16 *y, u16 *w, u16 *h,
2896 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002897{
2898 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002900 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002901
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002902 if (*x > dw || *y > dh)
2903 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002904
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002905 if (*x + *w > dw)
2906 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002907
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002908 if (*y + *h > dh)
2909 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002910
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002911 if (*w == 1)
2912 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002913
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002914 if (*w == 0 || *h == 0)
2915 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002916
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002917 dsi_perf_mark_setup();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002918
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002919 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03002920 dss_setup_partial_planes(dssdev, x, y, w, h,
2921 enlarge_update_area);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002922 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002923 }
2924
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002925 return 0;
2926}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002927EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002928
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002929int omap_dsi_update(struct omap_dss_device *dssdev,
2930 int channel,
2931 u16 x, u16 y, u16 w, u16 h,
2932 void (*callback)(int, void *), void *data)
2933{
2934 dsi.update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002935
Tomi Valkeinena6027712010-05-25 17:01:28 +03002936 /* OMAP DSS cannot send updates of odd widths.
2937 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
2938 * here to make sure we catch erroneous updates. Otherwise we'll only
2939 * see rather obscure HW error happening, as DSS halts. */
2940 BUG_ON(x % 2 == 1);
2941
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002942 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
2943 dsi.framedone_callback = callback;
2944 dsi.framedone_data = data;
2945
2946 dsi.update_region.x = x;
2947 dsi.update_region.y = y;
2948 dsi.update_region.w = w;
2949 dsi.update_region.h = h;
2950 dsi.update_region.device = dssdev;
2951
2952 dsi_update_screen_dispc(dssdev, x, y, w, h);
2953 } else {
Archit Tanejae9c31af2010-07-14 14:11:50 +02002954 int r;
2955
2956 r = dsi_update_screen_l4(dssdev, x, y, w, h);
2957 if (r)
2958 return r;
2959
Tomi Valkeinen18946f62010-01-12 14:16:41 +02002960 dsi_perf_show("L4");
2961 callback(0, data);
2962 }
2963
2964 return 0;
2965}
2966EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002967
2968/* Display funcs */
2969
2970static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
2971{
2972 int r;
2973
2974 r = omap_dispc_register_isr(dsi_framedone_irq_callback, NULL,
2975 DISPC_IRQ_FRAMEDONE);
2976 if (r) {
2977 DSSERR("can't get FRAMEDONE irq\n");
2978 return r;
2979 }
2980
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002981 dispc_set_lcd_display_type(dssdev->manager->id,
2982 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002983
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002984 dispc_set_parallel_interface_mode(dssdev->manager->id,
2985 OMAP_DSS_PARALLELMODE_DSI);
2986 dispc_enable_fifohandcheck(dssdev->manager->id, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002988 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989
2990 {
2991 struct omap_video_timings timings = {
2992 .hsw = 1,
2993 .hfp = 1,
2994 .hbp = 1,
2995 .vsw = 1,
2996 .vfp = 0,
2997 .vbp = 0,
2998 };
2999
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003000 dispc_set_lcd_timings(dssdev->manager->id, &timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003001 }
3002
3003 return 0;
3004}
3005
3006static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
3007{
3008 omap_dispc_unregister_isr(dsi_framedone_irq_callback, NULL,
3009 DISPC_IRQ_FRAMEDONE);
3010}
3011
3012static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
3013{
3014 struct dsi_clock_info cinfo;
3015 int r;
3016
Archit Taneja1bb47832011-02-24 14:17:30 +05303017 /* we always use DSS_CLK_SYSCK as input clock */
3018 cinfo.use_sys_clk = true;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003019 cinfo.regn = dssdev->phy.dsi.div.regn;
3020 cinfo.regm = dssdev->phy.dsi.div.regm;
Archit Taneja1bb47832011-02-24 14:17:30 +05303021 cinfo.regm_dispc = dssdev->phy.dsi.div.regm_dispc;
3022 cinfo.regm_dsi = dssdev->phy.dsi.div.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003023 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003024 if (r) {
3025 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003026 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003027 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003028
3029 r = dsi_pll_set_clock_div(&cinfo);
3030 if (r) {
3031 DSSERR("Failed to set dsi clocks\n");
3032 return r;
3033 }
3034
3035 return 0;
3036}
3037
3038static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
3039{
3040 struct dispc_clock_info dispc_cinfo;
3041 int r;
3042 unsigned long long fck;
3043
Archit Taneja1bb47832011-02-24 14:17:30 +05303044 fck = dsi_get_pll_hsdiv_dispc_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045
3046 dispc_cinfo.lck_div = dssdev->phy.dsi.div.lck_div;
3047 dispc_cinfo.pck_div = dssdev->phy.dsi.div.pck_div;
3048
3049 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
3050 if (r) {
3051 DSSERR("Failed to calc dispc clocks\n");
3052 return r;
3053 }
3054
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003055 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003056 if (r) {
3057 DSSERR("Failed to set dispc clocks\n");
3058 return r;
3059 }
3060
3061 return 0;
3062}
3063
3064static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
3065{
3066 int r;
3067
3068 _dsi_print_reset_status();
3069
3070 r = dsi_pll_init(dssdev, true, true);
3071 if (r)
3072 goto err0;
3073
3074 r = dsi_configure_dsi_clocks(dssdev);
3075 if (r)
3076 goto err1;
3077
Archit Taneja88134fa2011-01-06 10:44:10 +05303078 dss_select_dispc_clk_source(DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC);
3079 dss_select_dsi_clk_source(DSS_CLK_SRC_DSI_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003080
3081 DSSDBG("PLL OK\n");
3082
3083 r = dsi_configure_dispc_clocks(dssdev);
3084 if (r)
3085 goto err2;
3086
3087 r = dsi_complexio_init(dssdev);
3088 if (r)
3089 goto err2;
3090
3091 _dsi_print_reset_status();
3092
3093 dsi_proto_timings(dssdev);
3094 dsi_set_lp_clk_divisor(dssdev);
3095
3096 if (1)
3097 _dsi_print_reset_status();
3098
3099 r = dsi_proto_config(dssdev);
3100 if (r)
3101 goto err3;
3102
3103 /* enable interface */
3104 dsi_vc_enable(0, 1);
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003105 dsi_vc_enable(1, 1);
3106 dsi_vc_enable(2, 1);
3107 dsi_vc_enable(3, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003108 dsi_if_enable(1);
3109 dsi_force_tx_stop_mode_io();
3110
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003111 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003112err3:
3113 dsi_complexio_uninit();
3114err2:
Archit Taneja88134fa2011-01-06 10:44:10 +05303115 dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
3116 dss_select_dsi_clk_source(DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003117err1:
3118 dsi_pll_uninit();
3119err0:
3120 return r;
3121}
3122
3123static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev)
3124{
Ville Syrjäläd7370102010-04-22 22:50:09 +02003125 /* disable interface */
3126 dsi_if_enable(0);
3127 dsi_vc_enable(0, 0);
3128 dsi_vc_enable(1, 0);
3129 dsi_vc_enable(2, 0);
3130 dsi_vc_enable(3, 0);
3131
Archit Taneja88134fa2011-01-06 10:44:10 +05303132 dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
3133 dss_select_dsi_clk_source(DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003134 dsi_complexio_uninit();
3135 dsi_pll_uninit();
3136}
3137
3138static int dsi_core_init(void)
3139{
3140 /* Autoidle */
3141 REG_FLD_MOD(DSI_SYSCONFIG, 1, 0, 0);
3142
3143 /* ENWAKEUP */
3144 REG_FLD_MOD(DSI_SYSCONFIG, 1, 2, 2);
3145
3146 /* SIDLEMODE smart-idle */
3147 REG_FLD_MOD(DSI_SYSCONFIG, 2, 4, 3);
3148
3149 _dsi_initialize_irq();
3150
3151 return 0;
3152}
3153
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003154int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003155{
3156 int r = 0;
3157
3158 DSSDBG("dsi_display_enable\n");
3159
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003160 WARN_ON(!dsi_bus_is_locked());
3161
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003162 mutex_lock(&dsi.lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003163
3164 r = omap_dss_start_device(dssdev);
3165 if (r) {
3166 DSSERR("failed to start device\n");
3167 goto err0;
3168 }
3169
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003170 enable_clocks(1);
3171 dsi_enable_pll_clock(1);
3172
3173 r = _dsi_reset();
3174 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003175 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003176
3177 dsi_core_init();
3178
3179 r = dsi_display_init_dispc(dssdev);
3180 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003181 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003182
3183 r = dsi_display_init_dsi(dssdev);
3184 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003185 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003186
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003187 mutex_unlock(&dsi.lock);
3188
3189 return 0;
3190
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003191err2:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003192 dsi_display_uninit_dispc(dssdev);
3193err1:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003194 enable_clocks(0);
3195 dsi_enable_pll_clock(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003196 omap_dss_stop_device(dssdev);
3197err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003198 mutex_unlock(&dsi.lock);
3199 DSSDBG("dsi_display_enable FAILED\n");
3200 return r;
3201}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003202EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003203
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003204void omapdss_dsi_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003205{
3206 DSSDBG("dsi_display_disable\n");
3207
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003208 WARN_ON(!dsi_bus_is_locked());
3209
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003210 mutex_lock(&dsi.lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003211
3212 dsi_display_uninit_dispc(dssdev);
3213
3214 dsi_display_uninit_dsi(dssdev);
3215
3216 enable_clocks(0);
3217 dsi_enable_pll_clock(0);
3218
3219 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003220
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003221 mutex_unlock(&dsi.lock);
3222}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003223EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003224
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003225int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003226{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003227 dsi.te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003228 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003229}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003230EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003231
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003232void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
3233 u32 fifo_size, enum omap_burst_size *burst_size,
3234 u32 *fifo_low, u32 *fifo_high)
3235{
3236 unsigned burst_size_bytes;
3237
3238 *burst_size = OMAP_DSS_BURST_16x32;
3239 burst_size_bytes = 16 * 32 / 8;
3240
3241 *fifo_high = fifo_size - burst_size_bytes;
Tomi Valkeinen36194b42010-05-18 13:35:37 +03003242 *fifo_low = fifo_size - burst_size_bytes * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003243}
3244
3245int dsi_init_display(struct omap_dss_device *dssdev)
3246{
3247 DSSDBG("DSI init\n");
3248
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003249 /* XXX these should be figured out dynamically */
3250 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
3251 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
3252
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02003253 if (dsi.vdds_dsi_reg == NULL) {
3254 struct regulator *vdds_dsi;
3255
3256 vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
3257
3258 if (IS_ERR(vdds_dsi)) {
3259 DSSERR("can't get VDDS_DSI regulator\n");
3260 return PTR_ERR(vdds_dsi);
3261 }
3262
3263 dsi.vdds_dsi_reg = vdds_dsi;
3264 }
3265
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003266 return 0;
3267}
3268
Archit Taneja5ee3c142011-03-02 12:35:53 +05303269int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
3270{
3271 int i;
3272
3273 for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
3274 if (!dsi.vc[i].dssdev) {
3275 dsi.vc[i].dssdev = dssdev;
3276 *channel = i;
3277 return 0;
3278 }
3279 }
3280
3281 DSSERR("cannot get VC for display %s", dssdev->name);
3282 return -ENOSPC;
3283}
3284EXPORT_SYMBOL(omap_dsi_request_vc);
3285
3286int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
3287{
3288 if (vc_id < 0 || vc_id > 3) {
3289 DSSERR("VC ID out of range\n");
3290 return -EINVAL;
3291 }
3292
3293 if (channel < 0 || channel > 3) {
3294 DSSERR("Virtual Channel out of range\n");
3295 return -EINVAL;
3296 }
3297
3298 if (dsi.vc[channel].dssdev != dssdev) {
3299 DSSERR("Virtual Channel not allocated to display %s\n",
3300 dssdev->name);
3301 return -EINVAL;
3302 }
3303
3304 dsi.vc[channel].vc_id = vc_id;
3305
3306 return 0;
3307}
3308EXPORT_SYMBOL(omap_dsi_set_vc_id);
3309
3310void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
3311{
3312 if ((channel >= 0 && channel <= 3) &&
3313 dsi.vc[channel].dssdev == dssdev) {
3314 dsi.vc[channel].dssdev = NULL;
3315 dsi.vc[channel].vc_id = 0;
3316 }
3317}
3318EXPORT_SYMBOL(omap_dsi_release_vc);
3319
Archit Taneja1bb47832011-02-24 14:17:30 +05303320void dsi_wait_pll_hsdiv_dispc_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +03003321{
3322 if (wait_for_bit_change(DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05303323 DSSERR("%s (%s) not active\n",
3324 dss_get_generic_clk_source_name(DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
3325 dss_feat_get_clk_source_name(DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03003326}
3327
Archit Taneja1bb47832011-02-24 14:17:30 +05303328void dsi_wait_pll_hsdiv_dsi_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +03003329{
3330 if (wait_for_bit_change(DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05303331 DSSERR("%s (%s) not active\n",
3332 dss_get_generic_clk_source_name(DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
3333 dss_feat_get_clk_source_name(DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03003334}
3335
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00003336static int dsi_init(struct platform_device *pdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003337{
3338 u32 rev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05303339 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003340 struct resource *dsi_mem;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003341
3342 spin_lock_init(&dsi.errors_lock);
3343 dsi.errors = 0;
3344
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003345#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3346 spin_lock_init(&dsi.irq_stats_lock);
3347 dsi.irq_stats.last_reset = jiffies;
3348#endif
3349
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003350 init_completion(&dsi.bta_completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003351
3352 mutex_init(&dsi.lock);
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +02003353 sema_init(&dsi.bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003354
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003355 dsi.workqueue = create_singlethread_workqueue("dsi");
3356 if (dsi.workqueue == NULL)
3357 return -ENOMEM;
3358
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003359 INIT_DELAYED_WORK_DEFERRABLE(&dsi.framedone_timeout_work,
3360 dsi_framedone_timeout_work_callback);
3361
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003362#ifdef DSI_CATCH_MISSING_TE
3363 init_timer(&dsi.te_timer);
3364 dsi.te_timer.function = dsi_te_timeout;
3365 dsi.te_timer.data = 0;
3366#endif
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003367 dsi_mem = platform_get_resource(dsi.pdev, IORESOURCE_MEM, 0);
3368 if (!dsi_mem) {
3369 DSSERR("can't get IORESOURCE_MEM DSI\n");
3370 r = -EINVAL;
3371 goto err1;
3372 }
3373 dsi.base = ioremap(dsi_mem->start, resource_size(dsi_mem));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003374 if (!dsi.base) {
3375 DSSERR("can't ioremap DSI\n");
3376 r = -ENOMEM;
3377 goto err1;
3378 }
archit tanejaaffe3602011-02-23 08:41:03 +00003379 dsi.irq = platform_get_irq(dsi.pdev, 0);
3380 if (dsi.irq < 0) {
3381 DSSERR("platform_get_irq failed\n");
3382 r = -ENODEV;
3383 goto err2;
3384 }
3385
3386 r = request_irq(dsi.irq, omap_dsi_irq_handler, IRQF_SHARED,
3387 "OMAP DSI1", dsi.pdev);
3388 if (r < 0) {
3389 DSSERR("request_irq failed\n");
3390 goto err2;
3391 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003392
Archit Taneja5ee3c142011-03-02 12:35:53 +05303393 /* DSI VCs initialization */
3394 for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
3395 dsi.vc[i].mode = DSI_VC_MODE_L4;
3396 dsi.vc[i].dssdev = NULL;
3397 dsi.vc[i].vc_id = 0;
3398 }
3399
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003400 enable_clocks(1);
3401
3402 rev = dsi_read_reg(DSI_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003403 dev_dbg(&pdev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003404 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3405
3406 enable_clocks(0);
3407
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003408 return 0;
archit tanejaaffe3602011-02-23 08:41:03 +00003409err2:
3410 iounmap(dsi.base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003411err1:
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003412 destroy_workqueue(dsi.workqueue);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003413 return r;
3414}
3415
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00003416static void dsi_exit(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003417{
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00003418 if (dsi.vdds_dsi_reg != NULL) {
3419 regulator_put(dsi.vdds_dsi_reg);
3420 dsi.vdds_dsi_reg = NULL;
3421 }
3422
archit tanejaaffe3602011-02-23 08:41:03 +00003423 free_irq(dsi.irq, dsi.pdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003424 iounmap(dsi.base);
3425
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003426 destroy_workqueue(dsi.workqueue);
3427
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003428 DSSDBG("omap_dsi_exit\n");
3429}
3430
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00003431/* DSI1 HW IP initialisation */
3432static int omap_dsi1hw_probe(struct platform_device *pdev)
3433{
3434 int r;
3435 dsi.pdev = pdev;
3436 r = dsi_init(pdev);
3437 if (r) {
3438 DSSERR("Failed to initialize DSI\n");
3439 goto err_dsi;
3440 }
3441err_dsi:
3442 return r;
3443}
3444
3445static int omap_dsi1hw_remove(struct platform_device *pdev)
3446{
3447 dsi_exit();
3448 return 0;
3449}
3450
3451static struct platform_driver omap_dsi1hw_driver = {
3452 .probe = omap_dsi1hw_probe,
3453 .remove = omap_dsi1hw_remove,
3454 .driver = {
3455 .name = "omapdss_dsi1",
3456 .owner = THIS_MODULE,
3457 },
3458};
3459
3460int dsi_init_platform_driver(void)
3461{
3462 return platform_driver_register(&omap_dsi1hw_driver);
3463}
3464
3465void dsi_uninit_platform_driver(void)
3466{
3467 return platform_driver_unregister(&omap_dsi1hw_driver);
3468}