blob: 4147e51cf8930a143450587a01657ff6b6686723 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Ben Widawsky84b790f2014-07-24 17:04:36 +0100193#define GEN8_CTX_VALID (1<<0)
194#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
195#define GEN8_CTX_FORCE_RESTORE (1<<2)
196#define GEN8_CTX_L3LLC_COHERENT (1<<5)
197#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100198
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200199#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200200 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200201 (reg_state)[(pos)+1] = (val); \
202} while (0)
203
204#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300205 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100206 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
207 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100209
Ville Syrjälä9244a812015-11-04 23:20:09 +0200210#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
212 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200213} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100214
Ben Widawsky84b790f2014-07-24 17:04:36 +0100215enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100216 FAULT_AND_HANG = 0,
217 FAULT_AND_HALT, /* Debug only */
218 FAULT_AND_STREAM,
219 FAULT_AND_CONTINUE /* Unsupported */
220};
221#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100222#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000223#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
224#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100225
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100226/* Typical size of the average request (2 pipecontrols and a MI_BB) */
227#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
228
Chris Wilsonc79d7302016-10-04 21:11:26 +0100229#define WA_TAIL_DWORDS 2
230
Chris Wilsone2efd132016-05-24 14:53:34 +0100231static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100232 struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +0100233static int intel_lr_context_pin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000234 struct intel_engine_cs *engine);
Chris Wilsonc79d7302016-10-04 21:11:26 +0100235static void execlists_init_reg_state(u32 *reg_state,
236 struct i915_gem_context *ctx,
237 struct intel_engine_cs *engine,
238 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000239
Oscar Mateo73e4d072014-07-24 17:04:48 +0100240/**
241 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100242 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100243 * @enable_execlists: value of i915.enable_execlists module parameter.
244 *
245 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000246 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100247 *
248 * Return: 1 if Execlists is supported and has to be enabled.
249 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100250int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100251{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800252 /* On platforms with execlist available, vGPU will only
253 * support execlist mode, no ring buffer mode.
254 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100255 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800256 return 1;
257
Chris Wilsonc0336662016-05-06 15:40:21 +0100258 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000259 return 1;
260
Oscar Mateo127f1002014-07-24 17:04:11 +0100261 if (enable_execlists == 0)
262 return 0;
263
Daniel Vetter5a21b662016-05-24 17:13:53 +0200264 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
265 USES_PPGTT(dev_priv) &&
266 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100267 return 1;
268
269 return 0;
270}
Oscar Mateoede7d422014-07-24 17:04:12 +0100271
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000272static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000274{
Chris Wilsonc0336662016-05-06 15:40:21 +0100275 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000276
Chris Wilson70c2a242016-09-09 14:11:46 +0100277 engine->disable_lite_restore_wa =
278 (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
279 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) &&
280 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000281
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000282 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100283 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000284 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
285 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000286
287 /* TODO: WaDisableLiteRestore when we start using semaphore
288 * signalling between Command Streamers */
289 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
290
291 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
292 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000293 if (engine->disable_lite_restore_wa)
294 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000295}
296
297/**
298 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
299 * descriptor for a pinned context
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000300 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100301 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000302 *
303 * The context descriptor encodes various attributes of a context,
304 * including its GTT address and some flags. Because it's fairly
305 * expensive to calculate, we'll just do it once and cache the result,
306 * which remains valid until the context is unpinned.
307 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200308 * This is what a descriptor looks like, from LSB to MSB::
309 *
310 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
311 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
312 * bits 32-52: ctx ID, a globally unique tag
313 * bits 53-54: mbz, reserved for use by hardware
314 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000315 */
316static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100317intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000318 struct intel_engine_cs *engine)
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000319{
Chris Wilson9021ad02016-05-24 14:53:37 +0100320 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100321 u64 desc;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000322
Chris Wilson7069b142016-04-28 09:56:52 +0100323 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
324
Zhi Wangc01fc532016-06-16 08:07:02 -0400325 desc = ctx->desc_template; /* bits 3-4 */
326 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100327 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100328 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100329 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000330
Chris Wilson9021ad02016-05-24 14:53:37 +0100331 ce->lrc_desc = desc;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000332}
333
Chris Wilsone2efd132016-05-24 14:53:34 +0100334uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000335 struct intel_engine_cs *engine)
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000336{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000337 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000338}
339
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100340static inline void
341execlists_context_status_change(struct drm_i915_gem_request *rq,
342 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100343{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100344 /*
345 * Only used when GVT-g is enabled now. When GVT-g is disabled,
346 * The compiler should eliminate this function as dead-code.
347 */
348 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
349 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100350
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100351 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100352}
353
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000354static void
355execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
356{
357 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
358 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
359 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
360 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
361}
362
Chris Wilson70c2a242016-09-09 14:11:46 +0100363static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100364{
Chris Wilson70c2a242016-09-09 14:11:46 +0100365 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Mika Kuoppala05d98242015-07-03 17:09:33 +0300366 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100367 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100368
Chris Wilson8f942012016-08-02 22:50:30 +0100369 reg_state[CTX_RING_TAIL+1] = intel_ring_offset(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100370
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000371 /* True 32b PPGTT with dynamic page allocation: update PDP
372 * registers and point the unallocated PDPs to scratch page.
373 * PML4 is allocated during ppgtt init, so this is not needed
374 * in 48-bit mode.
375 */
376 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
377 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100378
379 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100380}
381
Chris Wilson70c2a242016-09-09 14:11:46 +0100382static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100383{
Chris Wilson70c2a242016-09-09 14:11:46 +0100384 struct drm_i915_private *dev_priv = engine->i915;
385 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100386 u32 __iomem *elsp =
387 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
388 u64 desc[2];
389
Chris Wilson70c2a242016-09-09 14:11:46 +0100390 if (!port[0].count)
391 execlists_context_status_change(port[0].request,
392 INTEL_CONTEXT_SCHEDULE_IN);
393 desc[0] = execlists_update_context(port[0].request);
394 engine->preempt_wa = port[0].count++; /* bdw only? fixed on skl? */
395
396 if (port[1].request) {
397 GEM_BUG_ON(port[1].count);
398 execlists_context_status_change(port[1].request,
399 INTEL_CONTEXT_SCHEDULE_IN);
400 desc[1] = execlists_update_context(port[1].request);
401 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100402 } else {
403 desc[1] = 0;
404 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100405 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100406
407 /* You must always write both descriptors in the order below. */
408 writel(upper_32_bits(desc[1]), elsp);
409 writel(lower_32_bits(desc[1]), elsp);
410
411 writel(upper_32_bits(desc[0]), elsp);
412 /* The context is automatically loaded after the following */
413 writel(lower_32_bits(desc[0]), elsp);
414}
415
Chris Wilson70c2a242016-09-09 14:11:46 +0100416static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100417{
Chris Wilson70c2a242016-09-09 14:11:46 +0100418 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
419 ctx->execlists_force_single_submission);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100420}
421
Chris Wilson70c2a242016-09-09 14:11:46 +0100422static bool can_merge_ctx(const struct i915_gem_context *prev,
423 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100424{
Chris Wilson70c2a242016-09-09 14:11:46 +0100425 if (prev != next)
426 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100427
Chris Wilson70c2a242016-09-09 14:11:46 +0100428 if (ctx_single_port_submission(prev))
429 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100430
Chris Wilson70c2a242016-09-09 14:11:46 +0100431 return true;
432}
Peter Antoine779949f2015-05-11 16:03:27 +0100433
Chris Wilson70c2a242016-09-09 14:11:46 +0100434static void execlists_dequeue(struct intel_engine_cs *engine)
435{
436 struct drm_i915_gem_request *cursor, *last;
437 struct execlist_port *port = engine->execlist_port;
438 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100439
Chris Wilson70c2a242016-09-09 14:11:46 +0100440 last = port->request;
441 if (last)
442 /* WaIdleLiteRestore:bdw,skl
443 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
444 * as we resubmit the request. See gen8_emit_request()
445 * for where we prepare the padding after the end of the
446 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100447 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100448 last->tail = last->wa_tail;
449
450 GEM_BUG_ON(port[1].request);
451
452 /* Hardware submission is through 2 ports. Conceptually each port
453 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
454 * static for a context, and unique to each, so we only execute
455 * requests belonging to a single context from each ring. RING_HEAD
456 * is maintained by the CS in the context image, it marks the place
457 * where it got up to last time, and through RING_TAIL we tell the CS
458 * where we want to execute up to this time.
459 *
460 * In this list the requests are in order of execution. Consecutive
461 * requests from the same context are adjacent in the ringbuffer. We
462 * can combine these requests into a single RING_TAIL update:
463 *
464 * RING_HEAD...req1...req2
465 * ^- RING_TAIL
466 * since to execute req2 the CS must first execute req1.
467 *
468 * Our goal then is to point each port to the end of a consecutive
469 * sequence of requests as being the most optimal (fewest wake ups
470 * and context switches) submission.
471 */
472
473 spin_lock(&engine->execlist_lock);
474 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link) {
475 /* Can we combine this request with the current port? It has to
476 * be the same context/ringbuffer and not have any exceptions
477 * (e.g. GVT saying never to combine contexts).
478 *
479 * If we can combine the requests, we can execute both by
480 * updating the RING_TAIL to point to the end of the second
481 * request, and so we never need to tell the hardware about
482 * the first.
483 */
484 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
485 /* If we are on the second port and cannot combine
486 * this request with the last, then we are done.
487 */
488 if (port != engine->execlist_port)
489 break;
490
491 /* If GVT overrides us we only ever submit port[0],
492 * leaving port[1] empty. Note that we also have
493 * to be careful that we don't queue the same
494 * context (even though a different request) to
495 * the second port.
496 */
497 if (ctx_single_port_submission(cursor->ctx))
498 break;
499
500 GEM_BUG_ON(last->ctx == cursor->ctx);
501
502 i915_gem_request_assign(&port->request, last);
503 port++;
504 }
505 last = cursor;
506 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100507 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100508 if (submit) {
509 /* Decouple all the requests submitted from the queue */
510 engine->execlist_queue.next = &cursor->execlist_link;
511 cursor->execlist_link.prev = &engine->execlist_queue;
Michel Thierry53292cd2015-04-15 18:11:33 +0100512
Chris Wilson70c2a242016-09-09 14:11:46 +0100513 i915_gem_request_assign(&port->request, last);
514 }
515 spin_unlock(&engine->execlist_lock);
516
517 if (submit)
518 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100519}
520
Chris Wilson70c2a242016-09-09 14:11:46 +0100521static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100522{
Chris Wilson70c2a242016-09-09 14:11:46 +0100523 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100524}
525
Chris Wilson70c2a242016-09-09 14:11:46 +0100526static bool execlists_elsp_ready(struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800527{
Chris Wilson70c2a242016-09-09 14:11:46 +0100528 int port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800529
Chris Wilson70c2a242016-09-09 14:11:46 +0100530 port = 1; /* wait for a free slot */
531 if (engine->disable_lite_restore_wa || engine->preempt_wa)
532 port = 0; /* wait for GPU to be idle before continuing */
Ben Widawsky91a41032016-01-05 10:30:07 -0800533
Chris Wilson70c2a242016-09-09 14:11:46 +0100534 return !engine->execlist_port[port].request;
Ben Widawsky91a41032016-01-05 10:30:07 -0800535}
536
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200537/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100538 * Check the unread Context Status Buffers and manage the submission of new
539 * contexts to the ELSP accordingly.
540 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100541static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100542{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100543 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100544 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100545 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100546
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100547 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000548
Chris Wilson70c2a242016-09-09 14:11:46 +0100549 if (!execlists_elsp_idle(engine)) {
550 u32 __iomem *csb_mmio =
551 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
552 u32 __iomem *buf =
553 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
554 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100555
Chris Wilson70c2a242016-09-09 14:11:46 +0100556 csb = readl(csb_mmio);
557 head = GEN8_CSB_READ_PTR(csb);
558 tail = GEN8_CSB_WRITE_PTR(csb);
559 if (tail < head)
560 tail += GEN8_CSB_ENTRIES;
561 while (head < tail) {
562 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
563 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100564
Chris Wilson70c2a242016-09-09 14:11:46 +0100565 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
566 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100567
Chris Wilson70c2a242016-09-09 14:11:46 +0100568 GEM_BUG_ON(port[0].count == 0);
569 if (--port[0].count == 0) {
570 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
571 execlists_context_status_change(port[0].request,
572 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100573
Chris Wilson70c2a242016-09-09 14:11:46 +0100574 i915_gem_request_put(port[0].request);
575 port[0] = port[1];
576 memset(&port[1], 0, sizeof(port[1]));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000577
Chris Wilson70c2a242016-09-09 14:11:46 +0100578 engine->preempt_wa = false;
579 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000580
Chris Wilson70c2a242016-09-09 14:11:46 +0100581 GEM_BUG_ON(port[0].count == 0 &&
582 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000583 }
584
Chris Wilson70c2a242016-09-09 14:11:46 +0100585 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
586 GEN8_CSB_WRITE_PTR(csb) << 8),
587 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000588 }
589
Chris Wilson70c2a242016-09-09 14:11:46 +0100590 if (execlists_elsp_ready(engine))
591 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000592
Chris Wilson70c2a242016-09-09 14:11:46 +0100593 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100594}
595
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100596static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100597{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000598 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100599 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100600
Chris Wilson5590af32016-09-09 14:11:54 +0100601 spin_lock_irqsave(&engine->execlist_lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100602
Chris Wilsonba49b2f2016-09-09 14:11:42 +0100603 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Chris Wilson70c2a242016-09-09 14:11:46 +0100604 if (execlists_elsp_idle(engine))
605 tasklet_hi_schedule(&engine->irq_tasklet);
Michel Thierryacdd8842014-07-24 17:04:38 +0100606
Chris Wilson5590af32016-09-09 14:11:54 +0100607 spin_unlock_irqrestore(&engine->execlist_lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100608}
609
John Harrison40e895c2015-05-29 17:43:26 +0100610int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000611{
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100612 struct intel_engine_cs *engine = request->engine;
Chris Wilson9021ad02016-05-24 14:53:37 +0100613 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonbfa01202016-04-28 09:56:48 +0100614 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000615
Chris Wilson63103462016-04-28 09:56:49 +0100616 /* Flush enough space to reduce the likelihood of waiting after
617 * we start building the request - in which case we will just
618 * have to repeat work.
619 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100620 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100621
Chris Wilson9021ad02016-05-24 14:53:37 +0100622 if (!ce->state) {
Chris Wilson978f1e02016-04-28 09:56:54 +0100623 ret = execlists_context_deferred_alloc(request->ctx, engine);
624 if (ret)
625 return ret;
626 }
627
Chris Wilsondca33ec2016-08-02 22:50:20 +0100628 request->ring = ce->ring;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300629
Chris Wilson449f6612016-10-07 07:53:27 +0100630 ret = intel_lr_context_pin(request->ctx, engine);
631 if (ret)
632 return ret;
633
Alex Daia7e02192015-12-16 11:45:55 -0800634 if (i915.enable_guc_submission) {
635 /*
636 * Check that the GuC has space for the request before
637 * going any further, as the i915_add_request() call
638 * later on mustn't fail ...
639 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100640 ret = i915_guc_wq_reserve(request);
Alex Daia7e02192015-12-16 11:45:55 -0800641 if (ret)
Chris Wilson449f6612016-10-07 07:53:27 +0100642 goto err_unpin;
Alex Daia7e02192015-12-16 11:45:55 -0800643 }
644
Chris Wilsonbfa01202016-04-28 09:56:48 +0100645 ret = intel_ring_begin(request, 0);
646 if (ret)
Chris Wilson449f6612016-10-07 07:53:27 +0100647 goto err_unreserve;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100648
Chris Wilson9021ad02016-05-24 14:53:37 +0100649 if (!ce->initialised) {
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100650 ret = engine->init_context(request);
651 if (ret)
Chris Wilson449f6612016-10-07 07:53:27 +0100652 goto err_unreserve;
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100653
Chris Wilson9021ad02016-05-24 14:53:37 +0100654 ce->initialised = true;
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100655 }
656
657 /* Note that after this point, we have committed to using
658 * this request as it is being used to both track the
659 * state of engine initialisation and liveness of the
660 * golden renderstate above. Think twice before you try
661 * to cancel/unwind this request now.
662 */
663
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100664 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100665 return 0;
666
Chris Wilson449f6612016-10-07 07:53:27 +0100667err_unreserve:
668 if (i915.enable_guc_submission)
669 i915_guc_wq_unreserve(request);
Chris Wilsonbfa01202016-04-28 09:56:48 +0100670err_unpin:
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100671 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000672 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000673}
674
John Harrisonbc0dce32015-03-19 12:30:07 +0000675/*
Chris Wilsonddd66c52016-08-02 22:50:31 +0100676 * intel_logical_ring_advance() - advance the tail and prepare for submission
John Harrisonae707972015-05-29 17:44:14 +0100677 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000678 *
679 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
680 * really happens during submission is that the context and current tail will be placed
681 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
682 * point, the tail *inside* the context is updated and the ELSP written to.
683 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200684static int
Chris Wilsonddd66c52016-08-02 22:50:31 +0100685intel_logical_ring_advance(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000686{
Chris Wilson7e37f882016-08-02 22:50:21 +0100687 struct intel_ring *ring = request->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000688 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000689
Chris Wilson1dae2df2016-08-02 22:50:19 +0100690 intel_ring_advance(ring);
691 request->tail = ring->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000692
Chris Wilson7c17d372016-01-20 15:43:35 +0200693 /*
694 * Here we add two extra NOOPs as padding to avoid
695 * lite restore of a context with HEAD==TAIL.
696 *
697 * Caller must reserve WA_TAIL_DWORDS for us!
698 */
Chris Wilson1dae2df2016-08-02 22:50:19 +0100699 intel_ring_emit(ring, MI_NOOP);
700 intel_ring_emit(ring, MI_NOOP);
701 intel_ring_advance(ring);
Chris Wilsona52abd22016-09-09 14:11:43 +0100702 request->wa_tail = ring->tail;
Alex Daid1675192015-08-12 15:43:43 +0100703
Chris Wilsona16a4052016-04-28 09:56:56 +0100704 /* We keep the previous context alive until we retire the following
705 * request. This ensures that any the context object is still pinned
706 * for any residual writes the HW makes into it on the context switch
707 * into the next object following the breadcrumb. Otherwise, we may
708 * retire the context too early.
709 */
710 request->previous_context = engine->last_context;
711 engine->last_context = request->ctx;
Chris Wilson7c17d372016-01-20 15:43:35 +0200712 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000713}
714
Chris Wilsone2efd132016-05-24 14:53:34 +0100715static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100716 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000717{
Chris Wilson9021ad02016-05-24 14:53:37 +0100718 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100719 void *vaddr;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000720 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000721
Chris Wilson91c8a322016-07-05 10:40:23 +0100722 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000723
Chris Wilson9021ad02016-05-24 14:53:37 +0100724 if (ce->pin_count++)
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100725 return 0;
726
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100727 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN,
728 PIN_OFFSET_BIAS | GUC_WOPCM_TOP | PIN_GLOBAL);
Nick Hoathe84fe802015-09-11 12:53:46 +0100729 if (ret)
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100730 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000731
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100732 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100733 if (IS_ERR(vaddr)) {
734 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100735 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000736 }
737
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100738 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +0100739 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100740 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100741
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000742 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100743
Chris Wilsonc79d7302016-10-04 21:11:26 +0100744 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
745 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100746 i915_ggtt_offset(ce->ring->vma);
Chris Wilsonc79d7302016-10-04 21:11:26 +0100747
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100748 ce->state->obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200749
Nick Hoathe84fe802015-09-11 12:53:46 +0100750 /* Invalidate GuC TLB. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100751 if (i915.enable_guc_submission) {
752 struct drm_i915_private *dev_priv = ctx->i915;
Nick Hoathe84fe802015-09-11 12:53:46 +0100753 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100754 }
Oscar Mateodcb4c122014-11-13 10:28:10 +0000755
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100756 i915_gem_context_get(ctx);
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100757 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000758
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100759unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100760 i915_gem_object_unpin_map(ce->state->obj);
761unpin_vma:
762 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100763err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100764 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000765 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000766}
767
Chris Wilsone2efd132016-05-24 14:53:34 +0100768void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000769 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000770{
Chris Wilson9021ad02016-05-24 14:53:37 +0100771 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100772
Chris Wilson91c8a322016-07-05 10:40:23 +0100773 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100774 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000775
Chris Wilson9021ad02016-05-24 14:53:37 +0100776 if (--ce->pin_count)
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100777 return;
778
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100779 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100780
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100781 i915_gem_object_unpin_map(ce->state->obj);
782 i915_vma_unpin(ce->state);
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100783
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100784 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000785}
786
John Harrisone2be4fa2015-05-29 17:43:54 +0100787static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000788{
789 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100790 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100791 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000792
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800793 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000794 return 0;
795
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100796 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000797 if (ret)
798 return ret;
799
Chris Wilson987046a2016-04-28 09:56:46 +0100800 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000801 if (ret)
802 return ret;
803
Chris Wilson1dae2df2016-08-02 22:50:19 +0100804 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000805 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100806 intel_ring_emit_reg(ring, w->reg[i].addr);
807 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000808 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100809 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000810
Chris Wilson1dae2df2016-08-02 22:50:19 +0100811 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000812
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100813 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000814 if (ret)
815 return ret;
816
817 return 0;
818}
819
Arun Siluvery83b8a982015-07-08 10:27:05 +0100820#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100821 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100822 int __index = (index)++; \
823 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100824 return -ENOSPC; \
825 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100826 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100827 } while (0)
828
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200829#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200830 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100831
832/*
833 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
834 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
835 * but there is a slight complication as this is applied in WA batch where the
836 * values are only initialized once so we cannot take register value at the
837 * beginning and reuse it further; hence we save its value to memory, upload a
838 * constant value with bit21 set and then we restore it back with the saved value.
839 * To simplify the WA, a constant value is formed by using the default value
840 * of this register. This shouldn't be a problem because we are only modifying
841 * it for a short period and this batch in non-premptible. We can ofcourse
842 * use additional instructions that read the actual value of the register
843 * at that time and set our bit of interest but it makes the WA complicated.
844 *
845 * This WA is also required for Gen9 so extracting as a function avoids
846 * code duplication.
847 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000848static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200849 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100850 uint32_t index)
851{
Dave Airlie5e580522016-07-26 17:26:29 +1000852 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery9e000842015-07-03 14:27:31 +0100853 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
854
Arun Siluverya4106a72015-07-14 15:01:29 +0100855 /*
Mika Kuoppalafe905812016-06-07 17:19:03 +0300856 * WaDisableLSQCROPERFforOCL:skl,kbl
Arun Siluverya4106a72015-07-14 15:01:29 +0100857 * This WA is implemented in skl_init_clock_gating() but since
858 * this batch updates GEN8_L3SQCREG4 with default value we need to
859 * set this bit here to retain the WA during flush.
860 */
Francisco Jerezb59dd202017-01-12 12:44:54 +0200861 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +0100862 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
863
Arun Siluveryf1afe242015-08-04 16:22:20 +0100864 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100865 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200866 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100867 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100868 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100869
Arun Siluvery83b8a982015-07-08 10:27:05 +0100870 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200871 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100872 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100873
Arun Siluvery83b8a982015-07-08 10:27:05 +0100874 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
875 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
876 PIPE_CONTROL_DC_FLUSH_ENABLE));
877 wa_ctx_emit(batch, index, 0);
878 wa_ctx_emit(batch, index, 0);
879 wa_ctx_emit(batch, index, 0);
880 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100881
Arun Siluveryf1afe242015-08-04 16:22:20 +0100882 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100883 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200884 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100885 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100886 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100887
888 return index;
889}
890
Arun Siluvery17ee9502015-06-19 19:07:01 +0100891static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
892 uint32_t offset,
893 uint32_t start_alignment)
894{
895 return wa_ctx->offset = ALIGN(offset, start_alignment);
896}
897
898static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
899 uint32_t offset,
900 uint32_t size_alignment)
901{
902 wa_ctx->size = offset - wa_ctx->offset;
903
904 WARN(wa_ctx->size % size_alignment,
905 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
906 wa_ctx->size, size_alignment);
907 return 0;
908}
909
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200910/*
911 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
912 * initialized at the beginning and shared across all contexts but this field
913 * helps us to have multiple batches at different offsets and select them based
914 * on a criteria. At the moment this batch always start at the beginning of the page
915 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100916 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200917 * The number of WA applied are not known at the beginning; we use this field
918 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100919 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200920 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
921 * so it adds NOOPs as padding to make it cacheline aligned.
922 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
923 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100924 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000925static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100926 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200927 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100928 uint32_t *offset)
929{
Arun Siluvery0160f052015-06-23 15:46:57 +0100930 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100931 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
932
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100933 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +0100934 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100935
Arun Siluveryc82435b2015-06-19 18:37:13 +0100936 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +0100937 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000938 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +0200939 if (rc < 0)
940 return rc;
941 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +0100942 }
943
Arun Siluvery0160f052015-06-23 15:46:57 +0100944 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
945 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100946 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +0100947
Arun Siluvery83b8a982015-07-08 10:27:05 +0100948 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
949 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
950 PIPE_CONTROL_GLOBAL_GTT_IVB |
951 PIPE_CONTROL_CS_STALL |
952 PIPE_CONTROL_QW_WRITE));
953 wa_ctx_emit(batch, index, scratch_addr);
954 wa_ctx_emit(batch, index, 0);
955 wa_ctx_emit(batch, index, 0);
956 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +0100957
Arun Siluvery17ee9502015-06-19 19:07:01 +0100958 /* Pad to end of cacheline */
959 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +0100960 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100961
962 /*
963 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
964 * execution depends on the length specified in terms of cache lines
965 * in the register CTX_RCS_INDIRECT_CTX
966 */
967
968 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
969}
970
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200971/*
972 * This batch is started immediately after indirect_ctx batch. Since we ensure
973 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100974 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200975 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100976 *
977 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
978 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
979 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000980static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100981 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200982 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100983 uint32_t *offset)
984{
985 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
986
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100987 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +0100988 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100989
Arun Siluvery83b8a982015-07-08 10:27:05 +0100990 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100991
992 return wa_ctx_end(wa_ctx, *offset = index, 1);
993}
994
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000995static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +0100996 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200997 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +0100998 uint32_t *offset)
999{
Arun Siluverya4106a72015-07-14 15:01:29 +01001000 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +10001001 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001002 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1003
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001004 /* WaDisableCtxRestoreArbitration:skl,bxt */
Dave Airlie5e580522016-07-26 17:26:29 +10001005 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0) ||
1006 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001007 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001008
Arun Siluverya4106a72015-07-14 15:01:29 +01001009 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001010 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001011 if (ret < 0)
1012 return ret;
1013 index = ret;
1014
Mika Kuoppala873e8172016-07-20 14:26:13 +03001015 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
1016 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1017 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1018 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1019 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1020 wa_ctx_emit(batch, index, MI_NOOP);
1021
Mika Kuoppala066d4622016-06-07 17:19:15 +03001022 /* WaClearSlmSpaceAtContextSwitch:kbl */
1023 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +03001024 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001025 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001026 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001027
1028 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1029 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1030 PIPE_CONTROL_GLOBAL_GTT_IVB |
1031 PIPE_CONTROL_CS_STALL |
1032 PIPE_CONTROL_QW_WRITE));
1033 wa_ctx_emit(batch, index, scratch_addr);
1034 wa_ctx_emit(batch, index, 0);
1035 wa_ctx_emit(batch, index, 0);
1036 wa_ctx_emit(batch, index, 0);
1037 }
Tim Gore3485d992016-07-05 10:01:30 +01001038
1039 /* WaMediaPoolStateCmdInWABB:bxt */
1040 if (HAS_POOLED_EU(engine->i915)) {
1041 /*
1042 * EU pool configuration is setup along with golden context
1043 * during context initialization. This value depends on
1044 * device type (2x6 or 3x6) and needs to be updated based
1045 * on which subslice is disabled especially for 2x6
1046 * devices, however it is safe to load default
1047 * configuration of 3x6 device instead of masking off
1048 * corresponding bits because HW ignores bits of a disabled
1049 * subslice and drops down to appropriate config. Please
1050 * see render_state_setup() in i915_gem_render_state.c for
1051 * possible configurations, to avoid duplication they are
1052 * not shown here again.
1053 */
1054 u32 eu_pool_config = 0x00777000;
1055 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1056 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1057 wa_ctx_emit(batch, index, eu_pool_config);
1058 wa_ctx_emit(batch, index, 0);
1059 wa_ctx_emit(batch, index, 0);
1060 wa_ctx_emit(batch, index, 0);
1061 }
1062
Arun Siluvery0504cff2015-07-14 15:01:27 +01001063 /* Pad to end of cacheline */
1064 while (index % CACHELINE_DWORDS)
1065 wa_ctx_emit(batch, index, MI_NOOP);
1066
1067 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1068}
1069
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001070static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001071 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001072 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001073 uint32_t *offset)
1074{
1075 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1076
Arun Siluvery9b014352015-07-14 15:01:30 +01001077 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001078 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_B0) ||
1079 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001080 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001081 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001082 wa_ctx_emit(batch, index,
1083 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1084 wa_ctx_emit(batch, index, MI_NOOP);
1085 }
1086
Tim Goreb1e429f2016-03-21 14:37:29 +00001087 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001088 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001089 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1090
1091 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1092 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1093
1094 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1095 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1096
1097 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1098 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1099
1100 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1101 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1102 wa_ctx_emit(batch, index, 0x0);
1103 wa_ctx_emit(batch, index, MI_NOOP);
1104 }
1105
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001106 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001107 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1108 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001109 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1110
Arun Siluvery0504cff2015-07-14 15:01:27 +01001111 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1112
1113 return wa_ctx_end(wa_ctx, *offset = index, 1);
1114}
1115
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001116static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001117{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001118 struct drm_i915_gem_object *obj;
1119 struct i915_vma *vma;
1120 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001121
Chris Wilson48bb74e2016-08-15 10:49:04 +01001122 obj = i915_gem_object_create(&engine->i915->drm, PAGE_ALIGN(size));
1123 if (IS_ERR(obj))
1124 return PTR_ERR(obj);
1125
1126 vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
1127 if (IS_ERR(vma)) {
1128 err = PTR_ERR(vma);
1129 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001130 }
1131
Chris Wilson48bb74e2016-08-15 10:49:04 +01001132 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1133 if (err)
1134 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001135
Chris Wilson48bb74e2016-08-15 10:49:04 +01001136 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001137 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001138
1139err:
1140 i915_gem_object_put(obj);
1141 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001142}
1143
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001144static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001145{
Chris Wilson19880c42016-08-15 10:49:05 +01001146 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001147}
1148
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001149static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001150{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001151 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001152 uint32_t *batch;
1153 uint32_t offset;
1154 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001155 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001156
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001157 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001158
Arun Siluvery5e60d792015-06-23 15:50:44 +01001159 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001160 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001161 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001162 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001163 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001164 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001165
Arun Siluveryc4db7592015-06-19 18:37:11 +01001166 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001167 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001168 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001169 return -EINVAL;
1170 }
1171
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001172 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001173 if (ret) {
1174 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1175 return ret;
1176 }
1177
Chris Wilson48bb74e2016-08-15 10:49:04 +01001178 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001179 batch = kmap_atomic(page);
1180 offset = 0;
1181
Chris Wilsonc0336662016-05-06 15:40:21 +01001182 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001183 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001184 &wa_ctx->indirect_ctx,
1185 batch,
1186 &offset);
1187 if (ret)
1188 goto out;
1189
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001190 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001191 &wa_ctx->per_ctx,
1192 batch,
1193 &offset);
1194 if (ret)
1195 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001196 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001197 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001198 &wa_ctx->indirect_ctx,
1199 batch,
1200 &offset);
1201 if (ret)
1202 goto out;
1203
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001204 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001205 &wa_ctx->per_ctx,
1206 batch,
1207 &offset);
1208 if (ret)
1209 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001210 }
1211
1212out:
1213 kunmap_atomic(batch);
1214 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001215 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001216
1217 return ret;
1218}
1219
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001220static void lrc_init_hws(struct intel_engine_cs *engine)
1221{
Chris Wilsonc0336662016-05-06 15:40:21 +01001222 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001223
1224 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson57e88532016-08-15 10:48:57 +01001225 engine->status_page.ggtt_offset);
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001226 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1227}
1228
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001229static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001230{
Chris Wilsonc0336662016-05-06 15:40:21 +01001231 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001232 int ret;
1233
1234 ret = intel_mocs_init_engine(engine);
1235 if (ret)
1236 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001237
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001238 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001239
Chris Wilson61a05872016-10-07 07:53:26 +01001240 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001241
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001242 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001243
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001244 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001245 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1246 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001247
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001248 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001249
Tomas Elffc0768c2016-03-21 16:26:59 +00001250 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001251
Chris Wilson821ed7d2016-09-09 14:11:53 +01001252 if (!execlists_elsp_idle(engine))
1253 execlists_submit_ports(engine);
1254
1255 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001256}
1257
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001258static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001259{
Chris Wilsonc0336662016-05-06 15:40:21 +01001260 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001261 int ret;
1262
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001263 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001264 if (ret)
1265 return ret;
1266
1267 /* We need to disable the AsyncFlip performance optimisations in order
1268 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1269 * programmed to '1' on all products.
1270 *
1271 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1272 */
1273 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1274
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001275 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1276
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001277 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001278}
1279
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001280static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001281{
1282 int ret;
1283
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001284 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001285 if (ret)
1286 return ret;
1287
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001288 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001289}
1290
Chris Wilson821ed7d2016-09-09 14:11:53 +01001291static void reset_common_ring(struct intel_engine_cs *engine,
1292 struct drm_i915_gem_request *request)
1293{
1294 struct drm_i915_private *dev_priv = engine->i915;
1295 struct execlist_port *port = engine->execlist_port;
1296 struct intel_context *ce = &request->ctx->engine[engine->id];
1297
Chris Wilsonc79d7302016-10-04 21:11:26 +01001298 /* We want a simple context + ring to execute the breadcrumb update.
1299 * We cannot rely on the context being intact across the GPU hang,
1300 * so clear it and rebuild just what we need for the breadcrumb.
1301 * All pending requests for this context will be zapped, and any
1302 * future request will be after userspace has had the opportunity
1303 * to recreate its own state.
1304 */
1305 execlists_init_reg_state(ce->lrc_reg_state,
1306 request->ctx, engine, ce->ring);
1307
Chris Wilson821ed7d2016-09-09 14:11:53 +01001308 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsonc79d7302016-10-04 21:11:26 +01001309 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1310 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001311 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsonc79d7302016-10-04 21:11:26 +01001312
Chris Wilson821ed7d2016-09-09 14:11:53 +01001313 request->ring->head = request->postfix;
1314 request->ring->last_retired_head = -1;
1315 intel_ring_update_space(request->ring);
1316
1317 if (i915.enable_guc_submission)
1318 return;
1319
1320 /* Catch up with any missed context-switch interrupts */
1321 I915_WRITE(RING_CONTEXT_STATUS_PTR(engine), _MASKED_FIELD(0xffff, 0));
1322 if (request->ctx != port[0].request->ctx) {
1323 i915_gem_request_put(port[0].request);
1324 port[0] = port[1];
1325 memset(&port[1], 0, sizeof(port[1]));
1326 }
1327
1328 /* CS is stopped, and we will resubmit both ports on resume */
1329 GEM_BUG_ON(request->ctx != port[0].request->ctx);
1330 port[0].count = 0;
1331 port[1].count = 0;
Chris Wilsonc79d7302016-10-04 21:11:26 +01001332
1333 /* Reset WaIdleLiteRestore:bdw,skl as well */
1334 request->tail = request->wa_tail - WA_TAIL_DWORDS * sizeof(u32);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001335}
1336
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001337static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1338{
1339 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001340 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001341 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001342 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1343 int i, ret;
1344
Chris Wilson987046a2016-04-28 09:56:46 +01001345 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001346 if (ret)
1347 return ret;
1348
Chris Wilsonb5321f32016-08-02 22:50:18 +01001349 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001350 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1351 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1352
Chris Wilsonb5321f32016-08-02 22:50:18 +01001353 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1354 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1355 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1356 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001357 }
1358
Chris Wilsonb5321f32016-08-02 22:50:18 +01001359 intel_ring_emit(ring, MI_NOOP);
1360 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001361
1362 return 0;
1363}
1364
John Harrisonbe795fc2015-05-29 17:44:03 +01001365static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001366 u64 offset, u32 len,
1367 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001368{
Chris Wilson7e37f882016-08-02 22:50:21 +01001369 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001370 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001371 int ret;
1372
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001373 /* Don't rely in hw updating PDPs, specially in lite-restore.
1374 * Ideally, we should set Force PD Restore in ctx descriptor,
1375 * but we can't. Force Restore would be a second option, but
1376 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001377 * not idle). PML4 is allocated during ppgtt init so this is
1378 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001379 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001380 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001381 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001382 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001383 ret = intel_logical_ring_emit_pdps(req);
1384 if (ret)
1385 return ret;
1386 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001387
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001388 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001389 }
1390
Chris Wilson987046a2016-04-28 09:56:46 +01001391 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001392 if (ret)
1393 return ret;
1394
1395 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001396 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1397 (ppgtt<<8) |
1398 (dispatch_flags & I915_DISPATCH_RS ?
1399 MI_BATCH_RESOURCE_STREAMER : 0));
1400 intel_ring_emit(ring, lower_32_bits(offset));
1401 intel_ring_emit(ring, upper_32_bits(offset));
1402 intel_ring_emit(ring, MI_NOOP);
1403 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001404
1405 return 0;
1406}
1407
Chris Wilson31bb59c2016-07-01 17:23:27 +01001408static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001409{
Chris Wilsonc0336662016-05-06 15:40:21 +01001410 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001411 I915_WRITE_IMR(engine,
1412 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1413 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001414}
1415
Chris Wilson31bb59c2016-07-01 17:23:27 +01001416static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001417{
Chris Wilsonc0336662016-05-06 15:40:21 +01001418 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001419 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001420}
1421
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001422static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001423{
Chris Wilson7e37f882016-08-02 22:50:21 +01001424 struct intel_ring *ring = request->ring;
1425 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001426 int ret;
1427
Chris Wilson987046a2016-04-28 09:56:46 +01001428 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001429 if (ret)
1430 return ret;
1431
1432 cmd = MI_FLUSH_DW + 1;
1433
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001434 /* We always require a command barrier so that subsequent
1435 * commands, such as breadcrumb interrupts, are strictly ordered
1436 * wrt the contents of the write cache being flushed to memory
1437 * (and thus being coherent from the CPU).
1438 */
1439 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1440
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001441 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001442 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001443 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001444 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001445 }
1446
Chris Wilsonb5321f32016-08-02 22:50:18 +01001447 intel_ring_emit(ring, cmd);
1448 intel_ring_emit(ring,
1449 I915_GEM_HWS_SCRATCH_ADDR |
1450 MI_FLUSH_DW_USE_GTT);
1451 intel_ring_emit(ring, 0); /* upper addr */
1452 intel_ring_emit(ring, 0); /* value */
1453 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001454
1455 return 0;
1456}
1457
John Harrison7deb4d32015-05-29 17:43:59 +01001458static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001459 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001460{
Chris Wilson7e37f882016-08-02 22:50:21 +01001461 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001462 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001463 u32 scratch_addr =
1464 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001465 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001466 u32 flags = 0;
1467 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001468 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001469
1470 flags |= PIPE_CONTROL_CS_STALL;
1471
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001472 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001473 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1474 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001475 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001476 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001477 }
1478
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001479 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001480 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1481 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1482 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1483 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1484 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1485 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1486 flags |= PIPE_CONTROL_QW_WRITE;
1487 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001488
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001489 /*
1490 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1491 * pipe control.
1492 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001493 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001494 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001495
1496 /* WaForGAMHang:kbl */
1497 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1498 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001499 }
Imre Deak9647ff32015-01-25 13:27:11 -08001500
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001501 len = 6;
1502
1503 if (vf_flush_wa)
1504 len += 6;
1505
1506 if (dc_flush_wa)
1507 len += 12;
1508
1509 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001510 if (ret)
1511 return ret;
1512
Imre Deak9647ff32015-01-25 13:27:11 -08001513 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001514 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1515 intel_ring_emit(ring, 0);
1516 intel_ring_emit(ring, 0);
1517 intel_ring_emit(ring, 0);
1518 intel_ring_emit(ring, 0);
1519 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001520 }
1521
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001522 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001523 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1524 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1525 intel_ring_emit(ring, 0);
1526 intel_ring_emit(ring, 0);
1527 intel_ring_emit(ring, 0);
1528 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001529 }
1530
Chris Wilsonb5321f32016-08-02 22:50:18 +01001531 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1532 intel_ring_emit(ring, flags);
1533 intel_ring_emit(ring, scratch_addr);
1534 intel_ring_emit(ring, 0);
1535 intel_ring_emit(ring, 0);
1536 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001537
1538 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001539 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1540 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1541 intel_ring_emit(ring, 0);
1542 intel_ring_emit(ring, 0);
1543 intel_ring_emit(ring, 0);
1544 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001545 }
1546
Chris Wilsonb5321f32016-08-02 22:50:18 +01001547 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001548
1549 return 0;
1550}
1551
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001552static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001553{
Imre Deak319404d2015-08-14 18:35:27 +03001554 /*
1555 * On BXT A steppings there is a HW coherency issue whereby the
1556 * MI_STORE_DATA_IMM storing the completed request's seqno
1557 * occasionally doesn't invalidate the CPU cache. Work around this by
1558 * clflushing the corresponding cacheline whenever the caller wants
1559 * the coherency to be guaranteed. Note that this cacheline is known
1560 * to be clean at this point, since we only write it in
1561 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1562 * this clflush in practice becomes an invalidate operation.
1563 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001564 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001565}
1566
Chris Wilson7c17d372016-01-20 15:43:35 +02001567/*
1568 * Reserve space for 2 NOOPs at the end of each request to be
1569 * used as a workaround for not being allowed to do lite
1570 * restore with HEAD==TAIL (WaIdleLiteRestore).
1571 */
Chris Wilson7c17d372016-01-20 15:43:35 +02001572
John Harrisonc4e76632015-05-29 17:44:01 +01001573static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001574{
Chris Wilson7e37f882016-08-02 22:50:21 +01001575 struct intel_ring *ring = request->ring;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001576 int ret;
1577
Chris Wilson987046a2016-04-28 09:56:46 +01001578 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001579 if (ret)
1580 return ret;
1581
Chris Wilson7c17d372016-01-20 15:43:35 +02001582 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1583 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001584
Chris Wilsonb5321f32016-08-02 22:50:18 +01001585 intel_ring_emit(ring, (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1586 intel_ring_emit(ring,
1587 intel_hws_seqno_address(request->engine) |
1588 MI_FLUSH_DW_USE_GTT);
1589 intel_ring_emit(ring, 0);
1590 intel_ring_emit(ring, request->fence.seqno);
1591 intel_ring_emit(ring, MI_USER_INTERRUPT);
1592 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001593 return intel_logical_ring_advance(request);
Chris Wilson7c17d372016-01-20 15:43:35 +02001594}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001595
Chris Wilson7c17d372016-01-20 15:43:35 +02001596static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1597{
Chris Wilson7e37f882016-08-02 22:50:21 +01001598 struct intel_ring *ring = request->ring;
Chris Wilson7c17d372016-01-20 15:43:35 +02001599 int ret;
1600
Chris Wilson987046a2016-04-28 09:56:46 +01001601 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001602 if (ret)
1603 return ret;
1604
Michał Winiarskice81a652016-04-12 15:51:55 +02001605 /* We're using qword write, seqno should be aligned to 8 bytes. */
1606 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1607
Chris Wilson7c17d372016-01-20 15:43:35 +02001608 /* w/a for post sync ops following a GPGPU operation we
1609 * need a prior CS_STALL, which is emitted by the flush
1610 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001611 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001612 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1613 intel_ring_emit(ring,
1614 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1615 PIPE_CONTROL_CS_STALL |
1616 PIPE_CONTROL_QW_WRITE));
1617 intel_ring_emit(ring, intel_hws_seqno_address(request->engine));
1618 intel_ring_emit(ring, 0);
1619 intel_ring_emit(ring, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001620 /* We're thrashing one dword of HWS. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001621 intel_ring_emit(ring, 0);
1622 intel_ring_emit(ring, MI_USER_INTERRUPT);
1623 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001624 return intel_logical_ring_advance(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001625}
1626
John Harrison87531812015-05-29 17:43:44 +01001627static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001628{
1629 int ret;
1630
John Harrisone2be4fa2015-05-29 17:43:54 +01001631 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001632 if (ret)
1633 return ret;
1634
Peter Antoine3bbaba02015-07-10 20:13:11 +03001635 ret = intel_rcs_context_init_mocs(req);
1636 /*
1637 * Failing to program the MOCS is non-fatal.The system will not
1638 * run at peak performance. So generate an error and carry on.
1639 */
1640 if (ret)
1641 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1642
Chris Wilsone40f9ee2016-08-02 22:50:36 +01001643 return i915_gem_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001644}
1645
Oscar Mateo73e4d072014-07-24 17:04:48 +01001646/**
1647 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001648 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001649 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001650void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001651{
John Harrison6402c332014-10-31 12:00:26 +00001652 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001653
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001654 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001655 return;
1656
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001657 /*
1658 * Tasklet cannot be active at this point due intel_mark_active/idle
1659 * so this is just for documentation.
1660 */
1661 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1662 tasklet_kill(&engine->irq_tasklet);
1663
Chris Wilsonc0336662016-05-06 15:40:21 +01001664 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001665
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001666 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001667 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001668 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001669
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001670 if (engine->cleanup)
1671 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001672
Chris Wilson96a945a2016-08-03 13:19:16 +01001673 intel_engine_cleanup_common(engine);
Chris Wilson688e6c72016-07-01 17:23:15 +01001674
Chris Wilson57e88532016-08-15 10:48:57 +01001675 if (engine->status_page.vma) {
1676 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1677 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001678 }
Chris Wilson24f1d3cc2016-04-28 09:56:53 +01001679 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001680
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001681 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001682 engine->i915 = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001683}
1684
Chris Wilsonddd66c52016-08-02 22:50:31 +01001685void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1686{
1687 struct intel_engine_cs *engine;
1688
1689 for_each_engine(engine, dev_priv)
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001690 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001691}
1692
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001693static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001694logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001695{
1696 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001697 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001698 engine->reset_hw = reset_common_ring;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001699 engine->emit_flush = gen8_emit_flush;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001700 engine->emit_request = gen8_emit_request;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001701 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001702
Chris Wilson31bb59c2016-07-01 17:23:27 +01001703 engine->irq_enable = gen8_logical_ring_enable_irq;
1704 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001705 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson1b7744e2016-07-01 17:23:17 +01001706 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001707 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001708}
1709
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001710static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001711logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001712{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001713 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001714 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1715 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001716}
1717
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001718static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001719lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001720{
Chris Wilson57e88532016-08-15 10:48:57 +01001721 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001722 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001723
1724 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001725 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001726 if (IS_ERR(hws))
1727 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001728
1729 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001730 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001731 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001732
1733 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001734}
1735
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001736static void
1737logical_ring_setup(struct intel_engine_cs *engine)
1738{
1739 struct drm_i915_private *dev_priv = engine->i915;
1740 enum forcewake_domains fw_domains;
1741
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001742 intel_engine_setup_common(engine);
1743
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001744 /* Intentionally left blank. */
1745 engine->buffer = NULL;
1746
1747 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1748 RING_ELSP(engine),
1749 FW_REG_WRITE);
1750
1751 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1752 RING_CONTEXT_STATUS_PTR(engine),
1753 FW_REG_READ | FW_REG_WRITE);
1754
1755 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1756 RING_CONTEXT_STATUS_BUF_BASE(engine),
1757 FW_REG_READ);
1758
1759 engine->fw_domains = fw_domains;
1760
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001761 tasklet_init(&engine->irq_tasklet,
1762 intel_lrc_irq_handler, (unsigned long)engine);
1763
1764 logical_ring_init_platform_invariants(engine);
1765 logical_ring_default_vfuncs(engine);
1766 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001767}
1768
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001769static int
1770logical_ring_init(struct intel_engine_cs *engine)
1771{
1772 struct i915_gem_context *dctx = engine->i915->kernel_context;
1773 int ret;
1774
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001775 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001776 if (ret)
1777 goto error;
1778
1779 ret = execlists_context_deferred_alloc(dctx, engine);
1780 if (ret)
1781 goto error;
1782
1783 /* As this is the default context, always pin it */
1784 ret = intel_lr_context_pin(dctx, engine);
1785 if (ret) {
1786 DRM_ERROR("Failed to pin context for %s: %d\n",
1787 engine->name, ret);
1788 goto error;
1789 }
1790
1791 /* And setup the hardware status page. */
1792 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1793 if (ret) {
1794 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1795 goto error;
1796 }
1797
1798 return 0;
1799
1800error:
1801 intel_logical_ring_cleanup(engine);
1802 return ret;
1803}
1804
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001805int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001806{
1807 struct drm_i915_private *dev_priv = engine->i915;
1808 int ret;
1809
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001810 logical_ring_setup(engine);
1811
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001812 if (HAS_L3_DPF(dev_priv))
1813 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1814
1815 /* Override some for render ring. */
1816 if (INTEL_GEN(dev_priv) >= 9)
1817 engine->init_hw = gen9_init_render_ring;
1818 else
1819 engine->init_hw = gen8_init_render_ring;
1820 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001821 engine->emit_flush = gen8_emit_flush_render;
1822 engine->emit_request = gen8_emit_request_render;
1823
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001824 ret = intel_engine_create_scratch(engine, 4096);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001825 if (ret)
1826 return ret;
1827
1828 ret = intel_init_workaround_bb(engine);
1829 if (ret) {
1830 /*
1831 * We continue even if we fail to initialize WA batch
1832 * because we only expect rare glitches but nothing
1833 * critical to prevent us from using GPU
1834 */
1835 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1836 ret);
1837 }
1838
1839 ret = logical_ring_init(engine);
1840 if (ret) {
1841 lrc_destroy_wa_ctx_obj(engine);
1842 }
1843
1844 return ret;
1845}
1846
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001847int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001848{
1849 logical_ring_setup(engine);
1850
1851 return logical_ring_init(engine);
1852}
1853
Jeff McGee0cea6502015-02-13 10:27:56 -06001854static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001855make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001856{
1857 u32 rpcs = 0;
1858
1859 /*
1860 * No explicit RPCS request is needed to ensure full
1861 * slice/subslice/EU enablement prior to Gen9.
1862 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001863 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001864 return 0;
1865
1866 /*
1867 * Starting in Gen9, render power gating can leave
1868 * slice/subslice/EU in a partially enabled state. We
1869 * must make an explicit request through RPCS for full
1870 * enablement.
1871 */
Imre Deak43b67992016-08-31 19:13:02 +03001872 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001873 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001874 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001875 GEN8_RPCS_S_CNT_SHIFT;
1876 rpcs |= GEN8_RPCS_ENABLE;
1877 }
1878
Imre Deak43b67992016-08-31 19:13:02 +03001879 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001880 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001881 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001882 GEN8_RPCS_SS_CNT_SHIFT;
1883 rpcs |= GEN8_RPCS_ENABLE;
1884 }
1885
Imre Deak43b67992016-08-31 19:13:02 +03001886 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1887 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001888 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001889 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001890 GEN8_RPCS_EU_MAX_SHIFT;
1891 rpcs |= GEN8_RPCS_ENABLE;
1892 }
1893
1894 return rpcs;
1895}
1896
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001897static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001898{
1899 u32 indirect_ctx_offset;
1900
Chris Wilsonc0336662016-05-06 15:40:21 +01001901 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001902 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001903 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001904 /* fall through */
1905 case 9:
1906 indirect_ctx_offset =
1907 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1908 break;
1909 case 8:
1910 indirect_ctx_offset =
1911 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1912 break;
1913 }
1914
1915 return indirect_ctx_offset;
1916}
1917
Chris Wilsonc79d7302016-10-04 21:11:26 +01001918static void execlists_init_reg_state(u32 *reg_state,
1919 struct i915_gem_context *ctx,
1920 struct intel_engine_cs *engine,
1921 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001922{
Chris Wilsonc79d7302016-10-04 21:11:26 +01001923 struct drm_i915_private *dev_priv = engine->i915;
1924 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001925
1926 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1927 * commands followed by (reg, value) pairs. The values we are setting here are
1928 * only for the first context restore: on a subsequent save, the GPU will
1929 * recreate this batchbuffer with new values (including all the missing
1930 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001931 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001932 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
1933 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
1934 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001935 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1936 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01001937 (HAS_RESOURCE_STREAMER(dev_priv) ?
Chris Wilsonc79d7302016-10-04 21:11:26 +01001938 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001939 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
1940 0);
1941 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
1942 0);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001943 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
1944 RING_START(engine->mmio_base), 0);
1945 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
1946 RING_CTL(engine->mmio_base),
Chris Wilson7e37f882016-08-02 22:50:21 +01001947 ((ring->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001948 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
1949 RING_BBADDR_UDW(engine->mmio_base), 0);
1950 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
1951 RING_BBADDR(engine->mmio_base), 0);
1952 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
1953 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001954 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001955 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
1956 RING_SBBADDR_UDW(engine->mmio_base), 0);
1957 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
1958 RING_SBBADDR(engine->mmio_base), 0);
1959 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
1960 RING_SBBSTATE(engine->mmio_base), 0);
1961 if (engine->id == RCS) {
1962 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
1963 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
1964 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
1965 RING_INDIRECT_CTX(engine->mmio_base), 0);
1966 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
1967 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001968 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001969 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001970 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001971
1972 reg_state[CTX_RCS_INDIRECT_CTX+1] =
1973 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
1974 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
1975
1976 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001977 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001978
1979 reg_state[CTX_BB_PER_CTX_PTR+1] =
1980 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
1981 0x01;
1982 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001983 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001984 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001985 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
1986 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001987 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001988 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
1989 0);
1990 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
1991 0);
1992 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
1993 0);
1994 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
1995 0);
1996 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
1997 0);
1998 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
1999 0);
2000 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2001 0);
2002 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2003 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002004
Michel Thierry2dba3232015-07-30 11:06:23 +01002005 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2006 /* 64b PPGTT (48bit canonical)
2007 * PDP0_DESCRIPTOR contains the base address to PML4 and
2008 * other PDP Descriptors are ignored.
2009 */
2010 ASSIGN_CTX_PML4(ppgtt, reg_state);
2011 } else {
2012 /* 32b PPGTT
2013 * PDP*_DESCRIPTOR contains the base address of space supported.
2014 * With dynamic page allocation, PDPs may not be allocated at
2015 * this point. Point the unallocated PDPs to the scratch page
2016 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002017 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002018 }
2019
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002020 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002021 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002022 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002023 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002024 }
Chris Wilsonc79d7302016-10-04 21:11:26 +01002025}
2026
2027static int
2028populate_lr_context(struct i915_gem_context *ctx,
2029 struct drm_i915_gem_object *ctx_obj,
2030 struct intel_engine_cs *engine,
2031 struct intel_ring *ring)
2032{
2033 void *vaddr;
2034 int ret;
2035
2036 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2037 if (ret) {
2038 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2039 return ret;
2040 }
2041
2042 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2043 if (IS_ERR(vaddr)) {
2044 ret = PTR_ERR(vaddr);
2045 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2046 return ret;
2047 }
2048 ctx_obj->dirty = true;
2049
2050 /* The second page of the context object contains some fields which must
2051 * be set up prior to the first execution. */
2052
2053 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
2054 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002055
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002056 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002057
2058 return 0;
2059}
2060
Oscar Mateo73e4d072014-07-24 17:04:48 +01002061/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002062 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002063 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002064 *
2065 * Each engine may require a different amount of space for a context image,
2066 * so when allocating (or copying) an image, this function can be used to
2067 * find the right size for the specific engine.
2068 *
2069 * Return: size (in bytes) of an engine-specific context image
2070 *
2071 * Note: this size includes the HWSP, which is part of the context image
2072 * in LRC mode, but does not include the "shared data page" used with
2073 * GuC submission. The caller should account for this if using the GuC.
2074 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002075uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002076{
2077 int ret = 0;
2078
Chris Wilsonc0336662016-05-06 15:40:21 +01002079 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002080
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002081 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002082 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002083 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002084 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2085 else
2086 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002087 break;
2088 case VCS:
2089 case BCS:
2090 case VECS:
2091 case VCS2:
2092 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2093 break;
2094 }
2095
2096 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002097}
2098
Chris Wilsone2efd132016-05-24 14:53:34 +01002099static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002100 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002101{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002102 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002103 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002104 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002105 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002106 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002107 int ret;
2108
Chris Wilson9021ad02016-05-24 14:53:37 +01002109 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002110
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002111 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002112
Alex Daid1675192015-08-12 15:43:43 +01002113 /* One extra page as the sharing data between driver and GuC */
2114 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2115
Chris Wilson91c8a322016-07-05 10:40:23 +01002116 ctx_obj = i915_gem_object_create(&ctx->i915->drm, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002117 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002118 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002119 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002120 }
2121
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002122 vma = i915_vma_create(ctx_obj, &ctx->i915->ggtt.base, NULL);
2123 if (IS_ERR(vma)) {
2124 ret = PTR_ERR(vma);
2125 goto error_deref_obj;
2126 }
2127
Chris Wilson7e37f882016-08-02 22:50:21 +01002128 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002129 if (IS_ERR(ring)) {
2130 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002131 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002132 }
2133
Chris Wilsondca33ec2016-08-02 22:50:20 +01002134 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002135 if (ret) {
2136 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002137 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002138 }
2139
Chris Wilsondca33ec2016-08-02 22:50:20 +01002140 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002141 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002142 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002143
2144 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002145
Chris Wilsondca33ec2016-08-02 22:50:20 +01002146error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002147 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002148error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002149 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002150 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002151}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002152
Chris Wilson821ed7d2016-09-09 14:11:53 +01002153void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002154{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002155 struct intel_engine_cs *engine;
Chris Wilsonf2a04092016-09-21 14:51:08 +01002156 struct i915_gem_context *ctx;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002157
Chris Wilsonf2a04092016-09-21 14:51:08 +01002158 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2159 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2160 * that stored in context. As we only write new commands from
2161 * ce->ring->tail onwards, everything before that is junk. If the GPU
2162 * starts reading from its RING_HEAD from the context, it may try to
2163 * execute that junk and die.
2164 *
2165 * So to avoid that we reset the context images upon resume. For
2166 * simplicity, we just zero everything out.
2167 */
2168 list_for_each_entry(ctx, &dev_priv->context_list, link) {
2169 for_each_engine(engine, dev_priv) {
2170 struct intel_context *ce = &ctx->engine[engine->id];
2171 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002172
Chris Wilsonf2a04092016-09-21 14:51:08 +01002173 if (!ce->state)
2174 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002175
Chris Wilsonf2a04092016-09-21 14:51:08 +01002176 reg = i915_gem_object_pin_map(ce->state->obj,
2177 I915_MAP_WB);
2178 if (WARN_ON(IS_ERR(reg)))
2179 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002180
Chris Wilsonf2a04092016-09-21 14:51:08 +01002181 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2182 reg[CTX_RING_HEAD+1] = 0;
2183 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002184
Chris Wilsonf2a04092016-09-21 14:51:08 +01002185 ce->state->obj->dirty = true;
2186 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002187
Chris Wilsonf2a04092016-09-21 14:51:08 +01002188 ce->ring->head = ce->ring->tail = 0;
2189 ce->ring->last_retired_head = -1;
2190 intel_ring_update_space(ce->ring);
2191 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002192 }
2193}