blob: 1a840bf92eeac888f2baadae0ef257b8d3f8bdb0 [file] [log] [blame]
Jani Nikula59de0812013-05-22 15:36:16 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#include "i915_drv.h"
26#include "intel_drv.h"
27
Jesse Barnesd8228d02013-10-11 12:09:30 -070028/*
29 * IOSF sideband, see VLV2_SidebandMsg_HAS.docx and
30 * VLV_VLV2_PUNIT_HAS_0.8.docx
31 */
Imre Deakcf63e4a2014-05-19 11:41:17 +030032
33/* Standard MMIO read, non-posted */
34#define SB_MRD_NP 0x00
35/* Standard MMIO write, non-posted */
36#define SB_MWR_NP 0x01
37/* Private register read, double-word addressing, non-posted */
38#define SB_CRRDDA_NP 0x06
39/* Private register write, double-word addressing, non-posted */
40#define SB_CRWRDA_NP 0x07
41
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030042static int vlv_sideband_rw(struct drm_i915_private *dev_priv, u32 devfn,
43 u32 port, u32 opcode, u32 addr, u32 *val)
Jani Nikula59de0812013-05-22 15:36:16 +030044{
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030045 u32 cmd, be = 0xf, bar = 0;
Imre Deakcf63e4a2014-05-19 11:41:17 +030046 bool is_read = (opcode == SB_MRD_NP || opcode == SB_CRRDDA_NP);
Jani Nikula59de0812013-05-22 15:36:16 +030047
48 cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) |
49 (port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) |
50 (bar << IOSF_BAR_SHIFT);
51
Ville Syrjäläa5805162015-05-26 20:42:30 +030052 WARN_ON(!mutex_is_locked(&dev_priv->sb_lock));
Jani Nikula59de0812013-05-22 15:36:16 +030053
Chris Wilson4ce533b2016-06-30 15:33:37 +010054 if (intel_wait_for_register(dev_priv,
55 VLV_IOSF_DOORBELL_REQ, IOSF_SB_BUSY, 0,
56 5)) {
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030057 DRM_DEBUG_DRIVER("IOSF sideband idle wait (%s) timed out\n",
58 is_read ? "read" : "write");
Jani Nikula59de0812013-05-22 15:36:16 +030059 return -EAGAIN;
60 }
61
62 I915_WRITE(VLV_IOSF_ADDR, addr);
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030063 if (!is_read)
Jani Nikula59de0812013-05-22 15:36:16 +030064 I915_WRITE(VLV_IOSF_DATA, *val);
65 I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd);
66
Chris Wilsondfaa2002016-06-30 15:33:38 +010067 if (intel_wait_for_register(dev_priv,
68 VLV_IOSF_DOORBELL_REQ, IOSF_SB_BUSY, 0,
69 5)) {
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030070 DRM_DEBUG_DRIVER("IOSF sideband finish wait (%s) timed out\n",
71 is_read ? "read" : "write");
Jani Nikula59de0812013-05-22 15:36:16 +030072 return -ETIMEDOUT;
73 }
74
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030075 if (is_read)
Jani Nikula59de0812013-05-22 15:36:16 +030076 *val = I915_READ(VLV_IOSF_DATA);
77 I915_WRITE(VLV_IOSF_DATA, 0);
78
79 return 0;
80}
81
Deepak S707b6e32015-01-16 20:42:17 +053082u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr)
Jani Nikula59de0812013-05-22 15:36:16 +030083{
Jani Nikula64936252013-05-22 15:36:20 +030084 u32 val = 0;
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030085
86 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
87
Ville Syrjäläa5805162015-05-26 20:42:30 +030088 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumard180d2b2015-02-05 17:10:56 +053089 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_PUNIT,
Imre Deakcf63e4a2014-05-19 11:41:17 +030090 SB_CRRDDA_NP, addr, &val);
Ville Syrjäläa5805162015-05-26 20:42:30 +030091 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030092
Jani Nikula64936252013-05-22 15:36:20 +030093 return val;
Jani Nikula59de0812013-05-22 15:36:16 +030094}
95
Deepak S707b6e32015-01-16 20:42:17 +053096void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val)
Jani Nikula59de0812013-05-22 15:36:16 +030097{
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030098 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
99
Ville Syrjäläa5805162015-05-26 20:42:30 +0300100 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530101 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_PUNIT,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300102 SB_CRWRDA_NP, addr, &val);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300103 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula59de0812013-05-22 15:36:16 +0300104}
105
Jesse Barnesf3419152013-11-04 11:52:44 -0800106u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg)
107{
108 u32 val = 0;
109
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530110 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_BUNIT,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300111 SB_CRRDDA_NP, reg, &val);
Jesse Barnesf3419152013-11-04 11:52:44 -0800112
113 return val;
114}
115
116void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
117{
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530118 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_BUNIT,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300119 SB_CRWRDA_NP, reg, &val);
Jesse Barnesf3419152013-11-04 11:52:44 -0800120}
121
Jani Nikula64936252013-05-22 15:36:20 +0300122u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr)
Jani Nikula59de0812013-05-22 15:36:16 +0300123{
Jani Nikula64936252013-05-22 15:36:20 +0300124 u32 val = 0;
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300125
126 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
127
Ville Syrjäläa5805162015-05-26 20:42:30 +0300128 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530129 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_NC,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300130 SB_CRRDDA_NP, addr, &val);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300131 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300132
Jani Nikula64936252013-05-22 15:36:20 +0300133 return val;
Jani Nikula59de0812013-05-22 15:36:16 +0300134}
135
Deepak Mdfb19ed2016-02-04 18:55:15 +0200136u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg)
Jani Nikulae9f882a2013-08-27 15:12:14 +0300137{
138 u32 val = 0;
Deepak Mdfb19ed2016-02-04 18:55:15 +0200139 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), port,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300140 SB_CRRDDA_NP, reg, &val);
Jani Nikulae9f882a2013-08-27 15:12:14 +0300141 return val;
142}
143
Deepak Mdfb19ed2016-02-04 18:55:15 +0200144void vlv_iosf_sb_write(struct drm_i915_private *dev_priv,
145 u8 port, u32 reg, u32 val)
Jani Nikulae9f882a2013-08-27 15:12:14 +0300146{
Deepak Mdfb19ed2016-02-04 18:55:15 +0200147 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), port,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300148 SB_CRWRDA_NP, reg, &val);
Jani Nikulae9f882a2013-08-27 15:12:14 +0300149}
150
151u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg)
152{
153 u32 val = 0;
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530154 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCK,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300155 SB_CRRDDA_NP, reg, &val);
Jani Nikulae9f882a2013-08-27 15:12:14 +0300156 return val;
157}
158
159void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
160{
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530161 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCK,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300162 SB_CRWRDA_NP, reg, &val);
Jani Nikulae9f882a2013-08-27 15:12:14 +0300163}
164
165u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg)
166{
167 u32 val = 0;
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530168 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCU,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300169 SB_CRRDDA_NP, reg, &val);
Jani Nikulae9f882a2013-08-27 15:12:14 +0300170 return val;
171}
172
173void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
174{
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530175 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCU,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300176 SB_CRWRDA_NP, reg, &val);
Jani Nikulae9f882a2013-08-27 15:12:14 +0300177}
178
Chon Ming Lee5e69f972013-09-05 20:41:49 +0800179u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg)
Jani Nikula59de0812013-05-22 15:36:16 +0300180{
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300181 u32 val = 0;
Jani Nikula59de0812013-05-22 15:36:16 +0300182
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800183 vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)),
Imre Deakcf63e4a2014-05-19 11:41:17 +0300184 SB_MRD_NP, reg, &val);
Ville Syrjälä0d95e112014-03-31 18:21:27 +0300185
186 /*
187 * FIXME: There might be some registers where all 1's is a valid value,
188 * so ideally we should check the register offset instead...
189 */
190 WARN(val == 0xffffffff, "DPIO read pipe %c reg 0x%x == 0x%x\n",
191 pipe_name(pipe), reg, val);
192
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300193 return val;
Jani Nikula59de0812013-05-22 15:36:16 +0300194}
195
Chon Ming Lee5e69f972013-09-05 20:41:49 +0800196void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val)
Jani Nikula59de0812013-05-22 15:36:16 +0300197{
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800198 vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)),
Imre Deakcf63e4a2014-05-19 11:41:17 +0300199 SB_MWR_NP, reg, &val);
Jani Nikula59de0812013-05-22 15:36:16 +0300200}
201
202/* SBI access */
203u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
204 enum intel_sbi_destination destination)
205{
206 u32 value = 0;
Ville Syrjäläa5805162015-05-26 20:42:30 +0300207 WARN_ON(!mutex_is_locked(&dev_priv->sb_lock));
Jani Nikula59de0812013-05-22 15:36:16 +0300208
Chris Wilson564514fd2016-06-30 15:33:39 +0100209 if (intel_wait_for_register(dev_priv,
210 SBI_CTL_STAT, SBI_BUSY, 0,
211 100)) {
Jani Nikula59de0812013-05-22 15:36:16 +0300212 DRM_ERROR("timeout waiting for SBI to become ready\n");
213 return 0;
214 }
215
216 I915_WRITE(SBI_ADDR, (reg << 16));
217
218 if (destination == SBI_ICLK)
219 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
220 else
221 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
222 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
223
Chris Wilson41e8a1e2016-06-30 15:33:40 +0100224 if (intel_wait_for_register(dev_priv,
225 SBI_CTL_STAT,
226 SBI_BUSY | SBI_RESPONSE_FAIL,
227 0,
228 100)) {
Jani Nikula59de0812013-05-22 15:36:16 +0300229 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
230 return 0;
231 }
232
233 return I915_READ(SBI_DATA);
234}
235
236void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
237 enum intel_sbi_destination destination)
238{
239 u32 tmp;
240
Ville Syrjäläa5805162015-05-26 20:42:30 +0300241 WARN_ON(!mutex_is_locked(&dev_priv->sb_lock));
Jani Nikula59de0812013-05-22 15:36:16 +0300242
Chris Wilson84a6e1d2016-06-30 15:33:41 +0100243 if (intel_wait_for_register(dev_priv,
244 SBI_CTL_STAT, SBI_BUSY, 0,
245 100)) {
Jani Nikula59de0812013-05-22 15:36:16 +0300246 DRM_ERROR("timeout waiting for SBI to become ready\n");
247 return;
248 }
249
250 I915_WRITE(SBI_ADDR, (reg << 16));
251 I915_WRITE(SBI_DATA, value);
252
253 if (destination == SBI_ICLK)
254 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
255 else
256 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
257 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
258
Chris Wilsonaaaffb82016-06-30 15:33:42 +0100259 if (intel_wait_for_register(dev_priv,
260 SBI_CTL_STAT,
261 SBI_BUSY | SBI_RESPONSE_FAIL,
262 0,
263 100)) {
Jani Nikula59de0812013-05-22 15:36:16 +0300264 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
265 return;
266 }
267}
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530268
269u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg)
270{
271 u32 val = 0;
Imre Deak42a88e92014-05-19 11:41:18 +0300272 vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRRDDA_NP,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300273 reg, &val);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530274 return val;
275}
276
277void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
278{
Imre Deak42a88e92014-05-19 11:41:18 +0300279 vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRWRDA_NP,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300280 reg, &val);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530281}