blob: 8b27dd6e3144566bf9cfcb218f4697cd92dbbb95 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon.h"
Dave Airlie99ee7fa2010-11-23 11:47:49 +100037#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40int radeon_ttm_init(struct radeon_device *rdev);
41void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010042static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44/*
45 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
46 * function are calling it.
47 */
48
Jerome Glisse721604a2012-01-05 22:11:05 -050049void radeon_bo_clear_va(struct radeon_bo *bo)
50{
51 struct radeon_bo_va *bo_va, *tmp;
52
53 list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
54 /* remove from all vm address space */
Christian Könige971bd52012-09-11 16:10:04 +020055 radeon_vm_bo_rmv(bo->rdev, bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -050056 }
57}
58
Jerome Glisse4c788672009-11-20 14:29:23 +010059static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020060{
Jerome Glisse4c788672009-11-20 14:29:23 +010061 struct radeon_bo *bo;
62
63 bo = container_of(tbo, struct radeon_bo, tbo);
64 mutex_lock(&bo->rdev->gem.mutex);
65 list_del_init(&bo->list);
66 mutex_unlock(&bo->rdev->gem.mutex);
67 radeon_bo_clear_surface_reg(bo);
Jerome Glisse721604a2012-01-05 22:11:05 -050068 radeon_bo_clear_va(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +010069 drm_gem_object_release(&bo->gem_base);
Jerome Glisse4c788672009-11-20 14:29:23 +010070 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020071}
72
Jerome Glissed03d8582009-12-14 21:02:09 +010073bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
74{
75 if (bo->destroy == &radeon_ttm_bo_destroy)
76 return true;
77 return false;
78}
79
Jerome Glisse312ea8d2009-12-07 15:52:58 +010080void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
81{
82 u32 c = 0;
83
84 rbo->placement.fpfn = 0;
Jerome Glisse93225b02010-12-03 16:38:19 -050085 rbo->placement.lpfn = 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010086 rbo->placement.placement = rbo->placements;
87 rbo->placement.busy_placement = rbo->placements;
88 if (domain & RADEON_GEM_DOMAIN_VRAM)
89 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
90 TTM_PL_FLAG_VRAM;
91 if (domain & RADEON_GEM_DOMAIN_GTT)
92 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
93 if (domain & RADEON_GEM_DOMAIN_CPU)
94 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010095 if (!c)
96 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010097 rbo->placement.num_placement = c;
98 rbo->placement.num_busy_placement = c;
99}
100
Daniel Vetter441921d2011-02-18 17:59:16 +0100101int radeon_bo_create(struct radeon_device *rdev,
Alex Deucher268b2512010-11-17 19:00:26 -0500102 unsigned long size, int byte_align, bool kernel, u32 domain,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400103 struct sg_table *sg, struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104{
Jerome Glisse4c788672009-11-20 14:29:23 +0100105 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106 enum ttm_bo_type type;
Jerome Glisse93225b02010-12-03 16:38:19 -0500107 unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
108 unsigned long max_size = 0;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500109 size_t acc_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110 int r;
111
Daniel Vetter441921d2011-02-18 17:59:16 +0100112 size = ALIGN(size, PAGE_SIZE);
113
Ilija Hadzic949c4a32012-05-15 16:40:10 -0400114 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200115 if (kernel) {
116 type = ttm_bo_type_kernel;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400117 } else if (sg) {
118 type = ttm_bo_type_sg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 } else {
120 type = ttm_bo_type_device;
121 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100122 *bo_ptr = NULL;
Michel Dänzer2b66b502010-11-09 11:50:05 +0100123
Jerome Glisse93225b02010-12-03 16:38:19 -0500124 /* maximun bo size is the minimun btw visible vram and gtt size */
125 max_size = min(rdev->mc.visible_vram_size, rdev->mc.gtt_size);
126 if ((page_align << PAGE_SHIFT) >= max_size) {
127 printk(KERN_WARNING "%s:%d alloc size %ldM bigger than %ldMb limit\n",
128 __func__, __LINE__, page_align >> (20 - PAGE_SHIFT), max_size >> 20);
129 return -ENOMEM;
130 }
131
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500132 acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
133 sizeof(struct radeon_bo));
134
Alex Deucher676bc2e2012-08-21 09:55:01 -0400135retry:
Jerome Glisse4c788672009-11-20 14:29:23 +0100136 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
137 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200138 return -ENOMEM;
Daniel Vetter441921d2011-02-18 17:59:16 +0100139 r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
140 if (unlikely(r)) {
141 kfree(bo);
142 return r;
143 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100144 bo->rdev = rdev;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100145 bo->gem_base.driver_private = NULL;
Jerome Glisse4c788672009-11-20 14:29:23 +0100146 bo->surface_reg = -1;
147 INIT_LIST_HEAD(&bo->list);
Jerome Glisse721604a2012-01-05 22:11:05 -0500148 INIT_LIST_HEAD(&bo->va);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100149 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100150 /* Kernel allocation are uninterruptible */
Christian Königdb7fce32012-05-11 14:57:18 +0200151 down_read(&rdev->pm.mclk_lock);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100152 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500153 &bo->placement, page_align, 0, !kernel, NULL,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400154 acc_size, sg, &radeon_ttm_bo_destroy);
Christian Königdb7fce32012-05-11 14:57:18 +0200155 up_read(&rdev->pm.mclk_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156 if (unlikely(r != 0)) {
Michel Dänzere3765732010-07-08 12:43:28 +1000157 if (r != -ERESTARTSYS) {
158 if (domain == RADEON_GEM_DOMAIN_VRAM) {
159 domain |= RADEON_GEM_DOMAIN_GTT;
160 goto retry;
161 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100162 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100163 "object_init failed for (%lu, 0x%08X)\n",
164 size, domain);
Michel Dänzere3765732010-07-08 12:43:28 +1000165 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166 return r;
167 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100168 *bo_ptr = bo;
Daniel Vetter441921d2011-02-18 17:59:16 +0100169
Dave Airlie99ee7fa2010-11-23 11:47:49 +1000170 trace_radeon_bo_create(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +0100171
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172 return 0;
173}
174
Jerome Glisse4c788672009-11-20 14:29:23 +0100175int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200176{
Jerome Glisse4c788672009-11-20 14:29:23 +0100177 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200178 int r;
179
Jerome Glisse4c788672009-11-20 14:29:23 +0100180 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100182 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200183 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184 return 0;
185 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100186 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200187 if (r) {
188 return r;
189 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100190 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200191 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100192 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100194 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200195 return 0;
196}
197
Jerome Glisse4c788672009-11-20 14:29:23 +0100198void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199{
Jerome Glisse4c788672009-11-20 14:29:23 +0100200 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100202 bo->kptr = NULL;
203 radeon_bo_check_tiling(bo, 0, 0);
204 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205}
206
Jerome Glisse4c788672009-11-20 14:29:23 +0100207void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200208{
Jerome Glisse4c788672009-11-20 14:29:23 +0100209 struct ttm_buffer_object *tbo;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000210 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211
Jerome Glisse4c788672009-11-20 14:29:23 +0100212 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200213 return;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000214 rdev = (*bo)->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100215 tbo = &((*bo)->tbo);
Christian Königdb7fce32012-05-11 14:57:18 +0200216 down_read(&rdev->pm.mclk_lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100217 ttm_bo_unref(&tbo);
Christian Königdb7fce32012-05-11 14:57:18 +0200218 up_read(&rdev->pm.mclk_lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100219 if (tbo == NULL)
220 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200221}
222
Michel Dänzerc4353012012-03-14 17:12:41 +0100223int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
224 u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100226 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227
Jerome Glisse4c788672009-11-20 14:29:23 +0100228 if (bo->pin_count) {
229 bo->pin_count++;
230 if (gpu_addr)
231 *gpu_addr = radeon_bo_gpu_offset(bo);
Michel Dänzerd9366222012-03-28 08:52:32 +0200232
233 if (max_offset != 0) {
234 u64 domain_start;
235
236 if (domain == RADEON_GEM_DOMAIN_VRAM)
237 domain_start = bo->rdev->mc.vram_start;
238 else
239 domain_start = bo->rdev->mc.gtt_start;
Michel Dänzere199fd42012-03-29 16:47:43 +0200240 WARN_ON_ONCE(max_offset <
241 (radeon_bo_gpu_offset(bo) - domain_start));
Michel Dänzerd9366222012-03-28 08:52:32 +0200242 }
243
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244 return 0;
245 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100246 radeon_ttm_placement_from_domain(bo, domain);
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000247 if (domain == RADEON_GEM_DOMAIN_VRAM) {
248 /* force to pin into visible video ram */
249 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
250 }
Michel Dänzerc4353012012-03-14 17:12:41 +0100251 if (max_offset) {
252 u64 lpfn = max_offset >> PAGE_SHIFT;
253
254 if (!bo->placement.lpfn)
255 bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT;
256
257 if (lpfn < bo->placement.lpfn)
258 bo->placement.lpfn = lpfn;
259 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100260 for (i = 0; i < bo->placement.num_placement; i++)
261 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000262 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100263 if (likely(r == 0)) {
264 bo->pin_count = 1;
265 if (gpu_addr != NULL)
266 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100268 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100269 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270 return r;
271}
272
Michel Dänzerc4353012012-03-14 17:12:41 +0100273int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
274{
275 return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
276}
277
Jerome Glisse4c788672009-11-20 14:29:23 +0100278int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100280 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281
Jerome Glisse4c788672009-11-20 14:29:23 +0100282 if (!bo->pin_count) {
283 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
284 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100286 bo->pin_count--;
287 if (bo->pin_count)
288 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100289 for (i = 0; i < bo->placement.num_placement; i++)
290 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000291 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100292 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100293 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100294 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200295}
296
Jerome Glisse4c788672009-11-20 14:29:23 +0100297int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298{
Dave Airlied796d842010-01-25 13:08:08 +1000299 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
300 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500301 if (rdev->mc.igp_sideport_enabled == false)
302 /* Useless to evict on IGP chips */
303 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 }
305 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
306}
307
Jerome Glisse4c788672009-11-20 14:29:23 +0100308void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309{
Jerome Glisse4c788672009-11-20 14:29:23 +0100310 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200311
312 if (list_empty(&rdev->gem.objects)) {
313 return;
314 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100315 dev_err(rdev->dev, "Userspace still has active objects !\n");
316 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100318 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
Daniel Vetter31c36032011-02-18 17:59:18 +0100319 &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
320 *((unsigned long *)&bo->gem_base.refcount));
Jerome Glisse4c788672009-11-20 14:29:23 +0100321 mutex_lock(&bo->rdev->gem.mutex);
322 list_del_init(&bo->list);
323 mutex_unlock(&bo->rdev->gem.mutex);
Dave Airlie91132d62011-03-01 13:40:06 +1000324 /* this should unref the ttm bo */
Daniel Vetter31c36032011-02-18 17:59:18 +0100325 drm_gem_object_unreference(&bo->gem_base);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200326 mutex_unlock(&rdev->ddev->struct_mutex);
327 }
328}
329
Jerome Glisse4c788672009-11-20 14:29:23 +0100330int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331{
Jerome Glissea4d68272009-09-11 13:00:43 +0200332 /* Add an MTRR for the VRAM */
333 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
334 MTRR_TYPE_WRCOMB, 1);
335 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
336 rdev->mc.mc_vram_size >> 20,
337 (unsigned long long)rdev->mc.aper_size >> 20);
338 DRM_INFO("RAM width %dbits %cDR\n",
339 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340 return radeon_ttm_init(rdev);
341}
342
Jerome Glisse4c788672009-11-20 14:29:23 +0100343void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344{
345 radeon_ttm_fini(rdev);
346}
347
Jerome Glisse4c788672009-11-20 14:29:23 +0100348void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
349 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200350{
351 if (lobj->wdomain) {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000352 list_add(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353 } else {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000354 list_add_tail(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 }
356}
357
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100358int radeon_bo_list_validate(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359{
Jerome Glisse4c788672009-11-20 14:29:23 +0100360 struct radeon_bo_list *lobj;
361 struct radeon_bo *bo;
Michel Dänzere3765732010-07-08 12:43:28 +1000362 u32 domain;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363 int r;
364
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000365 r = ttm_eu_reserve_buffers(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200366 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200367 return r;
368 }
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000369 list_for_each_entry(lobj, head, tv.head) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100370 bo = lobj->bo;
371 if (!bo->pin_count) {
Michel Dänzere3765732010-07-08 12:43:28 +1000372 domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
373
374 retry:
375 radeon_ttm_placement_from_domain(bo, domain);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100376 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000377 true, false, false);
Michel Dänzere3765732010-07-08 12:43:28 +1000378 if (unlikely(r)) {
379 if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
380 domain |= RADEON_GEM_DOMAIN_GTT;
381 goto retry;
382 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383 return r;
Michel Dänzere3765732010-07-08 12:43:28 +1000384 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100386 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
387 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200388 }
389 return 0;
390}
391
Jerome Glisse4c788672009-11-20 14:29:23 +0100392int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200393 struct vm_area_struct *vma)
394{
Jerome Glisse4c788672009-11-20 14:29:23 +0100395 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200396}
397
Dave Airlie550e2d92009-12-09 14:15:38 +1000398int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399{
Jerome Glisse4c788672009-11-20 14:29:23 +0100400 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000401 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100402 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000403 int steal;
404 int i;
405
Jerome Glisse4c788672009-11-20 14:29:23 +0100406 BUG_ON(!atomic_read(&bo->tbo.reserved));
407
408 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000409 return 0;
410
Jerome Glisse4c788672009-11-20 14:29:23 +0100411 if (bo->surface_reg >= 0) {
412 reg = &rdev->surface_regs[bo->surface_reg];
413 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000414 goto out;
415 }
416
417 steal = -1;
418 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
419
420 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100421 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000422 break;
423
Jerome Glisse4c788672009-11-20 14:29:23 +0100424 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000425 if (old_object->pin_count == 0)
426 steal = i;
427 }
428
429 /* if we are all out */
430 if (i == RADEON_GEM_MAX_SURFACES) {
431 if (steal == -1)
432 return -ENOMEM;
433 /* find someone with a surface reg and nuke their BO */
434 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100435 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000436 /* blow away the mapping */
437 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100438 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000439 old_object->surface_reg = -1;
440 i = steal;
441 }
442
Jerome Glisse4c788672009-11-20 14:29:23 +0100443 bo->surface_reg = i;
444 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000445
446out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100447 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
Ben Skeggsd961db72010-08-05 10:48:18 +1000448 bo->tbo.mem.start << PAGE_SHIFT,
Jerome Glisse4c788672009-11-20 14:29:23 +0100449 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000450 return 0;
451}
452
Jerome Glisse4c788672009-11-20 14:29:23 +0100453static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000454{
Jerome Glisse4c788672009-11-20 14:29:23 +0100455 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000456 struct radeon_surface_reg *reg;
457
Jerome Glisse4c788672009-11-20 14:29:23 +0100458 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000459 return;
460
Jerome Glisse4c788672009-11-20 14:29:23 +0100461 reg = &rdev->surface_regs[bo->surface_reg];
462 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000463
Jerome Glisse4c788672009-11-20 14:29:23 +0100464 reg->bo = NULL;
465 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000466}
467
Jerome Glisse4c788672009-11-20 14:29:23 +0100468int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
469 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000470{
Jerome Glisse285484e2011-12-16 17:03:42 -0500471 struct radeon_device *rdev = bo->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100472 int r;
473
Jerome Glisse285484e2011-12-16 17:03:42 -0500474 if (rdev->family >= CHIP_CEDAR) {
475 unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
476
477 bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
478 bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
479 mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
480 tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
481 stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
482 switch (bankw) {
483 case 0:
484 case 1:
485 case 2:
486 case 4:
487 case 8:
488 break;
489 default:
490 return -EINVAL;
491 }
492 switch (bankh) {
493 case 0:
494 case 1:
495 case 2:
496 case 4:
497 case 8:
498 break;
499 default:
500 return -EINVAL;
501 }
502 switch (mtaspect) {
503 case 0:
504 case 1:
505 case 2:
506 case 4:
507 case 8:
508 break;
509 default:
510 return -EINVAL;
511 }
512 if (tilesplit > 6) {
513 return -EINVAL;
514 }
515 if (stilesplit > 6) {
516 return -EINVAL;
517 }
518 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100519 r = radeon_bo_reserve(bo, false);
520 if (unlikely(r != 0))
521 return r;
522 bo->tiling_flags = tiling_flags;
523 bo->pitch = pitch;
524 radeon_bo_unreserve(bo);
525 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000526}
527
Jerome Glisse4c788672009-11-20 14:29:23 +0100528void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
529 uint32_t *tiling_flags,
530 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000531{
Jerome Glisse4c788672009-11-20 14:29:23 +0100532 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000533 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100534 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000535 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100536 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000537}
538
Jerome Glisse4c788672009-11-20 14:29:23 +0100539int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
540 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000541{
Jerome Glisse4c788672009-11-20 14:29:23 +0100542 BUG_ON(!atomic_read(&bo->tbo.reserved));
543
544 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000545 return 0;
546
547 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100548 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000549 return 0;
550 }
551
Jerome Glisse4c788672009-11-20 14:29:23 +0100552 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000553 if (!has_moved)
554 return 0;
555
Jerome Glisse4c788672009-11-20 14:29:23 +0100556 if (bo->surface_reg >= 0)
557 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000558 return 0;
559 }
560
Jerome Glisse4c788672009-11-20 14:29:23 +0100561 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000562 return 0;
563
Jerome Glisse4c788672009-11-20 14:29:23 +0100564 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000565}
566
567void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100568 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000569{
Jerome Glissed03d8582009-12-14 21:02:09 +0100570 struct radeon_bo *rbo;
571 if (!radeon_ttm_bo_is_radeon_bo(bo))
572 return;
573 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100574 radeon_bo_check_tiling(rbo, 0, 1);
Jerome Glisse721604a2012-01-05 22:11:05 -0500575 radeon_vm_bo_invalidate(rbo->rdev, rbo);
Dave Airliee024e112009-06-24 09:48:08 +1000576}
577
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200578int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000579{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200580 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100581 struct radeon_bo *rbo;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200582 unsigned long offset, size;
583 int r;
584
Jerome Glissed03d8582009-12-14 21:02:09 +0100585 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200586 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100587 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100588 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200589 rdev = rbo->rdev;
590 if (bo->mem.mem_type == TTM_PL_VRAM) {
591 size = bo->mem.num_pages << PAGE_SHIFT;
Ben Skeggsd961db72010-08-05 10:48:18 +1000592 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200593 if ((offset + size) > rdev->mc.visible_vram_size) {
594 /* hurrah the memory is not visible ! */
595 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
596 rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
597 r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
598 if (unlikely(r != 0))
599 return r;
Ben Skeggsd961db72010-08-05 10:48:18 +1000600 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200601 /* this should not happen */
602 if ((offset + size) > rdev->mc.visible_vram_size)
603 return -EINVAL;
604 }
605 }
606 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000607}
Andi Kleence580fa2011-10-13 16:08:47 -0700608
Dave Airlie83f30d02011-10-27 18:15:10 +0200609int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
Andi Kleence580fa2011-10-13 16:08:47 -0700610{
611 int r;
612
613 r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
614 if (unlikely(r != 0))
615 return r;
616 spin_lock(&bo->tbo.bdev->fence_lock);
617 if (mem_type)
618 *mem_type = bo->tbo.mem.mem_type;
619 if (bo->tbo.sync_obj)
Dave Airlie1717c0e2011-10-27 18:28:37 +0200620 r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
Andi Kleence580fa2011-10-13 16:08:47 -0700621 spin_unlock(&bo->tbo.bdev->fence_lock);
622 ttm_bo_unreserve(&bo->tbo);
623 return r;
624}
625
626
627/**
628 * radeon_bo_reserve - reserve bo
629 * @bo: bo structure
Christian Königd63dfed2012-09-11 16:10:01 +0200630 * @no_intr: don't return -ERESTARTSYS on pending signal
Andi Kleence580fa2011-10-13 16:08:47 -0700631 *
632 * Returns:
Andi Kleence580fa2011-10-13 16:08:47 -0700633 * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
634 * a signal. Release all buffer reservations and return to user-space.
635 */
Christian Königd63dfed2012-09-11 16:10:01 +0200636int radeon_bo_reserve(struct radeon_bo *bo, bool no_intr)
Andi Kleence580fa2011-10-13 16:08:47 -0700637{
638 int r;
639
Christian Königd63dfed2012-09-11 16:10:01 +0200640 r = ttm_bo_reserve(&bo->tbo, !no_intr, false, false, 0);
Andi Kleence580fa2011-10-13 16:08:47 -0700641 if (unlikely(r != 0)) {
642 if (r != -ERESTARTSYS)
643 dev_err(bo->rdev->dev, "%p reserve failed\n", bo);
644 return r;
645 }
646 return 0;
647}