blob: 539b0dea8034b5d5b61e93f5927b353448197c67 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020022#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080023#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010025#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090027#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010029#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020030#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020031#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010032#include <linux/notifier.h>
33#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020034#include <linux/irq.h>
35#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020036#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080037#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010038#include <linux/percpu.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020039#include <asm/irq_remapping.h>
40#include <asm/io_apic.h>
41#include <asm/apic.h>
42#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020043#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020044#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090045#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010046#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020047#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020048
49#include "amd_iommu_proto.h"
50#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020051#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020052
53#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
54
Joerg Roedel815b33f2011-04-06 17:26:49 +020055#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020056
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020057/*
58 * This bitmap is used to advertise the page sizes our hardware support
59 * to the IOMMU core, which will then use this information to split
60 * physically contiguous memory regions it is mapping into page sizes
61 * that we support.
62 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010063 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020064 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010065#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020066
Joerg Roedelb6c02712008-06-26 21:27:53 +020067static DEFINE_RWLOCK(amd_iommu_devtable_lock);
68
Joerg Roedel8fa5f802011-06-09 12:24:45 +020069/* List of all available dev_data structures */
70static LIST_HEAD(dev_data_list);
71static DEFINE_SPINLOCK(dev_data_list_lock);
72
Joerg Roedel6efed632012-06-14 15:52:58 +020073LIST_HEAD(ioapic_map);
74LIST_HEAD(hpet_map);
75
Joerg Roedel0feae532009-08-26 15:26:30 +020076/*
77 * Domain for untranslated devices - only allocated
78 * if iommu=pt passed on kernel cmd line.
79 */
Thierry Redingb22f6432014-06-27 09:03:12 +020080static const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010081
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010082static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010083int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010084
Joerg Roedelac1534a2012-06-21 14:52:40 +020085static struct dma_map_ops amd_iommu_dma_ops;
86
Joerg Roedel431b2a22008-07-11 17:14:22 +020087/*
Joerg Roedel50917e22014-08-05 16:38:38 +020088 * This struct contains device specific data for the IOMMU
89 */
90struct iommu_dev_data {
91 struct list_head list; /* For domain->dev_list */
92 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +020093 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +020094 u16 devid; /* PCI Device ID */
95 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +020096 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +020097 struct {
98 bool enabled;
99 int qdep;
100 } ats; /* ATS state */
101 bool pri_tlp; /* PASID TLB required for
102 PPR completions */
103 u32 errata; /* Bitmap for errata to apply */
104};
105
106/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200107 * general struct to manage commands send to an IOMMU
108 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200109struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200110 u32 data[4];
111};
112
Joerg Roedel05152a02012-06-15 16:53:51 +0200113struct kmem_cache *amd_iommu_irq_cache;
114
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200115static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200116static int protection_domain_init(struct protection_domain *domain);
Chris Wrightc1eee672009-05-21 00:56:58 -0700117
Joerg Roedel007b74b2015-12-21 12:53:54 +0100118/*
119 * For dynamic growth the aperture size is split into ranges of 128MB of
120 * DMA address space each. This struct represents one such range.
121 */
122struct aperture_range {
123
Joerg Roedel08c5fb92015-12-21 13:04:49 +0100124 spinlock_t bitmap_lock;
125
Joerg Roedel007b74b2015-12-21 12:53:54 +0100126 /* address allocation bitmap */
127 unsigned long *bitmap;
Joerg Roedelae62d492015-12-21 16:28:45 +0100128 unsigned long offset;
Joerg Roedel60e6a7c2015-12-21 16:53:17 +0100129 unsigned long next_bit;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100130
131 /*
132 * Array of PTE pages for the aperture. In this array we save all the
133 * leaf pages of the domain page table used for the aperture. This way
134 * we don't need to walk the page table to find a specific PTE. We can
135 * just calculate its address in constant time.
136 */
137 u64 *pte_pages[64];
Joerg Roedel007b74b2015-12-21 12:53:54 +0100138};
139
140/*
141 * Data container for a dma_ops specific protection domain
142 */
143struct dma_ops_domain {
144 /* generic protection domain information */
145 struct protection_domain domain;
146
147 /* size of the aperture for the mappings */
148 unsigned long aperture_size;
149
Joerg Roedelebaecb42015-12-21 18:11:32 +0100150 /* aperture index we start searching for free addresses */
Joerg Roedel5f6bed52015-12-22 13:34:22 +0100151 u32 __percpu *next_index;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100152
153 /* address space relevant data */
154 struct aperture_range *aperture[APERTURE_MAX_RANGES];
Joerg Roedel007b74b2015-12-21 12:53:54 +0100155};
156
Joerg Roedel15898bb2009-11-24 15:39:42 +0100157/****************************************************************************
158 *
159 * Helper functions
160 *
161 ****************************************************************************/
162
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100163static struct protection_domain *to_pdomain(struct iommu_domain *dom)
164{
165 return container_of(dom, struct protection_domain, domain);
166}
167
Joerg Roedelf62dda62011-06-09 12:55:35 +0200168static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200169{
170 struct iommu_dev_data *dev_data;
171 unsigned long flags;
172
173 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
174 if (!dev_data)
175 return NULL;
176
Joerg Roedelf62dda62011-06-09 12:55:35 +0200177 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200178
179 spin_lock_irqsave(&dev_data_list_lock, flags);
180 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
181 spin_unlock_irqrestore(&dev_data_list_lock, flags);
182
183 return dev_data;
184}
185
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200186static struct iommu_dev_data *search_dev_data(u16 devid)
187{
188 struct iommu_dev_data *dev_data;
189 unsigned long flags;
190
191 spin_lock_irqsave(&dev_data_list_lock, flags);
192 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
193 if (dev_data->devid == devid)
194 goto out_unlock;
195 }
196
197 dev_data = NULL;
198
199out_unlock:
200 spin_unlock_irqrestore(&dev_data_list_lock, flags);
201
202 return dev_data;
203}
204
205static struct iommu_dev_data *find_dev_data(u16 devid)
206{
207 struct iommu_dev_data *dev_data;
208
209 dev_data = search_dev_data(devid);
210
211 if (dev_data == NULL)
212 dev_data = alloc_dev_data(devid);
213
214 return dev_data;
215}
216
Joerg Roedel15898bb2009-11-24 15:39:42 +0100217static inline u16 get_device_id(struct device *dev)
218{
219 struct pci_dev *pdev = to_pci_dev(dev);
220
Shuah Khan6f2729b2013-02-27 17:07:30 -0700221 return PCI_DEVID(pdev->bus->number, pdev->devfn);
Joerg Roedel15898bb2009-11-24 15:39:42 +0100222}
223
Joerg Roedel657cbb62009-11-23 15:26:46 +0100224static struct iommu_dev_data *get_dev_data(struct device *dev)
225{
226 return dev->archdata.iommu;
227}
228
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100229static bool pci_iommuv2_capable(struct pci_dev *pdev)
230{
231 static const int caps[] = {
232 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100233 PCI_EXT_CAP_ID_PRI,
234 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100235 };
236 int i, pos;
237
238 for (i = 0; i < 3; ++i) {
239 pos = pci_find_ext_capability(pdev, caps[i]);
240 if (pos == 0)
241 return false;
242 }
243
244 return true;
245}
246
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100247static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
248{
249 struct iommu_dev_data *dev_data;
250
251 dev_data = get_dev_data(&pdev->dev);
252
253 return dev_data->errata & (1 << erratum) ? true : false;
254}
255
Joerg Roedel71c70982009-11-24 16:43:06 +0100256/*
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200257 * This function actually applies the mapping to the page table of the
258 * dma_ops domain.
Joerg Roedel71c70982009-11-24 16:43:06 +0100259 */
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200260static void alloc_unity_mapping(struct dma_ops_domain *dma_dom,
261 struct unity_map_entry *e)
Joerg Roedel71c70982009-11-24 16:43:06 +0100262{
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200263 u64 addr;
Joerg Roedel71c70982009-11-24 16:43:06 +0100264
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200265 for (addr = e->address_start; addr < e->address_end;
266 addr += PAGE_SIZE) {
267 if (addr < dma_dom->aperture_size)
268 __set_bit(addr >> PAGE_SHIFT,
269 dma_dom->aperture[0]->bitmap);
Joerg Roedel71c70982009-11-24 16:43:06 +0100270 }
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200271}
Joerg Roedel71c70982009-11-24 16:43:06 +0100272
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200273/*
274 * Inits the unity mappings required for a specific device
275 */
276static void init_unity_mappings_for_device(struct device *dev,
277 struct dma_ops_domain *dma_dom)
278{
279 struct unity_map_entry *e;
280 u16 devid;
Joerg Roedel71c70982009-11-24 16:43:06 +0100281
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200282 devid = get_device_id(dev);
283
284 list_for_each_entry(e, &amd_iommu_unity_map, list) {
285 if (!(devid >= e->devid_start && devid <= e->devid_end))
286 continue;
287 alloc_unity_mapping(dma_dom, e);
288 }
Joerg Roedel71c70982009-11-24 16:43:06 +0100289}
290
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100291/*
292 * This function checks if the driver got a valid device from the caller to
293 * avoid dereferencing invalid pointers.
294 */
295static bool check_device(struct device *dev)
296{
297 u16 devid;
298
299 if (!dev || !dev->dma_mask)
300 return false;
301
Yijing Wangb82a2272013-12-05 19:42:41 +0800302 /* No PCI device */
303 if (!dev_is_pci(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100304 return false;
305
306 devid = get_device_id(dev);
307
308 /* Out of our scope? */
309 if (devid > amd_iommu_last_bdf)
310 return false;
311
312 if (amd_iommu_rlookup_table[devid] == NULL)
313 return false;
314
315 return true;
316}
317
Alex Williamson25b11ce2014-09-19 10:03:13 -0600318static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600319{
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200320 struct dma_ops_domain *dma_domain;
321 struct iommu_domain *domain;
Alex Williamson2851db22012-10-08 22:49:41 -0600322 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600323
Alex Williamson65d53522014-07-03 09:51:30 -0600324 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200325 if (IS_ERR(group))
326 return;
327
328 domain = iommu_group_default_domain(group);
329 if (!domain)
330 goto out;
331
332 dma_domain = to_pdomain(domain)->priv;
333
334 init_unity_mappings_for_device(dev, dma_domain);
335out:
336 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600337}
338
339static int iommu_init_device(struct device *dev)
340{
341 struct pci_dev *pdev = to_pci_dev(dev);
342 struct iommu_dev_data *dev_data;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600343
344 if (dev->archdata.iommu)
345 return 0;
346
347 dev_data = find_dev_data(get_device_id(dev));
348 if (!dev_data)
349 return -ENOMEM;
350
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100351 if (pci_iommuv2_capable(pdev)) {
352 struct amd_iommu *iommu;
353
354 iommu = amd_iommu_rlookup_table[dev_data->devid];
355 dev_data->iommu_v2 = iommu->is_iommu_v2;
356 }
357
Joerg Roedel657cbb62009-11-23 15:26:46 +0100358 dev->archdata.iommu = dev_data;
359
Alex Williamson066f2e92014-06-12 16:12:37 -0600360 iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
361 dev);
362
Joerg Roedel657cbb62009-11-23 15:26:46 +0100363 return 0;
364}
365
Joerg Roedel26018872011-06-06 16:50:14 +0200366static void iommu_ignore_device(struct device *dev)
367{
368 u16 devid, alias;
369
370 devid = get_device_id(dev);
371 alias = amd_iommu_alias_table[devid];
372
373 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
374 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
375
376 amd_iommu_rlookup_table[devid] = NULL;
377 amd_iommu_rlookup_table[alias] = NULL;
378}
379
Joerg Roedel657cbb62009-11-23 15:26:46 +0100380static void iommu_uninit_device(struct device *dev)
381{
Alex Williamsonc1931092014-07-03 09:51:24 -0600382 struct iommu_dev_data *dev_data = search_dev_data(get_device_id(dev));
383
384 if (!dev_data)
385 return;
386
Alex Williamson066f2e92014-06-12 16:12:37 -0600387 iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
388 dev);
389
Alex Williamson9dcd6132012-05-30 14:19:07 -0600390 iommu_group_remove_device(dev);
391
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200392 /* Remove dma-ops */
393 dev->archdata.dma_ops = NULL;
394
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200395 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600396 * We keep dev_data around for unplugged devices and reuse it when the
397 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200398 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100399}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100400
Joerg Roedel7f265082008-12-12 13:50:21 +0100401#ifdef CONFIG_AMD_IOMMU_STATS
402
403/*
404 * Initialization code for statistics collection
405 */
406
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100407DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100408DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100409DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100410DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100411DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100412DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100413DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100414DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100415DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100416DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100417DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100418DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100419DECLARE_STATS_COUNTER(complete_ppr);
420DECLARE_STATS_COUNTER(invalidate_iotlb);
421DECLARE_STATS_COUNTER(invalidate_iotlb_all);
422DECLARE_STATS_COUNTER(pri_requests);
423
Joerg Roedel7f265082008-12-12 13:50:21 +0100424static struct dentry *stats_dir;
Joerg Roedel7f265082008-12-12 13:50:21 +0100425static struct dentry *de_fflush;
426
427static void amd_iommu_stats_add(struct __iommu_counter *cnt)
428{
429 if (stats_dir == NULL)
430 return;
431
432 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
433 &cnt->value);
434}
435
436static void amd_iommu_stats_init(void)
437{
438 stats_dir = debugfs_create_dir("amd-iommu", NULL);
439 if (stats_dir == NULL)
440 return;
441
Joerg Roedel7f265082008-12-12 13:50:21 +0100442 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
Dan Carpenter3775d482012-06-27 12:09:18 +0300443 &amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100444
445 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100446 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100447 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100448 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100449 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100450 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100451 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100452 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100453 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100454 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100455 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100456 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100457 amd_iommu_stats_add(&complete_ppr);
458 amd_iommu_stats_add(&invalidate_iotlb);
459 amd_iommu_stats_add(&invalidate_iotlb_all);
460 amd_iommu_stats_add(&pri_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100461}
462
463#endif
464
Joerg Roedel431b2a22008-07-11 17:14:22 +0200465/****************************************************************************
466 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200467 * Interrupt handling functions
468 *
469 ****************************************************************************/
470
Joerg Roedele3e59872009-09-03 14:02:10 +0200471static void dump_dte_entry(u16 devid)
472{
473 int i;
474
Joerg Roedelee6c2862011-11-09 12:06:03 +0100475 for (i = 0; i < 4; ++i)
476 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200477 amd_iommu_dev_table[devid].data[i]);
478}
479
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200480static void dump_command(unsigned long phys_addr)
481{
482 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
483 int i;
484
485 for (i = 0; i < 4; ++i)
486 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
487}
488
Joerg Roedela345b232009-09-03 15:01:43 +0200489static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200490{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200491 int type, devid, domid, flags;
492 volatile u32 *event = __evt;
493 int count = 0;
494 u64 address;
495
496retry:
497 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
498 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
499 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
500 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
501 address = (u64)(((u64)event[3]) << 32) | event[2];
502
503 if (type == 0) {
504 /* Did we hit the erratum? */
505 if (++count == LOOP_TIMEOUT) {
506 pr_err("AMD-Vi: No event written to event log\n");
507 return;
508 }
509 udelay(1);
510 goto retry;
511 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200512
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200513 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200514
515 switch (type) {
516 case EVENT_TYPE_ILL_DEV:
517 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
518 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700519 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200520 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200521 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200522 break;
523 case EVENT_TYPE_IO_FAULT:
524 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
525 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700526 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200527 domid, address, flags);
528 break;
529 case EVENT_TYPE_DEV_TAB_ERR:
530 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
531 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700532 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200533 address, flags);
534 break;
535 case EVENT_TYPE_PAGE_TAB_ERR:
536 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
537 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700538 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200539 domid, address, flags);
540 break;
541 case EVENT_TYPE_ILL_CMD:
542 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200543 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200544 break;
545 case EVENT_TYPE_CMD_HARD_ERR:
546 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
547 "flags=0x%04x]\n", address, flags);
548 break;
549 case EVENT_TYPE_IOTLB_INV_TO:
550 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
551 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700552 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200553 address);
554 break;
555 case EVENT_TYPE_INV_DEV_REQ:
556 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
557 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700558 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200559 address, flags);
560 break;
561 default:
562 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
563 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200564
565 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200566}
567
568static void iommu_poll_events(struct amd_iommu *iommu)
569{
570 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200571
572 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
573 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
574
575 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200576 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200577 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200578 }
579
580 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200581}
582
Joerg Roedeleee53532012-06-01 15:20:23 +0200583static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100584{
585 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100586
Joerg Roedel399be2f2011-12-01 16:53:47 +0100587 INC_STATS_COUNTER(pri_requests);
588
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100589 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
590 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
591 return;
592 }
593
594 fault.address = raw[1];
595 fault.pasid = PPR_PASID(raw[0]);
596 fault.device_id = PPR_DEVID(raw[0]);
597 fault.tag = PPR_TAG(raw[0]);
598 fault.flags = PPR_FLAGS(raw[0]);
599
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100600 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
601}
602
603static void iommu_poll_ppr_log(struct amd_iommu *iommu)
604{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100605 u32 head, tail;
606
607 if (iommu->ppr_log == NULL)
608 return;
609
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100610 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
611 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
612
613 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200614 volatile u64 *raw;
615 u64 entry[2];
616 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100617
Joerg Roedeleee53532012-06-01 15:20:23 +0200618 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100619
Joerg Roedeleee53532012-06-01 15:20:23 +0200620 /*
621 * Hardware bug: Interrupt may arrive before the entry is
622 * written to memory. If this happens we need to wait for the
623 * entry to arrive.
624 */
625 for (i = 0; i < LOOP_TIMEOUT; ++i) {
626 if (PPR_REQ_TYPE(raw[0]) != 0)
627 break;
628 udelay(1);
629 }
630
631 /* Avoid memcpy function-call overhead */
632 entry[0] = raw[0];
633 entry[1] = raw[1];
634
635 /*
636 * To detect the hardware bug we need to clear the entry
637 * back to zero.
638 */
639 raw[0] = raw[1] = 0UL;
640
641 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100642 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
643 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200644
Joerg Roedeleee53532012-06-01 15:20:23 +0200645 /* Handle PPR entry */
646 iommu_handle_ppr_entry(iommu, entry);
647
Joerg Roedeleee53532012-06-01 15:20:23 +0200648 /* Refresh ring-buffer information */
649 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100650 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
651 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100652}
653
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200654irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200655{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500656 struct amd_iommu *iommu = (struct amd_iommu *) data;
657 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200658
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500659 while (status & (MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK)) {
660 /* Enable EVT and PPR interrupts again */
661 writel((MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK),
662 iommu->mmio_base + MMIO_STATUS_OFFSET);
663
664 if (status & MMIO_STATUS_EVT_INT_MASK) {
665 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
666 iommu_poll_events(iommu);
667 }
668
669 if (status & MMIO_STATUS_PPR_INT_MASK) {
670 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
671 iommu_poll_ppr_log(iommu);
672 }
673
674 /*
675 * Hardware bug: ERBT1312
676 * When re-enabling interrupt (by writing 1
677 * to clear the bit), the hardware might also try to set
678 * the interrupt bit in the event status register.
679 * In this scenario, the bit will be set, and disable
680 * subsequent interrupts.
681 *
682 * Workaround: The IOMMU driver should read back the
683 * status register and check if the interrupt bits are cleared.
684 * If not, driver will need to go through the interrupt handler
685 * again and re-clear the bits
686 */
687 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100688 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200689 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200690}
691
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200692irqreturn_t amd_iommu_int_handler(int irq, void *data)
693{
694 return IRQ_WAKE_THREAD;
695}
696
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200697/****************************************************************************
698 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200699 * IOMMU command queuing functions
700 *
701 ****************************************************************************/
702
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200703static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200704{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200705 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200706
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200707 while (*sem == 0 && i < LOOP_TIMEOUT) {
708 udelay(1);
709 i += 1;
710 }
711
712 if (i == LOOP_TIMEOUT) {
713 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
714 return -EIO;
715 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200716
717 return 0;
718}
719
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200720static void copy_cmd_to_buffer(struct amd_iommu *iommu,
721 struct iommu_cmd *cmd,
722 u32 tail)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200723{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200724 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200725
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200726 target = iommu->cmd_buf + tail;
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200727 tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200728
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200729 /* Copy command to buffer */
730 memcpy(target, cmd, sizeof(*cmd));
731
732 /* Tell the IOMMU about it */
733 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
734}
735
Joerg Roedel815b33f2011-04-06 17:26:49 +0200736static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200737{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200738 WARN_ON(address & 0x7ULL);
739
Joerg Roedelded46732011-04-06 10:53:48 +0200740 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200741 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
742 cmd->data[1] = upper_32_bits(__pa(address));
743 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200744 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
745}
746
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200747static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
748{
749 memset(cmd, 0, sizeof(*cmd));
750 cmd->data[0] = devid;
751 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
752}
753
Joerg Roedel11b64022011-04-06 11:49:28 +0200754static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
755 size_t size, u16 domid, int pde)
756{
757 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100758 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200759
760 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100761 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200762
763 if (pages > 1) {
764 /*
765 * If we have to flush more than one page, flush all
766 * TLB entries for this domain
767 */
768 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100769 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200770 }
771
772 address &= PAGE_MASK;
773
774 memset(cmd, 0, sizeof(*cmd));
775 cmd->data[1] |= domid;
776 cmd->data[2] = lower_32_bits(address);
777 cmd->data[3] = upper_32_bits(address);
778 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
779 if (s) /* size bit - we flush more than one 4kb page */
780 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200781 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200782 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
783}
784
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200785static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
786 u64 address, size_t size)
787{
788 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100789 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200790
791 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100792 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200793
794 if (pages > 1) {
795 /*
796 * If we have to flush more than one page, flush all
797 * TLB entries for this domain
798 */
799 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100800 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200801 }
802
803 address &= PAGE_MASK;
804
805 memset(cmd, 0, sizeof(*cmd));
806 cmd->data[0] = devid;
807 cmd->data[0] |= (qdep & 0xff) << 24;
808 cmd->data[1] = devid;
809 cmd->data[2] = lower_32_bits(address);
810 cmd->data[3] = upper_32_bits(address);
811 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
812 if (s)
813 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
814}
815
Joerg Roedel22e266c2011-11-21 15:59:08 +0100816static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
817 u64 address, bool size)
818{
819 memset(cmd, 0, sizeof(*cmd));
820
821 address &= ~(0xfffULL);
822
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600823 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100824 cmd->data[1] = domid;
825 cmd->data[2] = lower_32_bits(address);
826 cmd->data[3] = upper_32_bits(address);
827 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
828 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
829 if (size)
830 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
831 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
832}
833
834static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
835 int qdep, u64 address, bool size)
836{
837 memset(cmd, 0, sizeof(*cmd));
838
839 address &= ~(0xfffULL);
840
841 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600842 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100843 cmd->data[0] |= (qdep & 0xff) << 24;
844 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600845 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100846 cmd->data[2] = lower_32_bits(address);
847 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
848 cmd->data[3] = upper_32_bits(address);
849 if (size)
850 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
851 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
852}
853
Joerg Roedelc99afa22011-11-21 18:19:25 +0100854static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
855 int status, int tag, bool gn)
856{
857 memset(cmd, 0, sizeof(*cmd));
858
859 cmd->data[0] = devid;
860 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600861 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100862 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
863 }
864 cmd->data[3] = tag & 0x1ff;
865 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
866
867 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
868}
869
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200870static void build_inv_all(struct iommu_cmd *cmd)
871{
872 memset(cmd, 0, sizeof(*cmd));
873 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200874}
875
Joerg Roedel7ef27982012-06-21 16:46:04 +0200876static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
877{
878 memset(cmd, 0, sizeof(*cmd));
879 cmd->data[0] = devid;
880 CMD_SET_TYPE(cmd, CMD_INV_IRT);
881}
882
Joerg Roedel431b2a22008-07-11 17:14:22 +0200883/*
Joerg Roedelb6c02712008-06-26 21:27:53 +0200884 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200885 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200886 */
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200887static int iommu_queue_command_sync(struct amd_iommu *iommu,
888 struct iommu_cmd *cmd,
889 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200890{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200891 u32 left, tail, head, next_tail;
Joerg Roedel815b33f2011-04-06 17:26:49 +0200892 unsigned long flags;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200893
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200894again:
Joerg Roedel815b33f2011-04-06 17:26:49 +0200895 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200896
897 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
898 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200899 next_tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
900 left = (head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200901
902 if (left <= 2) {
903 struct iommu_cmd sync_cmd;
904 volatile u64 sem = 0;
905 int ret;
906
907 build_completion_wait(&sync_cmd, (u64)&sem);
908 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
909
910 spin_unlock_irqrestore(&iommu->lock, flags);
911
912 if ((ret = wait_on_sem(&sem)) != 0)
913 return ret;
914
915 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200916 }
917
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200918 copy_cmd_to_buffer(iommu, cmd, tail);
Joerg Roedel519c31b2008-08-14 19:55:15 +0200919
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200920 /* We need to sync now to make sure all commands are processed */
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200921 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200922
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200923 spin_unlock_irqrestore(&iommu->lock, flags);
924
Joerg Roedel815b33f2011-04-06 17:26:49 +0200925 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100926}
927
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200928static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
929{
930 return iommu_queue_command_sync(iommu, cmd, true);
931}
932
Joerg Roedel8d201962008-12-02 20:34:41 +0100933/*
934 * This function queues a completion wait command into the command
935 * buffer of an IOMMU
936 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100937static int iommu_completion_wait(struct amd_iommu *iommu)
938{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200939 struct iommu_cmd cmd;
940 volatile u64 sem = 0;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200941 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +0100942
943 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +0200944 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100945
Joerg Roedel815b33f2011-04-06 17:26:49 +0200946 build_completion_wait(&cmd, (u64)&sem);
Joerg Roedel8d201962008-12-02 20:34:41 +0100947
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200948 ret = iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +0100949 if (ret)
Joerg Roedel815b33f2011-04-06 17:26:49 +0200950 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +0100951
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200952 return wait_on_sem(&sem);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200953}
954
Joerg Roedeld8c13082011-04-06 18:51:26 +0200955static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200956{
957 struct iommu_cmd cmd;
958
Joerg Roedeld8c13082011-04-06 18:51:26 +0200959 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200960
Joerg Roedeld8c13082011-04-06 18:51:26 +0200961 return iommu_queue_command(iommu, &cmd);
962}
963
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200964static void iommu_flush_dte_all(struct amd_iommu *iommu)
965{
966 u32 devid;
967
968 for (devid = 0; devid <= 0xffff; ++devid)
969 iommu_flush_dte(iommu, devid);
970
971 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200972}
973
974/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200975 * This function uses heavy locking and may disable irqs for some time. But
976 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200977 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200978static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200979{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200980 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200981
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200982 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
983 struct iommu_cmd cmd;
984 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
985 dom_id, 1);
986 iommu_queue_command(iommu, &cmd);
987 }
Joerg Roedel431b2a22008-07-11 17:14:22 +0200988
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200989 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200990}
991
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200992static void iommu_flush_all(struct amd_iommu *iommu)
993{
994 struct iommu_cmd cmd;
995
996 build_inv_all(&cmd);
997
998 iommu_queue_command(iommu, &cmd);
999 iommu_completion_wait(iommu);
1000}
1001
Joerg Roedel7ef27982012-06-21 16:46:04 +02001002static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1003{
1004 struct iommu_cmd cmd;
1005
1006 build_inv_irt(&cmd, devid);
1007
1008 iommu_queue_command(iommu, &cmd);
1009}
1010
1011static void iommu_flush_irt_all(struct amd_iommu *iommu)
1012{
1013 u32 devid;
1014
1015 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1016 iommu_flush_irt(iommu, devid);
1017
1018 iommu_completion_wait(iommu);
1019}
1020
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001021void iommu_flush_all_caches(struct amd_iommu *iommu)
1022{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001023 if (iommu_feature(iommu, FEATURE_IA)) {
1024 iommu_flush_all(iommu);
1025 } else {
1026 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001027 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001028 iommu_flush_tlb_all(iommu);
1029 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001030}
1031
Joerg Roedel431b2a22008-07-11 17:14:22 +02001032/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001033 * Command send function for flushing on-device TLB
1034 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001035static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1036 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001037{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001038 struct amd_iommu *iommu;
1039 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001040 int qdep;
1041
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001042 qdep = dev_data->ats.qdep;
1043 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001044
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001045 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001046
1047 return iommu_queue_command(iommu, &cmd);
1048}
1049
1050/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001051 * Command send function for invalidating a device table entry
1052 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001053static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001054{
1055 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001056 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001057 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001058
Joerg Roedel6c542042011-06-09 17:07:31 +02001059 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele25bfb52015-10-20 17:33:38 +02001060 alias = amd_iommu_alias_table[dev_data->devid];
Joerg Roedel3fa43652009-11-26 15:04:38 +01001061
Joerg Roedelf62dda62011-06-09 12:55:35 +02001062 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001063 if (!ret && alias != dev_data->devid)
1064 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001065 if (ret)
1066 return ret;
1067
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001068 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001069 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001070
1071 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001072}
1073
Joerg Roedel431b2a22008-07-11 17:14:22 +02001074/*
1075 * TLB invalidation function which is called from the mapping functions.
1076 * It invalidates a single PTE if the range to flush is within a single
1077 * page. Otherwise it flushes the whole TLB of the IOMMU.
1078 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001079static void __domain_flush_pages(struct protection_domain *domain,
1080 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001081{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001082 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001083 struct iommu_cmd cmd;
1084 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001085
Joerg Roedel11b64022011-04-06 11:49:28 +02001086 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001087
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001088 for (i = 0; i < amd_iommus_present; ++i) {
1089 if (!domain->dev_iommu[i])
1090 continue;
1091
1092 /*
1093 * Devices of this domain are behind this IOMMU
1094 * We need a TLB flush
1095 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001096 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001097 }
1098
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001099 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001100
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001101 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001102 continue;
1103
Joerg Roedel6c542042011-06-09 17:07:31 +02001104 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001105 }
1106
Joerg Roedel11b64022011-04-06 11:49:28 +02001107 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001108}
1109
Joerg Roedel17b124b2011-04-06 18:01:35 +02001110static void domain_flush_pages(struct protection_domain *domain,
1111 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001112{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001113 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001114}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001115
Joerg Roedel1c655772008-09-04 18:40:05 +02001116/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001117static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001118{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001119 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001120}
1121
Chris Wright42a49f92009-06-15 15:42:00 +02001122/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001123static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001124{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001125 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1126}
1127
1128static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001129{
1130 int i;
1131
1132 for (i = 0; i < amd_iommus_present; ++i) {
1133 if (!domain->dev_iommu[i])
1134 continue;
1135
1136 /*
1137 * Devices of this domain are behind this IOMMU
1138 * We need to wait for completion of all commands.
1139 */
1140 iommu_completion_wait(amd_iommus[i]);
1141 }
1142}
1143
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001144
Joerg Roedel43f49602008-12-02 21:01:12 +01001145/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001146 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001147 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001148static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001149{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001150 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001151
1152 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001153 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001154}
1155
Joerg Roedel431b2a22008-07-11 17:14:22 +02001156/****************************************************************************
1157 *
1158 * The functions below are used the create the page table mappings for
1159 * unity mapped regions.
1160 *
1161 ****************************************************************************/
1162
1163/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001164 * This function is used to add another level to an IO page table. Adding
1165 * another level increases the size of the address space by 9 bits to a size up
1166 * to 64 bits.
1167 */
1168static bool increase_address_space(struct protection_domain *domain,
1169 gfp_t gfp)
1170{
1171 u64 *pte;
1172
1173 if (domain->mode == PAGE_MODE_6_LEVEL)
1174 /* address space already 64 bit large */
1175 return false;
1176
1177 pte = (void *)get_zeroed_page(gfp);
1178 if (!pte)
1179 return false;
1180
1181 *pte = PM_LEVEL_PDE(domain->mode,
1182 virt_to_phys(domain->pt_root));
1183 domain->pt_root = pte;
1184 domain->mode += 1;
1185 domain->updated = true;
1186
1187 return true;
1188}
1189
1190static u64 *alloc_pte(struct protection_domain *domain,
1191 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001192 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001193 u64 **pte_page,
1194 gfp_t gfp)
1195{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001196 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001197 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001198
1199 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001200
1201 while (address > PM_LEVEL_SIZE(domain->mode))
1202 increase_address_space(domain, gfp);
1203
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001204 level = domain->mode - 1;
1205 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1206 address = PAGE_SIZE_ALIGN(address, page_size);
1207 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001208
1209 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001210 u64 __pte, __npte;
1211
1212 __pte = *pte;
1213
1214 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001215 page = (u64 *)get_zeroed_page(gfp);
1216 if (!page)
1217 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001218
1219 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1220
1221 if (cmpxchg64(pte, __pte, __npte)) {
1222 free_page((unsigned long)page);
1223 continue;
1224 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001225 }
1226
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001227 /* No level skipping support yet */
1228 if (PM_PTE_LEVEL(*pte) != level)
1229 return NULL;
1230
Joerg Roedel308973d2009-11-24 17:43:32 +01001231 level -= 1;
1232
1233 pte = IOMMU_PTE_PAGE(*pte);
1234
1235 if (pte_page && level == end_lvl)
1236 *pte_page = pte;
1237
1238 pte = &pte[PM_LEVEL_INDEX(level, address)];
1239 }
1240
1241 return pte;
1242}
1243
1244/*
1245 * This function checks if there is a PTE for a given dma address. If
1246 * there is one, it returns the pointer to it.
1247 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001248static u64 *fetch_pte(struct protection_domain *domain,
1249 unsigned long address,
1250 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001251{
1252 int level;
1253 u64 *pte;
1254
Joerg Roedel24cd7722010-01-19 17:27:39 +01001255 if (address > PM_LEVEL_SIZE(domain->mode))
1256 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001257
Joerg Roedel3039ca12015-04-01 14:58:48 +02001258 level = domain->mode - 1;
1259 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1260 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001261
1262 while (level > 0) {
1263
1264 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001265 if (!IOMMU_PTE_PRESENT(*pte))
1266 return NULL;
1267
Joerg Roedel24cd7722010-01-19 17:27:39 +01001268 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001269 if (PM_PTE_LEVEL(*pte) == 7 ||
1270 PM_PTE_LEVEL(*pte) == 0)
1271 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001272
1273 /* No level skipping support yet */
1274 if (PM_PTE_LEVEL(*pte) != level)
1275 return NULL;
1276
Joerg Roedel308973d2009-11-24 17:43:32 +01001277 level -= 1;
1278
Joerg Roedel24cd7722010-01-19 17:27:39 +01001279 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001280 pte = IOMMU_PTE_PAGE(*pte);
1281 pte = &pte[PM_LEVEL_INDEX(level, address)];
1282 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1283 }
1284
1285 if (PM_PTE_LEVEL(*pte) == 0x07) {
1286 unsigned long pte_mask;
1287
1288 /*
1289 * If we have a series of large PTEs, make
1290 * sure to return a pointer to the first one.
1291 */
1292 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1293 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1294 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001295 }
1296
1297 return pte;
1298}
1299
1300/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001301 * Generic mapping functions. It maps a physical address into a DMA
1302 * address space. It allocates the page table pages if necessary.
1303 * In the future it can be extended to a generic mapping function
1304 * supporting all features of AMD IOMMU page tables like level skipping
1305 * and full 64 bit address spaces.
1306 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001307static int iommu_map_page(struct protection_domain *dom,
1308 unsigned long bus_addr,
1309 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001310 int prot,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001311 unsigned long page_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001312{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001313 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001314 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001315
Joerg Roedeld4b03662015-04-01 14:58:52 +02001316 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1317 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1318
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001319 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001320 return -EINVAL;
1321
Joerg Roedeld4b03662015-04-01 14:58:52 +02001322 count = PAGE_SIZE_PTE_COUNT(page_size);
1323 pte = alloc_pte(dom, bus_addr, page_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001324
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001325 if (!pte)
1326 return -ENOMEM;
1327
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001328 for (i = 0; i < count; ++i)
1329 if (IOMMU_PTE_PRESENT(pte[i]))
1330 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001331
Joerg Roedeld4b03662015-04-01 14:58:52 +02001332 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001333 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1334 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1335 } else
1336 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1337
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001338 if (prot & IOMMU_PROT_IR)
1339 __pte |= IOMMU_PTE_IR;
1340 if (prot & IOMMU_PROT_IW)
1341 __pte |= IOMMU_PTE_IW;
1342
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001343 for (i = 0; i < count; ++i)
1344 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001345
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001346 update_domain(dom);
1347
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001348 return 0;
1349}
1350
Joerg Roedel24cd7722010-01-19 17:27:39 +01001351static unsigned long iommu_unmap_page(struct protection_domain *dom,
1352 unsigned long bus_addr,
1353 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001354{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001355 unsigned long long unmapped;
1356 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001357 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001358
Joerg Roedel24cd7722010-01-19 17:27:39 +01001359 BUG_ON(!is_power_of_2(page_size));
1360
1361 unmapped = 0;
1362
1363 while (unmapped < page_size) {
1364
Joerg Roedel71b390e2015-04-01 14:58:49 +02001365 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001366
Joerg Roedel71b390e2015-04-01 14:58:49 +02001367 if (pte) {
1368 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001369
Joerg Roedel71b390e2015-04-01 14:58:49 +02001370 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001371 for (i = 0; i < count; i++)
1372 pte[i] = 0ULL;
1373 }
1374
1375 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1376 unmapped += unmap_size;
1377 }
1378
Alex Williamson60d0ca32013-06-21 14:33:19 -06001379 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001380
1381 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001382}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001383
Joerg Roedel431b2a22008-07-11 17:14:22 +02001384/****************************************************************************
1385 *
1386 * The next functions belong to the address allocator for the dma_ops
1387 * interface functions. They work like the allocators in the other IOMMU
1388 * drivers. Its basically a bitmap which marks the allocated pages in
1389 * the aperture. Maybe it could be enhanced in the future to a more
1390 * efficient allocator.
1391 *
1392 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001393
Joerg Roedel431b2a22008-07-11 17:14:22 +02001394/*
Joerg Roedel384de722009-05-15 12:30:05 +02001395 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001396 *
1397 * called with domain->lock held
1398 */
Joerg Roedel384de722009-05-15 12:30:05 +02001399
Joerg Roedel9cabe892009-05-18 16:38:55 +02001400/*
Joerg Roedel171e7b32009-11-24 17:47:56 +01001401 * Used to reserve address ranges in the aperture (e.g. for exclusion
1402 * ranges.
1403 */
1404static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1405 unsigned long start_page,
1406 unsigned int pages)
1407{
1408 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
1409
1410 if (start_page + pages > last_page)
1411 pages = last_page - start_page;
1412
1413 for (i = start_page; i < start_page + pages; ++i) {
1414 int index = i / APERTURE_RANGE_PAGES;
1415 int page = i % APERTURE_RANGE_PAGES;
1416 __set_bit(page, dom->aperture[index]->bitmap);
1417 }
1418}
1419
1420/*
Joerg Roedel9cabe892009-05-18 16:38:55 +02001421 * This function is used to add a new aperture range to an existing
1422 * aperture in case of dma_ops domain allocation or address allocation
1423 * failure.
1424 */
Joerg Roedel576175c2009-11-23 19:08:46 +01001425static int alloc_new_range(struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001426 bool populate, gfp_t gfp)
1427{
1428 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001429 unsigned long i, old_size, pte_pgsize;
Joerg Roedela73c1562015-12-21 19:25:56 +01001430 struct aperture_range *range;
1431 struct amd_iommu *iommu;
1432 unsigned long flags;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001433
Joerg Roedelf5e97052009-05-22 12:31:53 +02001434#ifdef CONFIG_IOMMU_STRESS
1435 populate = false;
1436#endif
1437
Joerg Roedel9cabe892009-05-18 16:38:55 +02001438 if (index >= APERTURE_MAX_RANGES)
1439 return -ENOMEM;
1440
Joerg Roedela73c1562015-12-21 19:25:56 +01001441 range = kzalloc(sizeof(struct aperture_range), gfp);
1442 if (!range)
Joerg Roedel9cabe892009-05-18 16:38:55 +02001443 return -ENOMEM;
1444
Joerg Roedela73c1562015-12-21 19:25:56 +01001445 range->bitmap = (void *)get_zeroed_page(gfp);
1446 if (!range->bitmap)
Joerg Roedel9cabe892009-05-18 16:38:55 +02001447 goto out_free;
1448
Joerg Roedela73c1562015-12-21 19:25:56 +01001449 range->offset = dma_dom->aperture_size;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001450
Joerg Roedela73c1562015-12-21 19:25:56 +01001451 spin_lock_init(&range->bitmap_lock);
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001452
Joerg Roedel9cabe892009-05-18 16:38:55 +02001453 if (populate) {
1454 unsigned long address = dma_dom->aperture_size;
1455 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
1456 u64 *pte, *pte_page;
1457
1458 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001459 pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001460 &pte_page, gfp);
1461 if (!pte)
1462 goto out_free;
1463
Joerg Roedela73c1562015-12-21 19:25:56 +01001464 range->pte_pages[i] = pte_page;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001465
1466 address += APERTURE_RANGE_SIZE / 64;
1467 }
1468 }
1469
Joerg Roedel92d420e2015-12-21 19:31:33 +01001470 spin_lock_irqsave(&dma_dom->domain.lock, flags);
1471
Joerg Roedela73c1562015-12-21 19:25:56 +01001472 /* First take the bitmap_lock and then publish the range */
Joerg Roedel92d420e2015-12-21 19:31:33 +01001473 spin_lock(&range->bitmap_lock);
Joerg Roedela73c1562015-12-21 19:25:56 +01001474
1475 old_size = dma_dom->aperture_size;
1476 dma_dom->aperture[index] = range;
1477 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001478
Joerg Roedel17f5b562011-07-06 17:14:44 +02001479 /* Reserve address range used for MSI messages */
1480 if (old_size < MSI_ADDR_BASE_LO &&
1481 dma_dom->aperture_size > MSI_ADDR_BASE_LO) {
1482 unsigned long spage;
1483 int pages;
1484
1485 pages = iommu_num_pages(MSI_ADDR_BASE_LO, 0x10000, PAGE_SIZE);
1486 spage = MSI_ADDR_BASE_LO >> PAGE_SHIFT;
1487
1488 dma_ops_reserve_addresses(dma_dom, spage, pages);
1489 }
1490
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001491 /* Initialize the exclusion range if necessary */
Joerg Roedel576175c2009-11-23 19:08:46 +01001492 for_each_iommu(iommu) {
1493 if (iommu->exclusion_start &&
1494 iommu->exclusion_start >= dma_dom->aperture[index]->offset
1495 && iommu->exclusion_start < dma_dom->aperture_size) {
1496 unsigned long startpage;
1497 int pages = iommu_num_pages(iommu->exclusion_start,
1498 iommu->exclusion_length,
1499 PAGE_SIZE);
1500 startpage = iommu->exclusion_start >> PAGE_SHIFT;
1501 dma_ops_reserve_addresses(dma_dom, startpage, pages);
1502 }
Joerg Roedel00cd1222009-05-19 09:52:40 +02001503 }
1504
1505 /*
1506 * Check for areas already mapped as present in the new aperture
1507 * range and mark those pages as reserved in the allocator. Such
1508 * mappings may already exist as a result of requested unity
1509 * mappings for devices.
1510 */
1511 for (i = dma_dom->aperture[index]->offset;
1512 i < dma_dom->aperture_size;
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001513 i += pte_pgsize) {
Joerg Roedel3039ca12015-04-01 14:58:48 +02001514 u64 *pte = fetch_pte(&dma_dom->domain, i, &pte_pgsize);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001515 if (!pte || !IOMMU_PTE_PRESENT(*pte))
1516 continue;
1517
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001518 dma_ops_reserve_addresses(dma_dom, i >> PAGE_SHIFT,
1519 pte_pgsize >> 12);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001520 }
1521
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001522 update_domain(&dma_dom->domain);
1523
Joerg Roedel92d420e2015-12-21 19:31:33 +01001524 spin_unlock(&range->bitmap_lock);
1525
1526 spin_unlock_irqrestore(&dma_dom->domain.lock, flags);
Joerg Roedela73c1562015-12-21 19:25:56 +01001527
Joerg Roedel9cabe892009-05-18 16:38:55 +02001528 return 0;
1529
1530out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001531 update_domain(&dma_dom->domain);
1532
Joerg Roedela73c1562015-12-21 19:25:56 +01001533 free_page((unsigned long)range->bitmap);
Joerg Roedel9cabe892009-05-18 16:38:55 +02001534
Joerg Roedela73c1562015-12-21 19:25:56 +01001535 kfree(range);
Joerg Roedel9cabe892009-05-18 16:38:55 +02001536
1537 return -ENOMEM;
1538}
1539
Joerg Roedelccb50e02015-12-21 17:49:34 +01001540static dma_addr_t dma_ops_aperture_alloc(struct dma_ops_domain *dom,
1541 struct aperture_range *range,
Joerg Roedela0f51442015-12-21 16:20:09 +01001542 unsigned long pages,
Joerg Roedela0f51442015-12-21 16:20:09 +01001543 unsigned long dma_mask,
1544 unsigned long boundary_size,
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001545 unsigned long align_mask,
1546 bool trylock)
Joerg Roedela0f51442015-12-21 16:20:09 +01001547{
1548 unsigned long offset, limit, flags;
1549 dma_addr_t address;
Joerg Roedelccb50e02015-12-21 17:49:34 +01001550 bool flush = false;
Joerg Roedela0f51442015-12-21 16:20:09 +01001551
1552 offset = range->offset >> PAGE_SHIFT;
1553 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
1554 dma_mask >> PAGE_SHIFT);
1555
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001556 if (trylock) {
1557 if (!spin_trylock_irqsave(&range->bitmap_lock, flags))
1558 return -1;
1559 } else {
1560 spin_lock_irqsave(&range->bitmap_lock, flags);
1561 }
1562
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001563 address = iommu_area_alloc(range->bitmap, limit, range->next_bit,
1564 pages, offset, boundary_size, align_mask);
Joerg Roedelccb50e02015-12-21 17:49:34 +01001565 if (address == -1) {
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001566 /* Nothing found, retry one time */
1567 address = iommu_area_alloc(range->bitmap, limit,
1568 0, pages, offset, boundary_size,
1569 align_mask);
Joerg Roedelccb50e02015-12-21 17:49:34 +01001570 flush = true;
1571 }
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001572
1573 if (address != -1)
1574 range->next_bit = address + pages;
1575
Joerg Roedela0f51442015-12-21 16:20:09 +01001576 spin_unlock_irqrestore(&range->bitmap_lock, flags);
1577
Joerg Roedelccb50e02015-12-21 17:49:34 +01001578 if (flush) {
1579 domain_flush_tlb(&dom->domain);
1580 domain_flush_complete(&dom->domain);
1581 }
1582
Joerg Roedela0f51442015-12-21 16:20:09 +01001583 return address;
1584}
1585
Joerg Roedel384de722009-05-15 12:30:05 +02001586static unsigned long dma_ops_area_alloc(struct device *dev,
1587 struct dma_ops_domain *dom,
1588 unsigned int pages,
1589 unsigned long align_mask,
Joerg Roedel05ab49e2015-12-21 17:58:26 +01001590 u64 dma_mask)
Joerg Roedel384de722009-05-15 12:30:05 +02001591{
Joerg Roedelab7032b2015-12-21 18:47:11 +01001592 unsigned long boundary_size, mask;
Joerg Roedel384de722009-05-15 12:30:05 +02001593 unsigned long address = -1;
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001594 bool first = true;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001595 u32 start, i;
1596
1597 preempt_disable();
Joerg Roedel384de722009-05-15 12:30:05 +02001598
Joerg Roedele6aabee2015-05-27 09:26:09 +02001599 mask = dma_get_seg_boundary(dev);
1600
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001601again:
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001602 start = this_cpu_read(*dom->next_index);
1603
1604 /* Sanity check - is it really necessary? */
1605 if (unlikely(start > APERTURE_MAX_RANGES)) {
1606 start = 0;
1607 this_cpu_write(*dom->next_index, 0);
1608 }
1609
Joerg Roedele6aabee2015-05-27 09:26:09 +02001610 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
1611 1UL << (BITS_PER_LONG - PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +02001612
Joerg Roedel2a874422015-12-21 18:34:47 +01001613 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1614 struct aperture_range *range;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001615 int index;
Joerg Roedelccb50e02015-12-21 17:49:34 +01001616
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001617 index = (start + i) % APERTURE_MAX_RANGES;
1618
1619 range = dom->aperture[index];
Joerg Roedel2a874422015-12-21 18:34:47 +01001620
1621 if (!range || range->offset >= dma_mask)
1622 continue;
Joerg Roedel384de722009-05-15 12:30:05 +02001623
Joerg Roedel2a874422015-12-21 18:34:47 +01001624 address = dma_ops_aperture_alloc(dom, range, pages,
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001625 dma_mask, boundary_size,
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001626 align_mask, first);
Joerg Roedel384de722009-05-15 12:30:05 +02001627 if (address != -1) {
Joerg Roedel2a874422015-12-21 18:34:47 +01001628 address = range->offset + (address << PAGE_SHIFT);
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001629 this_cpu_write(*dom->next_index, index);
Joerg Roedel384de722009-05-15 12:30:05 +02001630 break;
1631 }
Joerg Roedel384de722009-05-15 12:30:05 +02001632 }
1633
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001634 if (address == -1 && first) {
1635 first = false;
1636 goto again;
1637 }
1638
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001639 preempt_enable();
1640
Joerg Roedel384de722009-05-15 12:30:05 +02001641 return address;
1642}
1643
Joerg Roedeld3086442008-06-26 21:27:57 +02001644static unsigned long dma_ops_alloc_addresses(struct device *dev,
1645 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001646 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001647 unsigned long align_mask,
1648 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +02001649{
Joerg Roedel266a3bd2015-12-21 18:54:24 +01001650 unsigned long address = -1;
Joerg Roedeld3086442008-06-26 21:27:57 +02001651
Joerg Roedel266a3bd2015-12-21 18:54:24 +01001652 while (address == -1) {
1653 address = dma_ops_area_alloc(dev, dom, pages,
1654 align_mask, dma_mask);
1655
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001656 if (address == -1 && alloc_new_range(dom, false, GFP_ATOMIC))
Joerg Roedel266a3bd2015-12-21 18:54:24 +01001657 break;
1658 }
Joerg Roedeld3086442008-06-26 21:27:57 +02001659
Joerg Roedel384de722009-05-15 12:30:05 +02001660 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001661 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +02001662
1663 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
1664
1665 return address;
1666}
1667
Joerg Roedel431b2a22008-07-11 17:14:22 +02001668/*
1669 * The address free function.
1670 *
1671 * called with domain->lock held
1672 */
Joerg Roedeld3086442008-06-26 21:27:57 +02001673static void dma_ops_free_addresses(struct dma_ops_domain *dom,
1674 unsigned long address,
1675 unsigned int pages)
1676{
Joerg Roedel384de722009-05-15 12:30:05 +02001677 unsigned i = address >> APERTURE_RANGE_SHIFT;
1678 struct aperture_range *range = dom->aperture[i];
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001679 unsigned long flags;
Joerg Roedel80be3082008-11-06 14:59:05 +01001680
Joerg Roedel384de722009-05-15 12:30:05 +02001681 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
1682
Joerg Roedel47bccd62009-05-22 12:40:54 +02001683#ifdef CONFIG_IOMMU_STRESS
1684 if (i < 4)
1685 return;
1686#endif
1687
Joerg Roedel4eeca8c2015-12-22 12:15:35 +01001688 if (amd_iommu_unmap_flush) {
Joerg Roedeld41ab092015-12-21 18:20:03 +01001689 domain_flush_tlb(&dom->domain);
1690 domain_flush_complete(&dom->domain);
1691 }
Joerg Roedel384de722009-05-15 12:30:05 +02001692
1693 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001694
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001695 spin_lock_irqsave(&range->bitmap_lock, flags);
Joerg Roedel4eeca8c2015-12-22 12:15:35 +01001696 if (address + pages > range->next_bit)
1697 range->next_bit = address + pages;
Akinobu Mitaa66022c2009-12-15 16:48:28 -08001698 bitmap_clear(range->bitmap, address, pages);
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001699 spin_unlock_irqrestore(&range->bitmap_lock, flags);
Joerg Roedel384de722009-05-15 12:30:05 +02001700
Joerg Roedeld3086442008-06-26 21:27:57 +02001701}
1702
Joerg Roedel431b2a22008-07-11 17:14:22 +02001703/****************************************************************************
1704 *
1705 * The next functions belong to the domain allocation. A domain is
1706 * allocated for every IOMMU as the default domain. If device isolation
1707 * is enabled, every device get its own domain. The most important thing
1708 * about domains is the page table mapping the DMA address space they
1709 * contain.
1710 *
1711 ****************************************************************************/
1712
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001713/*
1714 * This function adds a protection domain to the global protection domain list
1715 */
1716static void add_domain_to_list(struct protection_domain *domain)
1717{
1718 unsigned long flags;
1719
1720 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1721 list_add(&domain->list, &amd_iommu_pd_list);
1722 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1723}
1724
1725/*
1726 * This function removes a protection domain to the global
1727 * protection domain list
1728 */
1729static void del_domain_from_list(struct protection_domain *domain)
1730{
1731 unsigned long flags;
1732
1733 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1734 list_del(&domain->list);
1735 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1736}
1737
Joerg Roedelec487d12008-06-26 21:27:58 +02001738static u16 domain_id_alloc(void)
1739{
1740 unsigned long flags;
1741 int id;
1742
1743 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1744 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1745 BUG_ON(id == 0);
1746 if (id > 0 && id < MAX_DOMAIN_ID)
1747 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1748 else
1749 id = 0;
1750 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1751
1752 return id;
1753}
1754
Joerg Roedela2acfb72008-12-02 18:28:53 +01001755static void domain_id_free(int id)
1756{
1757 unsigned long flags;
1758
1759 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1760 if (id > 0 && id < MAX_DOMAIN_ID)
1761 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1762 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1763}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001764
Joerg Roedel5c34c402013-06-20 20:22:58 +02001765#define DEFINE_FREE_PT_FN(LVL, FN) \
1766static void free_pt_##LVL (unsigned long __pt) \
1767{ \
1768 unsigned long p; \
1769 u64 *pt; \
1770 int i; \
1771 \
1772 pt = (u64 *)__pt; \
1773 \
1774 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001775 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001776 if (!IOMMU_PTE_PRESENT(pt[i])) \
1777 continue; \
1778 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001779 /* Large PTE? */ \
1780 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1781 PM_PTE_LEVEL(pt[i]) == 7) \
1782 continue; \
1783 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001784 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1785 FN(p); \
1786 } \
1787 free_page((unsigned long)pt); \
1788}
1789
1790DEFINE_FREE_PT_FN(l2, free_page)
1791DEFINE_FREE_PT_FN(l3, free_pt_l2)
1792DEFINE_FREE_PT_FN(l4, free_pt_l3)
1793DEFINE_FREE_PT_FN(l5, free_pt_l4)
1794DEFINE_FREE_PT_FN(l6, free_pt_l5)
1795
Joerg Roedel86db2e52008-12-02 18:20:21 +01001796static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001797{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001798 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001799
Joerg Roedel5c34c402013-06-20 20:22:58 +02001800 switch (domain->mode) {
1801 case PAGE_MODE_NONE:
1802 break;
1803 case PAGE_MODE_1_LEVEL:
1804 free_page(root);
1805 break;
1806 case PAGE_MODE_2_LEVEL:
1807 free_pt_l2(root);
1808 break;
1809 case PAGE_MODE_3_LEVEL:
1810 free_pt_l3(root);
1811 break;
1812 case PAGE_MODE_4_LEVEL:
1813 free_pt_l4(root);
1814 break;
1815 case PAGE_MODE_5_LEVEL:
1816 free_pt_l5(root);
1817 break;
1818 case PAGE_MODE_6_LEVEL:
1819 free_pt_l6(root);
1820 break;
1821 default:
1822 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001823 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001824}
1825
Joerg Roedelb16137b2011-11-21 16:50:23 +01001826static void free_gcr3_tbl_level1(u64 *tbl)
1827{
1828 u64 *ptr;
1829 int i;
1830
1831 for (i = 0; i < 512; ++i) {
1832 if (!(tbl[i] & GCR3_VALID))
1833 continue;
1834
1835 ptr = __va(tbl[i] & PAGE_MASK);
1836
1837 free_page((unsigned long)ptr);
1838 }
1839}
1840
1841static void free_gcr3_tbl_level2(u64 *tbl)
1842{
1843 u64 *ptr;
1844 int i;
1845
1846 for (i = 0; i < 512; ++i) {
1847 if (!(tbl[i] & GCR3_VALID))
1848 continue;
1849
1850 ptr = __va(tbl[i] & PAGE_MASK);
1851
1852 free_gcr3_tbl_level1(ptr);
1853 }
1854}
1855
Joerg Roedel52815b72011-11-17 17:24:28 +01001856static void free_gcr3_table(struct protection_domain *domain)
1857{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001858 if (domain->glx == 2)
1859 free_gcr3_tbl_level2(domain->gcr3_tbl);
1860 else if (domain->glx == 1)
1861 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001862 else
1863 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001864
Joerg Roedel52815b72011-11-17 17:24:28 +01001865 free_page((unsigned long)domain->gcr3_tbl);
1866}
1867
Joerg Roedel431b2a22008-07-11 17:14:22 +02001868/*
1869 * Free a domain, only used if something went wrong in the
1870 * allocation path and we need to free an already allocated page table
1871 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001872static void dma_ops_domain_free(struct dma_ops_domain *dom)
1873{
Joerg Roedel384de722009-05-15 12:30:05 +02001874 int i;
1875
Joerg Roedelec487d12008-06-26 21:27:58 +02001876 if (!dom)
1877 return;
1878
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001879 free_percpu(dom->next_index);
1880
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001881 del_domain_from_list(&dom->domain);
1882
Joerg Roedel86db2e52008-12-02 18:20:21 +01001883 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001884
Joerg Roedel384de722009-05-15 12:30:05 +02001885 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1886 if (!dom->aperture[i])
1887 continue;
1888 free_page((unsigned long)dom->aperture[i]->bitmap);
1889 kfree(dom->aperture[i]);
1890 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001891
1892 kfree(dom);
1893}
1894
Joerg Roedela639a8e2015-12-22 16:06:49 +01001895static int dma_ops_domain_alloc_apertures(struct dma_ops_domain *dma_dom,
1896 int max_apertures)
1897{
1898 int ret, i, apertures;
1899
1900 apertures = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
1901 ret = 0;
1902
1903 for (i = apertures; i < max_apertures; ++i) {
1904 ret = alloc_new_range(dma_dom, false, GFP_KERNEL);
1905 if (ret)
1906 break;
1907 }
1908
1909 return ret;
1910}
1911
Joerg Roedel431b2a22008-07-11 17:14:22 +02001912/*
1913 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001914 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001915 * structures required for the dma_ops interface
1916 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001917static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001918{
1919 struct dma_ops_domain *dma_dom;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001920 int cpu;
Joerg Roedelec487d12008-06-26 21:27:58 +02001921
1922 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1923 if (!dma_dom)
1924 return NULL;
1925
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001926 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001927 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001928
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001929 dma_dom->next_index = alloc_percpu(u32);
1930 if (!dma_dom->next_index)
1931 goto free_dma_dom;
1932
Joerg Roedel8f7a0172009-09-02 16:55:24 +02001933 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001934 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001935 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001936 dma_dom->domain.priv = dma_dom;
1937 if (!dma_dom->domain.pt_root)
1938 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001939
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001940 add_domain_to_list(&dma_dom->domain);
1941
Joerg Roedel576175c2009-11-23 19:08:46 +01001942 if (alloc_new_range(dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001943 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001944
Joerg Roedel431b2a22008-07-11 17:14:22 +02001945 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001946 * mark the first page as allocated so we never return 0 as
1947 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001948 */
Joerg Roedel384de722009-05-15 12:30:05 +02001949 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedelec487d12008-06-26 21:27:58 +02001950
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001951 for_each_possible_cpu(cpu)
1952 *per_cpu_ptr(dma_dom->next_index, cpu) = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001953
1954 return dma_dom;
1955
1956free_dma_dom:
1957 dma_ops_domain_free(dma_dom);
1958
1959 return NULL;
1960}
1961
Joerg Roedel431b2a22008-07-11 17:14:22 +02001962/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001963 * little helper function to check whether a given protection domain is a
1964 * dma_ops domain
1965 */
1966static bool dma_ops_domain(struct protection_domain *domain)
1967{
1968 return domain->flags & PD_DMA_OPS_MASK;
1969}
1970
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001971static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001972{
Joerg Roedel132bd682011-11-17 14:18:46 +01001973 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001974 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001975
Joerg Roedel132bd682011-11-17 14:18:46 +01001976 if (domain->mode != PAGE_MODE_NONE)
1977 pte_root = virt_to_phys(domain->pt_root);
1978
Joerg Roedel38ddf412008-09-11 10:38:32 +02001979 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1980 << DEV_ENTRY_MODE_SHIFT;
1981 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001982
Joerg Roedelee6c2862011-11-09 12:06:03 +01001983 flags = amd_iommu_dev_table[devid].data[1];
1984
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001985 if (ats)
1986 flags |= DTE_FLAG_IOTLB;
1987
Joerg Roedel52815b72011-11-17 17:24:28 +01001988 if (domain->flags & PD_IOMMUV2_MASK) {
1989 u64 gcr3 = __pa(domain->gcr3_tbl);
1990 u64 glx = domain->glx;
1991 u64 tmp;
1992
1993 pte_root |= DTE_FLAG_GV;
1994 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1995
1996 /* First mask out possible old values for GCR3 table */
1997 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1998 flags &= ~tmp;
1999
2000 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
2001 flags &= ~tmp;
2002
2003 /* Encode GCR3 table into DTE */
2004 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
2005 pte_root |= tmp;
2006
2007 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
2008 flags |= tmp;
2009
2010 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
2011 flags |= tmp;
2012 }
2013
Joerg Roedelee6c2862011-11-09 12:06:03 +01002014 flags &= ~(0xffffUL);
2015 flags |= domain->id;
2016
2017 amd_iommu_dev_table[devid].data[1] = flags;
2018 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002019}
2020
Joerg Roedel15898bb2009-11-24 15:39:42 +01002021static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01002022{
Joerg Roedel355bf552008-12-08 12:02:41 +01002023 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02002024 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
2025 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01002026
Joerg Roedelc5cca142009-10-09 18:31:20 +02002027 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002028}
2029
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002030static void do_attach(struct iommu_dev_data *dev_data,
2031 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002032{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002033 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002034 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002035 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002036
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002037 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele25bfb52015-10-20 17:33:38 +02002038 alias = amd_iommu_alias_table[dev_data->devid];
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002039 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002040
2041 /* Update data structures */
2042 dev_data->domain = domain;
2043 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002044
2045 /* Do reference counting */
2046 domain->dev_iommu[iommu->index] += 1;
2047 domain->dev_cnt += 1;
2048
Joerg Roedele25bfb52015-10-20 17:33:38 +02002049 /* Update device table */
2050 set_dte_entry(dev_data->devid, domain, ats);
2051 if (alias != dev_data->devid)
2052 set_dte_entry(dev_data->devid, domain, ats);
2053
Joerg Roedel6c542042011-06-09 17:07:31 +02002054 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002055}
2056
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002057static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002058{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002059 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002060 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002061
Joerg Roedel5adad992015-10-09 16:23:33 +02002062 /*
2063 * First check if the device is still attached. It might already
2064 * be detached from its domain because the generic
2065 * iommu_detach_group code detached it and we try again here in
2066 * our alias handling.
2067 */
2068 if (!dev_data->domain)
2069 return;
2070
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002071 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele25bfb52015-10-20 17:33:38 +02002072 alias = amd_iommu_alias_table[dev_data->devid];
Joerg Roedelc5cca142009-10-09 18:31:20 +02002073
Joerg Roedelc4596112009-11-20 14:57:32 +01002074 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002075 dev_data->domain->dev_iommu[iommu->index] -= 1;
2076 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002077
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002078 /* Update data structures */
2079 dev_data->domain = NULL;
2080 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002081 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002082 if (alias != dev_data->devid)
2083 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002084
2085 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002086 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002087}
2088
2089/*
2090 * If a device is not yet associated with a domain, this function does
2091 * assigns it visible for the hardware
2092 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002093static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002094 struct protection_domain *domain)
2095{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002096 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002097
Joerg Roedel272e4f92015-10-20 17:33:37 +02002098 /*
2099 * Must be called with IRQs disabled. Warn here to detect early
2100 * when its not.
2101 */
2102 WARN_ON(!irqs_disabled());
2103
Joerg Roedel15898bb2009-11-24 15:39:42 +01002104 /* lock domain */
2105 spin_lock(&domain->lock);
2106
Joerg Roedel397111a2014-08-05 17:31:51 +02002107 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002108 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002109 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002110
Joerg Roedel397111a2014-08-05 17:31:51 +02002111 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002112 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002113
Julia Lawall84fe6c12010-05-27 12:31:51 +02002114 ret = 0;
2115
2116out_unlock:
2117
Joerg Roedel355bf552008-12-08 12:02:41 +01002118 /* ready */
2119 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002120
Julia Lawall84fe6c12010-05-27 12:31:51 +02002121 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002122}
2123
Joerg Roedel52815b72011-11-17 17:24:28 +01002124
2125static void pdev_iommuv2_disable(struct pci_dev *pdev)
2126{
2127 pci_disable_ats(pdev);
2128 pci_disable_pri(pdev);
2129 pci_disable_pasid(pdev);
2130}
2131
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002132/* FIXME: Change generic reset-function to do the same */
2133static int pri_reset_while_enabled(struct pci_dev *pdev)
2134{
2135 u16 control;
2136 int pos;
2137
Joerg Roedel46277b72011-12-07 14:34:02 +01002138 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002139 if (!pos)
2140 return -EINVAL;
2141
Joerg Roedel46277b72011-12-07 14:34:02 +01002142 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2143 control |= PCI_PRI_CTRL_RESET;
2144 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002145
2146 return 0;
2147}
2148
Joerg Roedel52815b72011-11-17 17:24:28 +01002149static int pdev_iommuv2_enable(struct pci_dev *pdev)
2150{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002151 bool reset_enable;
2152 int reqs, ret;
2153
2154 /* FIXME: Hardcode number of outstanding requests for now */
2155 reqs = 32;
2156 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2157 reqs = 1;
2158 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002159
2160 /* Only allow access to user-accessible pages */
2161 ret = pci_enable_pasid(pdev, 0);
2162 if (ret)
2163 goto out_err;
2164
2165 /* First reset the PRI state of the device */
2166 ret = pci_reset_pri(pdev);
2167 if (ret)
2168 goto out_err;
2169
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002170 /* Enable PRI */
2171 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002172 if (ret)
2173 goto out_err;
2174
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002175 if (reset_enable) {
2176 ret = pri_reset_while_enabled(pdev);
2177 if (ret)
2178 goto out_err;
2179 }
2180
Joerg Roedel52815b72011-11-17 17:24:28 +01002181 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2182 if (ret)
2183 goto out_err;
2184
2185 return 0;
2186
2187out_err:
2188 pci_disable_pri(pdev);
2189 pci_disable_pasid(pdev);
2190
2191 return ret;
2192}
2193
Joerg Roedelc99afa22011-11-21 18:19:25 +01002194/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002195#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002196
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002197static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002198{
Joerg Roedela3b93122012-04-12 12:49:26 +02002199 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002200 int pos;
2201
Joerg Roedel46277b72011-12-07 14:34:02 +01002202 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002203 if (!pos)
2204 return false;
2205
Joerg Roedela3b93122012-04-12 12:49:26 +02002206 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002207
Joerg Roedela3b93122012-04-12 12:49:26 +02002208 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002209}
2210
Joerg Roedel15898bb2009-11-24 15:39:42 +01002211/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002212 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002213 * assigns it visible for the hardware
2214 */
2215static int attach_device(struct device *dev,
2216 struct protection_domain *domain)
2217{
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002218 struct pci_dev *pdev = to_pci_dev(dev);
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002219 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002220 unsigned long flags;
2221 int ret;
2222
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002223 dev_data = get_dev_data(dev);
2224
Joerg Roedel52815b72011-11-17 17:24:28 +01002225 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002226 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002227 return -EINVAL;
2228
Joerg Roedel02ca2022015-07-28 16:58:49 +02002229 if (dev_data->iommu_v2) {
2230 if (pdev_iommuv2_enable(pdev) != 0)
2231 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002232
Joerg Roedel02ca2022015-07-28 16:58:49 +02002233 dev_data->ats.enabled = true;
2234 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2235 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2236 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002237 } else if (amd_iommu_iotlb_sup &&
2238 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002239 dev_data->ats.enabled = true;
2240 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2241 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002242
Joerg Roedel15898bb2009-11-24 15:39:42 +01002243 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002244 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002245 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2246
2247 /*
2248 * We might boot into a crash-kernel here. The crashed kernel
2249 * left the caches in the IOMMU dirty. So we have to flush
2250 * here to evict all dirty stuff.
2251 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002252 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002253
2254 return ret;
2255}
2256
2257/*
2258 * Removes a device from a protection domain (unlocked)
2259 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002260static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002261{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002262 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002263
Joerg Roedel272e4f92015-10-20 17:33:37 +02002264 /*
2265 * Must be called with IRQs disabled. Warn here to detect early
2266 * when its not.
2267 */
2268 WARN_ON(!irqs_disabled());
2269
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002270 if (WARN_ON(!dev_data->domain))
2271 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002272
Joerg Roedel2ca76272010-01-22 16:45:31 +01002273 domain = dev_data->domain;
2274
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002275 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002276
Joerg Roedel150952f2015-10-20 17:33:35 +02002277 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002278
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002279 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002280}
2281
2282/*
2283 * Removes a device from a protection domain (with devtable_lock held)
2284 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002285static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002286{
Joerg Roedel52815b72011-11-17 17:24:28 +01002287 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002288 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002289 unsigned long flags;
2290
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002291 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002292 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002293
Joerg Roedel355bf552008-12-08 12:02:41 +01002294 /* lock device table */
2295 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002296 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002297 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002298
Joerg Roedel02ca2022015-07-28 16:58:49 +02002299 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002300 pdev_iommuv2_disable(to_pci_dev(dev));
2301 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002302 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002303
2304 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002305}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002306
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002307static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002308{
Joerg Roedel71f77582011-06-09 19:03:15 +02002309 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002310 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002311 struct amd_iommu *iommu;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002312 u16 devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002313 int ret;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002314
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002315 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002316 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002317
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002318 devid = get_device_id(dev);
2319 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002320
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002321 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002322 if (ret) {
2323 if (ret != -ENOTSUPP)
2324 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2325 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002326
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002327 iommu_ignore_device(dev);
Joerg Roedel343e9ca2015-05-28 18:41:43 +02002328 dev->archdata.dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002329 goto out;
2330 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002331 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002332
Joerg Roedel07ee8692015-05-28 18:41:42 +02002333 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002334
2335 BUG_ON(!dev_data);
2336
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002337 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002338 iommu_request_dm_for_dev(dev);
2339
2340 /* Domains are initialized for this device - have a look what we ended up with */
2341 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002342 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002343 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002344 else
Joerg Roedel07ee8692015-05-28 18:41:42 +02002345 dev->archdata.dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002346
2347out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002348 iommu_completion_wait(iommu);
2349
Joerg Roedele275a2a2008-12-10 18:27:25 +01002350 return 0;
2351}
2352
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002353static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002354{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002355 struct amd_iommu *iommu;
2356 u16 devid;
2357
2358 if (!check_device(dev))
2359 return;
2360
2361 devid = get_device_id(dev);
2362 iommu = amd_iommu_rlookup_table[devid];
2363
2364 iommu_uninit_device(dev);
2365 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002366}
2367
Joerg Roedel431b2a22008-07-11 17:14:22 +02002368/*****************************************************************************
2369 *
2370 * The next functions belong to the dma_ops mapping/unmapping code.
2371 *
2372 *****************************************************************************/
2373
2374/*
2375 * In the dma_ops path we only have the struct device. This function
2376 * finds the corresponding IOMMU, the protection domain and the
2377 * requestor id for a given device.
2378 * If the device is not yet associated with a domain this is also done
2379 * in this function.
2380 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002381static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002382{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002383 struct protection_domain *domain;
Joerg Roedel063071d2015-05-28 18:41:38 +02002384 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002385
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002386 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002387 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002388
Joerg Roedel063071d2015-05-28 18:41:38 +02002389 io_domain = iommu_get_domain_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002390 if (!io_domain)
2391 return NULL;
Joerg Roedel063071d2015-05-28 18:41:38 +02002392
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002393 domain = to_pdomain(io_domain);
2394 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002395 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002396
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002397 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002398}
2399
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002400static void update_device_table(struct protection_domain *domain)
2401{
Joerg Roedel492667d2009-11-27 13:25:47 +01002402 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002403
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002404 list_for_each_entry(dev_data, &domain->dev_list, list)
2405 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002406}
2407
2408static void update_domain(struct protection_domain *domain)
2409{
2410 if (!domain->updated)
2411 return;
2412
2413 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002414
2415 domain_flush_devices(domain);
2416 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002417
2418 domain->updated = false;
2419}
2420
Joerg Roedel431b2a22008-07-11 17:14:22 +02002421/*
Joerg Roedel8bda3092009-05-12 12:02:46 +02002422 * This function fetches the PTE for a given address in the aperture
2423 */
2424static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
2425 unsigned long address)
2426{
Joerg Roedel384de722009-05-15 12:30:05 +02002427 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02002428 u64 *pte, *pte_page;
2429
Joerg Roedel384de722009-05-15 12:30:05 +02002430 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2431 if (!aperture)
2432 return NULL;
2433
2434 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02002435 if (!pte) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01002436 pte = alloc_pte(&dom->domain, address, PAGE_SIZE, &pte_page,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002437 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02002438 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
2439 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002440 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002441
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002442 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002443
2444 return pte;
2445}
2446
2447/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002448 * This is the generic map function. It maps one 4kb page at paddr to
2449 * the given address in the DMA address space for the domain.
2450 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002451static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002452 unsigned long address,
2453 phys_addr_t paddr,
2454 int direction)
2455{
2456 u64 *pte, __pte;
2457
2458 WARN_ON(address > dom->aperture_size);
2459
2460 paddr &= PAGE_MASK;
2461
Joerg Roedel8bda3092009-05-12 12:02:46 +02002462 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02002463 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002464 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002465
2466 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
2467
2468 if (direction == DMA_TO_DEVICE)
2469 __pte |= IOMMU_PTE_IR;
2470 else if (direction == DMA_FROM_DEVICE)
2471 __pte |= IOMMU_PTE_IW;
2472 else if (direction == DMA_BIDIRECTIONAL)
2473 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
2474
Joerg Roedela7fb6682015-12-21 12:50:54 +01002475 WARN_ON_ONCE(*pte);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002476
2477 *pte = __pte;
2478
2479 return (dma_addr_t)address;
2480}
2481
Joerg Roedel431b2a22008-07-11 17:14:22 +02002482/*
2483 * The generic unmapping function for on page in the DMA address space.
2484 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002485static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002486 unsigned long address)
2487{
Joerg Roedel384de722009-05-15 12:30:05 +02002488 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002489 u64 *pte;
2490
2491 if (address >= dom->aperture_size)
2492 return;
2493
Joerg Roedel384de722009-05-15 12:30:05 +02002494 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2495 if (!aperture)
2496 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002497
Joerg Roedel384de722009-05-15 12:30:05 +02002498 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
2499 if (!pte)
2500 return;
2501
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002502 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002503
Joerg Roedela7fb6682015-12-21 12:50:54 +01002504 WARN_ON_ONCE(!*pte);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002505
2506 *pte = 0ULL;
2507}
2508
Joerg Roedel431b2a22008-07-11 17:14:22 +02002509/*
2510 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002511 * contiguous memory region into DMA address space. It is used by all
2512 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002513 * Must be called with the domain lock held.
2514 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002515static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002516 struct dma_ops_domain *dma_dom,
2517 phys_addr_t paddr,
2518 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002519 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002520 bool align,
2521 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002522{
2523 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002524 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002525 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002526 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002527 int i;
2528
Joerg Roedele3c449f2008-10-15 22:02:11 -07002529 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002530 paddr &= PAGE_MASK;
2531
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01002532 INC_STATS_COUNTER(total_map_requests);
2533
Joerg Roedelc1858972008-12-12 15:42:39 +01002534 if (pages > 1)
2535 INC_STATS_COUNTER(cross_page);
2536
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002537 if (align)
2538 align_mask = (1UL << get_order(size)) - 1;
2539
Joerg Roedel832a90c2008-09-18 15:54:23 +02002540 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
2541 dma_mask);
Joerg Roedelebaecb42015-12-21 18:11:32 +01002542
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002543 if (address == DMA_ERROR_CODE)
2544 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002545
2546 start = address;
2547 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002548 ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002549 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02002550 goto out_unmap;
2551
Joerg Roedelcb76c322008-06-26 21:28:00 +02002552 paddr += PAGE_SIZE;
2553 start += PAGE_SIZE;
2554 }
2555 address += offset;
2556
Joerg Roedel5774f7c2008-12-12 15:57:30 +01002557 ADD_STATS_COUNTER(alloced_io_mem, size);
2558
Joerg Roedelab7032b2015-12-21 18:47:11 +01002559 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002560 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002561 domain_flush_complete(&dma_dom->domain);
2562 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002563
Joerg Roedelcb76c322008-06-26 21:28:00 +02002564out:
2565 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002566
2567out_unmap:
2568
2569 for (--i; i >= 0; --i) {
2570 start -= PAGE_SIZE;
Joerg Roedel680525e2009-11-23 18:44:42 +01002571 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedel53812c12009-05-12 12:17:38 +02002572 }
2573
2574 dma_ops_free_addresses(dma_dom, address, pages);
2575
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002576 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002577}
2578
Joerg Roedel431b2a22008-07-11 17:14:22 +02002579/*
2580 * Does the reverse of the __map_single function. Must be called with
2581 * the domain lock held too
2582 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002583static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002584 dma_addr_t dma_addr,
2585 size_t size,
2586 int dir)
2587{
Joerg Roedel04e04632010-09-23 16:12:48 +02002588 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002589 dma_addr_t i, start;
2590 unsigned int pages;
2591
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002592 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01002593 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02002594 return;
2595
Joerg Roedel04e04632010-09-23 16:12:48 +02002596 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002597 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002598 dma_addr &= PAGE_MASK;
2599 start = dma_addr;
2600
2601 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002602 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002603 start += PAGE_SIZE;
2604 }
2605
Joerg Roedel84b3a0b2015-12-21 13:23:59 +01002606 SUB_STATS_COUNTER(alloced_io_mem, size);
2607
2608 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002609}
2610
Joerg Roedel431b2a22008-07-11 17:14:22 +02002611/*
2612 * The exported map_single function for dma_ops.
2613 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002614static dma_addr_t map_page(struct device *dev, struct page *page,
2615 unsigned long offset, size_t size,
2616 enum dma_data_direction dir,
2617 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002618{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002619 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002620 struct protection_domain *domain;
2621 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002622
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01002623 INC_STATS_COUNTER(cnt_map_single);
2624
Joerg Roedel94f6d192009-11-24 16:40:02 +01002625 domain = get_domain(dev);
2626 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002627 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002628 else if (IS_ERR(domain))
2629 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002630
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002631 dma_mask = *dev->dma_mask;
2632
Joerg Roedel92d420e2015-12-21 19:31:33 +01002633 return __map_single(dev, domain->priv, paddr, size, dir, false,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002634 dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002635}
2636
Joerg Roedel431b2a22008-07-11 17:14:22 +02002637/*
2638 * The exported unmap_single function for dma_ops.
2639 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002640static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
2641 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002642{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002643 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002644
Joerg Roedel146a6912008-12-12 15:07:12 +01002645 INC_STATS_COUNTER(cnt_unmap_single);
2646
Joerg Roedel94f6d192009-11-24 16:40:02 +01002647 domain = get_domain(dev);
2648 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002649 return;
2650
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002651 __unmap_single(domain->priv, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002652}
2653
Joerg Roedel431b2a22008-07-11 17:14:22 +02002654/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002655 * The exported map_sg function for dma_ops (handles scatter-gather
2656 * lists).
2657 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002658static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002659 int nelems, enum dma_data_direction dir,
2660 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002661{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002662 struct protection_domain *domain;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002663 int i;
2664 struct scatterlist *s;
2665 phys_addr_t paddr;
2666 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002667 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002668
Joerg Roedeld03f067a2008-12-12 15:09:48 +01002669 INC_STATS_COUNTER(cnt_map_sg);
2670
Joerg Roedel94f6d192009-11-24 16:40:02 +01002671 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002672 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002673 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002674
Joerg Roedel832a90c2008-09-18 15:54:23 +02002675 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002676
Joerg Roedel65b050a2008-06-26 21:28:02 +02002677 for_each_sg(sglist, s, nelems, i) {
2678 paddr = sg_phys(s);
2679
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002680 s->dma_address = __map_single(dev, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002681 paddr, s->length, dir, false,
2682 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002683
2684 if (s->dma_address) {
2685 s->dma_length = s->length;
2686 mapped_elems++;
2687 } else
2688 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002689 }
2690
Joerg Roedel65b050a2008-06-26 21:28:02 +02002691 return mapped_elems;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002692
Joerg Roedel65b050a2008-06-26 21:28:02 +02002693unmap:
2694 for_each_sg(sglist, s, mapped_elems, i) {
2695 if (s->dma_address)
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002696 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002697 s->dma_length, dir);
2698 s->dma_address = s->dma_length = 0;
2699 }
2700
Joerg Roedel92d420e2015-12-21 19:31:33 +01002701 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002702}
2703
Joerg Roedel431b2a22008-07-11 17:14:22 +02002704/*
2705 * The exported map_sg function for dma_ops (handles scatter-gather
2706 * lists).
2707 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002708static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002709 int nelems, enum dma_data_direction dir,
2710 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002711{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002712 struct protection_domain *domain;
2713 struct scatterlist *s;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002714 int i;
2715
Joerg Roedel55877a62008-12-12 15:12:14 +01002716 INC_STATS_COUNTER(cnt_unmap_sg);
2717
Joerg Roedel94f6d192009-11-24 16:40:02 +01002718 domain = get_domain(dev);
2719 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002720 return;
2721
Joerg Roedel65b050a2008-06-26 21:28:02 +02002722 for_each_sg(sglist, s, nelems, i) {
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002723 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002724 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002725 s->dma_address = s->dma_length = 0;
2726 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002727}
2728
Joerg Roedel431b2a22008-07-11 17:14:22 +02002729/*
2730 * The exported alloc_coherent function for dma_ops.
2731 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002732static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002733 dma_addr_t *dma_addr, gfp_t flag,
2734 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002735{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002736 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002737 struct protection_domain *domain;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002738 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002739
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01002740 INC_STATS_COUNTER(cnt_alloc_coherent);
2741
Joerg Roedel94f6d192009-11-24 16:40:02 +01002742 domain = get_domain(dev);
2743 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002744 page = alloc_pages(flag, get_order(size));
2745 *dma_addr = page_to_phys(page);
2746 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002747 } else if (IS_ERR(domain))
2748 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002749
Joerg Roedel3b839a52015-04-01 14:58:47 +02002750 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002751 dma_mask = dev->coherent_dma_mask;
2752 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002753 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002754
Joerg Roedel3b839a52015-04-01 14:58:47 +02002755 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2756 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002757 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002758 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002759
Joerg Roedel3b839a52015-04-01 14:58:47 +02002760 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
2761 get_order(size));
2762 if (!page)
2763 return NULL;
2764 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002765
Joerg Roedel832a90c2008-09-18 15:54:23 +02002766 if (!dma_mask)
2767 dma_mask = *dev->dma_mask;
2768
Joerg Roedel3b839a52015-04-01 14:58:47 +02002769 *dma_addr = __map_single(dev, domain->priv, page_to_phys(page),
Joerg Roedel832a90c2008-09-18 15:54:23 +02002770 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002771
Joerg Roedel92d420e2015-12-21 19:31:33 +01002772 if (*dma_addr == DMA_ERROR_CODE)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002773 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002774
Joerg Roedel3b839a52015-04-01 14:58:47 +02002775 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002776
2777out_free:
2778
Joerg Roedel3b839a52015-04-01 14:58:47 +02002779 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2780 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002781
2782 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002783}
2784
Joerg Roedel431b2a22008-07-11 17:14:22 +02002785/*
2786 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002787 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002788static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002789 void *virt_addr, dma_addr_t dma_addr,
2790 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002791{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002792 struct protection_domain *domain;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002793 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002794
Joerg Roedel5d31ee72008-12-12 15:16:38 +01002795 INC_STATS_COUNTER(cnt_free_coherent);
2796
Joerg Roedel3b839a52015-04-01 14:58:47 +02002797 page = virt_to_page(virt_addr);
2798 size = PAGE_ALIGN(size);
2799
Joerg Roedel94f6d192009-11-24 16:40:02 +01002800 domain = get_domain(dev);
2801 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002802 goto free_mem;
2803
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002804 __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002805
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002806free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002807 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2808 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002809}
2810
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002811/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002812 * This function is called by the DMA layer to find out if we can handle a
2813 * particular device. It is part of the dma_ops.
2814 */
2815static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2816{
Joerg Roedel420aef82009-11-23 16:14:57 +01002817 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002818}
2819
Joerg Roedela639a8e2015-12-22 16:06:49 +01002820static int set_dma_mask(struct device *dev, u64 mask)
2821{
2822 struct protection_domain *domain;
2823 int max_apertures = 1;
2824
2825 domain = get_domain(dev);
2826 if (IS_ERR(domain))
2827 return PTR_ERR(domain);
2828
2829 if (mask == DMA_BIT_MASK(64))
2830 max_apertures = 8;
2831 else if (mask > DMA_BIT_MASK(32))
2832 max_apertures = 4;
2833
2834 /*
2835 * To prevent lock contention it doesn't make sense to allocate more
2836 * apertures than online cpus
2837 */
2838 if (max_apertures > num_online_cpus())
2839 max_apertures = num_online_cpus();
2840
2841 if (dma_ops_domain_alloc_apertures(domain->priv, max_apertures))
2842 dev_err(dev, "Can't allocate %d iommu apertures\n",
2843 max_apertures);
2844
2845 return 0;
2846}
2847
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002848static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002849 .alloc = alloc_coherent,
2850 .free = free_coherent,
2851 .map_page = map_page,
2852 .unmap_page = unmap_page,
2853 .map_sg = map_sg,
2854 .unmap_sg = unmap_sg,
2855 .dma_supported = amd_iommu_dma_supported,
2856 .set_dma_mask = set_dma_mask,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002857};
2858
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002859int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002860{
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002861 return bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
Joerg Roedelf5325092010-01-22 17:44:35 +01002862}
2863
Joerg Roedel6631ee92008-06-26 21:28:05 +02002864int __init amd_iommu_init_dma_ops(void)
2865{
Joerg Roedel32302322015-07-28 16:58:50 +02002866 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002867 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002868
Joerg Roedel52717822015-07-28 16:58:51 +02002869 /*
2870 * In case we don't initialize SWIOTLB (actually the common case
2871 * when AMD IOMMU is enabled), make sure there are global
2872 * dma_ops set as a fall-back for devices not handled by this
2873 * driver (for example non-PCI devices).
2874 */
2875 if (!swiotlb)
2876 dma_ops = &nommu_dma_ops;
2877
Joerg Roedel7f265082008-12-12 13:50:21 +01002878 amd_iommu_stats_init();
2879
Joerg Roedel62410ee2012-06-12 16:42:43 +02002880 if (amd_iommu_unmap_flush)
2881 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2882 else
2883 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2884
Joerg Roedel6631ee92008-06-26 21:28:05 +02002885 return 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002886}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002887
2888/*****************************************************************************
2889 *
2890 * The following functions belong to the exported interface of AMD IOMMU
2891 *
2892 * This interface allows access to lower level functions of the IOMMU
2893 * like protection domain handling and assignement of devices to domains
2894 * which is not possible with the dma_ops interface.
2895 *
2896 *****************************************************************************/
2897
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002898static void cleanup_domain(struct protection_domain *domain)
2899{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002900 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002901 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002902
2903 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2904
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002905 while (!list_empty(&domain->dev_list)) {
2906 entry = list_first_entry(&domain->dev_list,
2907 struct iommu_dev_data, list);
2908 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002909 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002910
2911 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2912}
2913
Joerg Roedel26508152009-08-26 16:52:40 +02002914static void protection_domain_free(struct protection_domain *domain)
2915{
2916 if (!domain)
2917 return;
2918
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002919 del_domain_from_list(domain);
2920
Joerg Roedel26508152009-08-26 16:52:40 +02002921 if (domain->id)
2922 domain_id_free(domain->id);
2923
2924 kfree(domain);
2925}
2926
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002927static int protection_domain_init(struct protection_domain *domain)
2928{
2929 spin_lock_init(&domain->lock);
2930 mutex_init(&domain->api_lock);
2931 domain->id = domain_id_alloc();
2932 if (!domain->id)
2933 return -ENOMEM;
2934 INIT_LIST_HEAD(&domain->dev_list);
2935
2936 return 0;
2937}
2938
Joerg Roedel26508152009-08-26 16:52:40 +02002939static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002940{
2941 struct protection_domain *domain;
2942
2943 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2944 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002945 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002946
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002947 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002948 goto out_err;
2949
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002950 add_domain_to_list(domain);
2951
Joerg Roedel26508152009-08-26 16:52:40 +02002952 return domain;
2953
2954out_err:
2955 kfree(domain);
2956
2957 return NULL;
2958}
2959
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002960static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2961{
2962 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002963 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002964
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002965 switch (type) {
2966 case IOMMU_DOMAIN_UNMANAGED:
2967 pdomain = protection_domain_alloc();
2968 if (!pdomain)
2969 return NULL;
2970
2971 pdomain->mode = PAGE_MODE_3_LEVEL;
2972 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2973 if (!pdomain->pt_root) {
2974 protection_domain_free(pdomain);
2975 return NULL;
2976 }
2977
2978 pdomain->domain.geometry.aperture_start = 0;
2979 pdomain->domain.geometry.aperture_end = ~0ULL;
2980 pdomain->domain.geometry.force_aperture = true;
2981
2982 break;
2983 case IOMMU_DOMAIN_DMA:
2984 dma_domain = dma_ops_domain_alloc();
2985 if (!dma_domain) {
2986 pr_err("AMD-Vi: Failed to allocate\n");
2987 return NULL;
2988 }
2989 pdomain = &dma_domain->domain;
2990 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002991 case IOMMU_DOMAIN_IDENTITY:
2992 pdomain = protection_domain_alloc();
2993 if (!pdomain)
2994 return NULL;
2995
2996 pdomain->mode = PAGE_MODE_NONE;
2997 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002998 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002999 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003000 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003001
3002 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003003}
3004
3005static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02003006{
3007 struct protection_domain *domain;
3008
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003009 if (!dom)
Joerg Roedel98383fc2008-12-02 18:34:12 +01003010 return;
3011
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003012 domain = to_pdomain(dom);
3013
Joerg Roedel98383fc2008-12-02 18:34:12 +01003014 if (domain->dev_cnt > 0)
3015 cleanup_domain(domain);
3016
3017 BUG_ON(domain->dev_cnt != 0);
3018
Joerg Roedel132bd682011-11-17 14:18:46 +01003019 if (domain->mode != PAGE_MODE_NONE)
3020 free_pagetable(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01003021
Joerg Roedel52815b72011-11-17 17:24:28 +01003022 if (domain->flags & PD_IOMMUV2_MASK)
3023 free_gcr3_table(domain);
3024
Joerg Roedel8b408fe2010-03-08 14:20:07 +01003025 protection_domain_free(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01003026}
3027
Joerg Roedel684f2882008-12-08 12:07:44 +01003028static void amd_iommu_detach_device(struct iommu_domain *dom,
3029 struct device *dev)
3030{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003031 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003032 struct amd_iommu *iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003033 u16 devid;
3034
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003035 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003036 return;
3037
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003038 devid = get_device_id(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003039
Joerg Roedel657cbb62009-11-23 15:26:46 +01003040 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003041 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003042
3043 iommu = amd_iommu_rlookup_table[devid];
3044 if (!iommu)
3045 return;
3046
Joerg Roedel684f2882008-12-08 12:07:44 +01003047 iommu_completion_wait(iommu);
3048}
3049
Joerg Roedel01106062008-12-02 19:34:11 +01003050static int amd_iommu_attach_device(struct iommu_domain *dom,
3051 struct device *dev)
3052{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003053 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003054 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003055 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003056 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003057
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003058 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003059 return -EINVAL;
3060
Joerg Roedel657cbb62009-11-23 15:26:46 +01003061 dev_data = dev->archdata.iommu;
3062
Joerg Roedelf62dda62011-06-09 12:55:35 +02003063 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003064 if (!iommu)
3065 return -EINVAL;
3066
Joerg Roedel657cbb62009-11-23 15:26:46 +01003067 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003068 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003069
Joerg Roedel15898bb2009-11-24 15:39:42 +01003070 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003071
3072 iommu_completion_wait(iommu);
3073
Joerg Roedel15898bb2009-11-24 15:39:42 +01003074 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003075}
3076
Joerg Roedel468e2362010-01-21 16:37:36 +01003077static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003078 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003079{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003080 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003081 int prot = 0;
3082 int ret;
3083
Joerg Roedel132bd682011-11-17 14:18:46 +01003084 if (domain->mode == PAGE_MODE_NONE)
3085 return -EINVAL;
3086
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003087 if (iommu_prot & IOMMU_READ)
3088 prot |= IOMMU_PROT_IR;
3089 if (iommu_prot & IOMMU_WRITE)
3090 prot |= IOMMU_PROT_IW;
3091
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003092 mutex_lock(&domain->api_lock);
Joerg Roedel795e74f2010-05-11 17:40:57 +02003093 ret = iommu_map_page(domain, iova, paddr, prot, page_size);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003094 mutex_unlock(&domain->api_lock);
3095
Joerg Roedel795e74f2010-05-11 17:40:57 +02003096 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003097}
3098
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003099static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3100 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003101{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003102 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003103 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003104
Joerg Roedel132bd682011-11-17 14:18:46 +01003105 if (domain->mode == PAGE_MODE_NONE)
3106 return -EINVAL;
3107
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003108 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003109 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f2010-05-11 17:40:57 +02003110 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003111
Joerg Roedel17b124b2011-04-06 18:01:35 +02003112 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003113
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003114 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003115}
3116
Joerg Roedel645c4c82008-12-02 20:05:50 +01003117static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547ac2013-03-29 01:23:58 +05303118 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003119{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003120 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003121 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003122 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003123
Joerg Roedel132bd682011-11-17 14:18:46 +01003124 if (domain->mode == PAGE_MODE_NONE)
3125 return iova;
3126
Joerg Roedel3039ca12015-04-01 14:58:48 +02003127 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003128
Joerg Roedela6d41a42009-09-02 17:08:55 +02003129 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003130 return 0;
3131
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003132 offset_mask = pte_pgsize - 1;
3133 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003134
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003135 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003136}
3137
Joerg Roedelab636482014-09-05 10:48:21 +02003138static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003139{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003140 switch (cap) {
3141 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003142 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003143 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003144 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003145 case IOMMU_CAP_NOEXEC:
3146 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003147 }
3148
Joerg Roedelab636482014-09-05 10:48:21 +02003149 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003150}
3151
Joerg Roedel35cf2482015-05-28 18:41:37 +02003152static void amd_iommu_get_dm_regions(struct device *dev,
3153 struct list_head *head)
3154{
3155 struct unity_map_entry *entry;
3156 u16 devid;
3157
3158 devid = get_device_id(dev);
3159
3160 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
3161 struct iommu_dm_region *region;
3162
3163 if (devid < entry->devid_start || devid > entry->devid_end)
3164 continue;
3165
3166 region = kzalloc(sizeof(*region), GFP_KERNEL);
3167 if (!region) {
3168 pr_err("Out of memory allocating dm-regions for %s\n",
3169 dev_name(dev));
3170 return;
3171 }
3172
3173 region->start = entry->address_start;
3174 region->length = entry->address_end - entry->address_start;
3175 if (entry->prot & IOMMU_PROT_IR)
3176 region->prot |= IOMMU_READ;
3177 if (entry->prot & IOMMU_PROT_IW)
3178 region->prot |= IOMMU_WRITE;
3179
3180 list_add_tail(&region->list, head);
3181 }
3182}
3183
3184static void amd_iommu_put_dm_regions(struct device *dev,
3185 struct list_head *head)
3186{
3187 struct iommu_dm_region *entry, *next;
3188
3189 list_for_each_entry_safe(entry, next, head, list)
3190 kfree(entry);
3191}
3192
Thierry Redingb22f6432014-06-27 09:03:12 +02003193static const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003194 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003195 .domain_alloc = amd_iommu_domain_alloc,
3196 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003197 .attach_dev = amd_iommu_attach_device,
3198 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003199 .map = amd_iommu_map,
3200 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003201 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003202 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003203 .add_device = amd_iommu_add_device,
3204 .remove_device = amd_iommu_remove_device,
Joerg Roedela960fad2015-10-21 23:51:39 +02003205 .device_group = pci_device_group,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003206 .get_dm_regions = amd_iommu_get_dm_regions,
3207 .put_dm_regions = amd_iommu_put_dm_regions,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003208 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003209};
3210
Joerg Roedel0feae532009-08-26 15:26:30 +02003211/*****************************************************************************
3212 *
3213 * The next functions do a basic initialization of IOMMU for pass through
3214 * mode
3215 *
3216 * In passthrough mode the IOMMU is initialized and enabled but not used for
3217 * DMA-API translation.
3218 *
3219 *****************************************************************************/
3220
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003221/* IOMMUv2 specific functions */
3222int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3223{
3224 return atomic_notifier_chain_register(&ppr_notifier, nb);
3225}
3226EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3227
3228int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3229{
3230 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3231}
3232EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003233
3234void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3235{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003236 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003237 unsigned long flags;
3238
3239 spin_lock_irqsave(&domain->lock, flags);
3240
3241 /* Update data structure */
3242 domain->mode = PAGE_MODE_NONE;
3243 domain->updated = true;
3244
3245 /* Make changes visible to IOMMUs */
3246 update_domain(domain);
3247
3248 /* Page-table is not visible to IOMMU anymore, so free it */
3249 free_pagetable(domain);
3250
3251 spin_unlock_irqrestore(&domain->lock, flags);
3252}
3253EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003254
3255int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3256{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003257 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003258 unsigned long flags;
3259 int levels, ret;
3260
3261 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3262 return -EINVAL;
3263
3264 /* Number of GCR3 table levels required */
3265 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3266 levels += 1;
3267
3268 if (levels > amd_iommu_max_glx_val)
3269 return -EINVAL;
3270
3271 spin_lock_irqsave(&domain->lock, flags);
3272
3273 /*
3274 * Save us all sanity checks whether devices already in the
3275 * domain support IOMMUv2. Just force that the domain has no
3276 * devices attached when it is switched into IOMMUv2 mode.
3277 */
3278 ret = -EBUSY;
3279 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3280 goto out;
3281
3282 ret = -ENOMEM;
3283 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3284 if (domain->gcr3_tbl == NULL)
3285 goto out;
3286
3287 domain->glx = levels;
3288 domain->flags |= PD_IOMMUV2_MASK;
3289 domain->updated = true;
3290
3291 update_domain(domain);
3292
3293 ret = 0;
3294
3295out:
3296 spin_unlock_irqrestore(&domain->lock, flags);
3297
3298 return ret;
3299}
3300EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003301
3302static int __flush_pasid(struct protection_domain *domain, int pasid,
3303 u64 address, bool size)
3304{
3305 struct iommu_dev_data *dev_data;
3306 struct iommu_cmd cmd;
3307 int i, ret;
3308
3309 if (!(domain->flags & PD_IOMMUV2_MASK))
3310 return -EINVAL;
3311
3312 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3313
3314 /*
3315 * IOMMU TLB needs to be flushed before Device TLB to
3316 * prevent device TLB refill from IOMMU TLB
3317 */
3318 for (i = 0; i < amd_iommus_present; ++i) {
3319 if (domain->dev_iommu[i] == 0)
3320 continue;
3321
3322 ret = iommu_queue_command(amd_iommus[i], &cmd);
3323 if (ret != 0)
3324 goto out;
3325 }
3326
3327 /* Wait until IOMMU TLB flushes are complete */
3328 domain_flush_complete(domain);
3329
3330 /* Now flush device TLBs */
3331 list_for_each_entry(dev_data, &domain->dev_list, list) {
3332 struct amd_iommu *iommu;
3333 int qdep;
3334
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003335 /*
3336 There might be non-IOMMUv2 capable devices in an IOMMUv2
3337 * domain.
3338 */
3339 if (!dev_data->ats.enabled)
3340 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003341
3342 qdep = dev_data->ats.qdep;
3343 iommu = amd_iommu_rlookup_table[dev_data->devid];
3344
3345 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3346 qdep, address, size);
3347
3348 ret = iommu_queue_command(iommu, &cmd);
3349 if (ret != 0)
3350 goto out;
3351 }
3352
3353 /* Wait until all device TLBs are flushed */
3354 domain_flush_complete(domain);
3355
3356 ret = 0;
3357
3358out:
3359
3360 return ret;
3361}
3362
3363static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3364 u64 address)
3365{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003366 INC_STATS_COUNTER(invalidate_iotlb);
3367
Joerg Roedel22e266c2011-11-21 15:59:08 +01003368 return __flush_pasid(domain, pasid, address, false);
3369}
3370
3371int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3372 u64 address)
3373{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003374 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003375 unsigned long flags;
3376 int ret;
3377
3378 spin_lock_irqsave(&domain->lock, flags);
3379 ret = __amd_iommu_flush_page(domain, pasid, address);
3380 spin_unlock_irqrestore(&domain->lock, flags);
3381
3382 return ret;
3383}
3384EXPORT_SYMBOL(amd_iommu_flush_page);
3385
3386static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3387{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003388 INC_STATS_COUNTER(invalidate_iotlb_all);
3389
Joerg Roedel22e266c2011-11-21 15:59:08 +01003390 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3391 true);
3392}
3393
3394int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3395{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003396 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003397 unsigned long flags;
3398 int ret;
3399
3400 spin_lock_irqsave(&domain->lock, flags);
3401 ret = __amd_iommu_flush_tlb(domain, pasid);
3402 spin_unlock_irqrestore(&domain->lock, flags);
3403
3404 return ret;
3405}
3406EXPORT_SYMBOL(amd_iommu_flush_tlb);
3407
Joerg Roedelb16137b2011-11-21 16:50:23 +01003408static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3409{
3410 int index;
3411 u64 *pte;
3412
3413 while (true) {
3414
3415 index = (pasid >> (9 * level)) & 0x1ff;
3416 pte = &root[index];
3417
3418 if (level == 0)
3419 break;
3420
3421 if (!(*pte & GCR3_VALID)) {
3422 if (!alloc)
3423 return NULL;
3424
3425 root = (void *)get_zeroed_page(GFP_ATOMIC);
3426 if (root == NULL)
3427 return NULL;
3428
3429 *pte = __pa(root) | GCR3_VALID;
3430 }
3431
3432 root = __va(*pte & PAGE_MASK);
3433
3434 level -= 1;
3435 }
3436
3437 return pte;
3438}
3439
3440static int __set_gcr3(struct protection_domain *domain, int pasid,
3441 unsigned long cr3)
3442{
3443 u64 *pte;
3444
3445 if (domain->mode != PAGE_MODE_NONE)
3446 return -EINVAL;
3447
3448 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3449 if (pte == NULL)
3450 return -ENOMEM;
3451
3452 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3453
3454 return __amd_iommu_flush_tlb(domain, pasid);
3455}
3456
3457static int __clear_gcr3(struct protection_domain *domain, int pasid)
3458{
3459 u64 *pte;
3460
3461 if (domain->mode != PAGE_MODE_NONE)
3462 return -EINVAL;
3463
3464 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3465 if (pte == NULL)
3466 return 0;
3467
3468 *pte = 0;
3469
3470 return __amd_iommu_flush_tlb(domain, pasid);
3471}
3472
3473int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3474 unsigned long cr3)
3475{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003476 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003477 unsigned long flags;
3478 int ret;
3479
3480 spin_lock_irqsave(&domain->lock, flags);
3481 ret = __set_gcr3(domain, pasid, cr3);
3482 spin_unlock_irqrestore(&domain->lock, flags);
3483
3484 return ret;
3485}
3486EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3487
3488int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3489{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003490 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003491 unsigned long flags;
3492 int ret;
3493
3494 spin_lock_irqsave(&domain->lock, flags);
3495 ret = __clear_gcr3(domain, pasid);
3496 spin_unlock_irqrestore(&domain->lock, flags);
3497
3498 return ret;
3499}
3500EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003501
3502int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3503 int status, int tag)
3504{
3505 struct iommu_dev_data *dev_data;
3506 struct amd_iommu *iommu;
3507 struct iommu_cmd cmd;
3508
Joerg Roedel399be2f2011-12-01 16:53:47 +01003509 INC_STATS_COUNTER(complete_ppr);
3510
Joerg Roedelc99afa22011-11-21 18:19:25 +01003511 dev_data = get_dev_data(&pdev->dev);
3512 iommu = amd_iommu_rlookup_table[dev_data->devid];
3513
3514 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3515 tag, dev_data->pri_tlp);
3516
3517 return iommu_queue_command(iommu, &cmd);
3518}
3519EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003520
3521struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3522{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003523 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003524
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003525 pdomain = get_domain(&pdev->dev);
3526 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003527 return NULL;
3528
3529 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003530 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003531 return NULL;
3532
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003533 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003534}
3535EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003536
3537void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3538{
3539 struct iommu_dev_data *dev_data;
3540
3541 if (!amd_iommu_v2_supported())
3542 return;
3543
3544 dev_data = get_dev_data(&pdev->dev);
3545 dev_data->errata |= (1 << erratum);
3546}
3547EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003548
3549int amd_iommu_device_info(struct pci_dev *pdev,
3550 struct amd_iommu_device_info *info)
3551{
3552 int max_pasids;
3553 int pos;
3554
3555 if (pdev == NULL || info == NULL)
3556 return -EINVAL;
3557
3558 if (!amd_iommu_v2_supported())
3559 return -EINVAL;
3560
3561 memset(info, 0, sizeof(*info));
3562
3563 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3564 if (pos)
3565 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3566
3567 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3568 if (pos)
3569 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3570
3571 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3572 if (pos) {
3573 int features;
3574
3575 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3576 max_pasids = min(max_pasids, (1 << 20));
3577
3578 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3579 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3580
3581 features = pci_pasid_features(pdev);
3582 if (features & PCI_PASID_CAP_EXEC)
3583 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3584 if (features & PCI_PASID_CAP_PRIV)
3585 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3586 }
3587
3588 return 0;
3589}
3590EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003591
3592#ifdef CONFIG_IRQ_REMAP
3593
3594/*****************************************************************************
3595 *
3596 * Interrupt Remapping Implementation
3597 *
3598 *****************************************************************************/
3599
3600union irte {
3601 u32 val;
3602 struct {
3603 u32 valid : 1,
3604 no_fault : 1,
3605 int_type : 3,
3606 rq_eoi : 1,
3607 dm : 1,
3608 rsvd_1 : 1,
3609 destination : 8,
3610 vector : 8,
3611 rsvd_2 : 8;
3612 } fields;
3613};
3614
Jiang Liu9c724962015-04-14 10:29:52 +08003615struct irq_2_irte {
3616 u16 devid; /* Device ID for IRTE table */
3617 u16 index; /* Index into IRTE table*/
3618};
3619
Jiang Liu7c71d302015-04-13 14:11:33 +08003620struct amd_ir_data {
3621 struct irq_2_irte irq_2_irte;
3622 union irte irte_entry;
3623 union {
3624 struct msi_msg msi_entry;
3625 };
3626};
3627
3628static struct irq_chip amd_ir_chip;
3629
Joerg Roedel2b324502012-06-21 16:29:10 +02003630#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3631#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3632#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3633#define DTE_IRQ_REMAP_ENABLE 1ULL
3634
3635static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3636{
3637 u64 dte;
3638
3639 dte = amd_iommu_dev_table[devid].data[2];
3640 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3641 dte |= virt_to_phys(table->table);
3642 dte |= DTE_IRQ_REMAP_INTCTL;
3643 dte |= DTE_IRQ_TABLE_LEN;
3644 dte |= DTE_IRQ_REMAP_ENABLE;
3645
3646 amd_iommu_dev_table[devid].data[2] = dte;
3647}
3648
3649#define IRTE_ALLOCATED (~1U)
3650
3651static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3652{
3653 struct irq_remap_table *table = NULL;
3654 struct amd_iommu *iommu;
3655 unsigned long flags;
3656 u16 alias;
3657
3658 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3659
3660 iommu = amd_iommu_rlookup_table[devid];
3661 if (!iommu)
3662 goto out_unlock;
3663
3664 table = irq_lookup_table[devid];
3665 if (table)
3666 goto out;
3667
3668 alias = amd_iommu_alias_table[devid];
3669 table = irq_lookup_table[alias];
3670 if (table) {
3671 irq_lookup_table[devid] = table;
3672 set_dte_irq_entry(devid, table);
3673 iommu_flush_dte(iommu, devid);
3674 goto out;
3675 }
3676
3677 /* Nothing there yet, allocate new irq remapping table */
3678 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3679 if (!table)
3680 goto out;
3681
Joerg Roedel197887f2013-04-09 21:14:08 +02003682 /* Initialize table spin-lock */
3683 spin_lock_init(&table->lock);
3684
Joerg Roedel2b324502012-06-21 16:29:10 +02003685 if (ioapic)
3686 /* Keep the first 32 indexes free for IOAPIC interrupts */
3687 table->min_index = 32;
3688
3689 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3690 if (!table->table) {
3691 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003692 table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003693 goto out;
3694 }
3695
3696 memset(table->table, 0, MAX_IRQS_PER_TABLE * sizeof(u32));
3697
3698 if (ioapic) {
3699 int i;
3700
3701 for (i = 0; i < 32; ++i)
3702 table->table[i] = IRTE_ALLOCATED;
3703 }
3704
3705 irq_lookup_table[devid] = table;
3706 set_dte_irq_entry(devid, table);
3707 iommu_flush_dte(iommu, devid);
3708 if (devid != alias) {
3709 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003710 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003711 iommu_flush_dte(iommu, alias);
3712 }
3713
3714out:
3715 iommu_completion_wait(iommu);
3716
3717out_unlock:
3718 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3719
3720 return table;
3721}
3722
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003723static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003724{
3725 struct irq_remap_table *table;
3726 unsigned long flags;
3727 int index, c;
3728
3729 table = get_irq_table(devid, false);
3730 if (!table)
3731 return -ENODEV;
3732
3733 spin_lock_irqsave(&table->lock, flags);
3734
3735 /* Scan table for free entries */
3736 for (c = 0, index = table->min_index;
3737 index < MAX_IRQS_PER_TABLE;
3738 ++index) {
3739 if (table->table[index] == 0)
3740 c += 1;
3741 else
3742 c = 0;
3743
3744 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003745 for (; c != 0; --c)
3746 table->table[index - c + 1] = IRTE_ALLOCATED;
3747
3748 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003749 goto out;
3750 }
3751 }
3752
3753 index = -ENOSPC;
3754
3755out:
3756 spin_unlock_irqrestore(&table->lock, flags);
3757
3758 return index;
3759}
3760
Joerg Roedel2b324502012-06-21 16:29:10 +02003761static int modify_irte(u16 devid, int index, union irte irte)
3762{
3763 struct irq_remap_table *table;
3764 struct amd_iommu *iommu;
3765 unsigned long flags;
3766
3767 iommu = amd_iommu_rlookup_table[devid];
3768 if (iommu == NULL)
3769 return -EINVAL;
3770
3771 table = get_irq_table(devid, false);
3772 if (!table)
3773 return -ENOMEM;
3774
3775 spin_lock_irqsave(&table->lock, flags);
3776 table->table[index] = irte.val;
3777 spin_unlock_irqrestore(&table->lock, flags);
3778
3779 iommu_flush_irt(iommu, devid);
3780 iommu_completion_wait(iommu);
3781
3782 return 0;
3783}
3784
3785static void free_irte(u16 devid, int index)
3786{
3787 struct irq_remap_table *table;
3788 struct amd_iommu *iommu;
3789 unsigned long flags;
3790
3791 iommu = amd_iommu_rlookup_table[devid];
3792 if (iommu == NULL)
3793 return;
3794
3795 table = get_irq_table(devid, false);
3796 if (!table)
3797 return;
3798
3799 spin_lock_irqsave(&table->lock, flags);
3800 table->table[index] = 0;
3801 spin_unlock_irqrestore(&table->lock, flags);
3802
3803 iommu_flush_irt(iommu, devid);
3804 iommu_completion_wait(iommu);
3805}
3806
Jiang Liu7c71d302015-04-13 14:11:33 +08003807static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003808{
Jiang Liu7c71d302015-04-13 14:11:33 +08003809 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02003810
Jiang Liu7c71d302015-04-13 14:11:33 +08003811 switch (info->type) {
3812 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3813 devid = get_ioapic_devid(info->ioapic_id);
3814 break;
3815 case X86_IRQ_ALLOC_TYPE_HPET:
3816 devid = get_hpet_devid(info->hpet_id);
3817 break;
3818 case X86_IRQ_ALLOC_TYPE_MSI:
3819 case X86_IRQ_ALLOC_TYPE_MSIX:
3820 devid = get_device_id(&info->msi_dev->dev);
3821 break;
3822 default:
3823 BUG_ON(1);
3824 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02003825 }
3826
Jiang Liu7c71d302015-04-13 14:11:33 +08003827 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003828}
3829
Jiang Liu7c71d302015-04-13 14:11:33 +08003830static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003831{
Jiang Liu7c71d302015-04-13 14:11:33 +08003832 struct amd_iommu *iommu;
3833 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003834
Jiang Liu7c71d302015-04-13 14:11:33 +08003835 if (!info)
3836 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003837
Jiang Liu7c71d302015-04-13 14:11:33 +08003838 devid = get_devid(info);
3839 if (devid >= 0) {
3840 iommu = amd_iommu_rlookup_table[devid];
3841 if (iommu)
3842 return iommu->ir_domain;
3843 }
Joerg Roedel5527de72012-06-26 11:17:32 +02003844
Jiang Liu7c71d302015-04-13 14:11:33 +08003845 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003846}
3847
Jiang Liu7c71d302015-04-13 14:11:33 +08003848static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003849{
Jiang Liu7c71d302015-04-13 14:11:33 +08003850 struct amd_iommu *iommu;
3851 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003852
Jiang Liu7c71d302015-04-13 14:11:33 +08003853 if (!info)
3854 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003855
Jiang Liu7c71d302015-04-13 14:11:33 +08003856 switch (info->type) {
3857 case X86_IRQ_ALLOC_TYPE_MSI:
3858 case X86_IRQ_ALLOC_TYPE_MSIX:
3859 devid = get_device_id(&info->msi_dev->dev);
Dan Carpenter1fb260b2016-01-07 12:36:06 +03003860 iommu = amd_iommu_rlookup_table[devid];
3861 if (iommu)
3862 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08003863 break;
3864 default:
3865 break;
3866 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003867
Jiang Liu7c71d302015-04-13 14:11:33 +08003868 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02003869}
3870
Joerg Roedel6b474b82012-06-26 16:46:04 +02003871struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02003872 .prepare = amd_iommu_prepare,
3873 .enable = amd_iommu_enable,
3874 .disable = amd_iommu_disable,
3875 .reenable = amd_iommu_reenable,
3876 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08003877 .get_ir_irq_domain = get_ir_irq_domain,
3878 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02003879};
Jiang Liu7c71d302015-04-13 14:11:33 +08003880
3881static void irq_remapping_prepare_irte(struct amd_ir_data *data,
3882 struct irq_cfg *irq_cfg,
3883 struct irq_alloc_info *info,
3884 int devid, int index, int sub_handle)
3885{
3886 struct irq_2_irte *irte_info = &data->irq_2_irte;
3887 struct msi_msg *msg = &data->msi_entry;
3888 union irte *irte = &data->irte_entry;
3889 struct IO_APIC_route_entry *entry;
3890
Jiang Liu7c71d302015-04-13 14:11:33 +08003891 data->irq_2_irte.devid = devid;
3892 data->irq_2_irte.index = index + sub_handle;
3893
3894 /* Setup IRTE for IOMMU */
3895 irte->val = 0;
3896 irte->fields.vector = irq_cfg->vector;
3897 irte->fields.int_type = apic->irq_delivery_mode;
3898 irte->fields.destination = irq_cfg->dest_apicid;
3899 irte->fields.dm = apic->irq_dest_mode;
3900 irte->fields.valid = 1;
3901
3902 switch (info->type) {
3903 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3904 /* Setup IOAPIC entry */
3905 entry = info->ioapic_entry;
3906 info->ioapic_entry = NULL;
3907 memset(entry, 0, sizeof(*entry));
3908 entry->vector = index;
3909 entry->mask = 0;
3910 entry->trigger = info->ioapic_trigger;
3911 entry->polarity = info->ioapic_polarity;
3912 /* Mask level triggered irqs. */
3913 if (info->ioapic_trigger)
3914 entry->mask = 1;
3915 break;
3916
3917 case X86_IRQ_ALLOC_TYPE_HPET:
3918 case X86_IRQ_ALLOC_TYPE_MSI:
3919 case X86_IRQ_ALLOC_TYPE_MSIX:
3920 msg->address_hi = MSI_ADDR_BASE_HI;
3921 msg->address_lo = MSI_ADDR_BASE_LO;
3922 msg->data = irte_info->index;
3923 break;
3924
3925 default:
3926 BUG_ON(1);
3927 break;
3928 }
3929}
3930
3931static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
3932 unsigned int nr_irqs, void *arg)
3933{
3934 struct irq_alloc_info *info = arg;
3935 struct irq_data *irq_data;
3936 struct amd_ir_data *data;
3937 struct irq_cfg *cfg;
3938 int i, ret, devid;
3939 int index = -1;
3940
3941 if (!info)
3942 return -EINVAL;
3943 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
3944 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
3945 return -EINVAL;
3946
3947 /*
3948 * With IRQ remapping enabled, don't need contiguous CPU vectors
3949 * to support multiple MSI interrupts.
3950 */
3951 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
3952 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
3953
3954 devid = get_devid(info);
3955 if (devid < 0)
3956 return -EINVAL;
3957
3958 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
3959 if (ret < 0)
3960 return ret;
3961
Jiang Liu7c71d302015-04-13 14:11:33 +08003962 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
3963 if (get_irq_table(devid, true))
3964 index = info->ioapic_pin;
3965 else
3966 ret = -ENOMEM;
3967 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003968 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08003969 }
3970 if (index < 0) {
3971 pr_warn("Failed to allocate IRTE\n");
Jiang Liu7c71d302015-04-13 14:11:33 +08003972 goto out_free_parent;
3973 }
3974
3975 for (i = 0; i < nr_irqs; i++) {
3976 irq_data = irq_domain_get_irq_data(domain, virq + i);
3977 cfg = irqd_cfg(irq_data);
3978 if (!irq_data || !cfg) {
3979 ret = -EINVAL;
3980 goto out_free_data;
3981 }
3982
Joerg Roedela130e692015-08-13 11:07:25 +02003983 ret = -ENOMEM;
3984 data = kzalloc(sizeof(*data), GFP_KERNEL);
3985 if (!data)
3986 goto out_free_data;
3987
Jiang Liu7c71d302015-04-13 14:11:33 +08003988 irq_data->hwirq = (devid << 16) + i;
3989 irq_data->chip_data = data;
3990 irq_data->chip = &amd_ir_chip;
3991 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
3992 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
3993 }
Joerg Roedela130e692015-08-13 11:07:25 +02003994
Jiang Liu7c71d302015-04-13 14:11:33 +08003995 return 0;
3996
3997out_free_data:
3998 for (i--; i >= 0; i--) {
3999 irq_data = irq_domain_get_irq_data(domain, virq + i);
4000 if (irq_data)
4001 kfree(irq_data->chip_data);
4002 }
4003 for (i = 0; i < nr_irqs; i++)
4004 free_irte(devid, index + i);
4005out_free_parent:
4006 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4007 return ret;
4008}
4009
4010static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4011 unsigned int nr_irqs)
4012{
4013 struct irq_2_irte *irte_info;
4014 struct irq_data *irq_data;
4015 struct amd_ir_data *data;
4016 int i;
4017
4018 for (i = 0; i < nr_irqs; i++) {
4019 irq_data = irq_domain_get_irq_data(domain, virq + i);
4020 if (irq_data && irq_data->chip_data) {
4021 data = irq_data->chip_data;
4022 irte_info = &data->irq_2_irte;
4023 free_irte(irte_info->devid, irte_info->index);
4024 kfree(data);
4025 }
4026 }
4027 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4028}
4029
4030static void irq_remapping_activate(struct irq_domain *domain,
4031 struct irq_data *irq_data)
4032{
4033 struct amd_ir_data *data = irq_data->chip_data;
4034 struct irq_2_irte *irte_info = &data->irq_2_irte;
4035
4036 modify_irte(irte_info->devid, irte_info->index, data->irte_entry);
4037}
4038
4039static void irq_remapping_deactivate(struct irq_domain *domain,
4040 struct irq_data *irq_data)
4041{
4042 struct amd_ir_data *data = irq_data->chip_data;
4043 struct irq_2_irte *irte_info = &data->irq_2_irte;
4044 union irte entry;
4045
4046 entry.val = 0;
4047 modify_irte(irte_info->devid, irte_info->index, data->irte_entry);
4048}
4049
4050static struct irq_domain_ops amd_ir_domain_ops = {
4051 .alloc = irq_remapping_alloc,
4052 .free = irq_remapping_free,
4053 .activate = irq_remapping_activate,
4054 .deactivate = irq_remapping_deactivate,
4055};
4056
4057static int amd_ir_set_affinity(struct irq_data *data,
4058 const struct cpumask *mask, bool force)
4059{
4060 struct amd_ir_data *ir_data = data->chip_data;
4061 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4062 struct irq_cfg *cfg = irqd_cfg(data);
4063 struct irq_data *parent = data->parent_data;
4064 int ret;
4065
4066 ret = parent->chip->irq_set_affinity(parent, mask, force);
4067 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4068 return ret;
4069
4070 /*
4071 * Atomically updates the IRTE with the new destination, vector
4072 * and flushes the interrupt entry cache.
4073 */
4074 ir_data->irte_entry.fields.vector = cfg->vector;
4075 ir_data->irte_entry.fields.destination = cfg->dest_apicid;
4076 modify_irte(irte_info->devid, irte_info->index, ir_data->irte_entry);
4077
4078 /*
4079 * After this point, all the interrupts will start arriving
4080 * at the new destination. So, time to cleanup the previous
4081 * vector allocation.
4082 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004083 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004084
4085 return IRQ_SET_MASK_OK_DONE;
4086}
4087
4088static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4089{
4090 struct amd_ir_data *ir_data = irq_data->chip_data;
4091
4092 *msg = ir_data->msi_entry;
4093}
4094
4095static struct irq_chip amd_ir_chip = {
4096 .irq_ack = ir_ack_apic_edge,
4097 .irq_set_affinity = amd_ir_set_affinity,
4098 .irq_compose_msi_msg = ir_compose_msi_msg,
4099};
4100
4101int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4102{
4103 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4104 if (!iommu->ir_domain)
4105 return -ENOMEM;
4106
4107 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4108 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4109
4110 return 0;
4111}
Joerg Roedel2b324502012-06-21 16:29:10 +02004112#endif