blob: bb29db03540edbec0dedb62333f6f06dabee947d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Promise TX2/TX4/TX2000/133 IDE driver
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * Split from:
10 * linux/drivers/ide/pdc202xx.c Version 0.35 Mar. 30, 2002
11 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyov35198232007-09-11 22:28:34 +020012 * Copyright (C) 2005-2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Portions Copyright (C) 1999 Promise Technology, Inc.
14 * Author: Frank Tiernan (frankt@promise.com)
15 * Released under terms of General Public License
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/module.h>
19#include <linux/types.h>
20#include <linux/kernel.h>
21#include <linux/delay.h>
22#include <linux/timer.h>
23#include <linux/mm.h>
24#include <linux/ioport.h>
25#include <linux/blkdev.h>
26#include <linux/hdreg.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/ide.h>
31
32#include <asm/io.h>
33#include <asm/irq.h>
34
35#ifdef CONFIG_PPC_PMAC
36#include <asm/prom.h>
37#include <asm/pci-bridge.h>
38#endif
39
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080040#undef DEBUG
41
42#ifdef DEBUG
43#define DBG(fmt, args...) printk("%s: " fmt, __FUNCTION__, ## args)
44#else
45#define DBG(fmt, args...)
46#endif
47
Jesper Juhl3c6bee12006-01-09 20:54:01 -080048static const char *pdc_quirk_drives[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 "QUANTUM FIREBALLlct08 08",
50 "QUANTUM FIREBALLP KA6.4",
51 "QUANTUM FIREBALLP KA9.1",
52 "QUANTUM FIREBALLP LM20.4",
53 "QUANTUM FIREBALLP KX13.6",
54 "QUANTUM FIREBALLP KX20.5",
55 "QUANTUM FIREBALLP KX27.3",
56 "QUANTUM FIREBALLP LM20.5",
57 NULL
58};
59
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080060static u8 max_dma_rate(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 u8 mode;
63
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080064 switch(pdev->device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 case PCI_DEVICE_ID_PROMISE_20277:
66 case PCI_DEVICE_ID_PROMISE_20276:
67 case PCI_DEVICE_ID_PROMISE_20275:
68 case PCI_DEVICE_ID_PROMISE_20271:
69 case PCI_DEVICE_ID_PROMISE_20269:
70 mode = 4;
71 break;
72 case PCI_DEVICE_ID_PROMISE_20270:
73 case PCI_DEVICE_ID_PROMISE_20268:
74 mode = 3;
75 break;
76 default:
77 return 0;
78 }
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 return mode;
81}
82
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080083/**
84 * get_indexed_reg - Get indexed register
85 * @hwif: for the port address
86 * @index: index of the indexed register
87 */
88static u8 get_indexed_reg(ide_hwif_t *hwif, u8 index)
89{
90 u8 value;
91
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +010092 outb(index, hwif->dma_vendor1);
93 value = inb(hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080094
95 DBG("index[%02X] value[%02X]\n", index, value);
96 return value;
97}
98
99/**
100 * set_indexed_reg - Set indexed register
101 * @hwif: for the port address
102 * @index: index of the indexed register
103 */
104static void set_indexed_reg(ide_hwif_t *hwif, u8 index, u8 value)
105{
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100106 outb(index, hwif->dma_vendor1);
107 outb(value, hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800108 DBG("index[%02X] value[%02X]\n", index, value);
109}
110
111/*
112 * ATA Timing Tables based on 133 MHz PLL output clock.
113 *
114 * If the PLL outputs 100 MHz clock, the ASIC hardware will set
115 * the timing registers automatically when "set features" command is
116 * issued to the device. However, if the PLL output clock is 133 MHz,
117 * the following tables must be used.
118 */
119static struct pio_timing {
120 u8 reg0c, reg0d, reg13;
121} pio_timings [] = {
122 { 0xfb, 0x2b, 0xac }, /* PIO mode 0, IORDY off, Prefetch off */
123 { 0x46, 0x29, 0xa4 }, /* PIO mode 1, IORDY off, Prefetch off */
124 { 0x23, 0x26, 0x64 }, /* PIO mode 2, IORDY off, Prefetch off */
125 { 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
126 { 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
127};
128
129static struct mwdma_timing {
130 u8 reg0e, reg0f;
131} mwdma_timings [] = {
132 { 0xdf, 0x5f }, /* MWDMA mode 0 */
133 { 0x6b, 0x27 }, /* MWDMA mode 1 */
134 { 0x69, 0x25 }, /* MWDMA mode 2 */
135};
136
137static struct udma_timing {
138 u8 reg10, reg11, reg12;
139} udma_timings [] = {
140 { 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
141 { 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
142 { 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
143 { 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
144 { 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
145 { 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
146 { 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
147};
148
Bartlomiej Zolnierkiewiczad4ba7d2008-01-25 22:17:18 +0100149static void pdcnew_set_dma_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150{
151 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100152 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800153 u8 adj = (drive->dn & 1) ? 0x08 : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800155 /*
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200156 * IDE core issues SETFEATURES_XFER to the drive first (thanks to
157 * IDE_HFLAG_POST_SET_MODE in ->host_flags). PDC202xx hardware will
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800158 * automatically set the timing registers based on 100 MHz PLL output.
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200159 *
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800160 * As we set up the PLL to output 133 MHz for UltraDMA/133 capable
161 * chips, we must override the default register settings...
162 */
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100163 if (max_dma_rate(dev) == 4) {
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800164 u8 mode = speed & 0x07;
165
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100166 if (speed >= XFER_UDMA_0) {
167 set_indexed_reg(hwif, 0x10 + adj,
168 udma_timings[mode].reg10);
169 set_indexed_reg(hwif, 0x11 + adj,
170 udma_timings[mode].reg11);
171 set_indexed_reg(hwif, 0x12 + adj,
172 udma_timings[mode].reg12);
173 } else {
174 set_indexed_reg(hwif, 0x0e + adj,
175 mwdma_timings[mode].reg0e);
176 set_indexed_reg(hwif, 0x0f + adj,
177 mwdma_timings[mode].reg0f);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800178 }
179 } else if (speed == XFER_UDMA_2) {
180 /* Set tHOLD bit to 0 if using UDMA mode 2 */
181 u8 tmp = get_indexed_reg(hwif, 0x10 + adj);
182
183 set_indexed_reg(hwif, 0x10 + adj, tmp & 0x7f);
184 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185}
186
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200187static void pdcnew_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188{
Bartlomiej Zolnierkiewiczad4ba7d2008-01-25 22:17:18 +0100189 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100190 struct pci_dev *dev = to_pci_dev(hwif->dev);
Bartlomiej Zolnierkiewiczad4ba7d2008-01-25 22:17:18 +0100191 u8 adj = (drive->dn & 1) ? 0x08 : 0x00;
192
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100193 if (max_dma_rate(dev) == 4) {
Bartlomiej Zolnierkiewiczad4ba7d2008-01-25 22:17:18 +0100194 set_indexed_reg(hwif, 0x0c + adj, pio_timings[pio].reg0c);
195 set_indexed_reg(hwif, 0x0d + adj, pio_timings[pio].reg0d);
196 set_indexed_reg(hwif, 0x13 + adj, pio_timings[pio].reg13);
197 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198}
199
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800200static u8 pdcnew_cable_detect(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201{
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200202 if (get_indexed_reg(hwif, 0x0b) & 0x04)
203 return ATA_CBL_PATA40;
204 else
205 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206}
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800207
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100208static void pdcnew_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100210 const char **list, *model = drive->id->model;
211
212 for (list = pdc_quirk_drives; *list != NULL; list++)
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100213 if (strstr(model, *list) != NULL) {
214 drive->quirk_list = 2;
215 return;
216 }
217
218 drive->quirk_list = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219}
220
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800221static void pdcnew_reset(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222{
223 /*
224 * Deleted this because it is redundant from the caller.
225 */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800226 printk(KERN_WARNING "pdc202xx_new: %s channel reset.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 HWIF(drive)->channel ? "Secondary" : "Primary");
228}
229
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800230/**
231 * read_counter - Read the byte count registers
232 * @dma_base: for the port address
233 */
234static long __devinit read_counter(u32 dma_base)
235{
236 u32 pri_dma_base = dma_base, sec_dma_base = dma_base + 0x08;
237 u8 cnt0, cnt1, cnt2, cnt3;
238 long count = 0, last;
239 int retry = 3;
240
241 do {
242 last = count;
243
244 /* Read the current count */
245 outb(0x20, pri_dma_base + 0x01);
246 cnt0 = inb(pri_dma_base + 0x03);
247 outb(0x21, pri_dma_base + 0x01);
248 cnt1 = inb(pri_dma_base + 0x03);
249 outb(0x20, sec_dma_base + 0x01);
250 cnt2 = inb(sec_dma_base + 0x03);
251 outb(0x21, sec_dma_base + 0x01);
252 cnt3 = inb(sec_dma_base + 0x03);
253
254 count = (cnt3 << 23) | (cnt2 << 15) | (cnt1 << 8) | cnt0;
255
256 /*
257 * The 30-bit decrementing counter is read in 4 pieces.
258 * Incorrect value may be read when the most significant bytes
259 * are changing...
260 */
261 } while (retry-- && (((last ^ count) & 0x3fff8000) || last < count));
262
263 DBG("cnt0[%02X] cnt1[%02X] cnt2[%02X] cnt3[%02X]\n",
264 cnt0, cnt1, cnt2, cnt3);
265
266 return count;
267}
268
269/**
270 * detect_pll_input_clock - Detect the PLL input clock in Hz.
271 * @dma_base: for the port address
272 * E.g. 16949000 on 33 MHz PCI bus, i.e. half of the PCI clock.
273 */
274static long __devinit detect_pll_input_clock(unsigned long dma_base)
275{
Albert Lee8006bf52007-07-03 22:28:36 +0200276 struct timeval start_time, end_time;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800277 long start_count, end_count;
Albert Lee8006bf52007-07-03 22:28:36 +0200278 long pll_input, usec_elapsed;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800279 u8 scr1;
280
281 start_count = read_counter(dma_base);
Albert Lee8006bf52007-07-03 22:28:36 +0200282 do_gettimeofday(&start_time);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800283
284 /* Start the test mode */
285 outb(0x01, dma_base + 0x01);
286 scr1 = inb(dma_base + 0x03);
287 DBG("scr1[%02X]\n", scr1);
288 outb(scr1 | 0x40, dma_base + 0x03);
289
290 /* Let the counter run for 10 ms. */
291 mdelay(10);
292
293 end_count = read_counter(dma_base);
Albert Lee8006bf52007-07-03 22:28:36 +0200294 do_gettimeofday(&end_time);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800295
296 /* Stop the test mode */
297 outb(0x01, dma_base + 0x01);
298 scr1 = inb(dma_base + 0x03);
299 DBG("scr1[%02X]\n", scr1);
300 outb(scr1 & ~0x40, dma_base + 0x03);
301
302 /*
303 * Calculate the input clock in Hz
304 * (the clock counter is 30 bit wide and counts down)
305 */
Albert Lee8006bf52007-07-03 22:28:36 +0200306 usec_elapsed = (end_time.tv_sec - start_time.tv_sec) * 1000000 +
307 (end_time.tv_usec - start_time.tv_usec);
Mikael Pettersson56fe23d2007-09-11 22:28:37 +0200308 pll_input = ((start_count - end_count) & 0x3fffffff) / 10 *
Albert Lee8006bf52007-07-03 22:28:36 +0200309 (10000000 / usec_elapsed);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800310
311 DBG("start[%ld] end[%ld]\n", start_count, end_count);
312
313 return pll_input;
314}
315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316#ifdef CONFIG_PPC_PMAC
317static void __devinit apple_kiwi_init(struct pci_dev *pdev)
318{
319 struct device_node *np = pci_device_to_OF_node(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 u8 conf;
321
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000322 if (np == NULL || !of_device_is_compatible(np, "kiwi-root"))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 return;
324
Bartlomiej Zolnierkiewiczfc212bb2007-10-19 00:30:08 +0200325 if (pdev->revision >= 0x03) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 /* Setup chip magic config stuff (from darwin) */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800327 pci_read_config_byte (pdev, 0x40, &conf);
328 pci_write_config_byte(pdev, 0x40, (conf | 0x01));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330}
331#endif /* CONFIG_PPC_PMAC */
332
333static unsigned int __devinit init_chipset_pdcnew(struct pci_dev *dev, const char *name)
334{
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800335 unsigned long dma_base = pci_resource_start(dev, 4);
336 unsigned long sec_dma_base = dma_base + 0x08;
337 long pll_input, pll_output, ratio;
338 int f, r;
339 u8 pll_ctl0, pll_ctl1;
340
Bartlomiej Zolnierkiewicz01cc6432007-08-20 22:42:56 +0200341 if (dma_base == 0)
342 return -EFAULT;
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344#ifdef CONFIG_PPC_PMAC
345 apple_kiwi_init(dev);
346#endif
347
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800348 /* Calculate the required PLL output frequency */
349 switch(max_dma_rate(dev)) {
350 case 4: /* it's 133 MHz for Ultra133 chips */
351 pll_output = 133333333;
352 break;
353 case 3: /* and 100 MHz for Ultra100 chips */
354 default:
355 pll_output = 100000000;
356 break;
357 }
358
359 /*
360 * Detect PLL input clock.
361 * On some systems, where PCI bus is running at non-standard clock rate
362 * (e.g. 25 or 40 MHz), we have to adjust the cycle time.
363 * PDC20268 and newer chips employ PLL circuit to help correct timing
364 * registers setting.
365 */
366 pll_input = detect_pll_input_clock(dma_base);
367 printk("%s: PLL input clock is %ld kHz\n", name, pll_input / 1000);
368
369 /* Sanity check */
370 if (unlikely(pll_input < 5000000L || pll_input > 70000000L)) {
371 printk(KERN_ERR "%s: Bad PLL input clock %ld Hz, giving up!\n",
372 name, pll_input);
373 goto out;
374 }
375
376#ifdef DEBUG
377 DBG("pll_output is %ld Hz\n", pll_output);
378
379 /* Show the current clock value of PLL control register
380 * (maybe already configured by the BIOS)
381 */
382 outb(0x02, sec_dma_base + 0x01);
383 pll_ctl0 = inb(sec_dma_base + 0x03);
384 outb(0x03, sec_dma_base + 0x01);
385 pll_ctl1 = inb(sec_dma_base + 0x03);
386
387 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
388#endif
389
390 /*
391 * Calculate the ratio of F, R and NO
392 * POUT = (F + 2) / (( R + 2) * NO)
393 */
394 ratio = pll_output / (pll_input / 1000);
395 if (ratio < 8600L) { /* 8.6x */
396 /* Using NO = 0x01, R = 0x0d */
397 r = 0x0d;
398 } else if (ratio < 12900L) { /* 12.9x */
399 /* Using NO = 0x01, R = 0x08 */
400 r = 0x08;
401 } else if (ratio < 16100L) { /* 16.1x */
402 /* Using NO = 0x01, R = 0x06 */
403 r = 0x06;
404 } else if (ratio < 64000L) { /* 64x */
405 r = 0x00;
406 } else {
407 /* Invalid ratio */
408 printk(KERN_ERR "%s: Bad ratio %ld, giving up!\n", name, ratio);
409 goto out;
410 }
411
412 f = (ratio * (r + 2)) / 1000 - 2;
413
414 DBG("F[%d] R[%d] ratio*1000[%ld]\n", f, r, ratio);
415
416 if (unlikely(f < 0 || f > 127)) {
417 /* Invalid F */
418 printk(KERN_ERR "%s: F[%d] invalid!\n", name, f);
419 goto out;
420 }
421
422 pll_ctl0 = (u8) f;
423 pll_ctl1 = (u8) r;
424
425 DBG("Writing pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
426
427 outb(0x02, sec_dma_base + 0x01);
428 outb(pll_ctl0, sec_dma_base + 0x03);
429 outb(0x03, sec_dma_base + 0x01);
430 outb(pll_ctl1, sec_dma_base + 0x03);
431
432 /* Wait the PLL circuit to be stable */
433 mdelay(30);
434
435#ifdef DEBUG
436 /*
437 * Show the current clock value of PLL control register
438 */
439 outb(0x02, sec_dma_base + 0x01);
440 pll_ctl0 = inb(sec_dma_base + 0x03);
441 outb(0x03, sec_dma_base + 0x01);
442 pll_ctl1 = inb(sec_dma_base + 0x03);
443
444 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
445#endif
446
447 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 return dev->irq;
449}
450
451static void __devinit init_hwif_pdc202new(ide_hwif_t *hwif)
452{
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200453 hwif->set_pio_mode = &pdcnew_set_pio_mode;
Bartlomiej Zolnierkiewiczad4ba7d2008-01-25 22:17:18 +0100454 hwif->set_dma_mode = &pdcnew_set_dma_mode;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200455
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 hwif->quirkproc = &pdcnew_quirkproc;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800457 hwif->resetproc = &pdcnew_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Bartlomiej Zolnierkiewicz01cc6432007-08-20 22:42:56 +0200459 if (hwif->dma_base == 0)
460 return;
461
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200462 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
463 hwif->cbl = pdcnew_cable_detect(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464}
465
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200466static struct pci_dev * __devinit pdc20270_get_dev2(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467{
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200468 struct pci_dev *dev2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Bartlomiej Zolnierkiewiczeadb6ec2007-12-12 23:31:58 +0100470 dev2 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn) + 1,
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200471 PCI_FUNC(dev->devfn)));
Bartlomiej Zolnierkiewiczeadb6ec2007-12-12 23:31:58 +0100472
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200473 if (dev2 &&
474 dev2->vendor == dev->vendor &&
475 dev2->device == dev->device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200477 if (dev2->irq != dev->irq) {
478 dev2->irq = dev->irq;
479 printk(KERN_INFO "PDC20270: PCI config space "
480 "interrupt fixed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 }
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200482
483 return dev2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200486 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487}
488
Bartlomiej Zolnierkiewicz05d7e6c2007-10-19 00:30:10 +0200489#define DECLARE_PDCNEW_DEV(name_str, udma) \
490 { \
491 .name = name_str, \
492 .init_chipset = init_chipset_pdcnew, \
493 .init_hwif = init_hwif_pdc202new, \
494 .host_flags = IDE_HFLAG_POST_SET_MODE | \
Bartlomiej Zolnierkiewiczed67b922007-10-19 00:30:10 +0200495 IDE_HFLAG_ERROR_STOPS_FIFO | \
Bartlomiej Zolnierkiewicz05d7e6c2007-10-19 00:30:10 +0200496 IDE_HFLAG_OFF_BOARD, \
497 .pio_mask = ATA_PIO4, \
498 .mwdma_mask = ATA_MWDMA2, \
499 .udma_mask = udma, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 }
Bartlomiej Zolnierkiewicz05d7e6c2007-10-19 00:30:10 +0200501
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200502static const struct ide_port_info pdcnew_chipsets[] __devinitdata = {
Bartlomiej Zolnierkiewicz05d7e6c2007-10-19 00:30:10 +0200503 /* 0 */ DECLARE_PDCNEW_DEV("PDC20268", ATA_UDMA5),
504 /* 1 */ DECLARE_PDCNEW_DEV("PDC20269", ATA_UDMA6),
505 /* 2 */ DECLARE_PDCNEW_DEV("PDC20270", ATA_UDMA5),
506 /* 3 */ DECLARE_PDCNEW_DEV("PDC20271", ATA_UDMA6),
507 /* 4 */ DECLARE_PDCNEW_DEV("PDC20275", ATA_UDMA6),
508 /* 5 */ DECLARE_PDCNEW_DEV("PDC20276", ATA_UDMA6),
509 /* 6 */ DECLARE_PDCNEW_DEV("PDC20277", ATA_UDMA6),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510};
511
512/**
513 * pdc202new_init_one - called when a pdc202xx is found
514 * @dev: the pdc202new device
515 * @id: the matching pci id
516 *
517 * Called when the PCI registration layer (or the IDE initialization)
518 * finds a device matching our IDE device tables.
519 */
520
521static int __devinit pdc202new_init_one(struct pci_dev *dev, const struct pci_device_id *id)
522{
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200523 const struct ide_port_info *d;
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200524 struct pci_dev *bridge = dev->bus->self;
525 u8 idx = id->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200527 d = &pdcnew_chipsets[idx];
528
529 if (idx == 2 && bridge &&
530 bridge->vendor == PCI_VENDOR_ID_DEC &&
531 bridge->device == PCI_DEVICE_ID_DEC_21150) {
532 struct pci_dev *dev2;
533
534 if (PCI_SLOT(dev->devfn) & 2)
535 return -ENODEV;
536
537 dev2 = pdc20270_get_dev2(dev);
538
539 if (dev2) {
540 int ret = ide_setup_pci_devices(dev, dev2, d);
541 if (ret < 0)
542 pci_dev_put(dev2);
543 return ret;
544 }
545 }
546
547 if (idx == 5 && bridge &&
548 bridge->vendor == PCI_VENDOR_ID_INTEL &&
549 (bridge->device == PCI_DEVICE_ID_INTEL_I960 ||
550 bridge->device == PCI_DEVICE_ID_INTEL_I960RM)) {
551 printk(KERN_INFO "PDC20276: attached to I2O RAID controller, "
552 "skipping\n");
553 return -ENODEV;
554 }
555
556 return ide_setup_pci_device(dev, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557}
558
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200559static const struct pci_device_id pdc202new_pci_tbl[] = {
560 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20268), 0 },
561 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20269), 1 },
562 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20270), 2 },
563 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20271), 3 },
564 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20275), 4 },
565 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20276), 5 },
566 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20277), 6 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 { 0, },
568};
569MODULE_DEVICE_TABLE(pci, pdc202new_pci_tbl);
570
571static struct pci_driver driver = {
572 .name = "Promise_IDE",
573 .id_table = pdc202new_pci_tbl,
574 .probe = pdc202new_init_one,
575};
576
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100577static int __init pdc202new_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578{
579 return ide_pci_register_driver(&driver);
580}
581
582module_init(pdc202new_ide_init);
583
584MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
585MODULE_DESCRIPTION("PCI driver module for Promise PDC20268 and higher");
586MODULE_LICENSE("GPL");