blob: d6b9e69e7c6998ee807c455848801c0c1716f75f [file] [log] [blame]
Ralf Baechle54176732005-02-07 02:54:29 +00001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle937a8012006-10-07 19:44:33 +01006 * Copyright (C) 2004, 05, 06 by Ralf Baechle
Ralf Baechle54176732005-02-07 02:54:29 +00007 * Copyright (C) 2005 by MIPS Technologies, Inc.
8 */
Ralf Baechle5e2862e2007-12-06 09:12:28 +00009#include <linux/cpumask.h>
Ralf Baechle54176732005-02-07 02:54:29 +000010#include <linux/oprofile.h>
11#include <linux/interrupt.h>
12#include <linux/smp.h>
Ralf Baechle937a8012006-10-07 19:44:33 +010013#include <asm/irq_regs.h>
Andrew Brestickera669efc2014-09-18 14:47:12 -070014#include <asm/time.h>
Ralf Baechle54176732005-02-07 02:54:29 +000015
16#include "op_impl.h"
17
Ralf Baechle70342282013-01-22 12:59:30 +010018#define M_PERFCTL_EXL (1UL << 0)
19#define M_PERFCTL_KERNEL (1UL << 1)
20#define M_PERFCTL_SUPERVISOR (1UL << 2)
21#define M_PERFCTL_USER (1UL << 3)
22#define M_PERFCTL_INTERRUPT_ENABLE (1UL << 4)
Ralf Baechle39a51102008-01-29 10:14:59 +000023#define M_PERFCTL_EVENT(event) (((event) & 0x3ff) << 5)
Ralf Baechle70342282013-01-22 12:59:30 +010024#define M_PERFCTL_VPEID(vpe) ((vpe) << 16)
Ralf Baechle92c7b622006-06-23 18:39:00 +010025#define M_PERFCTL_MT_EN(filter) ((filter) << 20)
Ralf Baechle70342282013-01-22 12:59:30 +010026#define M_TC_EN_ALL M_PERFCTL_MT_EN(0)
27#define M_TC_EN_VPE M_PERFCTL_MT_EN(1)
28#define M_TC_EN_TC M_PERFCTL_MT_EN(2)
29#define M_PERFCTL_TCID(tcid) ((tcid) << 22)
30#define M_PERFCTL_WIDE (1UL << 30)
31#define M_PERFCTL_MORE (1UL << 31)
Ralf Baechle54176732005-02-07 02:54:29 +000032
Ralf Baechle70342282013-01-22 12:59:30 +010033#define M_COUNTER_OVERFLOW (1UL << 31)
Ralf Baechle92c7b622006-06-23 18:39:00 +010034
Madhusudan Bhatc7833902012-10-31 12:01:27 +000035/* Netlogic XLR specific, count events in all threads in a core */
Ralf Baechle70342282013-01-22 12:59:30 +010036#define M_PERFCTL_COUNT_ALL_THREADS (1UL << 13)
Madhusudan Bhatc7833902012-10-31 12:01:27 +000037
Dmitri Vorobiev46684732008-04-02 03:58:38 +040038static int (*save_perf_irq)(void);
Andrew Brestickera669efc2014-09-18 14:47:12 -070039static int perfcount_irq;
Dmitri Vorobiev46684732008-04-02 03:58:38 +040040
Madhusudan Bhatc7833902012-10-31 12:01:27 +000041/*
42 * XLR has only one set of counters per core. Designate the
43 * first hardware thread in the core for setup and init.
44 * Skip CPUs with non-zero hardware thread id (4 hwt per core)
45 */
Jayachandran C83a18412013-03-25 06:51:52 +000046#if defined(CONFIG_CPU_XLR) && defined(CONFIG_SMP)
Madhusudan Bhatc7833902012-10-31 12:01:27 +000047#define oprofile_skip_cpu(c) ((cpu_logical_map(c) & 0x3) != 0)
48#else
49#define oprofile_skip_cpu(c) 0
50#endif
51
Ralf Baechle92c7b622006-06-23 18:39:00 +010052#ifdef CONFIG_MIPS_MT_SMP
Ralf Baechle39b8d522008-04-28 17:14:26 +010053static int cpu_has_mipsmt_pertccounters;
54#define WHAT (M_TC_EN_VPE | \
55 M_PERFCTL_VPEID(cpu_data[smp_processor_id()].vpe_id))
56#define vpe_id() (cpu_has_mipsmt_pertccounters ? \
57 0 : cpu_data[smp_processor_id()].vpe_id)
Ralf Baechle5e2862e2007-12-06 09:12:28 +000058
59/*
60 * The number of bits to shift to convert between counters per core and
61 * counters per VPE. There is no reasonable interface atm to obtain the
62 * number of VPEs used by Linux and in the 34K this number is fixed to two
63 * anyways so we hardcore a few things here for the moment. The way it's
64 * done here will ensure that oprofile VSMP kernel will run right on a lesser
65 * core like a 24K also or with maxcpus=1.
66 */
67static inline unsigned int vpe_shift(void)
68{
69 if (num_possible_cpus() > 1)
70 return 1;
71
72 return 0;
73}
74
Ralf Baechle92c7b622006-06-23 18:39:00 +010075#else
Ralf Baechle5e2862e2007-12-06 09:12:28 +000076
Ralf Baechlebe609f32006-10-23 13:22:06 +010077#define WHAT 0
Ralf Baechle6f4c5bd2007-04-24 21:42:20 +010078#define vpe_id() 0
Ralf Baechle5e2862e2007-12-06 09:12:28 +000079
80static inline unsigned int vpe_shift(void)
81{
82 return 0;
83}
84
Ralf Baechle92c7b622006-06-23 18:39:00 +010085#endif
86
Ralf Baechle5e2862e2007-12-06 09:12:28 +000087static inline unsigned int counters_total_to_per_cpu(unsigned int counters)
88{
89 return counters >> vpe_shift();
90}
91
92static inline unsigned int counters_per_cpu_to_total(unsigned int counters)
93{
94 return counters << vpe_shift();
95}
96
Ralf Baechle92c7b622006-06-23 18:39:00 +010097#define __define_perf_accessors(r, n, np) \
98 \
99static inline unsigned int r_c0_ ## r ## n(void) \
100{ \
Ralf Baechlebe609f32006-10-23 13:22:06 +0100101 unsigned int cpu = vpe_id(); \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100102 \
103 switch (cpu) { \
104 case 0: \
105 return read_c0_ ## r ## n(); \
106 case 1: \
107 return read_c0_ ## r ## np(); \
108 default: \
109 BUG(); \
110 } \
Thiemo Seufer30f244a2006-07-07 10:38:51 +0100111 return 0; \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100112} \
113 \
114static inline void w_c0_ ## r ## n(unsigned int value) \
115{ \
Ralf Baechlebe609f32006-10-23 13:22:06 +0100116 unsigned int cpu = vpe_id(); \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100117 \
118 switch (cpu) { \
119 case 0: \
120 write_c0_ ## r ## n(value); \
121 return; \
122 case 1: \
123 write_c0_ ## r ## np(value); \
124 return; \
125 default: \
126 BUG(); \
127 } \
Thiemo Seufer30f244a2006-07-07 10:38:51 +0100128 return; \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100129} \
130
131__define_perf_accessors(perfcntr, 0, 2)
132__define_perf_accessors(perfcntr, 1, 3)
Chris Dearman795a2252007-03-01 17:58:24 +0000133__define_perf_accessors(perfcntr, 2, 0)
134__define_perf_accessors(perfcntr, 3, 1)
Ralf Baechle92c7b622006-06-23 18:39:00 +0100135
136__define_perf_accessors(perfctrl, 0, 2)
137__define_perf_accessors(perfctrl, 1, 3)
Chris Dearman795a2252007-03-01 17:58:24 +0000138__define_perf_accessors(perfctrl, 2, 0)
139__define_perf_accessors(perfctrl, 3, 1)
Ralf Baechle54176732005-02-07 02:54:29 +0000140
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900141struct op_mips_model op_model_mipsxx_ops;
Ralf Baechle54176732005-02-07 02:54:29 +0000142
143static struct mipsxx_register_config {
144 unsigned int control[4];
145 unsigned int counter[4];
146} reg;
147
Ralf Baechle70342282013-01-22 12:59:30 +0100148/* Compute all of the registers in preparation for enabling profiling. */
Ralf Baechle54176732005-02-07 02:54:29 +0000149
150static void mipsxx_reg_setup(struct op_counter_config *ctr)
151{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900152 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000153 int i;
154
155 /* Compute the performance counter control word. */
Ralf Baechle54176732005-02-07 02:54:29 +0000156 for (i = 0; i < counters; i++) {
157 reg.control[i] = 0;
158 reg.counter[i] = 0;
159
160 if (!ctr[i].enabled)
161 continue;
162
163 reg.control[i] = M_PERFCTL_EVENT(ctr[i].event) |
Ralf Baechle70342282013-01-22 12:59:30 +0100164 M_PERFCTL_INTERRUPT_ENABLE;
Ralf Baechle54176732005-02-07 02:54:29 +0000165 if (ctr[i].kernel)
166 reg.control[i] |= M_PERFCTL_KERNEL;
167 if (ctr[i].user)
168 reg.control[i] |= M_PERFCTL_USER;
169 if (ctr[i].exl)
170 reg.control[i] |= M_PERFCTL_EXL;
Ralf Baechlecf5b2d22013-08-01 18:31:05 +0200171 if (boot_cpu_type() == CPU_XLR)
Madhusudan Bhatc7833902012-10-31 12:01:27 +0000172 reg.control[i] |= M_PERFCTL_COUNT_ALL_THREADS;
Ralf Baechle54176732005-02-07 02:54:29 +0000173 reg.counter[i] = 0x80000000 - ctr[i].count;
174 }
175}
176
Ralf Baechle70342282013-01-22 12:59:30 +0100177/* Program all of the registers in preparation for enabling profiling. */
Ralf Baechle54176732005-02-07 02:54:29 +0000178
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100179static void mipsxx_cpu_setup(void *args)
Ralf Baechle54176732005-02-07 02:54:29 +0000180{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900181 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000182
Madhusudan Bhatc7833902012-10-31 12:01:27 +0000183 if (oprofile_skip_cpu(smp_processor_id()))
184 return;
185
Ralf Baechle54176732005-02-07 02:54:29 +0000186 switch (counters) {
187 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100188 w_c0_perfctrl3(0);
189 w_c0_perfcntr3(reg.counter[3]);
Ralf Baechle54176732005-02-07 02:54:29 +0000190 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100191 w_c0_perfctrl2(0);
192 w_c0_perfcntr2(reg.counter[2]);
Ralf Baechle54176732005-02-07 02:54:29 +0000193 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100194 w_c0_perfctrl1(0);
195 w_c0_perfcntr1(reg.counter[1]);
Ralf Baechle54176732005-02-07 02:54:29 +0000196 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100197 w_c0_perfctrl0(0);
198 w_c0_perfcntr0(reg.counter[0]);
Ralf Baechle54176732005-02-07 02:54:29 +0000199 }
200}
201
202/* Start all counters on current CPU */
203static void mipsxx_cpu_start(void *args)
204{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900205 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000206
Madhusudan Bhatc7833902012-10-31 12:01:27 +0000207 if (oprofile_skip_cpu(smp_processor_id()))
208 return;
209
Ralf Baechle54176732005-02-07 02:54:29 +0000210 switch (counters) {
211 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100212 w_c0_perfctrl3(WHAT | reg.control[3]);
Ralf Baechle54176732005-02-07 02:54:29 +0000213 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100214 w_c0_perfctrl2(WHAT | reg.control[2]);
Ralf Baechle54176732005-02-07 02:54:29 +0000215 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100216 w_c0_perfctrl1(WHAT | reg.control[1]);
Ralf Baechle54176732005-02-07 02:54:29 +0000217 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100218 w_c0_perfctrl0(WHAT | reg.control[0]);
Ralf Baechle54176732005-02-07 02:54:29 +0000219 }
220}
221
222/* Stop all counters on current CPU */
223static void mipsxx_cpu_stop(void *args)
224{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900225 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000226
Madhusudan Bhatc7833902012-10-31 12:01:27 +0000227 if (oprofile_skip_cpu(smp_processor_id()))
228 return;
229
Ralf Baechle54176732005-02-07 02:54:29 +0000230 switch (counters) {
231 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100232 w_c0_perfctrl3(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000233 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100234 w_c0_perfctrl2(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000235 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100236 w_c0_perfctrl1(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000237 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100238 w_c0_perfctrl0(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000239 }
240}
241
Ralf Baechle937a8012006-10-07 19:44:33 +0100242static int mipsxx_perfcount_handler(void)
Ralf Baechle54176732005-02-07 02:54:29 +0000243{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900244 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000245 unsigned int control;
246 unsigned int counter;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100247 int handled = IRQ_NONE;
248
James Hogan3ba50402015-01-27 21:45:48 +0000249 if (cpu_has_mips_r2 && !(read_c0_cause() & CAUSEF_PCI))
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100250 return handled;
Ralf Baechle54176732005-02-07 02:54:29 +0000251
252 switch (counters) {
253#define HANDLE_COUNTER(n) \
254 case n + 1: \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100255 control = r_c0_perfctrl ## n(); \
256 counter = r_c0_perfcntr ## n(); \
Ralf Baechle54176732005-02-07 02:54:29 +0000257 if ((control & M_PERFCTL_INTERRUPT_ENABLE) && \
258 (counter & M_COUNTER_OVERFLOW)) { \
Ralf Baechle937a8012006-10-07 19:44:33 +0100259 oprofile_add_sample(get_irq_regs(), n); \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100260 w_c0_perfcntr ## n(reg.counter[n]); \
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100261 handled = IRQ_HANDLED; \
Ralf Baechle54176732005-02-07 02:54:29 +0000262 }
263 HANDLE_COUNTER(3)
264 HANDLE_COUNTER(2)
265 HANDLE_COUNTER(1)
266 HANDLE_COUNTER(0)
267 }
Ralf Baechleba339c02005-12-09 12:29:38 +0000268
269 return handled;
Ralf Baechle54176732005-02-07 02:54:29 +0000270}
271
272#define M_CONFIG1_PC (1 << 4)
273
Ralf Baechle92c7b622006-06-23 18:39:00 +0100274static inline int __n_counters(void)
Ralf Baechle54176732005-02-07 02:54:29 +0000275{
276 if (!(read_c0_config1() & M_CONFIG1_PC))
277 return 0;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100278 if (!(read_c0_perfctrl0() & M_PERFCTL_MORE))
Ralf Baechle54176732005-02-07 02:54:29 +0000279 return 1;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100280 if (!(read_c0_perfctrl1() & M_PERFCTL_MORE))
Ralf Baechle54176732005-02-07 02:54:29 +0000281 return 2;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100282 if (!(read_c0_perfctrl2() & M_PERFCTL_MORE))
Ralf Baechle54176732005-02-07 02:54:29 +0000283 return 3;
284
285 return 4;
286}
287
Ralf Baechle92c7b622006-06-23 18:39:00 +0100288static inline int n_counters(void)
289{
Ralf Baechle714cfe72006-10-23 00:44:02 +0100290 int counters;
291
Ralf Baechle10cc3522007-10-11 23:46:15 +0100292 switch (current_cpu_type()) {
Ralf Baechle714cfe72006-10-23 00:44:02 +0100293 case CPU_R10000:
294 counters = 2;
Ralf Baechle148171b2007-02-28 15:34:22 +0000295 break;
Ralf Baechle714cfe72006-10-23 00:44:02 +0100296
297 case CPU_R12000:
298 case CPU_R14000:
299 counters = 4;
Ralf Baechle148171b2007-02-28 15:34:22 +0000300 break;
Ralf Baechle714cfe72006-10-23 00:44:02 +0100301
302 default:
303 counters = __n_counters();
304 }
Ralf Baechle92c7b622006-06-23 18:39:00 +0100305
Ralf Baechle92c7b622006-06-23 18:39:00 +0100306 return counters;
307}
308
Ralf Baechle39b8d522008-04-28 17:14:26 +0100309static void reset_counters(void *arg)
Ralf Baechle54176732005-02-07 02:54:29 +0000310{
Thiemo Seufer005ca9a2008-05-06 11:23:33 +0100311 int counters = (int)(long)arg;
Ralf Baechle54176732005-02-07 02:54:29 +0000312 switch (counters) {
313 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100314 w_c0_perfctrl3(0);
315 w_c0_perfcntr3(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000316 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100317 w_c0_perfctrl2(0);
318 w_c0_perfcntr2(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000319 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100320 w_c0_perfctrl1(0);
321 w_c0_perfcntr1(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000322 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100323 w_c0_perfctrl0(0);
324 w_c0_perfcntr0(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000325 }
326}
327
Felix Fietkau3572a2c2012-05-02 17:33:04 +0200328static irqreturn_t mipsxx_perfcount_int(int irq, void *dev_id)
329{
330 return mipsxx_perfcount_handler();
331}
332
Ralf Baechle54176732005-02-07 02:54:29 +0000333static int __init mipsxx_init(void)
334{
335 int counters;
336
337 counters = n_counters();
Ralf Baechle9efeae92005-12-09 12:34:45 +0000338 if (counters == 0) {
339 printk(KERN_ERR "Oprofile: CPU has no performance counters\n");
Ralf Baechle54176732005-02-07 02:54:29 +0000340 return -ENODEV;
Ralf Baechle9efeae92005-12-09 12:34:45 +0000341 }
Ralf Baechle54176732005-02-07 02:54:29 +0000342
Ralf Baechle39b8d522008-04-28 17:14:26 +0100343#ifdef CONFIG_MIPS_MT_SMP
344 cpu_has_mipsmt_pertccounters = read_c0_config7() & (1<<19);
345 if (!cpu_has_mipsmt_pertccounters)
346 counters = counters_total_to_per_cpu(counters);
347#endif
Ingo Molnarf6f88e92008-07-15 22:08:52 +0200348 on_each_cpu(reset_counters, (void *)(long)counters, 1);
Chris Dearman795a2252007-03-01 17:58:24 +0000349
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900350 op_model_mipsxx_ops.num_counters = counters;
Ralf Baechle10cc3522007-10-11 23:46:15 +0100351 switch (current_cpu_type()) {
Steven J. Hill113c62d2012-07-06 23:56:00 +0200352 case CPU_M14KC:
353 op_model_mipsxx_ops.cpu_type = "mips/M14Kc";
354 break;
355
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000356 case CPU_M14KEC:
357 op_model_mipsxx_ops.cpu_type = "mips/M14KEc";
358 break;
359
Ralf Baechle20659882005-12-09 12:42:13 +0000360 case CPU_20KC:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900361 op_model_mipsxx_ops.cpu_type = "mips/20K";
Ralf Baechle20659882005-12-09 12:42:13 +0000362 break;
363
Ralf Baechle54176732005-02-07 02:54:29 +0000364 case CPU_24K:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900365 op_model_mipsxx_ops.cpu_type = "mips/24K";
Ralf Baechle54176732005-02-07 02:54:29 +0000366 break;
367
Ralf Baechle20659882005-12-09 12:42:13 +0000368 case CPU_25KF:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900369 op_model_mipsxx_ops.cpu_type = "mips/25K";
Ralf Baechle20659882005-12-09 12:42:13 +0000370 break;
371
Ralf Baechle39b8d522008-04-28 17:14:26 +0100372 case CPU_1004K:
Ralf Baechlefcfd9802006-02-01 17:54:30 +0000373 case CPU_34K:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900374 op_model_mipsxx_ops.cpu_type = "mips/34K";
Ralf Baechlefcfd9802006-02-01 17:54:30 +0000375 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100376
Steven J. Hill442e14a2014-01-17 15:03:50 -0600377 case CPU_1074K:
Chris Dearmanc6209532006-05-02 14:08:46 +0100378 case CPU_74K:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900379 op_model_mipsxx_ops.cpu_type = "mips/74K";
Chris Dearmanc6209532006-05-02 14:08:46 +0100380 break;
Ralf Baechlefcfd9802006-02-01 17:54:30 +0000381
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +0000382 case CPU_INTERAPTIV:
383 op_model_mipsxx_ops.cpu_type = "mips/interAptiv";
384 break;
385
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +0000386 case CPU_PROAPTIV:
387 op_model_mipsxx_ops.cpu_type = "mips/proAptiv";
388 break;
389
James Hogan8c7f6ba2014-01-22 16:19:41 +0000390 case CPU_P5600:
391 op_model_mipsxx_ops.cpu_type = "mips/P5600";
392 break;
393
Leonid Yegoshinf36c4722014-03-04 13:34:43 +0000394 case CPU_M5150:
395 op_model_mipsxx_ops.cpu_type = "mips/M5150";
396 break;
397
Ralf Baechle20659882005-12-09 12:42:13 +0000398 case CPU_5KC:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900399 op_model_mipsxx_ops.cpu_type = "mips/5K";
Ralf Baechle20659882005-12-09 12:42:13 +0000400 break;
401
Ralf Baechle714cfe72006-10-23 00:44:02 +0100402 case CPU_R10000:
403 if ((current_cpu_data.processor_id & 0xff) == 0x20)
404 op_model_mipsxx_ops.cpu_type = "mips/r10000-v2.x";
405 else
406 op_model_mipsxx_ops.cpu_type = "mips/r10000";
407 break;
408
409 case CPU_R12000:
410 case CPU_R14000:
411 op_model_mipsxx_ops.cpu_type = "mips/r12000";
412 break;
413
Mark Masonc03bc122006-01-17 12:06:32 -0800414 case CPU_SB1:
415 case CPU_SB1A:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900416 op_model_mipsxx_ops.cpu_type = "mips/sb1";
Mark Masonc03bc122006-01-17 12:06:32 -0800417 break;
418
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100419 case CPU_LOONGSON1:
420 op_model_mipsxx_ops.cpu_type = "mips/loongson1";
421 break;
422
Madhusudan Bhatc7833902012-10-31 12:01:27 +0000423 case CPU_XLR:
424 op_model_mipsxx_ops.cpu_type = "mips/xlr";
425 break;
426
Ralf Baechle54176732005-02-07 02:54:29 +0000427 default:
428 printk(KERN_ERR "Profiling unsupported for this CPU\n");
429
430 return -ENODEV;
431 }
432
Dmitri Vorobiev46684732008-04-02 03:58:38 +0400433 save_perf_irq = perf_irq;
Ralf Baechle54176732005-02-07 02:54:29 +0000434 perf_irq = mipsxx_perfcount_handler;
435
Andrew Brestickera669efc2014-09-18 14:47:12 -0700436 if (get_c0_perfcount_int)
437 perfcount_irq = get_c0_perfcount_int();
James Hogan7eca5b12015-01-27 21:45:49 +0000438 else if (cp0_perfcount_irq >= 0)
Andrew Brestickera669efc2014-09-18 14:47:12 -0700439 perfcount_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
440 else
441 perfcount_irq = -1;
442
443 if (perfcount_irq >= 0)
444 return request_irq(perfcount_irq, mipsxx_perfcount_int,
James Hogan369a93b2015-01-27 21:45:54 +0000445 IRQF_PERCPU | IRQF_NOBALANCING |
446 IRQF_NO_THREAD | IRQF_NO_SUSPEND |
447 IRQF_SHARED,
448 "Perfcounter", save_perf_irq);
Felix Fietkau3572a2c2012-05-02 17:33:04 +0200449
Ralf Baechle54176732005-02-07 02:54:29 +0000450 return 0;
451}
452
453static void mipsxx_exit(void)
454{
Chris Dearman795a2252007-03-01 17:58:24 +0000455 int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle5e2862e2007-12-06 09:12:28 +0000456
Andrew Brestickera669efc2014-09-18 14:47:12 -0700457 if (perfcount_irq >= 0)
458 free_irq(perfcount_irq, save_perf_irq);
Felix Fietkau3572a2c2012-05-02 17:33:04 +0200459
Ralf Baechle5e2862e2007-12-06 09:12:28 +0000460 counters = counters_per_cpu_to_total(counters);
Ingo Molnarf6f88e92008-07-15 22:08:52 +0200461 on_each_cpu(reset_counters, (void *)(long)counters, 1);
Ralf Baechle54176732005-02-07 02:54:29 +0000462
Dmitri Vorobiev46684732008-04-02 03:58:38 +0400463 perf_irq = save_perf_irq;
Ralf Baechle54176732005-02-07 02:54:29 +0000464}
465
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900466struct op_mips_model op_model_mipsxx_ops = {
Ralf Baechle54176732005-02-07 02:54:29 +0000467 .reg_setup = mipsxx_reg_setup,
468 .cpu_setup = mipsxx_cpu_setup,
469 .init = mipsxx_init,
470 .exit = mipsxx_exit,
471 .cpu_start = mipsxx_cpu_start,
472 .cpu_stop = mipsxx_cpu_stop,
473};