blob: b26c23416fa775c715eaede8f5cca4b551440b4f [file] [log] [blame]
Pete Popov26a940e2005-09-15 08:03:12 +00001/*
Pete Popov26a940e2005-09-15 08:03:12 +00002 * BRIEF MODULE DESCRIPTION
3 * AMD Alchemy Au1xxx IDE interface routines over the Static Bus
4 *
5 * Copyright (c) 2003-2005 AMD, Personal Connectivity Solutions
6 *
7 * This program is free software; you can redistribute it and/or modify it under
8 * the terms of the GNU General Public License as published by the Free Software
9 * Foundation; either version 2 of the License, or (at your option) any later
10 * version.
11 *
12 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
13 * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND
14 * FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR
15 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
16 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
17 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
18 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
19 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
20 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
21 * POSSIBILITY OF SUCH DAMAGE.
22 *
23 * You should have received a copy of the GNU General Public License along with
24 * this program; if not, write to the Free Software Foundation, Inc.,
25 * 675 Mass Ave, Cambridge, MA 02139, USA.
26 *
27 * Note: for more information, please refer "AMD Alchemy Au1200/Au1550 IDE
28 * Interface and Linux Device Driver" Application Note.
29 */
Pete Popov26a940e2005-09-15 08:03:12 +000030#include <linux/types.h>
31#include <linux/module.h>
32#include <linux/kernel.h>
33#include <linux/delay.h>
Jordan Crouse8f29e652005-12-15 02:17:46 +010034#include <linux/platform_device.h>
Pete Popov26a940e2005-09-15 08:03:12 +000035#include <linux/init.h>
36#include <linux/ide.h>
Sergei Shtylyovfabd3a22008-04-17 01:14:33 +020037#include <linux/scatterlist.h>
Pete Popov26a940e2005-09-15 08:03:12 +000038
Pete Popov26a940e2005-09-15 08:03:12 +000039#include <asm/mach-au1x00/au1xxx.h>
40#include <asm/mach-au1x00/au1xxx_dbdma.h>
Pete Popov26a940e2005-09-15 08:03:12 +000041#include <asm/mach-au1x00/au1xxx_ide.h>
42
43#define DRV_NAME "au1200-ide"
Jordan Crouse8f29e652005-12-15 02:17:46 +010044#define DRV_AUTHOR "Enrico Walther <enrico.walther@amd.com> / Pete Popov <ppopov@embeddedalley.com>"
45
46/* enable the burstmode in the dbdma */
47#define IDE_AU1XXX_BURSTMODE 1
Pete Popov26a940e2005-09-15 08:03:12 +000048
49static _auide_hwif auide_hwif;
Pete Popov26a940e2005-09-15 08:03:12 +000050
Jordan Crouse8f29e652005-12-15 02:17:46 +010051#if defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
Pete Popov26a940e2005-09-15 08:03:12 +000052
Sergei Shtylyov985232e2009-03-31 20:15:27 +020053static inline void auide_insw(unsigned long port, void *addr, u32 count)
Pete Popov26a940e2005-09-15 08:03:12 +000054{
Jordan Crouse8f29e652005-12-15 02:17:46 +010055 _auide_hwif *ahwif = &auide_hwif;
56 chan_tab_t *ctp;
57 au1x_ddma_desc_t *dp;
Pete Popov26a940e2005-09-15 08:03:12 +000058
Manuel Lauss963accb2009-10-13 20:22:35 +020059 if (!au1xxx_dbdma_put_dest(ahwif->rx_chan, virt_to_phys(addr),
Manuel Laussea071cc2009-10-13 20:22:34 +020060 count << 1, DDMA_FLAGS_NOIE)) {
Harvey Harrisoneb639632008-04-26 22:25:20 +020061 printk(KERN_ERR "%s failed %d\n", __func__, __LINE__);
Jordan Crouse8f29e652005-12-15 02:17:46 +010062 return;
63 }
64 ctp = *((chan_tab_t **)ahwif->rx_chan);
65 dp = ctp->cur_ptr;
66 while (dp->dscr_cmd0 & DSCR_CMD0_V)
67 ;
68 ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
Pete Popov26a940e2005-09-15 08:03:12 +000069}
70
Sergei Shtylyov985232e2009-03-31 20:15:27 +020071static inline void auide_outsw(unsigned long port, void *addr, u32 count)
Pete Popov26a940e2005-09-15 08:03:12 +000072{
Jordan Crouse8f29e652005-12-15 02:17:46 +010073 _auide_hwif *ahwif = &auide_hwif;
74 chan_tab_t *ctp;
75 au1x_ddma_desc_t *dp;
Pete Popov26a940e2005-09-15 08:03:12 +000076
Manuel Lauss963accb2009-10-13 20:22:35 +020077 if (!au1xxx_dbdma_put_source(ahwif->tx_chan, virt_to_phys(addr),
Manuel Laussea071cc2009-10-13 20:22:34 +020078 count << 1, DDMA_FLAGS_NOIE)) {
Harvey Harrisoneb639632008-04-26 22:25:20 +020079 printk(KERN_ERR "%s failed %d\n", __func__, __LINE__);
Jordan Crouse8f29e652005-12-15 02:17:46 +010080 return;
81 }
82 ctp = *((chan_tab_t **)ahwif->tx_chan);
83 dp = ctp->cur_ptr;
84 while (dp->dscr_cmd0 & DSCR_CMD0_V)
85 ;
86 ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
87}
88
Bartlomiej Zolnierkiewiczadb1af92009-03-27 12:46:38 +010089static void au1xxx_input_data(ide_drive_t *drive, struct ide_cmd *cmd,
Bartlomiej Zolnierkiewicz70f91e02008-04-28 23:44:37 +020090 void *buf, unsigned int len)
91{
92 auide_insw(drive->hwif->io_ports.data_addr, buf, (len + 1) / 2);
93}
94
Bartlomiej Zolnierkiewiczadb1af92009-03-27 12:46:38 +010095static void au1xxx_output_data(ide_drive_t *drive, struct ide_cmd *cmd,
Bartlomiej Zolnierkiewicz70f91e02008-04-28 23:44:37 +020096 void *buf, unsigned int len)
97{
98 auide_outsw(drive->hwif->io_ports.data_addr, buf, (len + 1) / 2);
99}
Pete Popov26a940e2005-09-15 08:03:12 +0000100#endif
Pete Popov26a940e2005-09-15 08:03:12 +0000101
Bartlomiej Zolnierkiewicze085b3c2010-01-19 01:44:41 -0800102static void au1xxx_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
Pete Popov26a940e2005-09-15 08:03:12 +0000103{
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200104 int mem_sttime = 0, mem_stcfg = au_readl(MEM_STCFG2);
Pete Popov26a940e2005-09-15 08:03:12 +0000105
Bartlomiej Zolnierkiewicze085b3c2010-01-19 01:44:41 -0800106 switch (drive->pio_mode - XFER_PIO_0) {
Jordan Crouse8f29e652005-12-15 02:17:46 +0100107 case 0:
108 mem_sttime = SBC_IDE_TIMING(PIO0);
Pete Popov26a940e2005-09-15 08:03:12 +0000109
Jordan Crouse8f29e652005-12-15 02:17:46 +0100110 /* set configuration for RCS2# */
111 mem_stcfg |= TS_MASK;
112 mem_stcfg &= ~TCSOE_MASK;
113 mem_stcfg &= ~TOECS_MASK;
114 mem_stcfg |= SBC_IDE_PIO0_TCSOE | SBC_IDE_PIO0_TOECS;
115 break;
Pete Popov26a940e2005-09-15 08:03:12 +0000116
Jordan Crouse8f29e652005-12-15 02:17:46 +0100117 case 1:
118 mem_sttime = SBC_IDE_TIMING(PIO1);
Pete Popov26a940e2005-09-15 08:03:12 +0000119
Jordan Crouse8f29e652005-12-15 02:17:46 +0100120 /* set configuration for RCS2# */
121 mem_stcfg |= TS_MASK;
122 mem_stcfg &= ~TCSOE_MASK;
123 mem_stcfg &= ~TOECS_MASK;
124 mem_stcfg |= SBC_IDE_PIO1_TCSOE | SBC_IDE_PIO1_TOECS;
125 break;
Pete Popov26a940e2005-09-15 08:03:12 +0000126
Jordan Crouse8f29e652005-12-15 02:17:46 +0100127 case 2:
128 mem_sttime = SBC_IDE_TIMING(PIO2);
Pete Popov26a940e2005-09-15 08:03:12 +0000129
Jordan Crouse8f29e652005-12-15 02:17:46 +0100130 /* set configuration for RCS2# */
131 mem_stcfg &= ~TS_MASK;
132 mem_stcfg &= ~TCSOE_MASK;
133 mem_stcfg &= ~TOECS_MASK;
134 mem_stcfg |= SBC_IDE_PIO2_TCSOE | SBC_IDE_PIO2_TOECS;
135 break;
Pete Popov26a940e2005-09-15 08:03:12 +0000136
Jordan Crouse8f29e652005-12-15 02:17:46 +0100137 case 3:
138 mem_sttime = SBC_IDE_TIMING(PIO3);
Pete Popov26a940e2005-09-15 08:03:12 +0000139
Jordan Crouse8f29e652005-12-15 02:17:46 +0100140 /* set configuration for RCS2# */
141 mem_stcfg &= ~TS_MASK;
142 mem_stcfg &= ~TCSOE_MASK;
143 mem_stcfg &= ~TOECS_MASK;
144 mem_stcfg |= SBC_IDE_PIO3_TCSOE | SBC_IDE_PIO3_TOECS;
Pete Popov26a940e2005-09-15 08:03:12 +0000145
Jordan Crouse8f29e652005-12-15 02:17:46 +0100146 break;
Pete Popov26a940e2005-09-15 08:03:12 +0000147
Jordan Crouse8f29e652005-12-15 02:17:46 +0100148 case 4:
149 mem_sttime = SBC_IDE_TIMING(PIO4);
Pete Popov26a940e2005-09-15 08:03:12 +0000150
Jordan Crouse8f29e652005-12-15 02:17:46 +0100151 /* set configuration for RCS2# */
152 mem_stcfg &= ~TS_MASK;
153 mem_stcfg &= ~TCSOE_MASK;
154 mem_stcfg &= ~TOECS_MASK;
155 mem_stcfg |= SBC_IDE_PIO4_TCSOE | SBC_IDE_PIO4_TOECS;
156 break;
157 }
158
159 au_writel(mem_sttime,MEM_STTIME2);
160 au_writel(mem_stcfg,MEM_STCFG2);
Pete Popov26a940e2005-09-15 08:03:12 +0000161}
162
Bartlomiej Zolnierkiewicz87761682010-01-19 01:45:29 -0800163static void auide_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
Pete Popov26a940e2005-09-15 08:03:12 +0000164{
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200165 int mem_sttime = 0, mem_stcfg = au_readl(MEM_STCFG2);
Pete Popov26a940e2005-09-15 08:03:12 +0000166
Bartlomiej Zolnierkiewicz87761682010-01-19 01:45:29 -0800167 switch (drive->dma_mode) {
Pete Popov26a940e2005-09-15 08:03:12 +0000168#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
Jordan Crouse8f29e652005-12-15 02:17:46 +0100169 case XFER_MW_DMA_2:
170 mem_sttime = SBC_IDE_TIMING(MDMA2);
Pete Popov26a940e2005-09-15 08:03:12 +0000171
Jordan Crouse8f29e652005-12-15 02:17:46 +0100172 /* set configuration for RCS2# */
173 mem_stcfg &= ~TS_MASK;
174 mem_stcfg &= ~TCSOE_MASK;
175 mem_stcfg &= ~TOECS_MASK;
176 mem_stcfg |= SBC_IDE_MDMA2_TCSOE | SBC_IDE_MDMA2_TOECS;
Pete Popov26a940e2005-09-15 08:03:12 +0000177
Jordan Crouse8f29e652005-12-15 02:17:46 +0100178 break;
179 case XFER_MW_DMA_1:
180 mem_sttime = SBC_IDE_TIMING(MDMA1);
Pete Popov26a940e2005-09-15 08:03:12 +0000181
Jordan Crouse8f29e652005-12-15 02:17:46 +0100182 /* set configuration for RCS2# */
183 mem_stcfg &= ~TS_MASK;
184 mem_stcfg &= ~TCSOE_MASK;
185 mem_stcfg &= ~TOECS_MASK;
186 mem_stcfg |= SBC_IDE_MDMA1_TCSOE | SBC_IDE_MDMA1_TOECS;
187
Jordan Crouse8f29e652005-12-15 02:17:46 +0100188 break;
189 case XFER_MW_DMA_0:
190 mem_sttime = SBC_IDE_TIMING(MDMA0);
191
192 /* set configuration for RCS2# */
193 mem_stcfg |= TS_MASK;
194 mem_stcfg &= ~TCSOE_MASK;
195 mem_stcfg &= ~TOECS_MASK;
196 mem_stcfg |= SBC_IDE_MDMA0_TCSOE | SBC_IDE_MDMA0_TOECS;
197
Jordan Crouse8f29e652005-12-15 02:17:46 +0100198 break;
Pete Popov26a940e2005-09-15 08:03:12 +0000199#endif
Jordan Crouse8f29e652005-12-15 02:17:46 +0100200 }
Bartlomiej Zolnierkiewicza523a172007-02-17 02:40:23 +0100201
Jordan Crouse8f29e652005-12-15 02:17:46 +0100202 au_writel(mem_sttime,MEM_STTIME2);
203 au_writel(mem_stcfg,MEM_STCFG2);
Pete Popov26a940e2005-09-15 08:03:12 +0000204}
205
206/*
207 * Multi-Word DMA + DbDMA functions
208 */
Pete Popov26a940e2005-09-15 08:03:12 +0000209
Jordan Crouse8f29e652005-12-15 02:17:46 +0100210#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
Bartlomiej Zolnierkiewicz229816942009-03-27 12:46:46 +0100211static int auide_build_dmatable(ide_drive_t *drive, struct ide_cmd *cmd)
Pete Popov26a940e2005-09-15 08:03:12 +0000212{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100213 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicza536f322008-07-16 20:33:40 +0200214 _auide_hwif *ahwif = &auide_hwif;
Jordan Crouse8f29e652005-12-15 02:17:46 +0100215 struct scatterlist *sg;
Bartlomiej Zolnierkiewicz229816942009-03-27 12:46:46 +0100216 int i = cmd->sg_nents, count = 0;
217 int iswrite = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
Pete Popov26a940e2005-09-15 08:03:12 +0000218
Jordan Crouse8f29e652005-12-15 02:17:46 +0100219 /* Save for interrupt context */
220 ahwif->drive = drive;
Pete Popov26a940e2005-09-15 08:03:12 +0000221
Jordan Crouse8f29e652005-12-15 02:17:46 +0100222 /* fill the descriptors */
223 sg = hwif->sg_table;
224 while (i && sg_dma_len(sg)) {
225 u32 cur_addr;
226 u32 cur_len;
Pete Popov26a940e2005-09-15 08:03:12 +0000227
Jordan Crouse8f29e652005-12-15 02:17:46 +0100228 cur_addr = sg_dma_address(sg);
229 cur_len = sg_dma_len(sg);
Pete Popov26a940e2005-09-15 08:03:12 +0000230
Jordan Crouse8f29e652005-12-15 02:17:46 +0100231 while (cur_len) {
232 u32 flags = DDMA_FLAGS_NOIE;
233 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
Pete Popov26a940e2005-09-15 08:03:12 +0000234
Jordan Crouse8f29e652005-12-15 02:17:46 +0100235 if (++count >= PRD_ENTRIES) {
236 printk(KERN_WARNING "%s: DMA table too small\n",
237 drive->name);
Bartlomiej Zolnierkiewicz11998b32009-03-31 20:15:21 +0200238 return 0;
Jordan Crouse8f29e652005-12-15 02:17:46 +0100239 }
Pete Popov26a940e2005-09-15 08:03:12 +0000240
Jordan Crouse8f29e652005-12-15 02:17:46 +0100241 /* Lets enable intr for the last descriptor only */
242 if (1==i)
243 flags = DDMA_FLAGS_IE;
244 else
245 flags = DDMA_FLAGS_NOIE;
Pete Popov26a940e2005-09-15 08:03:12 +0000246
Jordan Crouse8f29e652005-12-15 02:17:46 +0100247 if (iswrite) {
Manuel Laussea071cc2009-10-13 20:22:34 +0200248 if (!au1xxx_dbdma_put_source(ahwif->tx_chan,
Manuel Lauss963accb2009-10-13 20:22:35 +0200249 sg_phys(sg), tc, flags)) {
Jordan Crouse8f29e652005-12-15 02:17:46 +0100250 printk(KERN_ERR "%s failed %d\n",
Harvey Harrisoneb639632008-04-26 22:25:20 +0200251 __func__, __LINE__);
Pete Popov26a940e2005-09-15 08:03:12 +0000252 }
Manuel Laussea071cc2009-10-13 20:22:34 +0200253 } else {
254 if (!au1xxx_dbdma_put_dest(ahwif->rx_chan,
Manuel Lauss963accb2009-10-13 20:22:35 +0200255 sg_phys(sg), tc, flags)) {
Jordan Crouse8f29e652005-12-15 02:17:46 +0100256 printk(KERN_ERR "%s failed %d\n",
Harvey Harrisoneb639632008-04-26 22:25:20 +0200257 __func__, __LINE__);
Pete Popov26a940e2005-09-15 08:03:12 +0000258 }
Jordan Crouse8f29e652005-12-15 02:17:46 +0100259 }
Pete Popov26a940e2005-09-15 08:03:12 +0000260
Jordan Crouse8f29e652005-12-15 02:17:46 +0100261 cur_addr += tc;
262 cur_len -= tc;
263 }
Jens Axboe55c16a72007-07-25 08:13:56 +0200264 sg = sg_next(sg);
Jordan Crouse8f29e652005-12-15 02:17:46 +0100265 i--;
266 }
Pete Popov26a940e2005-09-15 08:03:12 +0000267
Jordan Crouse8f29e652005-12-15 02:17:46 +0100268 if (count)
269 return 1;
Pete Popov26a940e2005-09-15 08:03:12 +0000270
Jordan Crouse8f29e652005-12-15 02:17:46 +0100271 return 0; /* revert to PIO for this request */
Pete Popov26a940e2005-09-15 08:03:12 +0000272}
273
274static int auide_dma_end(ide_drive_t *drive)
275{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100276 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000277}
278
279static void auide_dma_start(ide_drive_t *drive )
280{
Pete Popov26a940e2005-09-15 08:03:12 +0000281}
282
Pete Popov26a940e2005-09-15 08:03:12 +0000283
Bartlomiej Zolnierkiewicz229816942009-03-27 12:46:46 +0100284static int auide_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
Bartlomiej Zolnierkiewiczb65fac32009-01-06 17:20:50 +0100285{
Bartlomiej Zolnierkiewicz11998b32009-03-31 20:15:21 +0200286 if (auide_build_dmatable(drive, cmd) == 0)
Jordan Crouse8f29e652005-12-15 02:17:46 +0100287 return 1;
Pete Popov26a940e2005-09-15 08:03:12 +0000288
Jordan Crouse8f29e652005-12-15 02:17:46 +0100289 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000290}
291
Pete Popov26a940e2005-09-15 08:03:12 +0000292static int auide_dma_test_irq(ide_drive_t *drive)
Bartlomiej Zolnierkiewiczc67c2162008-10-13 21:39:38 +0200293{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100294 /* If dbdma didn't execute the STOP command yet, the
295 * active bit is still set
Pete Popov26a940e2005-09-15 08:03:12 +0000296 */
Jordan Crouse8f29e652005-12-15 02:17:46 +0100297 drive->waiting_for_dma++;
298 if (drive->waiting_for_dma >= DMA_WAIT_TIMEOUT) {
Joe Perchesb1681c52010-02-03 18:44:44 -0800299 printk(KERN_WARNING "%s: timeout waiting for ddma to complete\n",
300 drive->name);
Jordan Crouse8f29e652005-12-15 02:17:46 +0100301 return 1;
302 }
303 udelay(10);
304 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000305}
306
Bartlomiej Zolnierkiewicz15ce9262008-01-26 20:13:03 +0100307static void auide_dma_host_set(ide_drive_t *drive, int on)
Pete Popov26a940e2005-09-15 08:03:12 +0000308{
Pete Popov26a940e2005-09-15 08:03:12 +0000309}
310
Ralf Baechle53e62d32006-09-25 23:32:10 -0700311static void auide_ddma_tx_callback(int irq, void *param)
Pete Popov26a940e2005-09-15 08:03:12 +0000312{
Pete Popov26a940e2005-09-15 08:03:12 +0000313}
314
Ralf Baechle53e62d32006-09-25 23:32:10 -0700315static void auide_ddma_rx_callback(int irq, void *param)
Pete Popov26a940e2005-09-15 08:03:12 +0000316{
Pete Popov26a940e2005-09-15 08:03:12 +0000317}
Jordan Crouse8f29e652005-12-15 02:17:46 +0100318#endif /* end CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA */
319
320static void auide_init_dbdma_dev(dbdev_tab_t *dev, u32 dev_id, u32 tsize, u32 devwidth, u32 flags)
321{
322 dev->dev_id = dev_id;
Sergei Shtylyovfcbd3b42008-04-28 19:54:38 +0400323 dev->dev_physaddr = (u32)IDE_PHYS_ADDR;
Jordan Crouse8f29e652005-12-15 02:17:46 +0100324 dev->dev_intlevel = 0;
325 dev->dev_intpolarity = 0;
326 dev->dev_tsize = tsize;
327 dev->dev_devwidth = devwidth;
328 dev->dev_flags = flags;
329}
Jordan Crouse8f29e652005-12-15 02:17:46 +0100330
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200331#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200332static const struct ide_dma_ops au1xxx_dma_ops = {
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200333 .dma_host_set = auide_dma_host_set,
334 .dma_setup = auide_dma_setup,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200335 .dma_start = auide_dma_start,
336 .dma_end = auide_dma_end,
337 .dma_test_irq = auide_dma_test_irq,
Bartlomiej Zolnierkiewiczde23ec92008-10-13 21:39:46 +0200338 .dma_lost_irq = ide_dma_lost_irq,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200339};
340
Bartlomiej Zolnierkiewicz85528652008-04-26 22:25:23 +0200341static int auide_ddma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
342{
Bartlomiej Zolnierkiewicza536f322008-07-16 20:33:40 +0200343 _auide_hwif *auide = &auide_hwif;
Jordan Crouse8f29e652005-12-15 02:17:46 +0100344 dbdev_tab_t source_dev_tab, target_dev_tab;
345 u32 dev_id, tsize, devwidth, flags;
Pete Popov26a940e2005-09-15 08:03:12 +0000346
Sergei Shtylyovfcbd3b42008-04-28 19:54:38 +0400347 dev_id = IDE_DDMA_REQ;
Jordan Crouse8f29e652005-12-15 02:17:46 +0100348
Bartlomiej Zolnierkiewiczf629b382008-04-26 22:25:22 +0200349 tsize = 8; /* 1 */
350 devwidth = 32; /* 16 */
Jordan Crouse8f29e652005-12-15 02:17:46 +0100351
352#ifdef IDE_AU1XXX_BURSTMODE
353 flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
354#else
355 flags = DEV_FLAGS_SYNC;
356#endif
357
358 /* setup dev_tab for tx channel */
359 auide_init_dbdma_dev( &source_dev_tab,
360 dev_id,
361 tsize, devwidth, DEV_FLAGS_OUT | flags);
362 auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
363
364 auide_init_dbdma_dev( &source_dev_tab,
365 dev_id,
366 tsize, devwidth, DEV_FLAGS_IN | flags);
367 auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
368
369 /* We also need to add a target device for the DMA */
370 auide_init_dbdma_dev( &target_dev_tab,
371 (u32)DSCR_CMD0_ALWAYS,
372 tsize, devwidth, DEV_FLAGS_ANYUSE);
373 auide->target_dev_id = au1xxx_ddma_add_device(&target_dev_tab);
374
375 /* Get a channel for TX */
376 auide->tx_chan = au1xxx_dbdma_chan_alloc(auide->target_dev_id,
377 auide->tx_dev_id,
378 auide_ddma_tx_callback,
379 (void*)auide);
380
381 /* Get a channel for RX */
382 auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
383 auide->target_dev_id,
384 auide_ddma_rx_callback,
385 (void*)auide);
386
387 auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
388 NUM_DESCRIPTORS);
389 auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
390 NUM_DESCRIPTORS);
Bartlomiej Zolnierkiewicz2bbd57c2008-10-13 21:39:47 +0200391
392 /* FIXME: check return value */
393 (void)ide_allocate_dma_engine(hwif);
Jordan Crouse8f29e652005-12-15 02:17:46 +0100394
395 au1xxx_dbdma_start( auide->tx_chan );
396 au1xxx_dbdma_start( auide->rx_chan );
397
398 return 0;
399}
400#else
Bartlomiej Zolnierkiewicz85528652008-04-26 22:25:23 +0200401static int auide_ddma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
Pete Popov26a940e2005-09-15 08:03:12 +0000402{
Bartlomiej Zolnierkiewicza536f322008-07-16 20:33:40 +0200403 _auide_hwif *auide = &auide_hwif;
Jordan Crouse8f29e652005-12-15 02:17:46 +0100404 dbdev_tab_t source_dev_tab;
405 int flags;
Pete Popov26a940e2005-09-15 08:03:12 +0000406
Jordan Crouse8f29e652005-12-15 02:17:46 +0100407#ifdef IDE_AU1XXX_BURSTMODE
408 flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
Pete Popov26a940e2005-09-15 08:03:12 +0000409#else
Jordan Crouse8f29e652005-12-15 02:17:46 +0100410 flags = DEV_FLAGS_SYNC;
Pete Popov26a940e2005-09-15 08:03:12 +0000411#endif
412
Jordan Crouse8f29e652005-12-15 02:17:46 +0100413 /* setup dev_tab for tx channel */
414 auide_init_dbdma_dev( &source_dev_tab,
415 (u32)DSCR_CMD0_ALWAYS,
416 8, 32, DEV_FLAGS_OUT | flags);
417 auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
Pete Popov26a940e2005-09-15 08:03:12 +0000418
Jordan Crouse8f29e652005-12-15 02:17:46 +0100419 auide_init_dbdma_dev( &source_dev_tab,
420 (u32)DSCR_CMD0_ALWAYS,
421 8, 32, DEV_FLAGS_IN | flags);
422 auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
423
424 /* Get a channel for TX */
425 auide->tx_chan = au1xxx_dbdma_chan_alloc(DSCR_CMD0_ALWAYS,
426 auide->tx_dev_id,
427 NULL,
428 (void*)auide);
429
430 /* Get a channel for RX */
431 auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
432 DSCR_CMD0_ALWAYS,
433 NULL,
434 (void*)auide);
435
436 auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
437 NUM_DESCRIPTORS);
438 auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
439 NUM_DESCRIPTORS);
440
441 au1xxx_dbdma_start( auide->tx_chan );
442 au1xxx_dbdma_start( auide->rx_chan );
443
444 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000445}
Jordan Crouse8f29e652005-12-15 02:17:46 +0100446#endif
Pete Popov26a940e2005-09-15 08:03:12 +0000447
Bartlomiej Zolnierkiewicz9f36d312009-05-17 19:12:25 +0200448static void auide_setup_ports(struct ide_hw *hw, _auide_hwif *ahwif)
Pete Popov26a940e2005-09-15 08:03:12 +0000449{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100450 int i;
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200451 unsigned long *ata_regs = hw->io_ports_array;
Pete Popov26a940e2005-09-15 08:03:12 +0000452
Jordan Crouse8f29e652005-12-15 02:17:46 +0100453 /* FIXME? */
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200454 for (i = 0; i < 8; i++)
Sergei Shtylyovfcbd3b42008-04-28 19:54:38 +0400455 *ata_regs++ = ahwif->regbase + (i << IDE_REG_SHIFT);
Pete Popov26a940e2005-09-15 08:03:12 +0000456
Jordan Crouse8f29e652005-12-15 02:17:46 +0100457 /* set the Alternative Status register */
Sergei Shtylyovfcbd3b42008-04-28 19:54:38 +0400458 *ata_regs = ahwif->regbase + (14 << IDE_REG_SHIFT);
Pete Popov26a940e2005-09-15 08:03:12 +0000459}
460
Bartlomiej Zolnierkiewicz374e0422008-07-23 19:55:56 +0200461#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
462static const struct ide_tp_ops au1xxx_tp_ops = {
463 .exec_command = ide_exec_command,
464 .read_status = ide_read_status,
465 .read_altstatus = ide_read_altstatus,
Sergei Shtylyovecf3a312009-03-31 20:15:30 +0200466 .write_devctl = ide_write_devctl,
Bartlomiej Zolnierkiewicz374e0422008-07-23 19:55:56 +0200467
Sergei Shtylyovabb596b2009-03-31 20:15:32 +0200468 .dev_select = ide_dev_select,
Bartlomiej Zolnierkiewicz374e0422008-07-23 19:55:56 +0200469 .tf_load = ide_tf_load,
470 .tf_read = ide_tf_read,
471
472 .input_data = au1xxx_input_data,
473 .output_data = au1xxx_output_data,
474};
475#endif
476
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200477static const struct ide_port_ops au1xxx_port_ops = {
478 .set_pio_mode = au1xxx_set_pio_mode,
479 .set_dma_mode = auide_set_dma_mode,
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200480};
481
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +0100482static const struct ide_port_info au1xxx_port_info = {
Bartlomiej Zolnierkiewicz85528652008-04-26 22:25:23 +0200483 .init_dma = auide_ddma_init,
Bartlomiej Zolnierkiewicz374e0422008-07-23 19:55:56 +0200484#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
485 .tp_ops = &au1xxx_tp_ops,
486#endif
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200487 .port_ops = &au1xxx_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200488#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
489 .dma_ops = &au1xxx_dma_ops,
490#endif
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +0100491 .host_flags = IDE_HFLAG_POST_SET_MODE |
Bartlomiej Zolnierkiewicz807b90d2008-02-02 19:56:40 +0100492 IDE_HFLAG_NO_IO_32BIT |
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +0100493 IDE_HFLAG_UNMASK_IRQS,
494 .pio_mask = ATA_PIO4,
495#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
496 .mwdma_mask = ATA_MWDMA2,
497#endif
Bartlomiej Zolnierkiewicz29e52cf2009-05-17 19:12:22 +0200498 .chipset = ide_au1xxx,
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +0100499};
500
Ming Lei7a192ec2009-02-06 23:40:12 +0800501static int au_ide_probe(struct platform_device *dev)
Pete Popov26a940e2005-09-15 08:03:12 +0000502{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100503 _auide_hwif *ahwif = &auide_hwif;
Pete Popov26a940e2005-09-15 08:03:12 +0000504 struct resource *res;
Bartlomiej Zolnierkiewicz48c3c102008-07-23 19:55:57 +0200505 struct ide_host *host;
Pete Popov26a940e2005-09-15 08:03:12 +0000506 int ret = 0;
Bartlomiej Zolnierkiewicz9f36d312009-05-17 19:12:25 +0200507 struct ide_hw hw, *hws[] = { &hw };
Pete Popov26a940e2005-09-15 08:03:12 +0000508
509#if defined(CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA)
Jordan Crouse8f29e652005-12-15 02:17:46 +0100510 char *mode = "MWDMA2";
Pete Popov26a940e2005-09-15 08:03:12 +0000511#elif defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
Jordan Crouse8f29e652005-12-15 02:17:46 +0100512 char *mode = "PIO+DDMA(offload)";
Pete Popov26a940e2005-09-15 08:03:12 +0000513#endif
514
Jordan Crouse8f29e652005-12-15 02:17:46 +0100515 memset(&auide_hwif, 0, sizeof(_auide_hwif));
Ming Lei7a192ec2009-02-06 23:40:12 +0800516 ahwif->irq = platform_get_irq(dev, 0);
Pete Popov26a940e2005-09-15 08:03:12 +0000517
Ming Lei7a192ec2009-02-06 23:40:12 +0800518 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
Pete Popov26a940e2005-09-15 08:03:12 +0000519
520 if (res == NULL) {
Ming Lei7a192ec2009-02-06 23:40:12 +0800521 pr_debug("%s %d: no base address\n", DRV_NAME, dev->id);
Pete Popov26a940e2005-09-15 08:03:12 +0000522 ret = -ENODEV;
523 goto out;
524 }
David Vrabel48944732006-01-19 17:56:29 +0000525 if (ahwif->irq < 0) {
Ming Lei7a192ec2009-02-06 23:40:12 +0800526 pr_debug("%s %d: no IRQ\n", DRV_NAME, dev->id);
David Vrabel48944732006-01-19 17:56:29 +0000527 ret = -ENODEV;
528 goto out;
529 }
Pete Popov26a940e2005-09-15 08:03:12 +0000530
H Hartley Sweeten4b7c7232009-11-23 10:27:22 -0800531 if (!request_mem_region(res->start, resource_size(res), dev->name)) {
Pete Popov26a940e2005-09-15 08:03:12 +0000532 pr_debug("%s: request_mem_region failed\n", DRV_NAME);
Jordan Crouse8f29e652005-12-15 02:17:46 +0100533 ret = -EBUSY;
Pete Popov26a940e2005-09-15 08:03:12 +0000534 goto out;
Jordan Crouse8f29e652005-12-15 02:17:46 +0100535 }
Pete Popov26a940e2005-09-15 08:03:12 +0000536
H Hartley Sweeten4b7c7232009-11-23 10:27:22 -0800537 ahwif->regbase = (u32)ioremap(res->start, resource_size(res));
Pete Popov26a940e2005-09-15 08:03:12 +0000538 if (ahwif->regbase == 0) {
539 ret = -ENOMEM;
540 goto out;
541 }
542
Bartlomiej Zolnierkiewicz9239b332007-10-20 00:32:33 +0200543 memset(&hw, 0, sizeof(hw));
544 auide_setup_ports(&hw, ahwif);
Bartlomiej Zolnierkiewiczaa79a2f2008-01-26 20:13:08 +0100545 hw.irq = ahwif->irq;
Ming Lei7a192ec2009-02-06 23:40:12 +0800546 hw.dev = &dev->dev;
Bartlomiej Zolnierkiewiczaa79a2f2008-01-26 20:13:08 +0100547
Bartlomiej Zolnierkiewiczdca39832009-05-17 19:12:24 +0200548 ret = ide_host_add(&au1xxx_port_info, hws, 1, &host);
Bartlomiej Zolnierkiewicz6f904d02008-07-23 19:55:57 +0200549 if (ret)
Bartlomiej Zolnierkiewicz48c3c102008-07-23 19:55:57 +0200550 goto out;
Bartlomiej Zolnierkiewicz5cbf79c2007-05-10 00:01:11 +0200551
Bartlomiej Zolnierkiewicz48c3c102008-07-23 19:55:57 +0200552 auide_hwif.hwif = host->ports[0];
Bartlomiej Zolnierkiewicz5cbf79c2007-05-10 00:01:11 +0200553
Ming Lei7a192ec2009-02-06 23:40:12 +0800554 platform_set_drvdata(dev, host);
Pete Popov26a940e2005-09-15 08:03:12 +0000555
Jordan Crouse8f29e652005-12-15 02:17:46 +0100556 printk(KERN_INFO "Au1xxx IDE(builtin) configured for %s\n", mode );
Pete Popov26a940e2005-09-15 08:03:12 +0000557
Jordan Crouse8f29e652005-12-15 02:17:46 +0100558 out:
559 return ret;
Pete Popov26a940e2005-09-15 08:03:12 +0000560}
561
Ming Lei7a192ec2009-02-06 23:40:12 +0800562static int au_ide_remove(struct platform_device *dev)
Pete Popov26a940e2005-09-15 08:03:12 +0000563{
Pete Popov26a940e2005-09-15 08:03:12 +0000564 struct resource *res;
Ming Lei7a192ec2009-02-06 23:40:12 +0800565 struct ide_host *host = platform_get_drvdata(dev);
Jordan Crouse8f29e652005-12-15 02:17:46 +0100566 _auide_hwif *ahwif = &auide_hwif;
Pete Popov26a940e2005-09-15 08:03:12 +0000567
Bartlomiej Zolnierkiewicz48c3c102008-07-23 19:55:57 +0200568 ide_host_remove(host);
Pete Popov26a940e2005-09-15 08:03:12 +0000569
570 iounmap((void *)ahwif->regbase);
571
Ming Lei7a192ec2009-02-06 23:40:12 +0800572 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
H Hartley Sweeten4b7c7232009-11-23 10:27:22 -0800573 release_mem_region(res->start, resource_size(res));
Pete Popov26a940e2005-09-15 08:03:12 +0000574
575 return 0;
576}
577
Ming Lei7a192ec2009-02-06 23:40:12 +0800578static struct platform_driver au1200_ide_driver = {
579 .driver = {
580 .name = "au1200-ide",
581 .owner = THIS_MODULE,
582 },
Pete Popov26a940e2005-09-15 08:03:12 +0000583 .probe = au_ide_probe,
584 .remove = au_ide_remove,
585};
586
587static int __init au_ide_init(void)
588{
Ming Lei7a192ec2009-02-06 23:40:12 +0800589 return platform_driver_register(&au1200_ide_driver);
Pete Popov26a940e2005-09-15 08:03:12 +0000590}
591
Jordan Crouse8f29e652005-12-15 02:17:46 +0100592static void __exit au_ide_exit(void)
Pete Popov26a940e2005-09-15 08:03:12 +0000593{
Ming Lei7a192ec2009-02-06 23:40:12 +0800594 platform_driver_unregister(&au1200_ide_driver);
Pete Popov26a940e2005-09-15 08:03:12 +0000595}
596
Pete Popov26a940e2005-09-15 08:03:12 +0000597MODULE_LICENSE("GPL");
598MODULE_DESCRIPTION("AU1200 IDE driver");
599
600module_init(au_ide_init);
601module_exit(au_ide_exit);