blob: bd6b88222ced26161ac030ec233285d82f9fe37b [file] [log] [blame]
Chris Leechc13c8262006-05-23 17:18:44 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000021#ifndef LINUX_DMAENGINE_H
22#define LINUX_DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -070023
Chris Leechc13c8262006-05-23 17:18:44 -070024#include <linux/device.h>
25#include <linux/uio.h>
Paul Gortmaker187f1882011-11-23 20:12:59 -050026#include <linux/bug.h>
Vinod Koul90b44f82011-07-25 19:57:52 +053027#include <linux/scatterlist.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100028#include <linux/bitmap.h>
Viresh Kumardcc043d2012-02-01 16:12:18 +053029#include <linux/types.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100030#include <asm/page.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000031
Chris Leechc13c8262006-05-23 17:18:44 -070032/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070033 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070034 *
35 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
36 */
37typedef s32 dma_cookie_t;
Steven J. Magnani76bd0612010-02-28 22:18:16 -070038#define DMA_MIN_COOKIE 1
39#define DMA_MAX_COOKIE INT_MAX
Chris Leechc13c8262006-05-23 17:18:44 -070040
Dan Carpenter71ea1482013-08-10 10:46:50 +030041static inline int dma_submit_error(dma_cookie_t cookie)
42{
43 return cookie < 0 ? cookie : 0;
44}
Chris Leechc13c8262006-05-23 17:18:44 -070045
46/**
47 * enum dma_status - DMA transaction status
Vinod Kouladfedd92013-10-16 13:29:02 +053048 * @DMA_COMPLETE: transaction completed
Chris Leechc13c8262006-05-23 17:18:44 -070049 * @DMA_IN_PROGRESS: transaction not yet processed
Linus Walleij07934482010-03-26 16:50:49 -070050 * @DMA_PAUSED: transaction is paused
Chris Leechc13c8262006-05-23 17:18:44 -070051 * @DMA_ERROR: transaction failed
52 */
53enum dma_status {
Vinod Koul7db5f722013-10-17 07:29:57 +053054 DMA_COMPLETE,
Chris Leechc13c8262006-05-23 17:18:44 -070055 DMA_IN_PROGRESS,
Linus Walleij07934482010-03-26 16:50:49 -070056 DMA_PAUSED,
Chris Leechc13c8262006-05-23 17:18:44 -070057 DMA_ERROR,
58};
59
60/**
Dan Williams7405f742007-01-02 11:10:43 -070061 * enum dma_transaction_type - DMA transaction types/indexes
Dan Williams138f4c32009-09-08 17:42:51 -070062 *
63 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
64 * automatically set as dma devices are registered.
Dan Williams7405f742007-01-02 11:10:43 -070065 */
66enum dma_transaction_type {
67 DMA_MEMCPY,
68 DMA_XOR,
Dan Williamsb2f46fd2009-07-14 12:20:36 -070069 DMA_PQ,
Dan Williams099f53c2009-04-08 14:28:37 -070070 DMA_XOR_VAL,
71 DMA_PQ_VAL,
Dan Williams7405f742007-01-02 11:10:43 -070072 DMA_INTERRUPT,
Ira Snydera86ee032010-09-30 11:46:44 +000073 DMA_SG,
Dan Williams59b5ec22009-01-06 11:38:15 -070074 DMA_PRIVATE,
Dan Williams138f4c32009-09-08 17:42:51 -070075 DMA_ASYNC_TX,
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070076 DMA_SLAVE,
Sascha Hauer782bc952010-09-30 13:56:32 +000077 DMA_CYCLIC,
Jassi Brarb14dab72011-10-13 12:33:30 +053078 DMA_INTERLEAVE,
Dan Williams7405f742007-01-02 11:10:43 -070079/* last transaction type for creation of the capabilities mask */
Jassi Brarb14dab72011-10-13 12:33:30 +053080 DMA_TX_TYPE_END,
81};
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070082
Vinod Koul49920bc2011-10-13 15:15:27 +053083/**
84 * enum dma_transfer_direction - dma transfer mode and direction indicator
85 * @DMA_MEM_TO_MEM: Async/Memcpy mode
86 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
87 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
88 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
89 */
90enum dma_transfer_direction {
91 DMA_MEM_TO_MEM,
92 DMA_MEM_TO_DEV,
93 DMA_DEV_TO_MEM,
94 DMA_DEV_TO_DEV,
Shawn Guo62268ce2011-12-13 23:48:03 +080095 DMA_TRANS_NONE,
Vinod Koul49920bc2011-10-13 15:15:27 +053096};
Dan Williams7405f742007-01-02 11:10:43 -070097
98/**
Jassi Brarb14dab72011-10-13 12:33:30 +053099 * Interleaved Transfer Request
100 * ----------------------------
101 * A chunk is collection of contiguous bytes to be transfered.
102 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
103 * ICGs may or maynot change between chunks.
104 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
105 * that when repeated an integral number of times, specifies the transfer.
106 * A transfer template is specification of a Frame, the number of times
107 * it is to be repeated and other per-transfer attributes.
108 *
109 * Practically, a client driver would have ready a template for each
110 * type of transfer it is going to need during its lifetime and
111 * set only 'src_start' and 'dst_start' before submitting the requests.
112 *
113 *
114 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
115 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
116 *
117 * == Chunk size
118 * ... ICG
119 */
120
121/**
122 * struct data_chunk - Element of scatter-gather list that makes a frame.
123 * @size: Number of bytes to read from source.
124 * size_dst := fn(op, size_src), so doesn't mean much for destination.
125 * @icg: Number of bytes to jump after last src/dst address of this
126 * chunk and before first src/dst address for next chunk.
127 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
128 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
129 */
130struct data_chunk {
131 size_t size;
132 size_t icg;
133};
134
135/**
136 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
137 * and attributes.
138 * @src_start: Bus address of source for the first chunk.
139 * @dst_start: Bus address of destination for the first chunk.
140 * @dir: Specifies the type of Source and Destination.
141 * @src_inc: If the source address increments after reading from it.
142 * @dst_inc: If the destination address increments after writing to it.
143 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
144 * Otherwise, source is read contiguously (icg ignored).
145 * Ignored if src_inc is false.
146 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
147 * Otherwise, destination is filled contiguously (icg ignored).
148 * Ignored if dst_inc is false.
149 * @numf: Number of frames in this template.
150 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
151 * @sgl: Array of {chunk,icg} pairs that make up a frame.
152 */
153struct dma_interleaved_template {
154 dma_addr_t src_start;
155 dma_addr_t dst_start;
156 enum dma_transfer_direction dir;
157 bool src_inc;
158 bool dst_inc;
159 bool src_sgl;
160 bool dst_sgl;
161 size_t numf;
162 size_t frame_size;
163 struct data_chunk sgl[0];
164};
165
166/**
Dan Williams636bdea2008-04-17 20:17:26 -0700167 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700168 * control completion, and communicate status.
Dan Williamsd4c56f92008-02-02 19:49:58 -0700169 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700170 * this transaction
Guennadi Liakhovetskia88f6662009-12-10 18:35:15 +0100171 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700172 * acknowledges receipt, i.e. has has a chance to establish any dependency
173 * chains
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700174 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
175 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
176 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
177 * sources that were the result of a previous operation, in the case of a PQ
178 * operation it continues the calculation with new sources
Dan Williams0403e382009-09-08 17:42:50 -0700179 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
180 * on the result of this operation
Dan Williamsd4c56f92008-02-02 19:49:58 -0700181 */
Dan Williams636bdea2008-04-17 20:17:26 -0700182enum dma_ctrl_flags {
Dan Williamsd4c56f92008-02-02 19:49:58 -0700183 DMA_PREP_INTERRUPT = (1 << 0),
Dan Williams636bdea2008-04-17 20:17:26 -0700184 DMA_CTRL_ACK = (1 << 1),
Bartlomiej Zolnierkiewicz0776ae72013-10-18 19:35:33 +0200185 DMA_PREP_PQ_DISABLE_P = (1 << 2),
186 DMA_PREP_PQ_DISABLE_Q = (1 << 3),
187 DMA_PREP_CONTINUE = (1 << 4),
188 DMA_PREP_FENCE = (1 << 5),
Dan Williamsd4c56f92008-02-02 19:49:58 -0700189};
190
191/**
Linus Walleijc3635c72010-03-26 16:44:01 -0700192 * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
193 * on a running channel.
194 * @DMA_TERMINATE_ALL: terminate all ongoing transfers
195 * @DMA_PAUSE: pause ongoing transfers
196 * @DMA_RESUME: resume paused transfer
Linus Walleijc156d0a2010-08-04 13:37:33 +0200197 * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
198 * that need to runtime reconfigure the slave channels (as opposed to passing
199 * configuration data in statically from the platform). An additional
200 * argument of struct dma_slave_config must be passed in with this
201 * command.
Ira Snyder968f19a2010-09-30 11:46:46 +0000202 * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
203 * into external start mode.
Linus Walleijc3635c72010-03-26 16:44:01 -0700204 */
205enum dma_ctrl_cmd {
206 DMA_TERMINATE_ALL,
207 DMA_PAUSE,
208 DMA_RESUME,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200209 DMA_SLAVE_CONFIG,
Ira Snyder968f19a2010-09-30 11:46:46 +0000210 FSLDMA_EXTERNAL_START,
Linus Walleijc3635c72010-03-26 16:44:01 -0700211};
212
213/**
Dan Williamsad283ea2009-08-29 19:09:26 -0700214 * enum sum_check_bits - bit position of pq_check_flags
215 */
216enum sum_check_bits {
217 SUM_CHECK_P = 0,
218 SUM_CHECK_Q = 1,
219};
220
221/**
222 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
223 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
224 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
225 */
226enum sum_check_flags {
227 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
228 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
229};
230
231
232/**
Dan Williams7405f742007-01-02 11:10:43 -0700233 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
234 * See linux/cpumask.h
235 */
236typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
237
238/**
Chris Leechc13c8262006-05-23 17:18:44 -0700239 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
Chris Leechc13c8262006-05-23 17:18:44 -0700240 * @memcpy_count: transaction counter
241 * @bytes_transferred: byte counter
242 */
243
244struct dma_chan_percpu {
Chris Leechc13c8262006-05-23 17:18:44 -0700245 /* stats */
246 unsigned long memcpy_count;
247 unsigned long bytes_transferred;
248};
249
250/**
251 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700252 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700253 * @cookie: last cookie value returned to client
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000254 * @completed_cookie: last completed cookie for this channel
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700255 * @chan_id: channel ID for sysfs
Dan Williams41d5e592009-01-06 11:38:21 -0700256 * @dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700257 * @device_node: used to add this to the device chan list
258 * @local: per-cpu pointer to a struct dma_chan_percpu
Dan Williams7cc5bf92008-07-08 11:58:21 -0700259 * @client-count: how many clients are using this channel
Dan Williamsbec08512009-01-06 11:38:14 -0700260 * @table_count: number of appearances in the mem-to-mem allocation table
Dan Williams287d8592009-02-18 14:48:26 -0800261 * @private: private data for certain client-channel associations
Chris Leechc13c8262006-05-23 17:18:44 -0700262 */
263struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700264 struct dma_device *device;
265 dma_cookie_t cookie;
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000266 dma_cookie_t completed_cookie;
Chris Leechc13c8262006-05-23 17:18:44 -0700267
268 /* sysfs */
269 int chan_id;
Dan Williams41d5e592009-01-06 11:38:21 -0700270 struct dma_chan_dev *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700271
Chris Leechc13c8262006-05-23 17:18:44 -0700272 struct list_head device_node;
Tejun Heoa29d8b82010-02-02 14:39:15 +0900273 struct dma_chan_percpu __percpu *local;
Dan Williams7cc5bf92008-07-08 11:58:21 -0700274 int client_count;
Dan Williamsbec08512009-01-06 11:38:14 -0700275 int table_count;
Dan Williams287d8592009-02-18 14:48:26 -0800276 void *private;
Chris Leechc13c8262006-05-23 17:18:44 -0700277};
278
Dan Williams41d5e592009-01-06 11:38:21 -0700279/**
280 * struct dma_chan_dev - relate sysfs device node to backing channel device
281 * @chan - driver channel device
282 * @device - sysfs device
Dan Williams864498a2009-01-06 11:38:21 -0700283 * @dev_id - parent dma_device dev_id
284 * @idr_ref - reference count to gate release of dma_device dev_id
Dan Williams41d5e592009-01-06 11:38:21 -0700285 */
286struct dma_chan_dev {
287 struct dma_chan *chan;
288 struct device device;
Dan Williams864498a2009-01-06 11:38:21 -0700289 int dev_id;
290 atomic_t *idr_ref;
Dan Williams41d5e592009-01-06 11:38:21 -0700291};
292
Linus Walleijc156d0a2010-08-04 13:37:33 +0200293/**
294 * enum dma_slave_buswidth - defines bus with of the DMA slave
295 * device, source or target buses
296 */
297enum dma_slave_buswidth {
298 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
299 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
300 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
301 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
302 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
303};
304
305/**
306 * struct dma_slave_config - dma slave channel runtime config
307 * @direction: whether the data shall go in or out on this slave
Alexander Popov397321f2013-12-16 12:12:17 +0400308 * channel, right now. DMA_MEM_TO_DEV and DMA_DEV_TO_MEM are
309 * legal values.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200310 * @src_addr: this is the physical address where DMA slave data
311 * should be read (RX), if the source is memory this argument is
312 * ignored.
313 * @dst_addr: this is the physical address where DMA slave data
314 * should be written (TX), if the source is memory this argument
315 * is ignored.
316 * @src_addr_width: this is the width in bytes of the source (RX)
317 * register where DMA data shall be read. If the source
318 * is memory this may be ignored depending on architecture.
319 * Legal values: 1, 2, 4, 8.
320 * @dst_addr_width: same as src_addr_width but for destination
321 * target (TX) mutatis mutandis.
322 * @src_maxburst: the maximum number of words (note: words, as in
323 * units of the src_addr_width member, not bytes) that can be sent
324 * in one burst to the device. Typically something like half the
325 * FIFO depth on I/O peripherals so you don't overflow it. This
326 * may or may not be applicable on memory sources.
327 * @dst_maxburst: same as src_maxburst but for destination target
328 * mutatis mutandis.
Viresh Kumardcc043d2012-02-01 16:12:18 +0530329 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
330 * with 'true' if peripheral should be flow controller. Direction will be
331 * selected at Runtime.
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530332 * @slave_id: Slave requester id. Only valid for slave channels. The dma
333 * slave peripheral will have unique id as dma requester which need to be
334 * pass as slave config.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200335 *
336 * This struct is passed in as configuration data to a DMA engine
337 * in order to set up a certain channel for DMA transport at runtime.
338 * The DMA device/engine has to provide support for an additional
339 * command in the channel config interface, DMA_SLAVE_CONFIG
340 * and this struct will then be passed in as an argument to the
341 * DMA engine device_control() function.
342 *
343 * The rationale for adding configuration information to this struct
344 * is as follows: if it is likely that most DMA slave controllers in
345 * the world will support the configuration option, then make it
346 * generic. If not: if it is fixed so that it be sent in static from
347 * the platform data, then prefer to do that. Else, if it is neither
348 * fixed at runtime, nor generic enough (such as bus mastership on
349 * some CPU family and whatnot) then create a custom slave config
350 * struct and pass that, then make this config a member of that
351 * struct, if applicable.
352 */
353struct dma_slave_config {
Vinod Koul49920bc2011-10-13 15:15:27 +0530354 enum dma_transfer_direction direction;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200355 dma_addr_t src_addr;
356 dma_addr_t dst_addr;
357 enum dma_slave_buswidth src_addr_width;
358 enum dma_slave_buswidth dst_addr_width;
359 u32 src_maxburst;
360 u32 dst_maxburst;
Viresh Kumardcc043d2012-02-01 16:12:18 +0530361 bool device_fc;
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530362 unsigned int slave_id;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200363};
364
Vinod Koul221a27c72013-07-08 14:15:25 +0530365/* struct dma_slave_caps - expose capabilities of a slave channel only
366 *
367 * @src_addr_widths: bit mask of src addr widths the channel supports
368 * @dstn_addr_widths: bit mask of dstn addr widths the channel supports
369 * @directions: bit mask of slave direction the channel supported
370 * since the enum dma_transfer_direction is not defined as bits for each
371 * type of direction, the dma controller should fill (1 << <TYPE>) and same
372 * should be checked by controller as well
373 * @cmd_pause: true, if pause and thereby resume is supported
374 * @cmd_terminate: true, if terminate cmd is supported
Vinod Koul221a27c72013-07-08 14:15:25 +0530375 */
376struct dma_slave_caps {
377 u32 src_addr_widths;
378 u32 dstn_addr_widths;
379 u32 directions;
380 bool cmd_pause;
381 bool cmd_terminate;
Vinod Koul221a27c72013-07-08 14:15:25 +0530382};
383
Dan Williams41d5e592009-01-06 11:38:21 -0700384static inline const char *dma_chan_name(struct dma_chan *chan)
385{
386 return dev_name(&chan->dev->device);
387}
Dan Williamsd379b012007-07-09 11:56:42 -0700388
Chris Leechc13c8262006-05-23 17:18:44 -0700389void dma_chan_cleanup(struct kref *kref);
390
Chris Leechc13c8262006-05-23 17:18:44 -0700391/**
Dan Williams59b5ec22009-01-06 11:38:15 -0700392 * typedef dma_filter_fn - callback filter for dma_request_channel
393 * @chan: channel to be reviewed
394 * @filter_param: opaque parameter passed through dma_request_channel
395 *
396 * When this optional parameter is specified in a call to dma_request_channel a
397 * suitable channel is passed to this routine for further dispositioning before
398 * being returned. Where 'suitable' indicates a non-busy channel that
Dan Williams7dd60252009-01-06 11:38:19 -0700399 * satisfies the given capability mask. It returns 'true' to indicate that the
400 * channel is suitable.
Dan Williams59b5ec22009-01-06 11:38:15 -0700401 */
Dan Williams7dd60252009-01-06 11:38:19 -0700402typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
Dan Williams59b5ec22009-01-06 11:38:15 -0700403
Dan Williams7405f742007-01-02 11:10:43 -0700404typedef void (*dma_async_tx_callback)(void *dma_async_param);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200405
406struct dmaengine_unmap_data {
407 u8 to_cnt;
408 u8 from_cnt;
409 u8 bidi_cnt;
410 struct device *dev;
411 struct kref kref;
412 size_t len;
413 dma_addr_t addr[0];
414};
415
Dan Williams7405f742007-01-02 11:10:43 -0700416/**
417 * struct dma_async_tx_descriptor - async transaction descriptor
418 * ---dma generic offload fields---
419 * @cookie: tracking cookie for this transaction, set to -EBUSY if
420 * this tx is sitting on a dependency list
Dan Williams636bdea2008-04-17 20:17:26 -0700421 * @flags: flags to augment operation preparation, control completion, and
422 * communicate status
Dan Williams7405f742007-01-02 11:10:43 -0700423 * @phys: physical address of the descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700424 * @chan: target channel for this operation
425 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
Dan Williams7405f742007-01-02 11:10:43 -0700426 * @callback: routine to call after this operation is complete
427 * @callback_param: general parameter to pass to the callback routine
428 * ---async_tx api specific fields---
Dan Williams19242d72008-04-17 20:17:25 -0700429 * @next: at completion submit this descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700430 * @parent: pointer to the next level up in the dependency chain
Dan Williams19242d72008-04-17 20:17:25 -0700431 * @lock: protect the parent and next pointers
Dan Williams7405f742007-01-02 11:10:43 -0700432 */
433struct dma_async_tx_descriptor {
434 dma_cookie_t cookie;
Dan Williams636bdea2008-04-17 20:17:26 -0700435 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
Dan Williams7405f742007-01-02 11:10:43 -0700436 dma_addr_t phys;
Dan Williams7405f742007-01-02 11:10:43 -0700437 struct dma_chan *chan;
438 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700439 dma_async_tx_callback callback;
440 void *callback_param;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200441 struct dmaengine_unmap_data *unmap;
Dan Williams5fc6d892010-10-07 16:44:50 -0700442#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams19242d72008-04-17 20:17:25 -0700443 struct dma_async_tx_descriptor *next;
Dan Williams7405f742007-01-02 11:10:43 -0700444 struct dma_async_tx_descriptor *parent;
445 spinlock_t lock;
Dan Williamscaa20d972010-05-17 16:24:16 -0700446#endif
Dan Williams7405f742007-01-02 11:10:43 -0700447};
448
Dan Williams89716462013-10-18 19:35:25 +0200449#ifdef CONFIG_DMA_ENGINE
Dan Williamsd38a8c62013-10-18 19:35:23 +0200450static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
451 struct dmaengine_unmap_data *unmap)
452{
453 kref_get(&unmap->kref);
454 tx->unmap = unmap;
455}
456
Dan Williams89716462013-10-18 19:35:25 +0200457struct dmaengine_unmap_data *
458dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags);
Dan Williams45c463a2013-10-18 19:35:24 +0200459void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap);
Dan Williams89716462013-10-18 19:35:25 +0200460#else
461static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
462 struct dmaengine_unmap_data *unmap)
463{
464}
465static inline struct dmaengine_unmap_data *
466dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags)
467{
468 return NULL;
469}
470static inline void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap)
471{
472}
473#endif
Dan Williams45c463a2013-10-18 19:35:24 +0200474
Dan Williamsd38a8c62013-10-18 19:35:23 +0200475static inline void dma_descriptor_unmap(struct dma_async_tx_descriptor *tx)
476{
477 if (tx->unmap) {
Dan Williams45c463a2013-10-18 19:35:24 +0200478 dmaengine_unmap_put(tx->unmap);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200479 tx->unmap = NULL;
480 }
481}
482
Dan Williams5fc6d892010-10-07 16:44:50 -0700483#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williamscaa20d972010-05-17 16:24:16 -0700484static inline void txd_lock(struct dma_async_tx_descriptor *txd)
485{
486}
487static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
488{
489}
490static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
491{
492 BUG();
493}
494static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
495{
496}
497static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
498{
499}
500static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
501{
502 return NULL;
503}
504static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
505{
506 return NULL;
507}
508
509#else
510static inline void txd_lock(struct dma_async_tx_descriptor *txd)
511{
512 spin_lock_bh(&txd->lock);
513}
514static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
515{
516 spin_unlock_bh(&txd->lock);
517}
518static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
519{
520 txd->next = next;
521 next->parent = txd;
522}
523static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
524{
525 txd->parent = NULL;
526}
527static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
528{
529 txd->next = NULL;
530}
531static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
532{
533 return txd->parent;
534}
535static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
536{
537 return txd->next;
538}
539#endif
540
Chris Leechc13c8262006-05-23 17:18:44 -0700541/**
Linus Walleij07934482010-03-26 16:50:49 -0700542 * struct dma_tx_state - filled in to report the status of
543 * a transfer.
544 * @last: last completed DMA cookie
545 * @used: last issued DMA cookie (i.e. the one in progress)
546 * @residue: the remaining number of bytes left to transmit
547 * on the selected transfer for states DMA_IN_PROGRESS and
548 * DMA_PAUSED if this is implemented in the driver, else 0
549 */
550struct dma_tx_state {
551 dma_cookie_t last;
552 dma_cookie_t used;
553 u32 residue;
554};
555
556/**
Chris Leechc13c8262006-05-23 17:18:44 -0700557 * struct dma_device - info on the entity supplying DMA services
558 * @chancnt: how many DMA channels are supported
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900559 * @privatecnt: how many DMA channels are requested by dma_request_channel
Chris Leechc13c8262006-05-23 17:18:44 -0700560 * @channels: the list of struct dma_chan
561 * @global_node: list_head for global dma_device_list
Dan Williams7405f742007-01-02 11:10:43 -0700562 * @cap_mask: one or more dma_capability flags
563 * @max_xor: maximum number of xor sources, 0 if no capability
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700564 * @max_pq: maximum number of PQ sources and PQ-continue capability
Dan Williams83544ae2009-09-08 17:42:53 -0700565 * @copy_align: alignment shift for memcpy operations
566 * @xor_align: alignment shift for xor operations
567 * @pq_align: alignment shift for pq operations
568 * @fill_align: alignment shift for memset operations
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700569 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700570 * @dev: struct device reference for dma mapping api
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700571 * @device_alloc_chan_resources: allocate resources and return the
572 * number of allocated descriptors
573 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700574 * @device_prep_dma_memcpy: prepares a memcpy operation
575 * @device_prep_dma_xor: prepares a xor operation
Dan Williams099f53c2009-04-08 14:28:37 -0700576 * @device_prep_dma_xor_val: prepares a xor validation operation
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700577 * @device_prep_dma_pq: prepares a pq operation
578 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
Dan Williams7405f742007-01-02 11:10:43 -0700579 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700580 * @device_prep_slave_sg: prepares a slave dma operation
Sascha Hauer782bc952010-09-30 13:56:32 +0000581 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
582 * The function takes a buffer of size buf_len. The callback function will
583 * be called after period_len bytes have been transferred.
Jassi Brarb14dab72011-10-13 12:33:30 +0530584 * @device_prep_interleaved_dma: Transfer expression in a generic way.
Linus Walleijc3635c72010-03-26 16:44:01 -0700585 * @device_control: manipulate all pending operations on a channel, returns
586 * zero or error code
Linus Walleij07934482010-03-26 16:50:49 -0700587 * @device_tx_status: poll for transaction completion, the optional
588 * txstate parameter can be supplied with a pointer to get a
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300589 * struct with auxiliary transfer status information, otherwise the call
Linus Walleij07934482010-03-26 16:50:49 -0700590 * will just return a simple status code
Dan Williams7405f742007-01-02 11:10:43 -0700591 * @device_issue_pending: push pending transactions to hardware
Vinod Koul221a27c72013-07-08 14:15:25 +0530592 * @device_slave_caps: return the slave channel capabilities
Chris Leechc13c8262006-05-23 17:18:44 -0700593 */
594struct dma_device {
595
596 unsigned int chancnt;
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900597 unsigned int privatecnt;
Chris Leechc13c8262006-05-23 17:18:44 -0700598 struct list_head channels;
599 struct list_head global_node;
Dan Williams7405f742007-01-02 11:10:43 -0700600 dma_cap_mask_t cap_mask;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700601 unsigned short max_xor;
602 unsigned short max_pq;
Dan Williams83544ae2009-09-08 17:42:53 -0700603 u8 copy_align;
604 u8 xor_align;
605 u8 pq_align;
606 u8 fill_align;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700607 #define DMA_HAS_PQ_CONTINUE (1 << 15)
Chris Leechc13c8262006-05-23 17:18:44 -0700608
Chris Leechc13c8262006-05-23 17:18:44 -0700609 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700610 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700611
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700612 int (*device_alloc_chan_resources)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700613 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700614
615 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Dan Williams00367312008-02-02 19:49:57 -0700616 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700617 size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700618 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Dan Williams00367312008-02-02 19:49:57 -0700619 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700620 unsigned int src_cnt, size_t len, unsigned long flags);
Dan Williams099f53c2009-04-08 14:28:37 -0700621 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
Dan Williams00367312008-02-02 19:49:57 -0700622 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
Dan Williamsad283ea2009-08-29 19:09:26 -0700623 size_t len, enum sum_check_flags *result, unsigned long flags);
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700624 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
625 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
626 unsigned int src_cnt, const unsigned char *scf,
627 size_t len, unsigned long flags);
628 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
629 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
630 unsigned int src_cnt, const unsigned char *scf, size_t len,
631 enum sum_check_flags *pqres, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700632 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
Dan Williams636bdea2008-04-17 20:17:26 -0700633 struct dma_chan *chan, unsigned long flags);
Ira Snydera86ee032010-09-30 11:46:44 +0000634 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
635 struct dma_chan *chan,
636 struct scatterlist *dst_sg, unsigned int dst_nents,
637 struct scatterlist *src_sg, unsigned int src_nents,
638 unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700639
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700640 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
641 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Koul49920bc2011-10-13 15:15:27 +0530642 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500643 unsigned long flags, void *context);
Sascha Hauer782bc952010-09-30 13:56:32 +0000644 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
645 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500646 size_t period_len, enum dma_transfer_direction direction,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +0300647 unsigned long flags, void *context);
Jassi Brarb14dab72011-10-13 12:33:30 +0530648 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
649 struct dma_chan *chan, struct dma_interleaved_template *xt,
650 unsigned long flags);
Linus Walleij05827632010-05-17 16:30:42 -0700651 int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
652 unsigned long arg);
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700653
Linus Walleij07934482010-03-26 16:50:49 -0700654 enum dma_status (*device_tx_status)(struct dma_chan *chan,
655 dma_cookie_t cookie,
656 struct dma_tx_state *txstate);
Dan Williams7405f742007-01-02 11:10:43 -0700657 void (*device_issue_pending)(struct dma_chan *chan);
Vinod Koul221a27c72013-07-08 14:15:25 +0530658 int (*device_slave_caps)(struct dma_chan *chan, struct dma_slave_caps *caps);
Chris Leechc13c8262006-05-23 17:18:44 -0700659};
660
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000661static inline int dmaengine_device_control(struct dma_chan *chan,
662 enum dma_ctrl_cmd cmd,
663 unsigned long arg)
664{
Jon Mason944ea4d2012-11-11 23:03:20 +0000665 if (chan->device->device_control)
666 return chan->device->device_control(chan, cmd, arg);
Andy Shevchenko978c4172013-02-14 11:00:16 +0200667
668 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000669}
670
671static inline int dmaengine_slave_config(struct dma_chan *chan,
672 struct dma_slave_config *config)
673{
674 return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
675 (unsigned long)config);
676}
677
Andy Shevchenko61cc13a2013-01-10 10:52:56 +0200678static inline bool is_slave_direction(enum dma_transfer_direction direction)
679{
680 return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
681}
682
Vinod Koul90b44f82011-07-25 19:57:52 +0530683static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200684 struct dma_chan *chan, dma_addr_t buf, size_t len,
Vinod Koul49920bc2011-10-13 15:15:27 +0530685 enum dma_transfer_direction dir, unsigned long flags)
Vinod Koul90b44f82011-07-25 19:57:52 +0530686{
687 struct scatterlist sg;
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200688 sg_init_table(&sg, 1);
689 sg_dma_address(&sg) = buf;
690 sg_dma_len(&sg) = len;
Vinod Koul90b44f82011-07-25 19:57:52 +0530691
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500692 return chan->device->device_prep_slave_sg(chan, &sg, 1,
693 dir, flags, NULL);
Vinod Koul90b44f82011-07-25 19:57:52 +0530694}
695
Alexandre Bounine16052822012-03-08 16:11:18 -0500696static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
697 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
698 enum dma_transfer_direction dir, unsigned long flags)
699{
700 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500701 dir, flags, NULL);
Alexandre Bounine16052822012-03-08 16:11:18 -0500702}
703
Alexandre Bouninee42d98e2012-05-31 16:26:38 -0700704#ifdef CONFIG_RAPIDIO_DMA_ENGINE
705struct rio_dma_ext;
706static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
707 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
708 enum dma_transfer_direction dir, unsigned long flags,
709 struct rio_dma_ext *rio_ext)
710{
711 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
712 dir, flags, rio_ext);
713}
714#endif
715
Alexandre Bounine16052822012-03-08 16:11:18 -0500716static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
717 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Peter Ujfalusie7736cd2012-09-24 10:58:04 +0300718 size_t period_len, enum dma_transfer_direction dir,
719 unsigned long flags)
Alexandre Bounine16052822012-03-08 16:11:18 -0500720{
721 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +0300722 period_len, dir, flags, NULL);
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000723}
724
Barry Songa14acb42012-11-06 21:32:39 +0800725static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
726 struct dma_chan *chan, struct dma_interleaved_template *xt,
727 unsigned long flags)
728{
729 return chan->device->device_prep_interleaved_dma(chan, xt, flags);
730}
731
Vinod Koul221a27c72013-07-08 14:15:25 +0530732static inline int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps)
733{
734 if (!chan || !caps)
735 return -EINVAL;
736
737 /* check if the channel supports slave transactions */
738 if (!test_bit(DMA_SLAVE, chan->device->cap_mask.bits))
739 return -ENXIO;
740
741 if (chan->device->device_slave_caps)
742 return chan->device->device_slave_caps(chan, caps);
743
744 return -ENXIO;
745}
746
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000747static inline int dmaengine_terminate_all(struct dma_chan *chan)
748{
749 return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
750}
751
752static inline int dmaengine_pause(struct dma_chan *chan)
753{
754 return dmaengine_device_control(chan, DMA_PAUSE, 0);
755}
756
757static inline int dmaengine_resume(struct dma_chan *chan)
758{
759 return dmaengine_device_control(chan, DMA_RESUME, 0);
760}
761
Lars-Peter Clausen3052cc22012-06-11 20:11:40 +0200762static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
763 dma_cookie_t cookie, struct dma_tx_state *state)
764{
765 return chan->device->device_tx_status(chan, cookie, state);
766}
767
Russell King - ARM Linux98d530f2011-01-01 23:00:23 +0000768static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000769{
770 return desc->tx_submit(desc);
771}
772
Dan Williams83544ae2009-09-08 17:42:53 -0700773static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
774{
775 size_t mask;
776
777 if (!align)
778 return true;
779 mask = (1 << align) - 1;
780 if (mask & (off1 | off2 | len))
781 return false;
782 return true;
783}
784
785static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
786 size_t off2, size_t len)
787{
788 return dmaengine_check_align(dev->copy_align, off1, off2, len);
789}
790
791static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
792 size_t off2, size_t len)
793{
794 return dmaengine_check_align(dev->xor_align, off1, off2, len);
795}
796
797static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
798 size_t off2, size_t len)
799{
800 return dmaengine_check_align(dev->pq_align, off1, off2, len);
801}
802
803static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
804 size_t off2, size_t len)
805{
806 return dmaengine_check_align(dev->fill_align, off1, off2, len);
807}
808
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700809static inline void
810dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
811{
812 dma->max_pq = maxpq;
813 if (has_pq_continue)
814 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
815}
816
817static inline bool dmaf_continue(enum dma_ctrl_flags flags)
818{
819 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
820}
821
822static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
823{
824 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
825
826 return (flags & mask) == mask;
827}
828
829static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
830{
831 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
832}
833
Mathieu Lacaged3f3cf82010-08-14 15:02:44 +0200834static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700835{
836 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
837}
838
839/* dma_maxpq - reduce maxpq in the face of continued operations
840 * @dma - dma device with PQ capability
841 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
842 *
843 * When an engine does not support native continuation we need 3 extra
844 * source slots to reuse P and Q with the following coefficients:
845 * 1/ {00} * P : remove P from Q', but use it as a source for P'
846 * 2/ {01} * Q : use Q to continue Q' calculation
847 * 3/ {00} * Q : subtract Q from P' to cancel (2)
848 *
849 * In the case where P is disabled we only need 1 extra source:
850 * 1/ {01} * Q : use Q to continue Q' calculation
851 */
852static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
853{
854 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
855 return dma_dev_to_maxpq(dma);
856 else if (dmaf_p_disabled_continue(flags))
857 return dma_dev_to_maxpq(dma) - 1;
858 else if (dmaf_continue(flags))
859 return dma_dev_to_maxpq(dma) - 3;
860 BUG();
861}
862
Chris Leechc13c8262006-05-23 17:18:44 -0700863/* --- public DMA engine API --- */
864
Dan Williams649274d2009-01-11 00:20:39 -0800865#ifdef CONFIG_DMA_ENGINE
Dan Williams209b84a2009-01-06 11:38:17 -0700866void dmaengine_get(void);
867void dmaengine_put(void);
Dan Williams649274d2009-01-11 00:20:39 -0800868#else
869static inline void dmaengine_get(void)
870{
871}
872static inline void dmaengine_put(void)
873{
874}
875#endif
876
David S. Millerb4bd07c2009-02-06 22:06:43 -0800877#ifdef CONFIG_NET_DMA
878#define net_dmaengine_get() dmaengine_get()
879#define net_dmaengine_put() dmaengine_put()
880#else
881static inline void net_dmaengine_get(void)
882{
883}
884static inline void net_dmaengine_put(void)
885{
886}
887#endif
888
Dan Williams729b5d12009-03-25 09:13:25 -0700889#ifdef CONFIG_ASYNC_TX_DMA
890#define async_dmaengine_get() dmaengine_get()
891#define async_dmaengine_put() dmaengine_put()
Dan Williams5fc6d892010-10-07 16:44:50 -0700892#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams138f4c32009-09-08 17:42:51 -0700893#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
894#else
Dan Williams729b5d12009-03-25 09:13:25 -0700895#define async_dma_find_channel(type) dma_find_channel(type)
Dan Williams5fc6d892010-10-07 16:44:50 -0700896#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
Dan Williams729b5d12009-03-25 09:13:25 -0700897#else
898static inline void async_dmaengine_get(void)
899{
900}
901static inline void async_dmaengine_put(void)
902{
903}
904static inline struct dma_chan *
905async_dma_find_channel(enum dma_transaction_type type)
906{
907 return NULL;
908}
Dan Williams138f4c32009-09-08 17:42:51 -0700909#endif /* CONFIG_ASYNC_TX_DMA */
Dan Williams729b5d12009-03-25 09:13:25 -0700910
Dan Williams7405f742007-01-02 11:10:43 -0700911dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
912 void *dest, void *src, size_t len);
913dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
914 struct page *page, unsigned int offset, void *kdata, size_t len);
915dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700916 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
Dan Williams7405f742007-01-02 11:10:43 -0700917 unsigned int src_off, size_t len);
918void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
919 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700920
Dan Williams08398752008-07-17 17:59:56 -0700921static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -0700922{
Dan Williams636bdea2008-04-17 20:17:26 -0700923 tx->flags |= DMA_CTRL_ACK;
924}
925
Guennadi Liakhovetskief560682009-01-19 15:36:21 -0700926static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
927{
928 tx->flags &= ~DMA_CTRL_ACK;
929}
930
Dan Williams08398752008-07-17 17:59:56 -0700931static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
Dan Williams636bdea2008-04-17 20:17:26 -0700932{
Dan Williams08398752008-07-17 17:59:56 -0700933 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
Chris Leechc13c8262006-05-23 17:18:44 -0700934}
935
Dan Williams7405f742007-01-02 11:10:43 -0700936#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
937static inline void
938__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
939{
940 set_bit(tx_type, dstp->bits);
941}
942
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900943#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
944static inline void
945__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
946{
947 clear_bit(tx_type, dstp->bits);
948}
949
Dan Williams33df8ca2009-01-06 11:38:15 -0700950#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
951static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
952{
953 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
954}
955
Dan Williams7405f742007-01-02 11:10:43 -0700956#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
957static inline int
958__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
959{
960 return test_bit(tx_type, srcp->bits);
961}
962
963#define for_each_dma_cap_mask(cap, mask) \
Akinobu Mitae5a087f2012-10-26 23:35:15 +0900964 for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
Dan Williams7405f742007-01-02 11:10:43 -0700965
Chris Leechc13c8262006-05-23 17:18:44 -0700966/**
Dan Williams7405f742007-01-02 11:10:43 -0700967 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700968 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -0700969 *
970 * This allows drivers to push copies to HW in batches,
971 * reducing MMIO writes where possible.
972 */
Dan Williams7405f742007-01-02 11:10:43 -0700973static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -0700974{
Dan Williamsec8670f2008-03-01 07:51:29 -0700975 chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700976}
977
978/**
Dan Williams7405f742007-01-02 11:10:43 -0700979 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -0700980 * @chan: DMA channel
981 * @cookie: transaction identifier to check status of
982 * @last: returns last completed cookie, can be NULL
983 * @used: returns last issued cookie, can be NULL
984 *
985 * If @last and @used are passed in, upon return they reflect the driver
986 * internal state and can be used with dma_async_is_complete() to check
987 * the status of multiple cookies without re-checking hardware state.
988 */
Dan Williams7405f742007-01-02 11:10:43 -0700989static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700990 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
991{
Linus Walleij07934482010-03-26 16:50:49 -0700992 struct dma_tx_state state;
993 enum dma_status status;
994
995 status = chan->device->device_tx_status(chan, cookie, &state);
996 if (last)
997 *last = state.last;
998 if (used)
999 *used = state.used;
1000 return status;
Chris Leechc13c8262006-05-23 17:18:44 -07001001}
1002
1003/**
1004 * dma_async_is_complete - test a cookie against chan state
1005 * @cookie: transaction identifier to test status of
1006 * @last_complete: last know completed transaction
1007 * @last_used: last cookie value handed out
1008 *
Bartlomiej Zolnierkiewicze239345f2012-11-08 10:01:01 +00001009 * dma_async_is_complete() is used in dma_async_is_tx_complete()
Sebastian Siewior8a5703f2008-04-21 22:38:45 +00001010 * the test logic is separated for lightweight testing of multiple cookies
Chris Leechc13c8262006-05-23 17:18:44 -07001011 */
1012static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
1013 dma_cookie_t last_complete, dma_cookie_t last_used)
1014{
1015 if (last_complete <= last_used) {
1016 if ((cookie <= last_complete) || (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301017 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001018 } else {
1019 if ((cookie <= last_complete) && (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301020 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001021 }
1022 return DMA_IN_PROGRESS;
1023}
1024
Dan Williamsbca34692010-03-26 16:52:10 -07001025static inline void
1026dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
1027{
1028 if (st) {
1029 st->last = last;
1030 st->used = used;
1031 st->residue = residue;
1032 }
1033}
1034
Dan Williams07f22112009-01-05 17:14:31 -07001035#ifdef CONFIG_DMA_ENGINE
Jon Mason4a43f392013-09-09 16:51:59 -07001036struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
1037enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Dan Williams07f22112009-01-05 17:14:31 -07001038enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
Dan Williamsc50331e2009-01-19 15:33:14 -07001039void dma_issue_pending_all(void);
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001040struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
1041 dma_filter_fn fn, void *fn_param);
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001042struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001043void dma_release_channel(struct dma_chan *chan);
Dan Williams07f22112009-01-05 17:14:31 -07001044#else
Jon Mason4a43f392013-09-09 16:51:59 -07001045static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
1046{
1047 return NULL;
1048}
1049static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
1050{
Vinod Kouladfedd92013-10-16 13:29:02 +05301051 return DMA_COMPLETE;
Jon Mason4a43f392013-09-09 16:51:59 -07001052}
Dan Williams07f22112009-01-05 17:14:31 -07001053static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
1054{
Vinod Kouladfedd92013-10-16 13:29:02 +05301055 return DMA_COMPLETE;
Dan Williams07f22112009-01-05 17:14:31 -07001056}
Dan Williamsc50331e2009-01-19 15:33:14 -07001057static inline void dma_issue_pending_all(void)
1058{
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001059}
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001060static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001061 dma_filter_fn fn, void *fn_param)
1062{
1063 return NULL;
1064}
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001065static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001066 const char *name)
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001067{
Vinod Kould18d5f52012-09-25 16:18:55 +05301068 return NULL;
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001069}
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001070static inline void dma_release_channel(struct dma_chan *chan)
1071{
Dan Williamsc50331e2009-01-19 15:33:14 -07001072}
Dan Williams07f22112009-01-05 17:14:31 -07001073#endif
Chris Leechc13c8262006-05-23 17:18:44 -07001074
1075/* --- DMA device --- */
1076
1077int dma_async_device_register(struct dma_device *device);
1078void dma_async_device_unregister(struct dma_device *device);
Dan Williams07f22112009-01-05 17:14:31 -07001079void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
Zhangfei Gao7bb587f2013-06-28 20:39:12 +08001080struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
Dave Jianga2bd1142012-04-04 16:10:46 -07001081struct dma_chan *net_dma_find_channel(void);
Dan Williams59b5ec22009-01-06 11:38:15 -07001082#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
Matt Porter864ef692013-02-01 18:22:52 +00001083#define dma_request_slave_channel_compat(mask, x, y, dev, name) \
1084 __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
1085
1086static inline struct dma_chan
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001087*__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
1088 dma_filter_fn fn, void *fn_param,
1089 struct device *dev, char *name)
Matt Porter864ef692013-02-01 18:22:52 +00001090{
1091 struct dma_chan *chan;
1092
1093 chan = dma_request_slave_channel(dev, name);
1094 if (chan)
1095 return chan;
1096
1097 return __dma_request_channel(mask, fn, fn_param);
1098}
Chris Leechc13c8262006-05-23 17:18:44 -07001099
Chris Leechde5506e2006-05-23 17:50:37 -07001100/* --- Helper iov-locking functions --- */
1101
1102struct dma_page_list {
Al Virob2ddb902008-03-29 03:09:38 +00001103 char __user *base_address;
Chris Leechde5506e2006-05-23 17:50:37 -07001104 int nr_pages;
1105 struct page **pages;
1106};
1107
1108struct dma_pinned_list {
1109 int nr_iovecs;
1110 struct dma_page_list page_list[0];
1111};
1112
1113struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
1114void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
1115
1116dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
1117 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
1118dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
1119 struct dma_pinned_list *pinned_list, struct page *page,
1120 unsigned int offset, size_t len);
1121
Chris Leechc13c8262006-05-23 17:18:44 -07001122#endif /* DMAENGINE_H */