blob: 03a9f208c06b0d2c77bb41cbeca33ff3dd705190 [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
30#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Thierry Reding10a85122012-11-21 15:31:35 +010032#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080033#include <linux/i2c.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Lukas Wunner5cb8eaa2016-01-11 20:09:20 +010035#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drmP.h>
37#include <drm/drm_edid.h>
Dave Airlie40d9b042014-10-20 16:29:33 +100038#include <drm/drm_displayid.h>
Dave Airlief453ba02008-11-07 14:05:41 -080039
Adam Jackson13931572010-08-03 14:38:19 -040040#define version_greater(edid, maj, min) \
41 (((edid)->version > (maj)) || \
42 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080043
Adam Jacksond1ff6402010-03-29 21:43:26 +000044#define EDID_EST_TIMINGS 16
45#define EDID_STD_TIMINGS 8
46#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080047
48/*
49 * EDID blocks out in the wild have a variety of bugs, try to collect
50 * them here (note that userspace may work around broken monitors first,
51 * but fixes should make their way here so that the kernel "just works"
52 * on as many displays as possible).
53 */
54
55/* First detailed mode wrong, use largest 60Hz mode */
56#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
57/* Reported 135MHz pixel clock is too high, needs adjustment */
58#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
59/* Prefer the largest mode at 75 Hz */
60#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
61/* Detail timing is in cm not mm */
62#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
63/* Detailed timing descriptors have bogus size values, so just take the
64 * maximum size and use that.
65 */
66#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
67/* Monitor forgot to set the first detailed is preferred bit. */
68#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
69/* use +hsync +vsync for detailed mode */
70#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040071/* Force reduced-blanking timings for detailed modes */
72#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010073/* Force 8bpc */
74#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020075/* Force 12bpc */
76#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020077/* Force 6bpc */
78#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Mario Kleiner5438f892017-04-21 17:05:08 +020079/* Force 10bpc */
80#define EDID_QUIRK_FORCE_10BPC (1 << 11)
Alex Deucher3c537882010-02-05 04:21:19 -050081
Adam Jackson13931572010-08-03 14:38:19 -040082struct detailed_mode_closure {
83 struct drm_connector *connector;
84 struct edid *edid;
85 bool preferred;
86 u32 quirks;
87 int modes;
88};
Dave Airlief453ba02008-11-07 14:05:41 -080089
Zhao Yakui5c612592009-06-22 13:17:10 +080090#define LEVEL_DMT 0
91#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000092#define LEVEL_GTF2 2
93#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +080094
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -070095/*Enum storing luminance types for HDR blocks in EDID*/
96enum luminance_value {
97 NO_LUMINANCE_DATA = 3,
98 MAXIMUM_LUMINANCE = 4,
99 FRAME_AVERAGE_LUMINANCE = 5,
100 MINIMUM_LUMINANCE = 6
101};
102
Jani Nikula14ec1cf2017-04-04 19:32:18 +0000103static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -0500104 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -0800105 int product_id;
106 u32 quirks;
107} edid_quirk_list[] = {
108 /* Acer AL1706 */
109 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
110 /* Acer F51 */
111 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
112 /* Unknown Acer */
113 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
114
Mario Kleinere10aec62016-07-06 12:05:44 +0200115 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
116 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
117
Kai-Heng Feng6f1e00f2018-02-18 16:53:59 +0800118 /* CPT panel of Asus UX303LA reports 8 bpc, but is a 6 bpc panel */
119 { "CPT", 0x17df, EDID_QUIRK_FORCE_6BPC },
120
Dave Airlief453ba02008-11-07 14:05:41 -0800121 /* Belinea 10 15 55 */
122 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
123 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
124
125 /* Envision Peripherals, Inc. EN-7100e */
126 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000127 /* Envision EN2028 */
128 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800129
130 /* Funai Electronics PM36B */
131 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
132 EDID_QUIRK_DETAILED_IN_CM },
133
Mario Kleiner5438f892017-04-21 17:05:08 +0200134 /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
135 { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
136
Dave Airlief453ba02008-11-07 14:05:41 -0800137 /* LG Philips LCD LP154W01-A5 */
138 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
139 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
140
141 /* Philips 107p5 CRT */
142 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
143
144 /* Proview AY765C */
145 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
146
147 /* Samsung SyncMaster 205BW. Note: irony */
148 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
149 /* Samsung SyncMaster 22[5-6]BW */
150 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
151 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400152
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200153 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
154 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
155
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400156 /* ViewSonic VA2026w */
157 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400158
159 /* Medion MD 30217 PG */
160 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100161
162 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
163 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Tomeu Vizosoec8e40b2017-02-20 16:25:45 +0100164
165 /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
166 { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
Dave Airlief453ba02008-11-07 14:05:41 -0800167};
168
Thierry Redinga6b21832012-11-23 15:01:42 +0100169/*
170 * Autogenerated from the DMT spec.
171 * This table is copied from xfree86/modes/xf86EdidModes.c.
172 */
173static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300174 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100175 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
176 736, 832, 0, 350, 382, 385, 445, 0,
177 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300178 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100179 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
180 736, 832, 0, 400, 401, 404, 445, 0,
181 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300182 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100183 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
184 828, 936, 0, 400, 401, 404, 446, 0,
185 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300186 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100187 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300188 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100189 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300190 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100191 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
192 704, 832, 0, 480, 489, 492, 520, 0,
193 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300194 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100195 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
196 720, 840, 0, 480, 481, 484, 500, 0,
197 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300198 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100199 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
200 752, 832, 0, 480, 481, 484, 509, 0,
201 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300202 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100203 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
204 896, 1024, 0, 600, 601, 603, 625, 0,
205 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300206 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100207 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
208 968, 1056, 0, 600, 601, 605, 628, 0,
209 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300210 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100211 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
212 976, 1040, 0, 600, 637, 643, 666, 0,
213 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300214 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100215 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
216 896, 1056, 0, 600, 601, 604, 625, 0,
217 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300218 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100219 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
220 896, 1048, 0, 600, 601, 604, 631, 0,
221 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300222 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100223 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
224 880, 960, 0, 600, 603, 607, 636, 0,
225 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300226 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100227 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
228 976, 1088, 0, 480, 486, 494, 517, 0,
229 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300230 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100231 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100232 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100233 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300234 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300235 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100236 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
237 1184, 1344, 0, 768, 771, 777, 806, 0,
238 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300239 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100240 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
241 1184, 1328, 0, 768, 771, 777, 806, 0,
242 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300243 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100244 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
245 1136, 1312, 0, 768, 769, 772, 800, 0,
246 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300247 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100248 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
249 1168, 1376, 0, 768, 769, 772, 808, 0,
250 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300251 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100252 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
253 1104, 1184, 0, 768, 771, 775, 813, 0,
254 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300255 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100256 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
257 1344, 1600, 0, 864, 865, 868, 900, 0,
258 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300259 /* 0x55 - 1280x720@60Hz */
260 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
261 1430, 1650, 0, 720, 725, 730, 750, 0,
262 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300263 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100264 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
265 1360, 1440, 0, 768, 771, 778, 790, 0,
266 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300267 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100268 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
269 1472, 1664, 0, 768, 771, 778, 798, 0,
270 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300271 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100272 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
273 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300274 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300275 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100276 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
277 1496, 1712, 0, 768, 771, 778, 809, 0,
278 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300279 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100280 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
281 1360, 1440, 0, 768, 771, 778, 813, 0,
282 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300283 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100284 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
285 1360, 1440, 0, 800, 803, 809, 823, 0,
286 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300287 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100288 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
289 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300290 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300291 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100292 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
293 1488, 1696, 0, 800, 803, 809, 838, 0,
294 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300295 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100296 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
297 1496, 1712, 0, 800, 803, 809, 843, 0,
298 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300299 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100300 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
301 1360, 1440, 0, 800, 803, 809, 847, 0,
302 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300303 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100304 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
305 1488, 1800, 0, 960, 961, 964, 1000, 0,
306 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300307 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100308 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
309 1504, 1728, 0, 960, 961, 964, 1011, 0,
310 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300311 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100312 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
313 1360, 1440, 0, 960, 963, 967, 1017, 0,
314 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300315 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100316 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
317 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
318 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300319 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100320 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
321 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
322 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300323 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100324 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
325 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
326 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300327 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100328 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
329 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
330 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300331 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100332 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
333 1536, 1792, 0, 768, 771, 777, 795, 0,
334 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300335 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100336 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
337 1440, 1520, 0, 768, 771, 776, 813, 0,
338 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300339 /* 0x51 - 1366x768@60Hz */
340 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
341 1579, 1792, 0, 768, 771, 774, 798, 0,
342 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
343 /* 0x56 - 1366x768@60Hz */
344 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
345 1436, 1500, 0, 768, 769, 772, 800, 0,
346 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300347 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100348 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
349 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
350 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300351 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100352 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
353 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
354 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300355 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100356 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
357 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
358 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300359 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100360 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
361 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
362 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300363 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100364 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
365 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
366 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300367 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100368 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
369 1520, 1600, 0, 900, 903, 909, 926, 0,
370 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300371 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100372 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
373 1672, 1904, 0, 900, 903, 909, 934, 0,
374 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300375 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100376 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
377 1688, 1936, 0, 900, 903, 909, 942, 0,
378 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300379 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100380 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
381 1696, 1952, 0, 900, 903, 909, 948, 0,
382 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300383 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100384 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
385 1520, 1600, 0, 900, 903, 909, 953, 0,
386 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300387 /* 0x53 - 1600x900@60Hz */
388 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
389 1704, 1800, 0, 900, 901, 904, 1000, 0,
390 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300391 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100392 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
393 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
394 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300395 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100396 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
397 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
398 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300399 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100400 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
401 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
402 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300403 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100404 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
405 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
406 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300407 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100408 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
409 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
410 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300411 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100412 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
413 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
414 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300415 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100416 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
417 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
418 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300419 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100420 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
421 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
422 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300423 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100424 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
425 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
426 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300427 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100428 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
429 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
430 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300431 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100432 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
433 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
434 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300435 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100436 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
437 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
438 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300439 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100440 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
441 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
442 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300443 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100444 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
445 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
446 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300447 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100448 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
449 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
450 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300451 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100452 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300453 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100454 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300455 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100456 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
457 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
458 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300459 /* 0x52 - 1920x1080@60Hz */
460 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
461 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
462 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300463 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100464 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
465 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
466 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300467 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100468 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
469 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
470 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300471 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100472 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
473 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
474 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300475 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100476 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
477 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
478 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300479 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100480 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
481 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
482 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300483 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100484 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
485 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
486 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300487 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100488 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
489 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
490 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300491 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100492 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
493 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
494 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300495 /* 0x54 - 2048x1152@60Hz */
496 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
497 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
498 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300499 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100500 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
501 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
502 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300503 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100504 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
505 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
506 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300507 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100508 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
509 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
510 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300511 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100512 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
513 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
514 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300515 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100516 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
517 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
518 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300519 /* 0x57 - 4096x2160@60Hz RB */
520 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
521 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
522 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
523 /* 0x58 - 4096x2160@59.94Hz RB */
524 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
525 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
526 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100527};
528
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300529/*
530 * These more or less come from the DMT spec. The 720x400 modes are
531 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
532 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
533 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
534 * mode.
535 *
536 * The DMT modes have been fact-checked; the rest are mild guesses.
537 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100538static const struct drm_display_mode edid_est_modes[] = {
539 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
540 968, 1056, 0, 600, 601, 605, 628, 0,
541 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
542 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
543 896, 1024, 0, 600, 601, 603, 625, 0,
544 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
545 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
546 720, 840, 0, 480, 481, 484, 500, 0,
547 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
548 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100549 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100550 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
551 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
552 768, 864, 0, 480, 483, 486, 525, 0,
553 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100554 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100555 752, 800, 0, 480, 490, 492, 525, 0,
556 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
557 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
558 846, 900, 0, 400, 421, 423, 449, 0,
559 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
560 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
561 846, 900, 0, 400, 412, 414, 449, 0,
562 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
563 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
564 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
565 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100566 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100567 1136, 1312, 0, 768, 769, 772, 800, 0,
568 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
569 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
570 1184, 1328, 0, 768, 771, 777, 806, 0,
571 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
572 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
573 1184, 1344, 0, 768, 771, 777, 806, 0,
574 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
575 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
576 1208, 1264, 0, 768, 768, 776, 817, 0,
577 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
578 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
579 928, 1152, 0, 624, 625, 628, 667, 0,
580 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
581 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
582 896, 1056, 0, 600, 601, 604, 625, 0,
583 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
584 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
585 976, 1040, 0, 600, 637, 643, 666, 0,
586 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
587 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
588 1344, 1600, 0, 864, 865, 868, 900, 0,
589 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
590};
591
592struct minimode {
593 short w;
594 short h;
595 short r;
596 short rb;
597};
598
599static const struct minimode est3_modes[] = {
600 /* byte 6 */
601 { 640, 350, 85, 0 },
602 { 640, 400, 85, 0 },
603 { 720, 400, 85, 0 },
604 { 640, 480, 85, 0 },
605 { 848, 480, 60, 0 },
606 { 800, 600, 85, 0 },
607 { 1024, 768, 85, 0 },
608 { 1152, 864, 75, 0 },
609 /* byte 7 */
610 { 1280, 768, 60, 1 },
611 { 1280, 768, 60, 0 },
612 { 1280, 768, 75, 0 },
613 { 1280, 768, 85, 0 },
614 { 1280, 960, 60, 0 },
615 { 1280, 960, 85, 0 },
616 { 1280, 1024, 60, 0 },
617 { 1280, 1024, 85, 0 },
618 /* byte 8 */
619 { 1360, 768, 60, 0 },
620 { 1440, 900, 60, 1 },
621 { 1440, 900, 60, 0 },
622 { 1440, 900, 75, 0 },
623 { 1440, 900, 85, 0 },
624 { 1400, 1050, 60, 1 },
625 { 1400, 1050, 60, 0 },
626 { 1400, 1050, 75, 0 },
627 /* byte 9 */
628 { 1400, 1050, 85, 0 },
629 { 1680, 1050, 60, 1 },
630 { 1680, 1050, 60, 0 },
631 { 1680, 1050, 75, 0 },
632 { 1680, 1050, 85, 0 },
633 { 1600, 1200, 60, 0 },
634 { 1600, 1200, 65, 0 },
635 { 1600, 1200, 70, 0 },
636 /* byte 10 */
637 { 1600, 1200, 75, 0 },
638 { 1600, 1200, 85, 0 },
639 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300640 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100641 { 1856, 1392, 60, 0 },
642 { 1856, 1392, 75, 0 },
643 { 1920, 1200, 60, 1 },
644 { 1920, 1200, 60, 0 },
645 /* byte 11 */
646 { 1920, 1200, 75, 0 },
647 { 1920, 1200, 85, 0 },
648 { 1920, 1440, 60, 0 },
649 { 1920, 1440, 75, 0 },
650};
651
652static const struct minimode extra_modes[] = {
653 { 1024, 576, 60, 0 },
654 { 1366, 768, 60, 0 },
655 { 1600, 900, 60, 0 },
656 { 1680, 945, 60, 0 },
657 { 1920, 1080, 60, 0 },
658 { 2048, 1152, 60, 0 },
659 { 2048, 1536, 60, 0 },
660};
661
662/*
663 * Probably taken from CEA-861 spec.
664 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
Jani Nikulad9278b42016-01-08 13:21:51 +0200665 *
666 * Index using the VIC.
Thierry Redinga6b21832012-11-23 15:01:42 +0100667 */
668static const struct drm_display_mode edid_cea_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +0200669 /* 0 - dummy, VICs start at 1 */
670 { },
Thierry Redinga6b21832012-11-23 15:01:42 +0100671 /* 1 - 640x480@60Hz */
672 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
673 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300674 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530675 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100676 /* 2 - 720x480@60Hz */
677 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
678 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300679 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530680 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100681 /* 3 - 720x480@60Hz */
682 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
683 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300684 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530685 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100686 /* 4 - 1280x720@60Hz */
687 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
688 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300689 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530690 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100691 /* 5 - 1920x1080i@60Hz */
692 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
693 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
694 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300695 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530696 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700697 /* 6 - 720(1440)x480i@60Hz */
698 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
699 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100700 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300701 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530702 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700703 /* 7 - 720(1440)x480i@60Hz */
704 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
705 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100706 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300707 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530708 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700709 /* 8 - 720(1440)x240@60Hz */
710 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
711 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100712 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300713 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530714 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700715 /* 9 - 720(1440)x240@60Hz */
716 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
717 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100718 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300719 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530720 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100721 /* 10 - 2880x480i@60Hz */
722 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
723 3204, 3432, 0, 480, 488, 494, 525, 0,
724 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300725 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530726 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100727 /* 11 - 2880x480i@60Hz */
728 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
729 3204, 3432, 0, 480, 488, 494, 525, 0,
730 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300731 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530732 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100733 /* 12 - 2880x240@60Hz */
734 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
735 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300736 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530737 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100738 /* 13 - 2880x240@60Hz */
739 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
740 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300741 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530742 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100743 /* 14 - 1440x480@60Hz */
744 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
745 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300746 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530747 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100748 /* 15 - 1440x480@60Hz */
749 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
750 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300751 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530752 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100753 /* 16 - 1920x1080@60Hz */
754 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
755 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300756 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530757 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100758 /* 17 - 720x576@50Hz */
759 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
760 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300761 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530762 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100763 /* 18 - 720x576@50Hz */
764 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
765 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300766 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530767 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100768 /* 19 - 1280x720@50Hz */
769 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
770 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300771 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530772 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100773 /* 20 - 1920x1080i@50Hz */
774 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
775 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
776 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300777 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530778 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700779 /* 21 - 720(1440)x576i@50Hz */
780 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
781 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100782 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300783 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530784 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700785 /* 22 - 720(1440)x576i@50Hz */
786 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
787 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100788 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300789 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530790 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700791 /* 23 - 720(1440)x288@50Hz */
792 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
793 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100794 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300795 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530796 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700797 /* 24 - 720(1440)x288@50Hz */
798 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
799 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100800 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300801 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530802 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100803 /* 25 - 2880x576i@50Hz */
804 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
805 3180, 3456, 0, 576, 580, 586, 625, 0,
806 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300807 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530808 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100809 /* 26 - 2880x576i@50Hz */
810 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
811 3180, 3456, 0, 576, 580, 586, 625, 0,
812 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300813 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530814 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100815 /* 27 - 2880x288@50Hz */
816 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
817 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300818 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530819 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100820 /* 28 - 2880x288@50Hz */
821 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
822 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300823 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530824 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100825 /* 29 - 1440x576@50Hz */
826 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
827 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300828 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530829 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100830 /* 30 - 1440x576@50Hz */
831 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
832 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300833 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530834 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100835 /* 31 - 1920x1080@50Hz */
836 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
837 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300838 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530839 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100840 /* 32 - 1920x1080@24Hz */
841 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
842 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300843 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530844 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100845 /* 33 - 1920x1080@25Hz */
846 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
847 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300848 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530849 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100850 /* 34 - 1920x1080@30Hz */
851 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
852 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300853 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530854 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100855 /* 35 - 2880x480@60Hz */
856 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
857 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300858 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530859 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100860 /* 36 - 2880x480@60Hz */
861 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
862 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300863 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530864 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100865 /* 37 - 2880x576@50Hz */
866 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
867 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300868 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530869 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100870 /* 38 - 2880x576@50Hz */
871 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
872 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300873 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530874 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100875 /* 39 - 1920x1080i@50Hz */
876 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
877 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
878 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300879 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530880 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100881 /* 40 - 1920x1080i@100Hz */
882 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
883 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
884 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300885 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530886 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100887 /* 41 - 1280x720@100Hz */
888 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
889 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300890 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530891 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100892 /* 42 - 720x576@100Hz */
893 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
894 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300895 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530896 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100897 /* 43 - 720x576@100Hz */
898 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
899 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300900 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530901 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700902 /* 44 - 720(1440)x576i@100Hz */
903 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
904 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100905 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700906 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530907 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700908 /* 45 - 720(1440)x576i@100Hz */
909 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
910 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100911 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700912 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530913 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100914 /* 46 - 1920x1080i@120Hz */
915 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
916 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
917 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300918 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530919 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100920 /* 47 - 1280x720@120Hz */
921 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
922 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300923 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530924 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100925 /* 48 - 720x480@120Hz */
926 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
927 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300928 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530929 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100930 /* 49 - 720x480@120Hz */
931 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
932 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300933 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530934 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700935 /* 50 - 720(1440)x480i@120Hz */
936 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
937 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100938 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300939 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530940 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700941 /* 51 - 720(1440)x480i@120Hz */
942 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
943 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100944 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300945 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530946 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100947 /* 52 - 720x576@200Hz */
948 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
949 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300950 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530951 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100952 /* 53 - 720x576@200Hz */
953 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
954 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300955 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530956 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700957 /* 54 - 720(1440)x576i@200Hz */
958 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
959 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100960 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300961 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530962 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700963 /* 55 - 720(1440)x576i@200Hz */
964 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
965 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100966 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300967 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530968 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100969 /* 56 - 720x480@240Hz */
970 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
971 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300972 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530973 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100974 /* 57 - 720x480@240Hz */
975 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
976 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300977 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530978 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700979 /* 58 - 720(1440)x480i@240 */
980 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
981 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100982 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300983 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530984 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700985 /* 59 - 720(1440)x480i@240 */
986 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
987 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100988 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300989 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530990 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100991 /* 60 - 1280x720@24Hz */
992 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
993 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300994 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530995 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100996 /* 61 - 1280x720@25Hz */
997 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
998 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300999 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301000 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001001 /* 62 - 1280x720@30Hz */
1002 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1003 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001004 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301005 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001006 /* 63 - 1920x1080@120Hz */
1007 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1008 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001009 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301010 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001011 /* 64 - 1920x1080@100Hz */
1012 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -07001013 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001014 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301015 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Abhinav Kumaraee5e202017-04-01 19:25:42 -07001016 /* 65 - 1280x720@24Hz */
1017 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1018 3080, 3300, 0, 720, 725, 730, 750, 0,
1019 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1020 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1021 /* 66 - 1280x720@25Hz */
1022 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1023 3740, 3960, 0, 720, 725, 730, 750, 0,
1024 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1025 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1026 /* 67 - 1280x720@30Hz */
1027 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1028 3080, 3300, 0, 720, 725, 730, 750, 0,
1029 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1030 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1031 /* 68 - 1280x720@50Hz */
1032 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1033 1760, 1980, 0, 720, 725, 730, 750, 0,
1034 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1035 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1036 /* 69 - 1280x720@60Hz */
1037 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1038 1430, 1650, 0, 720, 725, 730, 750, 0,
1039 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1040 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1041 /* 70 - 1280x720@100Hz */
1042 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1043 1760, 1980, 0, 720, 725, 730, 750, 0,
1044 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1045 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1046 /* 71 - 1280x720@120Hz */
1047 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1048 1430, 1650, 0, 720, 725, 730, 750, 0,
1049 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1050 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1051 /* 72 - 1920x1080@24Hz */
1052 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1053 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1054 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1055 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1056 /* 73 - 1920x1080@25Hz */
1057 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1058 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1059 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1060 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1061 /* 74 - 1920x1080@30Hz */
1062 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1063 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1064 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1065 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1066 /* 75 - 1920x1080@50Hz */
1067 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1068 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1069 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1070 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1071 /* 76 - 1920x1080@60Hz */
1072 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1073 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1074 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1075 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1076 /* 77 - 1920x1080@100Hz */
1077 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1078 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
1079 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1080 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1081 /* 78 - 1920x1080@120Hz */
1082 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1083 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1084 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1085 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1086 /* 79 - 1680x720@24Hz */
1087 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1088 3080, 3300, 0, 720, 725, 730, 750, 0,
1089 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1090 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1091 /* 80 - 1680x720@25Hz */
1092 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1093 2948, 3168, 0, 720, 725, 730, 750, 0,
1094 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1095 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1096 /* 81 - 1680x720@30Hz */
1097 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1098 2420, 2640, 0, 720, 725, 730, 750, 0,
1099 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1100 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1101 /* 82 - 1680x720@50Hz */
1102 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1103 1980, 2200, 0, 720, 725, 730, 750, 0,
1104 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1105 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1106 /* 83 - 1680x720@60Hz */
1107 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1108 1980, 2200, 0, 720, 725, 730, 750, 0,
1109 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1110 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1111 /* 84 - 1680x720@100Hz */
1112 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1113 1780, 2000, 0, 720, 725, 730, 825, 0,
1114 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1115 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1116 /* 85 - 1680x720@120Hz */
1117 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1118 1780, 2000, 0, 720, 725, 730, 825, 0,
1119 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1120 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1121 /* 86 - 2560x1080@24Hz */
1122 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1123 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1124 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1125 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1126 /* 87 - 2560x1080@25Hz */
1127 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1128 3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1129 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1130 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1131 /* 88 - 2560x1080@30Hz */
1132 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1133 3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1134 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1135 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1136 /* 89 - 2560x1080@50Hz */
1137 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1138 3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1139 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1140 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1141 /* 90 - 2560x1080@60Hz */
1142 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1143 2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1144 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1145 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1146 /* 91 - 2560x1080@100Hz */
1147 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1148 2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1149 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1150 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1151 /* 92 - 2560x1080@120Hz */
1152 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1153 3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1154 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1155 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1156 /* 93 - 3840x2160p@24Hz 16:9 */
1157 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1158 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1159 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1160 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9,},
1161 /* 94 - 3840x2160p@25Hz 16:9 */
1162 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1163 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1164 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1165 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9},
1166 /* 95 - 3840x2160p@30Hz 16:9 */
1167 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1168 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1169 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1170 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9},
1171 /* 96 - 3840x2160p@50Hz 16:9 */
1172 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1173 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1174 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1175 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9},
1176 /* 97 - 3840x2160p@60Hz 16:9 */
1177 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1178 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1179 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1180 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9},
1181 /* 98 - 4096x2160p@24Hz 256:135 */
1182 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1183 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1184 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1185 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1186 /* 99 - 4096x2160p@25Hz 256:135 */
1187 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1188 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1189 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1190 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1191 /* 100 - 4096x2160p@30Hz 256:135 */
1192 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1193 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1194 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1195 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1196 /* 101 - 4096x2160p@50Hz 256:135 */
1197 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1198 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1199 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1200 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1201 /* 102 - 4096x2160p@60Hz 256:135 */
1202 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1203 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1204 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1205 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1206 /* 103 - 3840x2160p@24Hz 64:27 */
1207 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1208 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1209 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1210 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
1211 /* 104 - 3840x2160p@25Hz 64:27 */
1212 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1213 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1214 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1215 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
1216 /* 105 - 3840x2160p@30Hz 64:27 */
1217 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1218 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1219 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1220 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
1221 /* 106 - 3840x2160p@50Hz 64:27 */
1222 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1223 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1224 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1225 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
1226 /* 107 - 3840x2160p@60Hz 64:27 */
1227 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1228 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1229 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1230 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
Thierry Redinga6b21832012-11-23 15:01:42 +01001231};
1232
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001233/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001234 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001235 */
1236static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001237 /* 0 - dummy, VICs start at 1 */
1238 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001239 /* 1 - 3840x2160@30Hz */
1240 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1241 3840, 4016, 4104, 4400, 0,
1242 2160, 2168, 2178, 2250, 0,
1243 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1244 .vrefresh = 30, },
1245 /* 2 - 3840x2160@25Hz */
1246 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1247 3840, 4896, 4984, 5280, 0,
1248 2160, 2168, 2178, 2250, 0,
1249 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1250 .vrefresh = 25, },
1251 /* 3 - 3840x2160@24Hz */
1252 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1253 3840, 5116, 5204, 5500, 0,
1254 2160, 2168, 2178, 2250, 0,
1255 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1256 .vrefresh = 24, },
1257 /* 4 - 4096x2160@24Hz (SMPTE) */
1258 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1259 4096, 5116, 5204, 5500, 0,
1260 2160, 2168, 2178, 2250, 0,
1261 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1262 .vrefresh = 24, },
1263};
1264
Adam Jackson61e57a82010-03-29 21:43:18 +00001265/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001266
Adam Jackson083ae052009-09-23 17:30:45 -04001267static const u8 edid_header[] = {
1268 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1269};
Dave Airlief453ba02008-11-07 14:05:41 -08001270
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001271/**
1272 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1273 * @raw_edid: pointer to raw base EDID block
1274 *
1275 * Sanity check the header of the base EDID block.
1276 *
1277 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001278 */
1279int drm_edid_header_is_valid(const u8 *raw_edid)
1280{
1281 int i, score = 0;
1282
1283 for (i = 0; i < sizeof(edid_header); i++)
1284 if (raw_edid[i] == edid_header[i])
1285 score++;
1286
1287 return score;
1288}
1289EXPORT_SYMBOL(drm_edid_header_is_valid);
1290
Adam Jackson47819ba2012-05-30 16:42:39 -04001291static int edid_fixup __read_mostly = 6;
1292module_param_named(edid_fixup, edid_fixup, int, 0400);
1293MODULE_PARM_DESC(edid_fixup,
1294 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001295
Dave Airlie40d9b042014-10-20 16:29:33 +10001296static void drm_get_displayid(struct drm_connector *connector,
1297 struct edid *edid);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001298
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001299static int drm_edid_block_checksum(const u8 *raw_edid)
1300{
1301 int i;
1302 u8 csum = 0;
1303 for (i = 0; i < EDID_LENGTH; i++)
1304 csum += raw_edid[i];
1305
1306 return csum;
1307}
1308
Stefan Brünsd6885d62014-11-30 19:57:41 +01001309static bool drm_edid_is_zero(const u8 *in_edid, int length)
1310{
1311 if (memchr_inv(in_edid, 0, length))
1312 return false;
1313
1314 return true;
1315}
1316
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001317/**
1318 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1319 * @raw_edid: pointer to raw EDID block
1320 * @block: type of block to validate (0 for base, extension otherwise)
1321 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001322 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001323 *
1324 * Validate a base or extension EDID block and optionally dump bad blocks to
1325 * the console.
1326 *
1327 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001328 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001329bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1330 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001331{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001332 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001333 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001334
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001335 if (WARN_ON(!raw_edid))
1336 return false;
1337
Adam Jackson47819ba2012-05-30 16:42:39 -04001338 if (edid_fixup > 8 || edid_fixup < 0)
1339 edid_fixup = 6;
1340
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001341 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001342 int score = drm_edid_header_is_valid(raw_edid);
Todd Previte6ba2bd32015-04-21 11:09:41 -07001343 if (score == 8) {
1344 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001345 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001346 } else if (score >= edid_fixup) {
1347 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1348 * The corrupt flag needs to be set here otherwise, the
1349 * fix-up code here will correct the problem, the
1350 * checksum is correct and the test fails
1351 */
1352 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001353 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001354 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1355 memcpy(raw_edid, edid_header, sizeof(edid_header));
1356 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001357 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001358 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001359 goto bad;
1360 }
1361 }
Dave Airlief453ba02008-11-07 14:05:41 -08001362
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001363 csum = drm_edid_block_checksum(raw_edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001364 if (csum) {
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001365 if (print_bad_edid) {
1366 DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
1367 }
Adam Jackson4a638b42010-05-25 16:33:09 -04001368
Todd Previte6ba2bd32015-04-21 11:09:41 -07001369 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001370 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001371
Adam Jackson4a638b42010-05-25 16:33:09 -04001372 /* allow CEA to slide through, switches mangle this */
1373 if (raw_edid[0] != 0x02)
1374 goto bad;
Dave Airlief453ba02008-11-07 14:05:41 -08001375 }
1376
Adam Jackson61e57a82010-03-29 21:43:18 +00001377 /* per-block-type checks */
1378 switch (raw_edid[0]) {
1379 case 0: /* base */
1380 if (edid->version != 1) {
1381 DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
1382 goto bad;
1383 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001384
Adam Jackson61e57a82010-03-29 21:43:18 +00001385 if (edid->revision > 4)
1386 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1387 break;
1388
1389 default:
1390 break;
1391 }
Adam Jackson47ee4cc2009-11-23 14:23:05 -05001392
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001393 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001394
1395bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001396 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001397 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
1398 printk(KERN_ERR "EDID block is all zeroes\n");
1399 } else {
1400 printk(KERN_ERR "Raw EDID:\n");
1401 print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
Tormod Volden0aff47f2011-07-05 20:12:53 +00001402 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001403 }
Dave Airlief453ba02008-11-07 14:05:41 -08001404 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001405 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001406}
Carsten Emdeda0df922012-03-18 22:37:33 +01001407EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001408
1409/**
1410 * drm_edid_is_valid - sanity check EDID data
1411 * @edid: EDID data
1412 *
1413 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001414 *
1415 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001416 */
1417bool drm_edid_is_valid(struct edid *edid)
1418{
1419 int i;
1420 u8 *raw = (u8 *)edid;
1421
1422 if (!edid)
1423 return false;
1424
1425 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001426 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001427 return false;
1428
1429 return true;
1430}
Alex Deucher3c537882010-02-05 04:21:19 -05001431EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001432
Adam Jackson61e57a82010-03-29 21:43:18 +00001433#define DDC_SEGMENT_ADDR 0x30
1434/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001435 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001436 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001437 * @buf: EDID data buffer to be filled
1438 * @block: 128 byte EDID block to start fetching from
1439 * @len: EDID data buffer length to fetch
1440 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001441 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001442 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001443 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001444 */
1445static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001446drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001447{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001448 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001449 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001450 unsigned char segment = block >> 1;
1451 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001452 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001453
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001454 /*
1455 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001456 * adapter reports EAGAIN. However, we find that bit-banging transfers
1457 * are susceptible to errors under a heavily loaded machine and
1458 * generate spurious NAKs and timeouts. Retrying the transfer
1459 * of the individual block a few times seems to overcome this.
1460 */
1461 do {
1462 struct i2c_msg msgs[] = {
1463 {
Shirish Scd004b32012-08-30 07:04:06 +00001464 .addr = DDC_SEGMENT_ADDR,
1465 .flags = 0,
1466 .len = 1,
1467 .buf = &segment,
1468 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001469 .addr = DDC_ADDR,
1470 .flags = 0,
1471 .len = 1,
1472 .buf = &start,
1473 }, {
1474 .addr = DDC_ADDR,
1475 .flags = I2C_M_RD,
1476 .len = len,
1477 .buf = buf,
1478 }
1479 };
Shirish Scd004b32012-08-30 07:04:06 +00001480
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001481 /*
1482 * Avoid sending the segment addr to not upset non-compliant
1483 * DDC monitors.
1484 */
Shirish Scd004b32012-08-30 07:04:06 +00001485 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1486
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001487 if (ret == -ENXIO) {
1488 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1489 adapter->name);
1490 break;
1491 }
Shirish Scd004b32012-08-30 07:04:06 +00001492 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001493
Shirish Scd004b32012-08-30 07:04:06 +00001494 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001495}
1496
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001497/**
1498 * drm_do_get_edid - get EDID data using a custom EDID block read function
1499 * @connector: connector we're probing
1500 * @get_edid_block: EDID block read function
1501 * @data: private data passed to the block read function
1502 *
1503 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1504 * exposes a different interface to read EDID blocks this function can be used
1505 * to get EDID data using a custom block read function.
1506 *
1507 * As in the general case the DDC bus is accessible by the kernel at the I2C
1508 * level, drivers must make all reasonable efforts to expose it as an I2C
1509 * adapter and use drm_get_edid() instead of abusing this function.
1510 *
1511 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1512 */
1513struct edid *drm_do_get_edid(struct drm_connector *connector,
1514 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1515 size_t len),
1516 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001517{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001518 int i, j = 0, valid_extensions = 0;
Adam Jackson61e57a82010-03-29 21:43:18 +00001519 u8 *block, *new;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001520 bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
Adam Jackson61e57a82010-03-29 21:43:18 +00001521
1522 if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1523 return NULL;
1524
1525 /* base block fetch */
1526 for (i = 0; i < 4; i++) {
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001527 if (get_edid_block(data, block, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001528 goto out;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001529 if (drm_edid_block_valid(block, 0, print_bad_edid,
1530 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001531 break;
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001532 if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
1533 connector->null_edid_counter++;
1534 goto carp;
1535 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001536 }
1537 if (i == 4)
1538 goto carp;
1539
1540 /* if there's no extensions, we're done */
1541 if (block[0x7e] == 0)
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001542 return (struct edid *)block;
Adam Jackson61e57a82010-03-29 21:43:18 +00001543
1544 new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
1545 if (!new)
1546 goto out;
1547 block = new;
1548
1549 for (j = 1; j <= block[0x7e]; j++) {
1550 for (i = 0; i < 4; i++) {
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001551 if (get_edid_block(data,
Sam Tygier0ea75e22010-09-23 10:11:01 +01001552 block + (valid_extensions + 1) * EDID_LENGTH,
1553 j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001554 goto out;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001555 if (drm_edid_block_valid(block + (valid_extensions + 1)
1556 * EDID_LENGTH, j,
1557 print_bad_edid,
1558 NULL)) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001559 valid_extensions++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001560 break;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001561 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001562 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001563
1564 if (i == 4 && print_bad_edid) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001565 dev_warn(connector->dev->dev,
1566 "%s: Ignoring invalid EDID block %d.\n",
Jani Nikula25933822014-06-03 14:56:20 +03001567 connector->name, j);
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001568
1569 connector->bad_edid_counter++;
1570 }
Sam Tygier0ea75e22010-09-23 10:11:01 +01001571 }
1572
1573 if (valid_extensions != block[0x7e]) {
1574 block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
1575 block[0x7e] = valid_extensions;
1576 new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1577 if (!new)
1578 goto out;
1579 block = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001580 }
1581
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001582 return (struct edid *)block;
Adam Jackson61e57a82010-03-29 21:43:18 +00001583
1584carp:
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001585 if (print_bad_edid) {
1586 dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03001587 connector->name, j);
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001588 }
1589 connector->bad_edid_counter++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001590
1591out:
1592 kfree(block);
1593 return NULL;
1594}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001595EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001596
1597/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001598 * drm_probe_ddc() - probe DDC presence
1599 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001600 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001601 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001602 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001603bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001604drm_probe_ddc(struct i2c_adapter *adapter)
1605{
1606 unsigned char out;
1607
1608 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1609}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001610EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001611
1612/**
1613 * drm_get_edid - get EDID data, if available
1614 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001615 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00001616 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001617 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00001618 * attach it to the connector.
1619 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001620 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00001621 */
1622struct edid *drm_get_edid(struct drm_connector *connector,
1623 struct i2c_adapter *adapter)
1624{
Dave Airlie40d9b042014-10-20 16:29:33 +10001625 struct edid *edid;
1626
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001627 if (!drm_probe_ddc(adapter))
1628 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00001629
Dave Airlie40d9b042014-10-20 16:29:33 +10001630 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1631 if (edid)
1632 drm_get_displayid(connector, edid);
1633 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001634}
1635EXPORT_SYMBOL(drm_get_edid);
1636
Jani Nikula51f8da52013-09-27 15:08:27 +03001637/**
Lukas Wunner5cb8eaa2016-01-11 20:09:20 +01001638 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
1639 * @connector: connector we're probing
1640 * @adapter: I2C adapter to use for DDC
1641 *
1642 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
1643 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
1644 * switch DDC to the GPU which is retrieving EDID.
1645 *
1646 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
1647 */
1648struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
1649 struct i2c_adapter *adapter)
1650{
1651 struct pci_dev *pdev = connector->dev->pdev;
1652 struct edid *edid;
1653
1654 vga_switcheroo_lock_ddc(pdev);
1655 edid = drm_get_edid(connector, adapter);
1656 vga_switcheroo_unlock_ddc(pdev);
1657
1658 return edid;
1659}
1660EXPORT_SYMBOL(drm_get_edid_switcheroo);
1661
1662/**
Jani Nikula51f8da52013-09-27 15:08:27 +03001663 * drm_edid_duplicate - duplicate an EDID and the extensions
1664 * @edid: EDID to duplicate
1665 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001666 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03001667 */
1668struct edid *drm_edid_duplicate(const struct edid *edid)
1669{
1670 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1671}
1672EXPORT_SYMBOL(drm_edid_duplicate);
1673
Adam Jackson61e57a82010-03-29 21:43:18 +00001674/*** EDID parsing ***/
1675
Dave Airlief453ba02008-11-07 14:05:41 -08001676/**
1677 * edid_vendor - match a string against EDID's obfuscated vendor field
1678 * @edid: EDID to match
1679 * @vendor: vendor string
1680 *
1681 * Returns true if @vendor is in @edid, false otherwise
1682 */
Jani Nikula14ec1cf2017-04-04 19:32:18 +00001683static bool edid_vendor(struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08001684{
1685 char edid_vendor[3];
1686
1687 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1688 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1689 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001690 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001691
1692 return !strncmp(edid_vendor, vendor, 3);
1693}
1694
1695/**
1696 * edid_get_quirks - return quirk flags for a given EDID
1697 * @edid: EDID to process
1698 *
1699 * This tells subsequent routines what fixes they need to apply.
1700 */
1701static u32 edid_get_quirks(struct edid *edid)
1702{
Jani Nikula14ec1cf2017-04-04 19:32:18 +00001703 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08001704 int i;
1705
1706 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1707 quirk = &edid_quirk_list[i];
1708
1709 if (edid_vendor(edid, quirk->vendor) &&
1710 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1711 return quirk->quirks;
1712 }
1713
1714 return 0;
1715}
1716
1717#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04001718#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08001719
Dave Airlief453ba02008-11-07 14:05:41 -08001720/**
1721 * edid_fixup_preferred - set preferred modes based on quirk list
1722 * @connector: has mode list to fix up
1723 * @quirks: quirks list
1724 *
1725 * Walk the mode list for @connector, clearing the preferred status
1726 * on existing modes and setting it anew for the right mode ala @quirks.
1727 */
1728static void edid_fixup_preferred(struct drm_connector *connector,
1729 u32 quirks)
1730{
1731 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001732 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04001733 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08001734
1735 if (list_empty(&connector->probed_modes))
1736 return;
1737
1738 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1739 target_refresh = 60;
1740 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1741 target_refresh = 75;
1742
1743 preferred_mode = list_first_entry(&connector->probed_modes,
1744 struct drm_display_mode, head);
1745
1746 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1747 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1748
1749 if (cur_mode == preferred_mode)
1750 continue;
1751
1752 /* Largest mode is preferred */
1753 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1754 preferred_mode = cur_mode;
1755
Alex Deucher339d2022013-08-15 11:42:14 -04001756 cur_vrefresh = cur_mode->vrefresh ?
1757 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1758 preferred_vrefresh = preferred_mode->vrefresh ?
1759 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08001760 /* At a given size, try to get closest to target refresh */
1761 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04001762 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1763 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08001764 preferred_mode = cur_mode;
1765 }
1766 }
1767
1768 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1769}
1770
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001771static bool
1772mode_is_rb(const struct drm_display_mode *mode)
1773{
1774 return (mode->htotal - mode->hdisplay == 160) &&
1775 (mode->hsync_end - mode->hdisplay == 80) &&
1776 (mode->hsync_end - mode->hsync_start == 32) &&
1777 (mode->vsync_start - mode->vdisplay == 3);
1778}
1779
Adam Jackson33c75312012-04-13 16:33:29 -04001780/*
1781 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1782 * @dev: Device to duplicate against
1783 * @hsize: Mode width
1784 * @vsize: Mode height
1785 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001786 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001787 *
1788 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001789 *
1790 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04001791 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001792struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001793 int hsize, int vsize, int fresh,
1794 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001795{
Adam Jackson07a5e632009-12-03 17:44:38 -05001796 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001797
Thierry Redinga6b21832012-11-23 15:01:42 +01001798 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001799 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001800 if (hsize != ptr->hdisplay)
1801 continue;
1802 if (vsize != ptr->vdisplay)
1803 continue;
1804 if (fresh != drm_mode_vrefresh(ptr))
1805 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001806 if (rb != mode_is_rb(ptr))
1807 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001808
1809 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001810 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001811
1812 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001813}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001814EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001815
Adam Jacksond1ff6402010-03-29 21:43:26 +00001816typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1817
1818static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001819cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1820{
1821 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001822 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001823 u8 *det_base = ext + d;
1824
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001825 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001826 for (i = 0; i < n; i++)
1827 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1828}
1829
1830static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001831vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1832{
1833 unsigned int i, n = min((int)ext[0x02], 6);
1834 u8 *det_base = ext + 5;
1835
1836 if (ext[0x01] != 1)
1837 return; /* unknown version */
1838
1839 for (i = 0; i < n; i++)
1840 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1841}
1842
1843static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001844drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1845{
1846 int i;
1847 struct edid *edid = (struct edid *)raw_edid;
1848
1849 if (edid == NULL)
1850 return;
1851
1852 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1853 cb(&(edid->detailed_timings[i]), closure);
1854
Adam Jackson4d76a222010-08-03 14:38:17 -04001855 for (i = 1; i <= raw_edid[0x7e]; i++) {
1856 u8 *ext = raw_edid + (i * EDID_LENGTH);
1857 switch (*ext) {
1858 case CEA_EXT:
1859 cea_for_each_detailed_block(ext, cb, closure);
1860 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001861 case VTB_EXT:
1862 vtb_for_each_detailed_block(ext, cb, closure);
1863 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001864 default:
1865 break;
1866 }
1867 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001868}
1869
1870static void
1871is_rb(struct detailed_timing *t, void *data)
1872{
1873 u8 *r = (u8 *)t;
1874 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1875 if (r[15] & 0x10)
1876 *(bool *)data = true;
1877}
1878
1879/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1880static bool
1881drm_monitor_supports_rb(struct edid *edid)
1882{
1883 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001884 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001885 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1886 return ret;
1887 }
1888
1889 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1890}
1891
Adam Jackson7a374352010-03-29 21:43:30 +00001892static void
1893find_gtf2(struct detailed_timing *t, void *data)
1894{
1895 u8 *r = (u8 *)t;
1896 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1897 *(u8 **)data = r;
1898}
1899
1900/* Secondary GTF curve kicks in above some break frequency */
1901static int
1902drm_gtf2_hbreak(struct edid *edid)
1903{
1904 u8 *r = NULL;
1905 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1906 return r ? (r[12] * 2) : 0;
1907}
1908
1909static int
1910drm_gtf2_2c(struct edid *edid)
1911{
1912 u8 *r = NULL;
1913 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1914 return r ? r[13] : 0;
1915}
1916
1917static int
1918drm_gtf2_m(struct edid *edid)
1919{
1920 u8 *r = NULL;
1921 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1922 return r ? (r[15] << 8) + r[14] : 0;
1923}
1924
1925static int
1926drm_gtf2_k(struct edid *edid)
1927{
1928 u8 *r = NULL;
1929 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1930 return r ? r[16] : 0;
1931}
1932
1933static int
1934drm_gtf2_2j(struct edid *edid)
1935{
1936 u8 *r = NULL;
1937 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1938 return r ? r[17] : 0;
1939}
1940
1941/**
1942 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1943 * @edid: EDID block to scan
1944 */
1945static int standard_timing_level(struct edid *edid)
1946{
1947 if (edid->revision >= 2) {
1948 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1949 return LEVEL_CVT;
1950 if (drm_gtf2_hbreak(edid))
1951 return LEVEL_GTF2;
1952 return LEVEL_GTF;
1953 }
1954 return LEVEL_DMT;
1955}
1956
Adam Jackson23425ca2009-09-23 17:30:58 -04001957/*
1958 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
1959 * monitors fill with ascii space (0x20) instead.
1960 */
1961static int
1962bad_std_timing(u8 a, u8 b)
1963{
1964 return (a == 0x00 && b == 0x00) ||
1965 (a == 0x01 && b == 0x01) ||
1966 (a == 0x20 && b == 0x20);
1967}
1968
Dave Airlief453ba02008-11-07 14:05:41 -08001969/**
1970 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01001971 * @connector: connector of for the EDID block
1972 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08001973 * @t: standard timing params
1974 *
1975 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08001976 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08001977 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001978static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00001979drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02001980 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08001981{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001982 struct drm_device *dev = connector->dev;
1983 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08001984 int hsize, vsize;
1985 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001986 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1987 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08001988 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1989 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00001990 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001991
Adam Jackson23425ca2009-09-23 17:30:58 -04001992 if (bad_std_timing(t->hsize, t->vfreq_aspect))
1993 return NULL;
1994
Zhao Yakui5c612592009-06-22 13:17:10 +08001995 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
1996 hsize = t->hsize * 8 + 248;
1997 /* vrefresh_rate = vfreq + 60 */
1998 vrefresh_rate = vfreq + 60;
1999 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04002000 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02002001 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04002002 vsize = hsize;
2003 else
2004 vsize = (hsize * 10) / 16;
2005 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08002006 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002007 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08002008 vsize = (hsize * 4) / 5;
2009 else
2010 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00002011
2012 /* HDTV hack, part 1 */
2013 if (vrefresh_rate == 60 &&
2014 ((hsize == 1360 && vsize == 765) ||
2015 (hsize == 1368 && vsize == 769))) {
2016 hsize = 1366;
2017 vsize = 768;
2018 }
2019
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002020 /*
2021 * If this connector already has a mode for this size and refresh
2022 * rate (because it came from detailed or CVT info), use that
2023 * instead. This way we don't have to guess at interlace or
2024 * reduced blanking.
2025 */
Adam Jackson522032d2010-04-09 16:52:49 +00002026 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002027 if (m->hdisplay == hsize && m->vdisplay == vsize &&
2028 drm_mode_vrefresh(m) == vrefresh_rate)
2029 return NULL;
2030
Adam Jacksona0910c82010-03-29 21:43:28 +00002031 /* HDTV hack, part 2 */
2032 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2033 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10002034 false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002035 mode->hdisplay = 1366;
Adam Jacksona4967de2010-07-28 07:40:32 +10002036 mode->hsync_start = mode->hsync_start - 1;
2037 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08002038 return mode;
2039 }
Adam Jacksona0910c82010-03-29 21:43:28 +00002040
Zhao Yakui559ee212009-09-03 09:33:47 +08002041 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002042 if (drm_monitor_supports_rb(edid)) {
2043 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2044 true);
2045 if (mode)
2046 return mode;
2047 }
2048 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002049 if (mode)
2050 return mode;
2051
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002052 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08002053 switch (timing_level) {
2054 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08002055 break;
2056 case LEVEL_GTF:
2057 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2058 break;
Adam Jackson7a374352010-03-29 21:43:30 +00002059 case LEVEL_GTF2:
2060 /*
2061 * This is potentially wrong if there's ever a monitor with
2062 * more than one ranges section, each claiming a different
2063 * secondary GTF curve. Please don't do that.
2064 */
2065 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002066 if (!mode)
2067 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00002068 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01002069 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00002070 mode = drm_gtf_mode_complex(dev, hsize, vsize,
2071 vrefresh_rate, 0, 0,
2072 drm_gtf2_m(edid),
2073 drm_gtf2_2c(edid),
2074 drm_gtf2_k(edid),
2075 drm_gtf2_2j(edid));
2076 }
2077 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08002078 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10002079 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2080 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08002081 break;
2082 }
Dave Airlief453ba02008-11-07 14:05:41 -08002083 return mode;
2084}
2085
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002086/*
2087 * EDID is delightfully ambiguous about how interlaced modes are to be
2088 * encoded. Our internal representation is of frame height, but some
2089 * HDTV detailed timings are encoded as field height.
2090 *
2091 * The format list here is from CEA, in frame size. Technically we
2092 * should be checking refresh rate too. Whatever.
2093 */
2094static void
2095drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2096 struct detailed_pixel_timing *pt)
2097{
2098 int i;
2099 static const struct {
2100 int w, h;
2101 } cea_interlaced[] = {
2102 { 1920, 1080 },
2103 { 720, 480 },
2104 { 1440, 480 },
2105 { 2880, 480 },
2106 { 720, 576 },
2107 { 1440, 576 },
2108 { 2880, 576 },
2109 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002110
2111 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2112 return;
2113
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04002114 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002115 if ((mode->hdisplay == cea_interlaced[i].w) &&
2116 (mode->vdisplay == cea_interlaced[i].h / 2)) {
2117 mode->vdisplay *= 2;
2118 mode->vsync_start *= 2;
2119 mode->vsync_end *= 2;
2120 mode->vtotal *= 2;
2121 mode->vtotal |= 1;
2122 }
2123 }
2124
2125 mode->flags |= DRM_MODE_FLAG_INTERLACE;
2126}
2127
Dave Airlief453ba02008-11-07 14:05:41 -08002128/**
2129 * drm_mode_detailed - create a new mode from an EDID detailed timing section
2130 * @dev: DRM device (needed to create new mode)
2131 * @edid: EDID block
2132 * @timing: EDID detailed timing info
2133 * @quirks: quirks to apply
2134 *
2135 * An EDID detailed timing block contains enough info for us to create and
2136 * return a new struct drm_display_mode.
2137 */
2138static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2139 struct edid *edid,
2140 struct detailed_timing *timing,
2141 u32 quirks)
2142{
2143 struct drm_display_mode *mode;
2144 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002145 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2146 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2147 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2148 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002149 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2150 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01002151 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002152 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08002153
Adam Jacksonfc438962009-06-04 10:20:34 +10002154 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02002155 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10002156 return NULL;
2157
Michel Dänzer0454bea2009-06-15 16:56:07 +02002158 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002159 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002160 return NULL;
2161 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02002162 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002163 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002164 }
2165
Zhao Yakuifcb45612009-10-14 09:11:25 +08002166 /* it is incorrect if hsync/vsync width is zero */
2167 if (!hsync_pulse_width || !vsync_pulse_width) {
2168 DRM_DEBUG_KMS("Incorrect Detailed timing. "
2169 "Wrong Hsync/Vsync pulse width\n");
2170 return NULL;
2171 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002172
2173 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2174 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2175 if (!mode)
2176 return NULL;
2177
2178 goto set_size;
2179 }
2180
Dave Airlief453ba02008-11-07 14:05:41 -08002181 mode = drm_mode_create(dev);
2182 if (!mode)
2183 return NULL;
2184
Dave Airlief453ba02008-11-07 14:05:41 -08002185 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02002186 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08002187
Michel Dänzer0454bea2009-06-15 16:56:07 +02002188 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08002189
Michel Dänzer0454bea2009-06-15 16:56:07 +02002190 mode->hdisplay = hactive;
2191 mode->hsync_start = mode->hdisplay + hsync_offset;
2192 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2193 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002194
Michel Dänzer0454bea2009-06-15 16:56:07 +02002195 mode->vdisplay = vactive;
2196 mode->vsync_start = mode->vdisplay + vsync_offset;
2197 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2198 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002199
Jesse Barnes7064fef2009-11-05 10:12:54 -08002200 /* Some EDIDs have bogus h/vtotal values */
2201 if (mode->hsync_end > mode->htotal)
2202 mode->htotal = mode->hsync_end + 1;
2203 if (mode->vsync_end > mode->vtotal)
2204 mode->vtotal = mode->vsync_end + 1;
2205
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002206 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08002207
2208 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02002209 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08002210 }
2211
Michel Dänzer0454bea2009-06-15 16:56:07 +02002212 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2213 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2214 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2215 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002216
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002217set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002218 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2219 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002220
2221 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2222 mode->width_mm *= 10;
2223 mode->height_mm *= 10;
2224 }
2225
2226 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2227 mode->width_mm = edid->width_cm * 10;
2228 mode->height_mm = edid->height_cm * 10;
2229 }
2230
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002231 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01002232 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002233 drm_mode_set_name(mode);
2234
Dave Airlief453ba02008-11-07 14:05:41 -08002235 return mode;
2236}
2237
Adam Jackson07a5e632009-12-03 17:44:38 -05002238static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002239mode_in_hsync_range(const struct drm_display_mode *mode,
2240 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002241{
2242 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002243
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002244 hmin = t[7];
2245 if (edid->revision >= 4)
2246 hmin += ((t[4] & 0x04) ? 255 : 0);
2247 hmax = t[8];
2248 if (edid->revision >= 4)
2249 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002250 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002251
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002252 return (hsync <= hmax && hsync >= hmin);
2253}
2254
2255static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002256mode_in_vsync_range(const struct drm_display_mode *mode,
2257 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002258{
2259 int vsync, vmin, vmax;
2260
2261 vmin = t[5];
2262 if (edid->revision >= 4)
2263 vmin += ((t[4] & 0x01) ? 255 : 0);
2264 vmax = t[6];
2265 if (edid->revision >= 4)
2266 vmax += ((t[4] & 0x02) ? 255 : 0);
2267 vsync = drm_mode_vrefresh(mode);
2268
2269 return (vsync <= vmax && vsync >= vmin);
2270}
2271
2272static u32
2273range_pixel_clock(struct edid *edid, u8 *t)
2274{
2275 /* unspecified */
2276 if (t[9] == 0 || t[9] == 255)
2277 return 0;
2278
2279 /* 1.4 with CVT support gives us real precision, yay */
2280 if (edid->revision >= 4 && t[10] == 0x04)
2281 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2282
2283 /* 1.3 is pathetic, so fuzz up a bit */
2284 return t[9] * 10000 + 5001;
2285}
2286
Adam Jackson07a5e632009-12-03 17:44:38 -05002287static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002288mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002289 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002290{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002291 u32 max_clock;
2292 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002293
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002294 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002295 return false;
2296
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002297 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002298 return false;
2299
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002300 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002301 if (mode->clock > max_clock)
2302 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002303
2304 /* 1.4 max horizontal check */
2305 if (edid->revision >= 4 && t[10] == 0x04)
2306 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2307 return false;
2308
2309 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2310 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002311
2312 return true;
2313}
2314
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002315static bool valid_inferred_mode(const struct drm_connector *connector,
2316 const struct drm_display_mode *mode)
2317{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002318 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002319 bool ok = false;
2320
2321 list_for_each_entry(m, &connector->probed_modes, head) {
2322 if (mode->hdisplay == m->hdisplay &&
2323 mode->vdisplay == m->vdisplay &&
2324 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2325 return false; /* duplicated */
2326 if (mode->hdisplay <= m->hdisplay &&
2327 mode->vdisplay <= m->vdisplay)
2328 ok = true;
2329 }
2330 return ok;
2331}
2332
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002333static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002334drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002335 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002336{
2337 int i, modes = 0;
2338 struct drm_display_mode *newmode;
2339 struct drm_device *dev = connector->dev;
2340
Thierry Redinga6b21832012-11-23 15:01:42 +01002341 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002342 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2343 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002344 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2345 if (newmode) {
2346 drm_mode_probed_add(connector, newmode);
2347 modes++;
2348 }
2349 }
2350 }
2351
2352 return modes;
2353}
2354
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002355/* fix up 1366x768 mode from 1368x768;
2356 * GFT/CVT can't express 1366 width which isn't dividable by 8
2357 */
2358static void fixup_mode_1366x768(struct drm_display_mode *mode)
2359{
2360 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2361 mode->hdisplay = 1366;
2362 mode->hsync_start--;
2363 mode->hsync_end--;
2364 drm_mode_set_name(mode);
2365 }
2366}
2367
Adam Jacksonb309bd32012-04-13 16:33:40 -04002368static int
2369drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2370 struct detailed_timing *timing)
2371{
2372 int i, modes = 0;
2373 struct drm_display_mode *newmode;
2374 struct drm_device *dev = connector->dev;
2375
Thierry Redinga6b21832012-11-23 15:01:42 +01002376 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002377 const struct minimode *m = &extra_modes[i];
2378 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002379 if (!newmode)
2380 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002381
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002382 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002383 if (!mode_in_range(newmode, edid, timing) ||
2384 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002385 drm_mode_destroy(dev, newmode);
2386 continue;
2387 }
2388
2389 drm_mode_probed_add(connector, newmode);
2390 modes++;
2391 }
2392
2393 return modes;
2394}
2395
2396static int
2397drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2398 struct detailed_timing *timing)
2399{
2400 int i, modes = 0;
2401 struct drm_display_mode *newmode;
2402 struct drm_device *dev = connector->dev;
2403 bool rb = drm_monitor_supports_rb(edid);
2404
Thierry Redinga6b21832012-11-23 15:01:42 +01002405 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002406 const struct minimode *m = &extra_modes[i];
2407 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002408 if (!newmode)
2409 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002410
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002411 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002412 if (!mode_in_range(newmode, edid, timing) ||
2413 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002414 drm_mode_destroy(dev, newmode);
2415 continue;
2416 }
2417
2418 drm_mode_probed_add(connector, newmode);
2419 modes++;
2420 }
2421
2422 return modes;
2423}
2424
Adam Jackson13931572010-08-03 14:38:19 -04002425static void
2426do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002427{
Adam Jackson13931572010-08-03 14:38:19 -04002428 struct detailed_mode_closure *closure = c;
2429 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002430 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002431
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002432 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2433 return;
2434
2435 closure->modes += drm_dmt_modes_for_range(closure->connector,
2436 closure->edid,
2437 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002438
2439 if (!version_greater(closure->edid, 1, 1))
2440 return; /* GTF not defined yet */
2441
2442 switch (range->flags) {
2443 case 0x02: /* secondary gtf, XXX could do more */
2444 case 0x00: /* default gtf */
2445 closure->modes += drm_gtf_modes_for_range(closure->connector,
2446 closure->edid,
2447 timing);
2448 break;
2449 case 0x04: /* cvt, only in 1.4+ */
2450 if (!version_greater(closure->edid, 1, 3))
2451 break;
2452
2453 closure->modes += drm_cvt_modes_for_range(closure->connector,
2454 closure->edid,
2455 timing);
2456 break;
2457 case 0x01: /* just the ranges, no formula */
2458 default:
2459 break;
2460 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002461}
2462
Adam Jackson13931572010-08-03 14:38:19 -04002463static int
2464add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2465{
2466 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002467 .connector = connector,
2468 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002469 };
2470
2471 if (version_greater(edid, 1, 0))
2472 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2473 &closure);
2474
2475 return closure.modes;
2476}
2477
Adam Jackson2255be12010-03-29 21:43:22 +00002478static int
2479drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2480{
2481 int i, j, m, modes = 0;
2482 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002483 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002484
2485 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002486 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002487 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002488 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002489 break;
2490 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002491 mode = drm_mode_find_dmt(connector->dev,
2492 est3_modes[m].w,
2493 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002494 est3_modes[m].r,
2495 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002496 if (mode) {
2497 drm_mode_probed_add(connector, mode);
2498 modes++;
2499 }
2500 }
2501 }
2502 }
2503
2504 return modes;
2505}
2506
Adam Jackson13931572010-08-03 14:38:19 -04002507static void
2508do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002509{
Adam Jackson13931572010-08-03 14:38:19 -04002510 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002511 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002512
2513 if (data->type == EDID_DETAIL_EST_TIMINGS)
2514 closure->modes += drm_est3_modes(closure->connector, timing);
2515}
2516
2517/**
2518 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002519 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002520 * @edid: EDID block to scan
2521 *
2522 * Each EDID block contains a bitmap of the supported "established modes" list
2523 * (defined above). Tease them out and add them to the global modes list.
2524 */
2525static int
2526add_established_modes(struct drm_connector *connector, struct edid *edid)
2527{
Adam Jackson9cf00972009-12-03 17:44:36 -05002528 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002529 unsigned long est_bits = edid->established_timings.t1 |
2530 (edid->established_timings.t2 << 8) |
2531 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2532 int i, modes = 0;
2533 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002534 .connector = connector,
2535 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002536 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002537
Adam Jackson13931572010-08-03 14:38:19 -04002538 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2539 if (est_bits & (1<<i)) {
2540 struct drm_display_mode *newmode;
2541 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2542 if (newmode) {
2543 drm_mode_probed_add(connector, newmode);
2544 modes++;
2545 }
2546 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002547 }
2548
Adam Jackson13931572010-08-03 14:38:19 -04002549 if (version_greater(edid, 1, 0))
2550 drm_for_each_detailed_block((u8 *)edid,
2551 do_established_modes, &closure);
2552
2553 return modes + closure.modes;
2554}
2555
2556static void
2557do_standard_modes(struct detailed_timing *timing, void *c)
2558{
2559 struct detailed_mode_closure *closure = c;
2560 struct detailed_non_pixel *data = &timing->data.other_data;
2561 struct drm_connector *connector = closure->connector;
2562 struct edid *edid = closure->edid;
2563
2564 if (data->type == EDID_DETAIL_STD_MODES) {
2565 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002566 for (i = 0; i < 6; i++) {
2567 struct std_timing *std;
2568 struct drm_display_mode *newmode;
2569
2570 std = &data->data.timings[i];
Thierry Reding464fdec2014-04-29 11:44:33 +02002571 newmode = drm_mode_std(connector, edid, std);
Adam Jackson9cf00972009-12-03 17:44:36 -05002572 if (newmode) {
2573 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002574 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002575 }
2576 }
Adam Jackson13931572010-08-03 14:38:19 -04002577 }
2578}
2579
2580/**
2581 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002582 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002583 * @edid: EDID block to scan
2584 *
2585 * Standard modes can be calculated using the appropriate standard (DMT,
2586 * GTF or CVT. Grab them from @edid and add them to the list.
2587 */
2588static int
2589add_standard_modes(struct drm_connector *connector, struct edid *edid)
2590{
2591 int i, modes = 0;
2592 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002593 .connector = connector,
2594 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002595 };
2596
2597 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2598 struct drm_display_mode *newmode;
2599
2600 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002601 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04002602 if (newmode) {
2603 drm_mode_probed_add(connector, newmode);
2604 modes++;
2605 }
2606 }
2607
2608 if (version_greater(edid, 1, 0))
2609 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2610 &closure);
2611
2612 /* XXX should also look for standard codes in VTB blocks */
2613
2614 return modes + closure.modes;
2615}
2616
Dave Airlief453ba02008-11-07 14:05:41 -08002617static int drm_cvt_modes(struct drm_connector *connector,
2618 struct detailed_timing *timing)
2619{
2620 int i, j, modes = 0;
2621 struct drm_display_mode *newmode;
2622 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002623 struct cvt_timing *cvt;
2624 const int rates[] = { 60, 85, 75, 60, 50 };
2625 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002626
2627 for (i = 0; i < 4; i++) {
2628 int uninitialized_var(width), height;
2629 cvt = &(timing->data.other_data.data.cvt[i]);
2630
2631 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002632 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002633
2634 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002635 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002636 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002637 width = height * 4 / 3;
2638 break;
2639 case 0x04:
2640 width = height * 16 / 9;
2641 break;
2642 case 0x08:
2643 width = height * 16 / 10;
2644 break;
2645 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002646 width = height * 15 / 9;
2647 break;
2648 }
2649
2650 for (j = 1; j < 5; j++) {
2651 if (cvt->code[2] & (1 << j)) {
2652 newmode = drm_cvt_mode(dev, width, height,
2653 rates[j], j == 0,
2654 false, false);
2655 if (newmode) {
2656 drm_mode_probed_add(connector, newmode);
2657 modes++;
2658 }
2659 }
2660 }
2661 }
2662
2663 return modes;
2664}
2665
Adam Jackson13931572010-08-03 14:38:19 -04002666static void
2667do_cvt_mode(struct detailed_timing *timing, void *c)
2668{
2669 struct detailed_mode_closure *closure = c;
2670 struct detailed_non_pixel *data = &timing->data.other_data;
2671
2672 if (data->type == EDID_DETAIL_CVT_3BYTE)
2673 closure->modes += drm_cvt_modes(closure->connector, timing);
2674}
Adam Jackson9cf00972009-12-03 17:44:36 -05002675
2676static int
Adam Jackson13931572010-08-03 14:38:19 -04002677add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2678{
2679 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002680 .connector = connector,
2681 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002682 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002683
Adam Jackson13931572010-08-03 14:38:19 -04002684 if (version_greater(edid, 1, 2))
2685 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002686
Adam Jackson13931572010-08-03 14:38:19 -04002687 /* XXX should also look for CVT codes in VTB blocks */
2688
2689 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002690}
2691
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002692static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
2693
Adam Jackson13931572010-08-03 14:38:19 -04002694static void
2695do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002696{
Adam Jackson13931572010-08-03 14:38:19 -04002697 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002698 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002699
2700 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002701 newmode = drm_mode_detailed(closure->connector->dev,
2702 closure->edid, timing,
2703 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002704 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002705 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002706
Adam Jackson13931572010-08-03 14:38:19 -04002707 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002708 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2709
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002710 /*
2711 * Detailed modes are limited to 10kHz pixel clock resolution,
2712 * so fix up anything that looks like CEA/HDMI mode, but the clock
2713 * is just slightly off.
2714 */
2715 fixup_detailed_cea_mode_clock(newmode);
2716
Adam Jackson13931572010-08-03 14:38:19 -04002717 drm_mode_probed_add(closure->connector, newmode);
2718 closure->modes++;
2719 closure->preferred = 0;
Zhao Yakui882f0212009-08-26 18:20:49 +08002720 }
Ma Ling167f3a02009-03-20 14:09:48 +08002721}
2722
Adam Jackson13931572010-08-03 14:38:19 -04002723/*
2724 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002725 * @connector: attached connector
2726 * @edid: EDID block to scan
2727 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002728 */
Adam Jackson13931572010-08-03 14:38:19 -04002729static int
2730add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2731 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002732{
Adam Jackson13931572010-08-03 14:38:19 -04002733 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002734 .connector = connector,
2735 .edid = edid,
2736 .preferred = 1,
2737 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04002738 };
Dave Airlief453ba02008-11-07 14:05:41 -08002739
Adam Jackson13931572010-08-03 14:38:19 -04002740 if (closure.preferred && !version_greater(edid, 1, 3))
2741 closure.preferred =
2742 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002743
Adam Jackson13931572010-08-03 14:38:19 -04002744 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002745
Adam Jackson13931572010-08-03 14:38:19 -04002746 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002747}
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07002748#define VIDEO_CAPABILITY_EXTENDED_DATA_BLOCK 0x0
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002749#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002750#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002751#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002752#define SPEAKER_BLOCK 0x04
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07002753#define HDR_STATIC_METADATA_EXTENDED_DATA_BLOCK 0x06
2754#define EXTENDED_TAG 0x07
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002755#define VIDEO_CAPABILITY_BLOCK 0x07
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07002756#define Y420_VIDEO_DATA_BLOCK 0x0E
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002757#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002758#define EDID_CEA_YCRCB444 (1 << 5)
2759#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002760#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002761
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002762/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002763 * Search EDID for CEA extension block.
2764 */
Dave Airlie40d9b042014-10-20 16:29:33 +10002765static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002766{
2767 u8 *edid_ext = NULL;
2768 int i;
2769
2770 /* No EDID or EDID extensions */
2771 if (edid == NULL || edid->extensions == 0)
2772 return NULL;
2773
2774 /* Find CEA extension */
2775 for (i = 0; i < edid->extensions; i++) {
2776 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10002777 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002778 break;
2779 }
2780
2781 if (i == edid->extensions)
2782 return NULL;
2783
2784 return edid_ext;
2785}
2786
Dave Airlie40d9b042014-10-20 16:29:33 +10002787static u8 *drm_find_cea_extension(struct edid *edid)
2788{
2789 return drm_find_edid_extension(edid, CEA_EXT);
2790}
2791
2792static u8 *drm_find_displayid_extension(struct edid *edid)
2793{
2794 return drm_find_edid_extension(edid, DISPLAYID_EXT);
2795}
2796
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002797/*
2798 * Calculate the alternate clock for the CEA mode
2799 * (60Hz vs. 59.94Hz etc.)
2800 */
2801static unsigned int
2802cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2803{
2804 unsigned int clock = cea_mode->clock;
2805
2806 if (cea_mode->vrefresh % 6 != 0)
2807 return clock;
2808
2809 /*
2810 * edid_cea_modes contains the 59.94Hz
2811 * variant for 240 and 480 line modes,
2812 * and the 60Hz variant otherwise.
2813 */
2814 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002815 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002816 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002817 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002818
2819 return clock;
2820}
2821
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002822static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
2823 unsigned int clock_tolerance)
2824{
Jani Nikulad9278b42016-01-08 13:21:51 +02002825 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002826
2827 if (!to_match->clock)
2828 return 0;
2829
Jani Nikulad9278b42016-01-08 13:21:51 +02002830 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2831 const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002832 unsigned int clock1, clock2;
2833
2834 /* Check both 60Hz and 59.94Hz */
2835 clock1 = cea_mode->clock;
2836 clock2 = cea_mode_alternate_clock(cea_mode);
2837
2838 if (abs(to_match->clock - clock1) > clock_tolerance &&
2839 abs(to_match->clock - clock2) > clock_tolerance)
2840 continue;
2841
2842 if (drm_mode_equal_no_clocks(to_match, cea_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002843 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002844 }
2845
2846 return 0;
2847}
2848
Thierry Reding18316c82012-12-20 15:41:44 +01002849/**
2850 * drm_match_cea_mode - look for a CEA mode matching given mode
2851 * @to_match: display mode
2852 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002853 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01002854 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002855 */
Thierry Reding18316c82012-12-20 15:41:44 +01002856u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00002857{
Jani Nikulad9278b42016-01-08 13:21:51 +02002858 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00002859
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002860 if (!to_match->clock)
2861 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00002862
Jani Nikulad9278b42016-01-08 13:21:51 +02002863 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2864 const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002865 unsigned int clock1, clock2;
2866
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002867 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002868 clock1 = cea_mode->clock;
2869 clock2 = cea_mode_alternate_clock(cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002870
2871 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2872 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002873 drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002874 return vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00002875 }
2876 return 0;
2877}
2878EXPORT_SYMBOL(drm_match_cea_mode);
2879
Jani Nikulad9278b42016-01-08 13:21:51 +02002880static bool drm_valid_cea_vic(u8 vic)
2881{
2882 return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
2883}
2884
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302885/**
2886 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
2887 * the input VIC from the CEA mode list
2888 * @video_code: ID given to each of the CEA modes
2889 *
2890 * Returns picture aspect ratio
2891 */
2892enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2893{
Jani Nikulad9278b42016-01-08 13:21:51 +02002894 return edid_cea_modes[video_code].picture_aspect_ratio;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302895}
2896EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2897
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002898/*
2899 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2900 * specific block).
2901 *
2902 * It's almost like cea_mode_alternate_clock(), we just need to add an
2903 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2904 * one.
2905 */
2906static unsigned int
2907hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2908{
2909 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2910 return hdmi_mode->clock;
2911
2912 return cea_mode_alternate_clock(hdmi_mode);
2913}
2914
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002915static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
2916 unsigned int clock_tolerance)
2917{
Jani Nikulad9278b42016-01-08 13:21:51 +02002918 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002919
2920 if (!to_match->clock)
2921 return 0;
2922
Jani Nikulad9278b42016-01-08 13:21:51 +02002923 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2924 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002925 unsigned int clock1, clock2;
2926
2927 /* Make sure to also match alternate clocks */
2928 clock1 = hdmi_mode->clock;
2929 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2930
2931 if (abs(to_match->clock - clock1) > clock_tolerance &&
2932 abs(to_match->clock - clock2) > clock_tolerance)
2933 continue;
2934
2935 if (drm_mode_equal_no_clocks(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002936 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002937 }
2938
2939 return 0;
2940}
2941
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002942/*
2943 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
2944 * @to_match: display mode
2945 *
2946 * An HDMI mode is one defined in the HDMI vendor specific block.
2947 *
2948 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
2949 */
2950static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
2951{
Jani Nikulad9278b42016-01-08 13:21:51 +02002952 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002953
2954 if (!to_match->clock)
2955 return 0;
2956
Jani Nikulad9278b42016-01-08 13:21:51 +02002957 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2958 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002959 unsigned int clock1, clock2;
2960
2961 /* Make sure to also match alternate clocks */
2962 clock1 = hdmi_mode->clock;
2963 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2964
2965 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2966 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002967 drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002968 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002969 }
2970 return 0;
2971}
2972
Jani Nikulad9278b42016-01-08 13:21:51 +02002973static bool drm_valid_hdmi_vic(u8 vic)
2974{
2975 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
2976}
2977
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002978static int
2979add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2980{
2981 struct drm_device *dev = connector->dev;
2982 struct drm_display_mode *mode, *tmp;
2983 LIST_HEAD(list);
2984 int modes = 0;
2985
2986 /* Don't add CEA modes if the CEA extension block is missing */
2987 if (!drm_find_cea_extension(edid))
2988 return 0;
2989
2990 /*
2991 * Go through all probed modes and create a new mode
2992 * with the alternate clock for certain CEA modes.
2993 */
2994 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002995 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002996 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02002997 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002998 unsigned int clock1, clock2;
2999
Jani Nikulad9278b42016-01-08 13:21:51 +02003000 if (drm_valid_cea_vic(vic)) {
3001 cea_mode = &edid_cea_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003002 clock2 = cea_mode_alternate_clock(cea_mode);
3003 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003004 vic = drm_match_hdmi_mode(mode);
3005 if (drm_valid_hdmi_vic(vic)) {
3006 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003007 clock2 = hdmi_mode_alternate_clock(cea_mode);
3008 }
3009 }
3010
3011 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003012 continue;
3013
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003014 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003015
3016 if (clock1 == clock2)
3017 continue;
3018
3019 if (mode->clock != clock1 && mode->clock != clock2)
3020 continue;
3021
3022 newmode = drm_mode_duplicate(dev, cea_mode);
3023 if (!newmode)
3024 continue;
3025
Damien Lespiau27130212013-09-25 16:45:28 +01003026 /* Carry over the stereo flags */
3027 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3028
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003029 /*
3030 * The current mode could be either variant. Make
3031 * sure to pick the "other" clock for the new mode.
3032 */
3033 if (mode->clock != clock1)
3034 newmode->clock = clock1;
3035 else
3036 newmode->clock = clock2;
3037
3038 list_add_tail(&newmode->head, &list);
3039 }
3040
3041 list_for_each_entry_safe(mode, tmp, &list, head) {
3042 list_del(&mode->head);
3043 drm_mode_probed_add(connector, mode);
3044 modes++;
3045 }
3046
3047 return modes;
3048}
Stephane Marchesina4799032012-11-09 16:21:05 +00003049
Thomas Woodaff04ac2013-11-29 15:33:27 +00003050static struct drm_display_mode *
3051drm_display_mode_from_vic_index(struct drm_connector *connector,
3052 const u8 *video_db, u8 video_len,
3053 u8 video_index)
3054{
3055 struct drm_device *dev = connector->dev;
3056 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003057 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00003058
3059 if (video_db == NULL || video_index >= video_len)
3060 return NULL;
3061
3062 /* CEA modes are numbered 1..127 */
Jani Nikulad9278b42016-01-08 13:21:51 +02003063 vic = (video_db[video_index] & 127);
3064 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00003065 return NULL;
3066
Jani Nikulad9278b42016-01-08 13:21:51 +02003067 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
Damien Lespiau409bbf12014-03-03 23:59:07 +00003068 if (!newmode)
3069 return NULL;
3070
Thomas Woodaff04ac2013-11-29 15:33:27 +00003071 newmode->vrefresh = 0;
3072
3073 return newmode;
3074}
3075
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003076static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003077do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003078{
Thomas Woodaff04ac2013-11-29 15:33:27 +00003079 int i, modes = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003080
Thomas Woodaff04ac2013-11-29 15:33:27 +00003081 for (i = 0; i < len; i++) {
3082 struct drm_display_mode *mode;
3083 mode = drm_display_mode_from_vic_index(connector, db, len, i);
3084 if (mode) {
3085 drm_mode_probed_add(connector, mode);
3086 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003087 }
3088 }
3089
3090 return modes;
3091}
3092
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003093struct stereo_mandatory_mode {
3094 int width, height, vrefresh;
3095 unsigned int flags;
3096};
3097
3098static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003099 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3100 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003101 { 1920, 1080, 50,
3102 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
3103 { 1920, 1080, 60,
3104 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003105 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3106 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
3107 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3108 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003109};
3110
3111static bool
3112stereo_match_mandatory(const struct drm_display_mode *mode,
3113 const struct stereo_mandatory_mode *stereo_mode)
3114{
3115 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
3116
3117 return mode->hdisplay == stereo_mode->width &&
3118 mode->vdisplay == stereo_mode->height &&
3119 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
3120 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
3121}
3122
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003123static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
3124{
3125 struct drm_device *dev = connector->dev;
3126 const struct drm_display_mode *mode;
3127 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003128 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003129
3130 INIT_LIST_HEAD(&stereo_modes);
3131
3132 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003133 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
3134 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003135 struct drm_display_mode *new_mode;
3136
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003137 if (!stereo_match_mandatory(mode,
3138 &stereo_mandatory_modes[i]))
3139 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003140
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003141 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003142 new_mode = drm_mode_duplicate(dev, mode);
3143 if (!new_mode)
3144 continue;
3145
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003146 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003147 list_add_tail(&new_mode->head, &stereo_modes);
3148 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003149 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003150 }
3151
3152 list_splice_tail(&stereo_modes, &connector->probed_modes);
3153
3154 return modes;
3155}
3156
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003157static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3158{
3159 struct drm_device *dev = connector->dev;
3160 struct drm_display_mode *newmode;
3161
Jani Nikulad9278b42016-01-08 13:21:51 +02003162 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003163 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3164 return 0;
3165 }
3166
3167 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3168 if (!newmode)
3169 return 0;
3170
3171 drm_mode_probed_add(connector, newmode);
3172
3173 return 1;
3174}
3175
Thomas Woodfbf46022013-10-16 15:58:50 +01003176static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3177 const u8 *video_db, u8 video_len, u8 video_index)
3178{
Thomas Woodfbf46022013-10-16 15:58:50 +01003179 struct drm_display_mode *newmode;
3180 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003181
3182 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003183 newmode = drm_display_mode_from_vic_index(connector, video_db,
3184 video_len,
3185 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003186 if (newmode) {
3187 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3188 drm_mode_probed_add(connector, newmode);
3189 modes++;
3190 }
3191 }
3192 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003193 newmode = drm_display_mode_from_vic_index(connector, video_db,
3194 video_len,
3195 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003196 if (newmode) {
3197 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3198 drm_mode_probed_add(connector, newmode);
3199 modes++;
3200 }
3201 }
3202 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003203 newmode = drm_display_mode_from_vic_index(connector, video_db,
3204 video_len,
3205 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003206 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00003207 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01003208 drm_mode_probed_add(connector, newmode);
3209 modes++;
3210 }
3211 }
3212
3213 return modes;
3214}
3215
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003216/*
3217 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3218 * @connector: connector corresponding to the HDMI sink
3219 * @db: start of the CEA vendor specific block
3220 * @len: length of the CEA block payload, ie. one can access up to db[len]
3221 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003222 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3223 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003224 */
3225static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003226do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3227 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003228{
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003229 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003230 u8 vic_len, hdmi_3d_len = 0;
3231 u16 mask;
3232 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003233
3234 if (len < 8)
3235 goto out;
3236
3237 /* no HDMI_Video_Present */
3238 if (!(db[8] & (1 << 5)))
3239 goto out;
3240
3241 /* Latency_Fields_Present */
3242 if (db[8] & (1 << 7))
3243 offset += 2;
3244
3245 /* I_Latency_Fields_Present */
3246 if (db[8] & (1 << 6))
3247 offset += 2;
3248
3249 /* the declared length is not long enough for the 2 first bytes
3250 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003251 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003252 goto out;
3253
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003254 /* 3D_Present */
3255 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003256 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003257 modes += add_hdmi_mandatory_stereo_modes(connector);
3258
Thomas Woodfbf46022013-10-16 15:58:50 +01003259 /* 3D_Multi_present */
3260 multi_present = (db[8 + offset] & 0x60) >> 5;
3261 }
3262
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003263 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003264 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003265 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003266
3267 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003268 u8 vic;
3269
3270 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003271 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003272 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003273 offset += 1 + vic_len;
3274
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003275 if (multi_present == 1)
3276 multi_len = 2;
3277 else if (multi_present == 2)
3278 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003279 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003280 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003281
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003282 if (len < (8 + offset + hdmi_3d_len - 1))
3283 goto out;
3284
3285 if (hdmi_3d_len < multi_len)
3286 goto out;
3287
3288 if (multi_present == 1 || multi_present == 2) {
3289 /* 3D_Structure_ALL */
3290 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3291
3292 /* check if 3D_MASK is present */
3293 if (multi_present == 2)
3294 mask = (db[10 + offset] << 8) | db[11 + offset];
3295 else
3296 mask = 0xffff;
3297
3298 for (i = 0; i < 16; i++) {
3299 if (mask & (1 << i))
3300 modes += add_3d_struct_modes(connector,
3301 structure_all,
3302 video_db,
3303 video_len, i);
3304 }
3305 }
3306
3307 offset += multi_len;
3308
3309 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3310 int vic_index;
3311 struct drm_display_mode *newmode = NULL;
3312 unsigned int newflag = 0;
3313 bool detail_present;
3314
3315 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3316
3317 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3318 break;
3319
3320 /* 2D_VIC_order_X */
3321 vic_index = db[8 + offset + i] >> 4;
3322
3323 /* 3D_Structure_X */
3324 switch (db[8 + offset + i] & 0x0f) {
3325 case 0:
3326 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3327 break;
3328 case 6:
3329 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3330 break;
3331 case 8:
3332 /* 3D_Detail_X */
3333 if ((db[9 + offset + i] >> 4) == 1)
3334 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3335 break;
3336 }
3337
3338 if (newflag != 0) {
3339 newmode = drm_display_mode_from_vic_index(connector,
3340 video_db,
3341 video_len,
3342 vic_index);
3343
3344 if (newmode) {
3345 newmode->flags |= newflag;
3346 drm_mode_probed_add(connector, newmode);
3347 modes++;
3348 }
3349 }
3350
3351 if (detail_present)
3352 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003353 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003354
3355out:
3356 return modes;
3357}
3358
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003359static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003360cea_db_payload_len(const u8 *db)
3361{
3362 return db[0] & 0x1f;
3363}
3364
3365static int
3366cea_db_tag(const u8 *db)
3367{
3368 return db[0] >> 5;
3369}
3370
3371static int
3372cea_revision(const u8 *cea)
3373{
3374 return cea[1];
3375}
3376
3377static int
3378cea_db_offsets(const u8 *cea, int *start, int *end)
3379{
3380 /* Data block offset in CEA extension block */
3381 *start = 4;
3382 *end = cea[2];
3383 if (*end == 0)
3384 *end = 127;
3385 if (*end < 4 || *end > 127)
3386 return -ERANGE;
3387 return 0;
3388}
3389
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003390static bool cea_db_is_hdmi_vsdb(const u8 *db)
3391{
3392 int hdmi_id;
3393
3394 if (cea_db_tag(db) != VENDOR_BLOCK)
3395 return false;
3396
3397 if (cea_db_payload_len(db) < 5)
3398 return false;
3399
3400 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3401
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01003402 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003403}
3404
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -07003405static bool cea_db_is_hdmi_hf_vsdb(const u8 *db)
3406{
3407 int hdmi_id;
3408
3409 if (cea_db_tag(db) != VENDOR_BLOCK)
3410 return false;
3411
3412 if (cea_db_payload_len(db) < 7)
3413 return false;
3414
3415 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3416
3417 return hdmi_id == HDMI_IEEE_OUI_HF;
3418}
3419
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003420#define for_each_cea_db(cea, i, start, end) \
3421 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3422
3423static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003424add_cea_modes(struct drm_connector *connector, struct edid *edid)
3425{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003426 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01003427 const u8 *db, *hdmi = NULL, *video = NULL;
3428 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003429 int modes = 0;
3430
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003431 if (cea && cea_revision(cea) >= 3) {
3432 int i, start, end;
3433
3434 if (cea_db_offsets(cea, &start, &end))
3435 return 0;
3436
3437 for_each_cea_db(cea, i, start, end) {
3438 db = &cea[i];
3439 dbl = cea_db_payload_len(db);
3440
Thomas Woodfbf46022013-10-16 15:58:50 +01003441 if (cea_db_tag(db) == VIDEO_BLOCK) {
3442 video = db + 1;
3443 video_len = dbl;
3444 modes += do_cea_modes(connector, video, dbl);
3445 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003446 else if (cea_db_is_hdmi_vsdb(db)) {
3447 hdmi = db;
3448 hdmi_len = dbl;
3449 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003450 }
3451 }
3452
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003453 /*
3454 * We parse the HDMI VSDB after having added the cea modes as we will
3455 * be patching their flags when the sink supports stereo 3D.
3456 */
3457 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01003458 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3459 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003460
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003461 return modes;
3462}
3463
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003464static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
3465{
3466 const struct drm_display_mode *cea_mode;
3467 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02003468 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003469 const char *type;
3470
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003471 /*
3472 * allow 5kHz clock difference either way to account for
3473 * the 10kHz clock resolution limit of detailed timings.
3474 */
Jani Nikulad9278b42016-01-08 13:21:51 +02003475 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
3476 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003477 type = "CEA";
Jani Nikulad9278b42016-01-08 13:21:51 +02003478 cea_mode = &edid_cea_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003479 clock1 = cea_mode->clock;
3480 clock2 = cea_mode_alternate_clock(cea_mode);
3481 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003482 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
3483 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003484 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02003485 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003486 clock1 = cea_mode->clock;
3487 clock2 = hdmi_mode_alternate_clock(cea_mode);
3488 } else {
3489 return;
3490 }
3491 }
3492
3493 /* pick whichever is closest */
3494 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
3495 clock = clock1;
3496 else
3497 clock = clock2;
3498
3499 if (mode->clock == clock)
3500 return;
3501
3502 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02003503 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003504 mode->clock = clock;
3505}
3506
Wu Fengguang76adaa342011-09-05 14:23:20 +08003507static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003508drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003509{
Ville Syrjälä85040722012-08-16 14:55:05 +00003510 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003511
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003512 if (len >= 6)
Ville Syrjälä85040722012-08-16 14:55:05 +00003513 connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
Ville Syrjälä85040722012-08-16 14:55:05 +00003514 if (len >= 8) {
3515 connector->latency_present[0] = db[8] >> 7;
3516 connector->latency_present[1] = (db[8] >> 6) & 1;
3517 }
3518 if (len >= 9)
3519 connector->video_latency[0] = db[9];
3520 if (len >= 10)
3521 connector->audio_latency[0] = db[10];
3522 if (len >= 11)
3523 connector->video_latency[1] = db[11];
3524 if (len >= 12)
3525 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003526
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003527 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
3528 "video latency %d %d, "
3529 "audio latency %d %d\n",
3530 connector->latency_present[0],
3531 connector->latency_present[1],
3532 connector->video_latency[0],
3533 connector->video_latency[1],
3534 connector->audio_latency[0],
3535 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003536}
3537
3538static void
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -07003539parse_hdmi_hf_vsdb(struct drm_connector *connector, const u8 *db)
3540{
3541 u8 len = cea_db_payload_len(db);
3542
3543 if (len < 7)
3544 return;
3545
3546 if (db[4] != 1)
3547 return; /* invalid version */
3548
3549 connector->max_tmds_char = db[5] * 5;
3550 connector->scdc_present = db[6] & (1 << 7);
3551 connector->rr_capable = db[6] & (1 << 6);
3552 connector->flags_3d = db[6] & 0x7;
3553 connector->supports_scramble = connector->scdc_present &&
3554 (db[6] & (1 << 3));
3555
3556 DRM_DEBUG_KMS("HDMI v2: max TMDS char %d, "
3557 "scdc %s, "
3558 "rr %s, "
3559 "3D flags 0x%x, "
3560 "scramble %s\n",
3561 connector->max_tmds_char,
3562 connector->scdc_present ? "available" : "not available",
3563 connector->rr_capable ? "capable" : "not capable",
3564 connector->flags_3d,
3565 connector->supports_scramble ?
3566 "supported" : "not supported");
3567}
3568
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07003569/*
3570 * drm_extract_vcdb_info - Parse the HDMI Video Capability Data Block
3571 * @connector: connector corresponding to the HDMI sink
3572 * @db: start of the CEA vendor specific block
3573 *
3574 * Parses the HDMI VCDB to extract sink info for @connector.
3575 */
3576static void
3577drm_extract_vcdb_info(struct drm_connector *connector, const u8 *db)
3578{
3579 /*
3580 * Check if the sink specifies underscan
3581 * support for:
3582 * BIT 5: preferred video format
3583 * BIT 3: IT video format
3584 * BIT 1: CE video format
3585 */
3586
3587 connector->pt_scan_info =
3588 (db[2] & (BIT(4) | BIT(5))) >> 4;
3589 connector->it_scan_info =
3590 (db[2] & (BIT(3) | BIT(2))) >> 2;
3591 connector->ce_scan_info =
3592 db[2] & (BIT(1) | BIT(0));
3593
3594 DRM_DEBUG_KMS("Scan Info (pt|it|ce): (%d|%d|%d)",
3595 (int) connector->pt_scan_info,
3596 (int) connector->it_scan_info,
3597 (int) connector->ce_scan_info);
3598}
3599
3600static bool drm_edid_is_luminance_value_present(
3601u32 block_length, enum luminance_value value)
3602{
3603 return block_length > NO_LUMINANCE_DATA && value <= block_length;
3604}
3605
3606/*
3607 * drm_extract_hdr_db - Parse the HDMI HDR extended block
3608 * @connector: connector corresponding to the HDMI sink
3609 * @db: start of the HDMI HDR extended block
3610 *
3611 * Parses the HDMI HDR extended block to extract sink info for @connector.
3612 */
3613static void
3614drm_extract_hdr_db(struct drm_connector *connector, const u8 *db)
3615{
3616
3617 u8 len = 0;
3618
3619 if (!db)
3620 return;
3621
3622 len = db[0] & 0x1f;
3623 /* Byte 3: Electro-Optical Transfer Functions */
3624 connector->hdr_eotf = db[2] & 0x3F;
3625
3626 /* Byte 4: Static Metadata Descriptor Type 1 */
3627 connector->hdr_metadata_type_one = (db[3] & BIT(0));
3628
3629 /* Byte 5: Desired Content Maximum Luminance */
3630 if (drm_edid_is_luminance_value_present(len, MAXIMUM_LUMINANCE))
3631 connector->hdr_max_luminance =
3632 db[MAXIMUM_LUMINANCE];
3633
3634 /* Byte 6: Desired Content Max Frame-average Luminance */
3635 if (drm_edid_is_luminance_value_present(len, FRAME_AVERAGE_LUMINANCE))
3636 connector->hdr_avg_luminance =
3637 db[FRAME_AVERAGE_LUMINANCE];
3638
3639 /* Byte 7: Desired Content Min Luminance */
3640 if (drm_edid_is_luminance_value_present(len, MINIMUM_LUMINANCE))
3641 connector->hdr_min_luminance =
3642 db[MINIMUM_LUMINANCE];
3643
3644 connector->hdr_supported = true;
3645
3646 DRM_DEBUG_KMS("HDR electro-optical %d\n", connector->hdr_eotf);
3647 DRM_DEBUG_KMS("metadata desc 1 %d\n", connector->hdr_metadata_type_one);
3648 DRM_DEBUG_KMS("max luminance %d\n", connector->hdr_max_luminance);
3649 DRM_DEBUG_KMS("avg luminance %d\n", connector->hdr_avg_luminance);
3650 DRM_DEBUG_KMS("min luminance %d\n", connector->hdr_min_luminance);
3651}
3652
3653/*
3654 * drm_hdmi_extract_extended_blk_info - Parse the HDMI extended tag blocks
3655 * @connector: connector corresponding to the HDMI sink
3656 * @edid: handle to the EDID structure
3657 * Parses the all extended tag blocks extract sink info for @connector.
3658 */
3659static void
3660drm_hdmi_extract_extended_blk_info(struct drm_connector *connector,
3661struct edid *edid)
3662{
3663 const u8 *cea = drm_find_cea_extension(edid);
3664 const u8 *db = NULL;
3665
3666 if (cea && cea_revision(cea) >= 3) {
3667 int i, start, end;
3668
3669 if (cea_db_offsets(cea, &start, &end))
3670 return;
3671
3672 for_each_cea_db(cea, i, start, end) {
3673 db = &cea[i];
3674
3675 if (cea_db_tag(db) == EXTENDED_TAG) {
3676 DRM_DEBUG_KMS("found extended tag block = %d\n",
3677 db[1]);
3678 switch (db[1]) {
3679 case VIDEO_CAPABILITY_EXTENDED_DATA_BLOCK:
3680 drm_extract_vcdb_info(connector, db);
3681 break;
3682 case HDR_STATIC_METADATA_EXTENDED_DATA_BLOCK:
3683 drm_extract_hdr_db(connector, db);
3684 break;
3685 default:
3686 break;
3687 }
3688 }
3689 }
3690 }
3691}
3692
3693static u8 *
3694drm_edid_find_extended_tag_block(struct edid *edid, int blk_id)
3695{
3696 u8 *db = NULL;
3697 u8 *cea = NULL;
3698
3699 if (!edid)
3700 return NULL;
3701
3702 cea = drm_find_cea_extension(edid);
3703
3704 if (cea && cea_revision(cea) >= 3) {
3705 int i, start, end;
3706
3707 if (cea_db_offsets(cea, &start, &end))
3708 return NULL;
3709
3710 for_each_cea_db(cea, i, start, end) {
3711 db = &cea[i];
3712 if ((cea_db_tag(db) == EXTENDED_TAG) &&
3713 (db[1] == blk_id))
3714 return db;
3715 }
3716 }
3717 return NULL;
3718}
3719
3720/*
3721 * add_YCbCr420VDB_modes - add the modes found in Ycbcr420 VDB block
3722 * @connector: connector corresponding to the HDMI sink
3723 * @edid: handle to the EDID structure
3724 * Parses the YCbCr420 VDB block and adds the modes to @connector.
3725 */
3726static int
3727add_YCbCr420VDB_modes(struct drm_connector *connector, struct edid *edid)
3728{
3729
3730 const u8 *db = NULL;
3731 u32 i = 0;
3732 u32 modes = 0;
3733 u32 video_format = 0;
3734 u8 len = 0;
3735
3736 /*Find the YCbCr420 VDB*/
3737 db = drm_edid_find_extended_tag_block(edid, Y420_VIDEO_DATA_BLOCK);
3738 /* Offset to byte 3 */
3739 if (db) {
3740 len = db[0] & 0x1F;
3741 db += 2;
3742 for (i = 0; i < len - 1; i++) {
3743 struct drm_display_mode *mode;
3744
3745 video_format = *(db + i) & 0x7F;
3746 mode = drm_display_mode_from_vic_index(connector,
3747 db, len-1, i);
3748 if (mode) {
3749 DRM_DEBUG_KMS("Adding mode for vic = %d\n",
3750 video_format);
3751 drm_mode_probed_add(connector, mode);
3752 modes++;
3753 }
3754 }
3755 }
3756 return modes;
3757}
3758
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -07003759static void
Wu Fengguang76adaa342011-09-05 14:23:20 +08003760monitor_name(struct detailed_timing *t, void *data)
3761{
3762 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3763 *(u8 **)data = t->data.other_data.data.str.str;
3764}
3765
Jim Bride59f7c0f2016-04-14 10:18:35 -07003766static int get_monitor_name(struct edid *edid, char name[13])
3767{
3768 char *edid_name = NULL;
3769 int mnl;
3770
3771 if (!edid || !name)
3772 return 0;
3773
3774 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
3775 for (mnl = 0; edid_name && mnl < 13; mnl++) {
3776 if (edid_name[mnl] == 0x0a)
3777 break;
3778
3779 name[mnl] = edid_name[mnl];
3780 }
3781
3782 return mnl;
3783}
3784
3785/**
3786 * drm_edid_get_monitor_name - fetch the monitor name from the edid
3787 * @edid: monitor EDID information
3788 * @name: pointer to a character array to hold the name of the monitor
3789 * @bufsize: The size of the name buffer (should be at least 14 chars.)
3790 *
3791 */
3792void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
3793{
3794 int name_length;
3795 char buf[13];
3796
3797 if (bufsize <= 0)
3798 return;
3799
3800 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
3801 memcpy(name, buf, name_length);
3802 name[name_length] = '\0';
3803}
3804EXPORT_SYMBOL(drm_edid_get_monitor_name);
3805
Wu Fengguang76adaa342011-09-05 14:23:20 +08003806/**
3807 * drm_edid_to_eld - build ELD from EDID
3808 * @connector: connector corresponding to the HDMI/DP sink
3809 * @edid: EDID to parse
3810 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003811 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
Jani Nikula9bf2ce42017-11-01 16:20:58 +02003812 * HDCP and Port_ID ELD fields are left for the graphics driver to fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003813 */
3814void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3815{
3816 uint8_t *eld = connector->eld;
3817 u8 *cea;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003818 u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02003819 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003820 int mnl;
3821 int dbl;
3822
3823 memset(eld, 0, sizeof(connector->eld));
3824
Ville Syrjälä85c91582016-09-28 16:51:34 +03003825 connector->latency_present[0] = false;
3826 connector->latency_present[1] = false;
3827 connector->video_latency[0] = 0;
3828 connector->audio_latency[0] = 0;
3829 connector->video_latency[1] = 0;
3830 connector->audio_latency[1] = 0;
3831
Wu Fengguang76adaa342011-09-05 14:23:20 +08003832 cea = drm_find_cea_extension(edid);
3833 if (!cea) {
3834 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3835 return;
3836 }
3837
Jim Bride59f7c0f2016-04-14 10:18:35 -07003838 mnl = get_monitor_name(edid, eld + 20);
3839
Wu Fengguang76adaa342011-09-05 14:23:20 +08003840 eld[4] = (cea[1] << 5) | mnl;
3841 DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
3842
3843 eld[0] = 2 << 3; /* ELD version: 2 */
3844
3845 eld[16] = edid->mfg_id[0];
3846 eld[17] = edid->mfg_id[1];
3847 eld[18] = edid->prod_code[0];
3848 eld[19] = edid->prod_code[1];
3849
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003850 if (cea_revision(cea) >= 3) {
3851 int i, start, end;
3852
3853 if (cea_db_offsets(cea, &start, &end)) {
3854 start = 0;
3855 end = 0;
3856 }
3857
3858 for_each_cea_db(cea, i, start, end) {
3859 db = &cea[i];
3860 dbl = cea_db_payload_len(db);
3861
3862 switch (cea_db_tag(db)) {
Ville Syrjälä7c018782016-03-09 22:07:46 +02003863 int sad_count;
3864
Christian Schmidta0ab7342011-12-19 20:03:38 +01003865 case AUDIO_BLOCK:
3866 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02003867 sad_count = min(dbl / 3, 15 - total_sad_count);
3868 if (sad_count >= 1)
3869 memcpy(eld + 20 + mnl + total_sad_count * 3,
3870 &db[1], sad_count * 3);
3871 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01003872 break;
3873 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003874 /* Speaker Allocation Data Block */
3875 if (dbl >= 1)
3876 eld[7] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01003877 break;
3878 case VENDOR_BLOCK:
3879 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003880 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003881 drm_parse_hdmi_vsdb_audio(connector, db);
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -07003882 /* HDMI Forum Vendor-Specific Data Block */
3883 else if (cea_db_is_hdmi_hf_vsdb(db))
3884 parse_hdmi_hf_vsdb(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01003885 break;
3886 default:
3887 break;
3888 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003889 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003890 }
Ville Syrjälä7c018782016-03-09 22:07:46 +02003891 eld[5] |= total_sad_count << 4;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003892
Jani Nikula9bf2ce42017-11-01 16:20:58 +02003893 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
3894 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3895 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP;
3896 else
3897 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI;
3898
Jani Nikula938fd8a2014-10-28 16:20:48 +02003899 eld[DRM_ELD_BASELINE_ELD_LEN] =
3900 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
3901
3902 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02003903 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003904}
3905EXPORT_SYMBOL(drm_edid_to_eld);
3906
3907/**
Rafał Miłeckife214162013-04-19 19:01:25 +02003908 * drm_edid_to_sad - extracts SADs from EDID
3909 * @edid: EDID to parse
3910 * @sads: pointer that will be set to the extracted SADs
3911 *
3912 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02003913 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003914 * Note: The returned pointer needs to be freed using kfree().
3915 *
3916 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02003917 */
3918int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3919{
3920 int count = 0;
3921 int i, start, end, dbl;
3922 u8 *cea;
3923
3924 cea = drm_find_cea_extension(edid);
3925 if (!cea) {
3926 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3927 return -ENOENT;
3928 }
3929
3930 if (cea_revision(cea) < 3) {
3931 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3932 return -ENOTSUPP;
3933 }
3934
3935 if (cea_db_offsets(cea, &start, &end)) {
3936 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3937 return -EPROTO;
3938 }
3939
3940 for_each_cea_db(cea, i, start, end) {
3941 u8 *db = &cea[i];
3942
3943 if (cea_db_tag(db) == AUDIO_BLOCK) {
3944 int j;
3945 dbl = cea_db_payload_len(db);
3946
3947 count = dbl / 3; /* SAD is 3B */
3948 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3949 if (!*sads)
3950 return -ENOMEM;
3951 for (j = 0; j < count; j++) {
3952 u8 *sad = &db[1 + j * 3];
3953
3954 (*sads)[j].format = (sad[0] & 0x78) >> 3;
3955 (*sads)[j].channels = sad[0] & 0x7;
3956 (*sads)[j].freq = sad[1] & 0x7F;
3957 (*sads)[j].byte2 = sad[2];
3958 }
3959 break;
3960 }
3961 }
3962
3963 return count;
3964}
3965EXPORT_SYMBOL(drm_edid_to_sad);
3966
3967/**
Alex Deucherd105f472013-07-25 15:55:32 -04003968 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
3969 * @edid: EDID to parse
3970 * @sadb: pointer to the speaker block
3971 *
3972 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04003973 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003974 * Note: The returned pointer needs to be freed using kfree().
3975 *
3976 * Return: The number of found Speaker Allocation Blocks or negative number on
3977 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04003978 */
3979int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
3980{
3981 int count = 0;
3982 int i, start, end, dbl;
3983 const u8 *cea;
3984
3985 cea = drm_find_cea_extension(edid);
3986 if (!cea) {
3987 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3988 return -ENOENT;
3989 }
3990
3991 if (cea_revision(cea) < 3) {
3992 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3993 return -ENOTSUPP;
3994 }
3995
3996 if (cea_db_offsets(cea, &start, &end)) {
3997 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3998 return -EPROTO;
3999 }
4000
4001 for_each_cea_db(cea, i, start, end) {
4002 const u8 *db = &cea[i];
4003
4004 if (cea_db_tag(db) == SPEAKER_BLOCK) {
4005 dbl = cea_db_payload_len(db);
4006
4007 /* Speaker Allocation Data Block */
4008 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02004009 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04004010 if (!*sadb)
4011 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04004012 count = dbl;
4013 break;
4014 }
4015 }
4016 }
4017
4018 return count;
4019}
4020EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
4021
4022/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004023 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08004024 * @connector: connector associated with the HDMI/DP sink
4025 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004026 *
4027 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
4028 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004029 */
4030int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03004031 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004032{
4033 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
4034 int a, v;
4035
4036 if (!connector->latency_present[0])
4037 return 0;
4038 if (!connector->latency_present[1])
4039 i = 0;
4040
4041 a = connector->audio_latency[i];
4042 v = connector->video_latency[i];
4043
4044 /*
4045 * HDMI/DP sink doesn't support audio or video?
4046 */
4047 if (a == 255 || v == 255)
4048 return 0;
4049
4050 /*
4051 * Convert raw EDID values to millisecond.
4052 * Treat unknown latency as 0ms.
4053 */
4054 if (a)
4055 a = min(2 * (a - 1), 500);
4056 if (v)
4057 v = min(2 * (v - 1), 500);
4058
4059 return max(v - a, 0);
4060}
4061EXPORT_SYMBOL(drm_av_sync_delay);
4062
4063/**
4064 * drm_select_eld - select one ELD from multiple HDMI/DP sinks
4065 * @encoder: the encoder just changed display mode
Wu Fengguang76adaa342011-09-05 14:23:20 +08004066 *
4067 * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
4068 * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004069 *
4070 * Return: The connector associated with the first HDMI/DP sink that has ELD
4071 * attached to it.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004072 */
Ville Syrjälä9e5a3b52015-09-07 18:22:57 +03004073struct drm_connector *drm_select_eld(struct drm_encoder *encoder)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004074{
4075 struct drm_connector *connector;
4076 struct drm_device *dev = encoder->dev;
4077
Daniel Vetter6e9f7982014-05-29 23:54:47 +02004078 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
Sean Paul008f4042014-07-17 11:25:18 -04004079 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02004080
Daniel Vetter9a9f5ce2015-07-09 23:44:34 +02004081 drm_for_each_connector(connector, dev)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004082 if (connector->encoder == encoder && connector->eld[0])
4083 return connector;
4084
4085 return NULL;
4086}
4087EXPORT_SYMBOL(drm_select_eld);
4088
Ma Lingf23c20c2009-03-26 19:26:23 +08004089/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004090 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08004091 * @edid: monitor EDID information
4092 *
4093 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004094 *
4095 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08004096 */
4097bool drm_detect_hdmi_monitor(struct edid *edid)
4098{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004099 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004100 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08004101 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08004102
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004103 edid_ext = drm_find_cea_extension(edid);
4104 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004105 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004106
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004107 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004108 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004109
4110 /*
4111 * Because HDMI identifier is in Vendor Specific Block,
4112 * search it from all data blocks of CEA extension.
4113 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004114 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004115 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
4116 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08004117 }
4118
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004119 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004120}
4121EXPORT_SYMBOL(drm_detect_hdmi_monitor);
4122
Dave Airlief453ba02008-11-07 14:05:41 -08004123/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004124 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01004125 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004126 *
4127 * Monitor should have CEA extension block.
4128 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
4129 * audio' only. If there is any audio extension block and supported
4130 * audio format, assume at least 'basic audio' support, even if 'basic
4131 * audio' is not defined in EDID.
4132 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004133 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004134 */
4135bool drm_detect_monitor_audio(struct edid *edid)
4136{
4137 u8 *edid_ext;
4138 int i, j;
4139 bool has_audio = false;
4140 int start_offset, end_offset;
4141
4142 edid_ext = drm_find_cea_extension(edid);
4143 if (!edid_ext)
4144 goto end;
4145
4146 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
4147
4148 if (has_audio) {
4149 DRM_DEBUG_KMS("Monitor has basic audio support\n");
4150 goto end;
4151 }
4152
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004153 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
4154 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004155
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004156 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
4157 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004158 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004159 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004160 DRM_DEBUG_KMS("CEA audio format %d\n",
4161 (edid_ext[i + j] >> 3) & 0xf);
4162 goto end;
4163 }
4164 }
4165end:
4166 return has_audio;
4167}
4168EXPORT_SYMBOL(drm_detect_monitor_audio);
4169
4170/**
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004171 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
Daniel Vetterfc668112014-01-21 12:02:26 +01004172 * @edid: EDID block to scan
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004173 *
4174 * Check whether the monitor reports the RGB quantization range selection
4175 * as supported. The AVI infoframe can then be used to inform the monitor
4176 * which quantization range (full or limited) is used.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004177 *
4178 * Return: True if the RGB quantization range is selectable, false otherwise.
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004179 */
4180bool drm_rgb_quant_range_selectable(struct edid *edid)
4181{
4182 u8 *edid_ext;
4183 int i, start, end;
4184
4185 edid_ext = drm_find_cea_extension(edid);
4186 if (!edid_ext)
4187 return false;
4188
4189 if (cea_db_offsets(edid_ext, &start, &end))
4190 return false;
4191
4192 for_each_cea_db(edid_ext, i, start, end) {
4193 if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
4194 cea_db_payload_len(&edid_ext[i]) == 2) {
4195 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
4196 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
4197 }
4198 }
4199
4200 return false;
4201}
4202EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
4203
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004204static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
4205 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01004206{
Ville Syrjälä18267502016-09-28 16:51:38 +03004207 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004208 unsigned int dc_bpc = 0;
4209
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004210 /* HDMI supports at least 8 bpc */
4211 info->bpc = 8;
4212
4213 if (cea_db_payload_len(hdmi) < 6)
4214 return;
4215
4216 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
4217 dc_bpc = 10;
4218 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
4219 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
4220 connector->name);
4221 }
4222
4223 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
4224 dc_bpc = 12;
4225 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
4226 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
4227 connector->name);
4228 }
4229
4230 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
4231 dc_bpc = 16;
4232 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
4233 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
4234 connector->name);
4235 }
4236
4237 if (dc_bpc == 0) {
4238 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
4239 connector->name);
4240 return;
4241 }
4242
4243 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
4244 connector->name, dc_bpc);
4245 info->bpc = dc_bpc;
4246
4247 /*
4248 * Deep color support mandates RGB444 support for all video
4249 * modes and forbids YCRCB422 support for all video modes per
4250 * HDMI 1.3 spec.
4251 */
4252 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4253
4254 /* YCRCB444 is optional according to spec. */
4255 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
4256 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4257 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
4258 connector->name);
4259 }
4260
4261 /*
4262 * Spec says that if any deep color mode is supported at all,
4263 * then deep color 36 bit must be supported.
4264 */
4265 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
4266 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
4267 connector->name);
4268 }
4269}
4270
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004271static void
4272drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
4273{
4274 struct drm_display_info *info = &connector->display_info;
4275 u8 len = cea_db_payload_len(db);
4276
4277 if (len >= 6)
4278 info->dvi_dual = db[6] & 1;
4279 if (len >= 7)
4280 info->max_tmds_clock = db[7] * 5000;
4281
4282 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
4283 "max TMDS clock %d kHz\n",
4284 info->dvi_dual,
4285 info->max_tmds_clock);
4286
4287 drm_parse_hdmi_deep_color_info(connector, db);
4288}
4289
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004290static void drm_parse_cea_ext(struct drm_connector *connector,
4291 struct edid *edid)
4292{
4293 struct drm_display_info *info = &connector->display_info;
4294 const u8 *edid_ext;
4295 int i, start, end;
4296
Mario Kleinerd0c94692014-03-27 19:59:39 +01004297 edid_ext = drm_find_cea_extension(edid);
4298 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004299 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004300
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004301 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004302
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004303 /* The existence of a CEA block should imply RGB support */
4304 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4305 if (edid_ext[3] & EDID_CEA_YCRCB444)
4306 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4307 if (edid_ext[3] & EDID_CEA_YCRCB422)
4308 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004309
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004310 if (cea_db_offsets(edid_ext, &start, &end))
4311 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004312
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004313 for_each_cea_db(edid_ext, i, start, end) {
4314 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004315
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004316 if (cea_db_is_hdmi_vsdb(db))
4317 drm_parse_hdmi_vsdb_video(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004318 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01004319}
4320
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07004321static void
4322drm_hdmi_extract_vsdbs_info(struct drm_connector *connector, struct edid *edid)
4323{
4324 const u8 *cea = drm_find_cea_extension(edid);
4325 const u8 *db = NULL;
4326
4327 if (cea && cea_revision(cea) >= 3) {
4328 int i, start, end;
4329
4330 if (cea_db_offsets(cea, &start, &end))
4331 return;
4332
4333 for_each_cea_db(cea, i, start, end) {
4334 db = &cea[i];
4335
4336 if (cea_db_tag(db) == VENDOR_BLOCK) {
4337 /* HDMI Vendor-Specific Data Block */
4338 if (cea_db_is_hdmi_vsdb(db)) {
4339 drm_parse_hdmi_vsdb_video(
4340 connector, db);
4341 drm_parse_hdmi_vsdb_audio(
4342 connector, db);
4343 }
4344 /* HDMI Forum Vendor-Specific Data Block */
4345 else if (cea_db_is_hdmi_hf_vsdb(db))
4346 parse_hdmi_hf_vsdb(connector, db);
4347 }
4348 }
4349 }
4350}
4351
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004352static void drm_add_display_info(struct drm_connector *connector,
4353 struct edid *edid)
Jesse Barnes3b112282011-04-15 12:49:23 -07004354{
Ville Syrjälä18267502016-09-28 16:51:38 +03004355 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a72011-08-03 09:22:54 -07004356
Jesse Barnes3b112282011-04-15 12:49:23 -07004357 info->width_mm = edid->width_cm * 10;
4358 info->height_mm = edid->height_cm * 10;
4359
4360 /* driver figures it out in this case */
4361 info->bpc = 0;
Jesse Barnesda05a5a72011-04-15 13:48:57 -07004362 info->color_formats = 0;
Ville Syrjälä011acce2016-09-28 16:51:40 +03004363 info->cea_rev = 0;
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004364 info->max_tmds_clock = 0;
4365 info->dvi_dual = false;
Jesse Barnes3b112282011-04-15 12:49:23 -07004366
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004367 if (edid->revision < 3)
Jesse Barnes3b112282011-04-15 12:49:23 -07004368 return;
4369
4370 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
4371 return;
4372
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004373 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004374
Mario Kleiner210a0212016-07-06 12:05:48 +02004375 /*
4376 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
4377 *
4378 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
4379 * tells us to assume 8 bpc color depth if the EDID doesn't have
4380 * extensions which tell otherwise.
4381 */
4382 if ((info->bpc == 0) && (edid->revision < 4) &&
4383 (edid->input & DRM_EDID_DIGITAL_TYPE_DVI)) {
4384 info->bpc = 8;
4385 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
4386 connector->name, info->bpc);
4387 }
4388
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07004389 /* Extract audio and video latency fields for the sink */
4390 drm_hdmi_extract_vsdbs_info(connector, edid);
4391 /* Extract info from extended tag blocks */
4392 drm_hdmi_extract_extended_blk_info(connector, edid);
4393
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004394 /* Only defined for 1.4 with digital displays */
4395 if (edid->revision < 4)
4396 return;
4397
Jesse Barnes3b112282011-04-15 12:49:23 -07004398 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
4399 case DRM_EDID_DIGITAL_DEPTH_6:
4400 info->bpc = 6;
4401 break;
4402 case DRM_EDID_DIGITAL_DEPTH_8:
4403 info->bpc = 8;
4404 break;
4405 case DRM_EDID_DIGITAL_DEPTH_10:
4406 info->bpc = 10;
4407 break;
4408 case DRM_EDID_DIGITAL_DEPTH_12:
4409 info->bpc = 12;
4410 break;
4411 case DRM_EDID_DIGITAL_DEPTH_14:
4412 info->bpc = 14;
4413 break;
4414 case DRM_EDID_DIGITAL_DEPTH_16:
4415 info->bpc = 16;
4416 break;
4417 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
4418 default:
4419 info->bpc = 0;
4420 break;
4421 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07004422
Mario Kleinerd0c94692014-03-27 19:59:39 +01004423 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004424 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004425
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004426 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02004427 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
4428 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4429 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
4430 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Jesse Barnes3b112282011-04-15 12:49:23 -07004431}
4432
Dave Airliec9729172016-05-03 15:38:37 +10004433static int validate_displayid(u8 *displayid, int length, int idx)
4434{
4435 int i;
4436 u8 csum = 0;
4437 struct displayid_hdr *base;
4438
4439 base = (struct displayid_hdr *)&displayid[idx];
4440
4441 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
4442 base->rev, base->bytes, base->prod_id, base->ext_count);
4443
4444 if (base->bytes + 5 > length - idx)
4445 return -EINVAL;
4446 for (i = idx; i <= base->bytes + 5; i++) {
4447 csum += displayid[i];
4448 }
4449 if (csum) {
4450 DRM_ERROR("DisplayID checksum invalid, remainder is %d\n", csum);
4451 return -EINVAL;
4452 }
4453 return 0;
4454}
4455
Dave Airliea39ed682016-05-02 08:35:05 +10004456static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
4457 struct displayid_detailed_timings_1 *timings)
4458{
4459 struct drm_display_mode *mode;
4460 unsigned pixel_clock = (timings->pixel_clock[0] |
4461 (timings->pixel_clock[1] << 8) |
4462 (timings->pixel_clock[2] << 16));
4463 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
4464 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
4465 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
4466 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
4467 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
4468 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
4469 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
4470 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
4471 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
4472 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
4473 mode = drm_mode_create(dev);
4474 if (!mode)
4475 return NULL;
4476
4477 mode->clock = pixel_clock * 10;
4478 mode->hdisplay = hactive;
4479 mode->hsync_start = mode->hdisplay + hsync;
4480 mode->hsync_end = mode->hsync_start + hsync_width;
4481 mode->htotal = mode->hdisplay + hblank;
4482
4483 mode->vdisplay = vactive;
4484 mode->vsync_start = mode->vdisplay + vsync;
4485 mode->vsync_end = mode->vsync_start + vsync_width;
4486 mode->vtotal = mode->vdisplay + vblank;
4487
4488 mode->flags = 0;
4489 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
4490 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
4491 mode->type = DRM_MODE_TYPE_DRIVER;
4492
4493 if (timings->flags & 0x80)
4494 mode->type |= DRM_MODE_TYPE_PREFERRED;
4495 mode->vrefresh = drm_mode_vrefresh(mode);
4496 drm_mode_set_name(mode);
4497
4498 return mode;
4499}
4500
4501static int add_displayid_detailed_1_modes(struct drm_connector *connector,
4502 struct displayid_block *block)
4503{
4504 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
4505 int i;
4506 int num_timings;
4507 struct drm_display_mode *newmode;
4508 int num_modes = 0;
4509 /* blocks must be multiple of 20 bytes length */
4510 if (block->num_bytes % 20)
4511 return 0;
4512
4513 num_timings = block->num_bytes / 20;
4514 for (i = 0; i < num_timings; i++) {
4515 struct displayid_detailed_timings_1 *timings = &det->timings[i];
4516
4517 newmode = drm_mode_displayid_detailed(connector->dev, timings);
4518 if (!newmode)
4519 continue;
4520
4521 drm_mode_probed_add(connector, newmode);
4522 num_modes++;
4523 }
4524 return num_modes;
4525}
4526
4527static int add_displayid_detailed_modes(struct drm_connector *connector,
4528 struct edid *edid)
4529{
4530 u8 *displayid;
4531 int ret;
4532 int idx = 1;
4533 int length = EDID_LENGTH;
4534 struct displayid_block *block;
4535 int num_modes = 0;
4536
4537 displayid = drm_find_displayid_extension(edid);
4538 if (!displayid)
4539 return 0;
4540
4541 ret = validate_displayid(displayid, length, idx);
4542 if (ret)
4543 return 0;
4544
4545 idx += sizeof(struct displayid_hdr);
4546 while (block = (struct displayid_block *)&displayid[idx],
4547 idx + sizeof(struct displayid_block) <= length &&
4548 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4549 block->num_bytes > 0) {
4550 idx += block->num_bytes + sizeof(struct displayid_block);
4551 switch (block->tag) {
4552 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4553 num_modes += add_displayid_detailed_1_modes(connector, block);
4554 break;
4555 }
4556 }
4557 return num_modes;
4558}
4559
Jesse Barnes3b112282011-04-15 12:49:23 -07004560/**
Dave Airlief453ba02008-11-07 14:05:41 -08004561 * drm_add_edid_modes - add modes from EDID data, if available
4562 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004563 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08004564 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02004565 * Add the specified modes to the connector's mode list. Also fills out the
4566 * &drm_display_info structure in @connector with any information which can be
4567 * derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08004568 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004569 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08004570 */
4571int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
4572{
4573 int num_modes = 0;
4574 u32 quirks;
4575
4576 if (edid == NULL) {
4577 return 0;
4578 }
Alex Deucher3c537882010-02-05 04:21:19 -05004579 if (!drm_edid_is_valid(edid)) {
Jordan Crousedcdb1672010-05-27 13:40:25 -06004580 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004581 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08004582 return 0;
4583 }
4584
4585 quirks = edid_get_quirks(edid);
4586
Adam Jacksonc867df72010-03-29 21:43:21 +00004587 /*
4588 * EDID spec says modes should be preferred in this order:
4589 * - preferred detailed mode
4590 * - other detailed modes from base block
4591 * - detailed modes from extension blocks
4592 * - CVT 3-byte code modes
4593 * - standard timing codes
4594 * - established timing codes
4595 * - modes inferred from GTF or CVT range information
4596 *
Adam Jackson13931572010-08-03 14:38:19 -04004597 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00004598 *
4599 * XXX order for additional mode types in extension blocks?
4600 */
Adam Jackson13931572010-08-03 14:38:19 -04004601 num_modes += add_detailed_modes(connector, edid, quirks);
4602 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00004603 num_modes += add_standard_modes(connector, edid);
4604 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004605 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03004606 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10004607 num_modes += add_displayid_detailed_modes(connector, edid);
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07004608 num_modes += add_YCbCr420VDB_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03004609 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
4610 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004611
4612 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
4613 edid_fixup_preferred(connector, quirks);
4614
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004615 drm_add_display_info(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004616
Mario Kleinere10aec62016-07-06 12:05:44 +02004617 if (quirks & EDID_QUIRK_FORCE_6BPC)
4618 connector->display_info.bpc = 6;
4619
Rafał Miłecki49d45a312013-12-07 13:22:42 +01004620 if (quirks & EDID_QUIRK_FORCE_8BPC)
4621 connector->display_info.bpc = 8;
4622
Mario Kleiner5438f892017-04-21 17:05:08 +02004623 if (quirks & EDID_QUIRK_FORCE_10BPC)
4624 connector->display_info.bpc = 10;
4625
Mario Kleinerbc5b9642014-05-23 21:40:55 +02004626 if (quirks & EDID_QUIRK_FORCE_12BPC)
4627 connector->display_info.bpc = 12;
4628
Dave Airlief453ba02008-11-07 14:05:41 -08004629 return num_modes;
4630}
4631EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004632
4633/**
4634 * drm_add_modes_noedid - add modes for the connectors without EDID
4635 * @connector: connector we're probing
4636 * @hdisplay: the horizontal display limit
4637 * @vdisplay: the vertical display limit
4638 *
4639 * Add the specified modes to the connector's mode list. Only when the
4640 * hdisplay/vdisplay is not beyond the given limit, it will be added.
4641 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004642 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004643 */
4644int drm_add_modes_noedid(struct drm_connector *connector,
4645 int hdisplay, int vdisplay)
4646{
4647 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004648 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004649 struct drm_device *dev = connector->dev;
4650
Daniel Vetterfbb40b22015-08-10 11:55:37 +02004651 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004652 if (hdisplay < 0)
4653 hdisplay = 0;
4654 if (vdisplay < 0)
4655 vdisplay = 0;
4656
4657 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004658 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004659 if (hdisplay && vdisplay) {
4660 /*
4661 * Only when two are valid, they will be used to check
4662 * whether the mode should be added to the mode list of
4663 * the connector.
4664 */
4665 if (ptr->hdisplay > hdisplay ||
4666 ptr->vdisplay > vdisplay)
4667 continue;
4668 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05004669 if (drm_mode_vrefresh(ptr) > 61)
4670 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004671 mode = drm_mode_duplicate(dev, ptr);
4672 if (mode) {
4673 drm_mode_probed_add(connector, mode);
4674 num_modes++;
4675 }
4676 }
4677 return num_modes;
4678}
4679EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01004680
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004681/**
4682 * drm_set_preferred_mode - Sets the preferred mode of a connector
4683 * @connector: connector whose mode list should be processed
4684 * @hpref: horizontal resolution of preferred mode
4685 * @vpref: vertical resolution of preferred mode
4686 *
4687 * Marks a mode as preferred if it matches the resolution specified by @hpref
4688 * and @vpref.
4689 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004690void drm_set_preferred_mode(struct drm_connector *connector,
4691 int hpref, int vpref)
4692{
4693 struct drm_display_mode *mode;
4694
4695 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004696 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01004697 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004698 mode->type |= DRM_MODE_TYPE_PREFERRED;
4699 }
4700}
4701EXPORT_SYMBOL(drm_set_preferred_mode);
4702
Thierry Reding10a85122012-11-21 15:31:35 +01004703/**
4704 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
4705 * data from a DRM display mode
4706 * @frame: HDMI AVI infoframe
4707 * @mode: DRM display mode
4708 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004709 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01004710 */
4711int
4712drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
4713 const struct drm_display_mode *mode)
4714{
4715 int err;
4716
4717 if (!frame || !mode)
4718 return -EINVAL;
4719
4720 err = hdmi_avi_infoframe_init(frame);
4721 if (err < 0)
4722 return err;
4723
Damien Lespiaubf02db92013-08-06 20:32:22 +01004724 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
4725 frame->pixel_repeat = 1;
4726
Thierry Reding10a85122012-11-21 15:31:35 +01004727 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01004728
4729 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304730
Vandana Kannan69ab6d32014-06-05 14:45:29 +05304731 /*
4732 * Populate picture aspect ratio from either
4733 * user input (if specified) or from the CEA mode list.
4734 */
4735 if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 ||
4736 mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9)
4737 frame->picture_aspect = mode->picture_aspect_ratio;
4738 else if (frame->video_code > 0)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304739 frame->picture_aspect = drm_get_cea_aspect_ratio(
4740 frame->video_code);
4741
Thierry Reding10a85122012-11-21 15:31:35 +01004742 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d01802014-02-27 09:19:30 -06004743 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01004744
4745 return 0;
4746}
4747EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004748
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004749static enum hdmi_3d_structure
4750s3d_structure_from_display_mode(const struct drm_display_mode *mode)
4751{
4752 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
4753
4754 switch (layout) {
4755 case DRM_MODE_FLAG_3D_FRAME_PACKING:
4756 return HDMI_3D_STRUCTURE_FRAME_PACKING;
4757 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
4758 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
4759 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
4760 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
4761 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
4762 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
4763 case DRM_MODE_FLAG_3D_L_DEPTH:
4764 return HDMI_3D_STRUCTURE_L_DEPTH;
4765 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
4766 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
4767 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
4768 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
4769 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
4770 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
4771 default:
4772 return HDMI_3D_STRUCTURE_INVALID;
4773 }
4774}
4775
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004776/**
4777 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
4778 * data from a DRM display mode
4779 * @frame: HDMI vendor infoframe
4780 * @mode: DRM display mode
4781 *
4782 * Note that there's is a need to send HDMI vendor infoframes only when using a
4783 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
4784 * function will return -EINVAL, error that can be safely ignored.
4785 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004786 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004787 */
4788int
4789drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
4790 const struct drm_display_mode *mode)
4791{
4792 int err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004793 u32 s3d_flags;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004794 u8 vic;
4795
4796 if (!frame || !mode)
4797 return -EINVAL;
4798
4799 vic = drm_match_hdmi_mode(mode);
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004800 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
4801
4802 if (!vic && !s3d_flags)
4803 return -EINVAL;
4804
4805 if (vic && s3d_flags)
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004806 return -EINVAL;
4807
4808 err = hdmi_vendor_infoframe_init(frame);
4809 if (err < 0)
4810 return err;
4811
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004812 if (vic)
4813 frame->vic = vic;
4814 else
4815 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004816
4817 return 0;
4818}
4819EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10004820
Dave Airlie5e546cd2016-05-03 15:31:12 +10004821static int drm_parse_tiled_block(struct drm_connector *connector,
4822 struct displayid_block *block)
4823{
4824 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
4825 u16 w, h;
4826 u8 tile_v_loc, tile_h_loc;
4827 u8 num_v_tile, num_h_tile;
4828 struct drm_tile_group *tg;
4829
4830 w = tile->tile_size[0] | tile->tile_size[1] << 8;
4831 h = tile->tile_size[2] | tile->tile_size[3] << 8;
4832
4833 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
4834 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
4835 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
4836 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
4837
4838 connector->has_tile = true;
4839 if (tile->tile_cap & 0x80)
4840 connector->tile_is_single_monitor = true;
4841
4842 connector->num_h_tile = num_h_tile + 1;
4843 connector->num_v_tile = num_v_tile + 1;
4844 connector->tile_h_loc = tile_h_loc;
4845 connector->tile_v_loc = tile_v_loc;
4846 connector->tile_h_size = w + 1;
4847 connector->tile_v_size = h + 1;
4848
4849 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
4850 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
4851 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
4852 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
4853 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
4854
4855 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
4856 if (!tg) {
4857 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
4858 }
4859 if (!tg)
4860 return -ENOMEM;
4861
4862 if (connector->tile_group != tg) {
4863 /* if we haven't got a pointer,
4864 take the reference, drop ref to old tile group */
4865 if (connector->tile_group) {
4866 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4867 }
4868 connector->tile_group = tg;
4869 } else
4870 /* if same tile group, then release the ref we just took. */
4871 drm_mode_put_tile_group(connector->dev, tg);
4872 return 0;
4873}
4874
Dave Airlie40d9b042014-10-20 16:29:33 +10004875static int drm_parse_display_id(struct drm_connector *connector,
4876 u8 *displayid, int length,
4877 bool is_edid_extension)
4878{
4879 /* if this is an EDID extension the first byte will be 0x70 */
4880 int idx = 0;
Dave Airlie40d9b042014-10-20 16:29:33 +10004881 struct displayid_block *block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10004882 int ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10004883
4884 if (is_edid_extension)
4885 idx = 1;
4886
Dave Airliec9729172016-05-03 15:38:37 +10004887 ret = validate_displayid(displayid, length, idx);
4888 if (ret)
4889 return ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10004890
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004891 idx += sizeof(struct displayid_hdr);
4892 while (block = (struct displayid_block *)&displayid[idx],
4893 idx + sizeof(struct displayid_block) <= length &&
4894 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4895 block->num_bytes > 0) {
4896 idx += block->num_bytes + sizeof(struct displayid_block);
4897 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
4898 block->tag, block->rev, block->num_bytes);
Dave Airlie40d9b042014-10-20 16:29:33 +10004899
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004900 switch (block->tag) {
4901 case DATA_BLOCK_TILED_DISPLAY:
4902 ret = drm_parse_tiled_block(connector, block);
4903 if (ret)
4904 return ret;
4905 break;
Dave Airliea39ed682016-05-02 08:35:05 +10004906 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4907 /* handled in mode gathering code. */
4908 break;
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004909 default:
4910 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
4911 break;
4912 }
Dave Airlie40d9b042014-10-20 16:29:33 +10004913 }
4914 return 0;
4915}
4916
4917static void drm_get_displayid(struct drm_connector *connector,
4918 struct edid *edid)
4919{
4920 void *displayid = NULL;
4921 int ret;
4922 connector->has_tile = false;
4923 displayid = drm_find_displayid_extension(edid);
4924 if (!displayid) {
4925 /* drop reference to any tile group we had */
4926 goto out_drop_ref;
4927 }
4928
4929 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
4930 if (ret < 0)
4931 goto out_drop_ref;
4932 if (!connector->has_tile)
4933 goto out_drop_ref;
4934 return;
4935out_drop_ref:
4936 if (connector->tile_group) {
4937 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4938 connector->tile_group = NULL;
4939 }
4940 return;
4941}