blob: 7a24bd1a51f648b340ce15d5ee98771cd1fd77d9 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <linux/string.h>
29#include <linux/bitops.h>
30#include <drm/drmP.h>
31#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070032#include "i915_drv.h"
33
34/** @file i915_gem_tiling.c
35 *
36 * Support for managing tiling state of buffer objects.
37 *
38 * The idea behind tiling is to increase cache hit rates by rearranging
39 * pixel data so that a group of pixel accesses are in the same cacheline.
40 * Performance improvement from doing this on the back/depth buffer are on
41 * the order of 30%.
42 *
43 * Intel architectures make this somewhat more complicated, though, by
44 * adjustments made to addressing of data when the memory is in interleaved
45 * mode (matched pairs of DIMMS) to improve memory bandwidth.
46 * For interleaved memory, the CPU sends every sequential 64 bytes
47 * to an alternate memory channel so it can get the bandwidth from both.
48 *
49 * The GPU also rearranges its accesses for increased bandwidth to interleaved
50 * memory, and it matches what the CPU does for non-tiled. However, when tiled
51 * it does it a little differently, since one walks addresses not just in the
52 * X direction but also Y. So, along with alternating channels when bit
53 * 6 of the address flips, it also alternates when other bits flip -- Bits 9
54 * (every 512 bytes, an X tile scanline) and 10 (every two X tile scanlines)
55 * are common to both the 915 and 965-class hardware.
56 *
57 * The CPU also sometimes XORs in higher bits as well, to improve
58 * bandwidth doing strided access like we do so frequently in graphics. This
59 * is called "Channel XOR Randomization" in the MCH documentation. The result
60 * is that the CPU is XORing in either bit 11 or bit 17 to bit 6 of its address
61 * decode.
62 *
63 * All of this bit 6 XORing has an effect on our memory management,
64 * as we need to make sure that the 3d driver can correctly address object
65 * contents.
66 *
67 * If we don't have interleaved memory, all tiling is safe and no swizzling is
68 * required.
69 *
70 * When bit 17 is XORed in, we simply refuse to tile at all. Bit
71 * 17 is not just a page offset, so as we page an objet out and back in,
72 * individual pages in it will have different bit 17 addresses, resulting in
73 * each 64 bytes being swapped with its neighbor!
74 *
75 * Otherwise, if interleaved, we have to tell the 3d driver what the address
76 * swizzling it needs to do is, since it's writing with the CPU to the pages
77 * (bit 6 and potentially bit 11 XORed in), and the GPU is reading from the
78 * pages (bit 6, 9, and 10 XORed in), resulting in a cumulative bit swizzling
79 * required by the CPU of XORing in bit 6, 9, 10, and potentially 11, in order
80 * to match what the GPU expects.
81 */
82
83/**
84 * Detects bit 6 swizzling of address lookup between IGD access and CPU
85 * access through main memory.
86 */
87void
88i915_gem_detect_bit_6_swizzle(struct drm_device *dev)
89{
Jani Nikula50227e12014-03-31 14:27:21 +030090 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -070091 uint32_t swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
92 uint32_t swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
93
Damien Lespiaube292e12014-08-27 13:24:51 +020094 if (INTEL_INFO(dev)->gen >= 8 || IS_VALLEYVIEW(dev)) {
95 /*
96 * On BDW+, swizzling is not used. We leave the CPU memory
97 * controller in charge of optimizing memory accesses without
98 * the extra address manipulation GPU side.
99 *
100 * VLV and CHV don't have GPU swizzling.
101 */
Jesse Barnes7f661342012-10-02 17:43:46 -0500102 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
103 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
104 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -0700105 if (dev_priv->preserve_bios_swizzle) {
106 if (I915_READ(DISP_ARB_CTL) &
107 DISP_TILE_SURFACE_SWIZZLING) {
108 swizzle_x = I915_BIT_6_SWIZZLE_9_10;
109 swizzle_y = I915_BIT_6_SWIZZLE_9;
110 } else {
111 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
112 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
113 }
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100114 } else {
Jesse Barnesd9ceb812014-10-09 12:57:43 -0700115 uint32_t dimm_c0, dimm_c1;
116 dimm_c0 = I915_READ(MAD_DIMM_C0);
117 dimm_c1 = I915_READ(MAD_DIMM_C1);
118 dimm_c0 &= MAD_DIMM_A_SIZE_MASK | MAD_DIMM_B_SIZE_MASK;
119 dimm_c1 &= MAD_DIMM_A_SIZE_MASK | MAD_DIMM_B_SIZE_MASK;
120 /* Enable swizzling when the channels are populated
121 * with identically sized dimms. We don't need to check
122 * the 3rd channel because no cpu with gpu attached
123 * ships in that configuration. Also, swizzling only
124 * makes sense for 2 channels anyway. */
125 if (dimm_c0 == dimm_c1) {
126 swizzle_x = I915_BIT_6_SWIZZLE_9_10;
127 swizzle_y = I915_BIT_6_SWIZZLE_9;
128 } else {
129 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
130 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
131 }
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100132 }
Daniel Vetteracc83eb2011-09-12 20:49:16 +0200133 } else if (IS_GEN5(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500134 /* On Ironlake whatever DRAM config, GPU always do
Zhenyu Wang553bd142009-09-02 10:57:52 +0800135 * same swizzling setup.
136 */
137 swizzle_x = I915_BIT_6_SWIZZLE_9_10;
138 swizzle_y = I915_BIT_6_SWIZZLE_9;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100139 } else if (IS_GEN2(dev)) {
Eric Anholt673a3942008-07-30 12:06:12 -0700140 /* As far as we know, the 865 doesn't have these bit 6
141 * swizzling issues.
142 */
143 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
144 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
Daniel Vetterc9c4b6f2011-12-14 13:57:15 +0100145 } else if (IS_MOBILE(dev) || (IS_GEN3(dev) && !IS_G33(dev))) {
Eric Anholt673a3942008-07-30 12:06:12 -0700146 uint32_t dcc;
147
Daniel Vetterc9c4b6f2011-12-14 13:57:15 +0100148 /* On 9xx chipsets, channel interleave by the CPU is
Eric Anholt568d9a82009-03-12 16:27:11 -0700149 * determined by DCC. For single-channel, neither the CPU
150 * nor the GPU do swizzling. For dual channel interleaved,
151 * the GPU's interleave is bit 9 and 10 for X tiled, and bit
152 * 9 for Y tiled. The CPU's interleave is independent, and
153 * can be based on either bit 11 (haven't seen this yet) or
154 * bit 17 (common).
Eric Anholt673a3942008-07-30 12:06:12 -0700155 */
156 dcc = I915_READ(DCC);
157 switch (dcc & DCC_ADDRESSING_MODE_MASK) {
158 case DCC_ADDRESSING_MODE_SINGLE_CHANNEL:
159 case DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC:
160 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
161 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
162 break;
163 case DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED:
Eric Anholt568d9a82009-03-12 16:27:11 -0700164 if (dcc & DCC_CHANNEL_XOR_DISABLE) {
165 /* This is the base swizzling by the GPU for
166 * tiled buffers.
167 */
Eric Anholt673a3942008-07-30 12:06:12 -0700168 swizzle_x = I915_BIT_6_SWIZZLE_9_10;
169 swizzle_y = I915_BIT_6_SWIZZLE_9;
Eric Anholt568d9a82009-03-12 16:27:11 -0700170 } else if ((dcc & DCC_CHANNEL_XOR_BIT_17) == 0) {
171 /* Bit 11 swizzling by the CPU in addition. */
Eric Anholt673a3942008-07-30 12:06:12 -0700172 swizzle_x = I915_BIT_6_SWIZZLE_9_10_11;
173 swizzle_y = I915_BIT_6_SWIZZLE_9_11;
174 } else {
Eric Anholt568d9a82009-03-12 16:27:11 -0700175 /* Bit 17 swizzling by the CPU in addition. */
Eric Anholt280b7132009-03-12 16:56:27 -0700176 swizzle_x = I915_BIT_6_SWIZZLE_9_10_17;
177 swizzle_y = I915_BIT_6_SWIZZLE_9_17;
Eric Anholt673a3942008-07-30 12:06:12 -0700178 }
179 break;
180 }
Daniel Vetter656bfa32014-11-20 09:26:30 +0100181
182 /* check for L-shaped memory aka modified enhanced addressing */
183 if (IS_GEN4(dev)) {
184 uint32_t ddc2 = I915_READ(DCC2);
185
186 if (!(ddc2 & DCC2_MODIFIED_ENHANCED_DISABLE))
187 dev_priv->quirks |= QUIRK_PIN_SWIZZLED_PAGES;
188 }
189
Eric Anholt673a3942008-07-30 12:06:12 -0700190 if (dcc == 0xffffffff) {
191 DRM_ERROR("Couldn't read from MCHBAR. "
192 "Disabling tiling.\n");
193 swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
194 swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
195 }
196 } else {
197 /* The 965, G33, and newer, have a very flexible memory
198 * configuration. It will enable dual-channel mode
199 * (interleaving) on as much memory as it can, and the GPU
200 * will additionally sometimes enable different bit 6
201 * swizzling for tiled objects from the CPU.
202 *
203 * Here's what I found on the G965:
204 * slot fill memory size swizzling
205 * 0A 0B 1A 1B 1-ch 2-ch
206 * 512 0 0 0 512 0 O
207 * 512 0 512 0 16 1008 X
208 * 512 0 0 512 16 1008 X
209 * 0 512 0 512 16 1008 X
210 * 1024 1024 1024 0 2048 1024 O
211 *
212 * We could probably detect this based on either the DRB
213 * matching, which was the case for the swizzling required in
214 * the table above, or from the 1-ch value being less than
215 * the minimum size of a rank.
216 */
217 if (I915_READ16(C0DRB3) != I915_READ16(C1DRB3)) {
218 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
219 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
220 } else {
221 swizzle_x = I915_BIT_6_SWIZZLE_9_10;
222 swizzle_y = I915_BIT_6_SWIZZLE_9;
223 }
224 }
225
226 dev_priv->mm.bit_6_swizzle_x = swizzle_x;
227 dev_priv->mm.bit_6_swizzle_y = swizzle_y;
228}
229
Jesse Barnes0f973f22009-01-26 17:10:45 -0800230/* Check pitch constriants for all chips & tiling formats */
Chris Wilsona00b10c2010-09-24 21:15:47 +0100231static bool
Jesse Barnes0f973f22009-01-26 17:10:45 -0800232i915_tiling_ok(struct drm_device *dev, int stride, int size, int tiling_mode)
233{
Chris Wilson0ee537a2011-03-06 09:03:16 +0000234 int tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -0800235
236 /* Linear is always fine */
237 if (tiling_mode == I915_TILING_NONE)
238 return true;
239
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100240 if (IS_GEN2(dev) ||
Eric Anholte76a16d2009-05-26 17:44:56 -0700241 (tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
Jesse Barnes0f973f22009-01-26 17:10:45 -0800242 tile_width = 128;
243 else
244 tile_width = 512;
245
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200246 /* check maximum stride & object size */
Ville Syrjälä3a062472013-04-09 11:45:05 +0300247 /* i965+ stores the end address of the gtt mapping in the fence
248 * reg, so dont bother to check the size */
249 if (INTEL_INFO(dev)->gen >= 7) {
250 if (stride / 128 > GEN7_FENCE_MAX_PITCH_VAL)
251 return false;
252 } else if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200253 if (stride / 128 > I965_FENCE_MAX_PITCH_VAL)
254 return false;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100255 } else {
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200256 if (stride > 8192)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200257 return false;
Eric Anholte76a16d2009-05-26 17:44:56 -0700258
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200259 if (IS_GEN3(dev)) {
260 if (size > I830_FENCE_MAX_SIZE_VAL << 20)
261 return false;
262 } else {
263 if (size > I830_FENCE_MAX_SIZE_VAL << 19)
264 return false;
265 }
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200266 }
267
Ville Syrjäläfe48d8d2013-04-09 20:09:13 +0300268 if (stride < tile_width)
269 return false;
270
Jesse Barnes0f973f22009-01-26 17:10:45 -0800271 /* 965+ just needs multiples of tile width */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100272 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes0f973f22009-01-26 17:10:45 -0800273 if (stride & (tile_width - 1))
274 return false;
275 return true;
276 }
277
278 /* Pre-965 needs power of two tile widths */
Jesse Barnes0f973f22009-01-26 17:10:45 -0800279 if (stride & (stride - 1))
280 return false;
281
Jesse Barnes0f973f22009-01-26 17:10:45 -0800282 return true;
283}
284
Chris Wilsona00b10c2010-09-24 21:15:47 +0100285/* Is the current GTT allocation valid for the change in tiling? */
286static bool
Chris Wilson05394f32010-11-08 19:18:58 +0000287i915_gem_object_fence_ok(struct drm_i915_gem_object *obj, int tiling_mode)
Chris Wilson52dc7d32009-06-06 09:46:01 +0100288{
Chris Wilsona00b10c2010-09-24 21:15:47 +0100289 u32 size;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100290
291 if (tiling_mode == I915_TILING_NONE)
292 return true;
293
Chris Wilson05394f32010-11-08 19:18:58 +0000294 if (INTEL_INFO(obj->base.dev)->gen >= 4)
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100295 return true;
296
Chris Wilson05394f32010-11-08 19:18:58 +0000297 if (INTEL_INFO(obj->base.dev)->gen == 3) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700298 if (i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK)
Chris Wilsondf153152010-11-15 05:25:58 +0000299 return false;
300 } else {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700301 if (i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK)
Chris Wilsondf153152010-11-15 05:25:58 +0000302 return false;
303 }
304
Imre Deak0fa87792013-01-07 21:47:35 +0200305 size = i915_gem_get_gtt_size(obj->base.dev, obj->base.size, tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700306 if (i915_gem_obj_ggtt_size(obj) != size)
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100307 return false;
308
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700309 if (i915_gem_obj_ggtt_offset(obj) & (size - 1))
Chris Wilsondf153152010-11-15 05:25:58 +0000310 return false;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100311
312 return true;
313}
314
Eric Anholt673a3942008-07-30 12:06:12 -0700315/**
316 * Sets the tiling mode of an object, returning the required swizzling of
317 * bit 6 of addresses in the object.
318 */
319int
320i915_gem_set_tiling(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000321 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700322{
323 struct drm_i915_gem_set_tiling *args = data;
Jani Nikula50227e12014-03-31 14:27:21 +0300324 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000325 struct drm_i915_gem_object *obj;
Chris Wilson47ae63e2011-03-07 12:32:44 +0000326 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700327
Chris Wilson05394f32010-11-08 19:18:58 +0000328 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000329 if (&obj->base == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100330 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700331
Chris Wilson05394f32010-11-08 19:18:58 +0000332 if (!i915_tiling_ok(dev,
333 args->stride, obj->base.size, args->tiling_mode)) {
334 drm_gem_object_unreference_unlocked(&obj->base);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800335 return -EINVAL;
Chris Wilson72daad42009-01-30 21:10:22 +0000336 }
Jesse Barnes0f973f22009-01-26 17:10:45 -0800337
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800338 if (i915_gem_obj_is_pinned(obj) || obj->framebuffer_references) {
Chris Wilson05394f32010-11-08 19:18:58 +0000339 drm_gem_object_unreference_unlocked(&obj->base);
Daniel Vetter31770bd2010-04-23 23:01:01 +0200340 return -EBUSY;
341 }
342
Eric Anholt673a3942008-07-30 12:06:12 -0700343 if (args->tiling_mode == I915_TILING_NONE) {
Eric Anholt673a3942008-07-30 12:06:12 -0700344 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100345 args->stride = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700346 } else {
347 if (args->tiling_mode == I915_TILING_X)
348 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
349 else
350 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
Eric Anholt280b7132009-03-12 16:56:27 -0700351
352 /* Hide bit 17 swizzling from the user. This prevents old Mesa
353 * from aborting the application on sw fallbacks to bit 17,
354 * and we use the pread/pwrite bit17 paths to swizzle for it.
355 * If there was a user that was relying on the swizzle
356 * information for drm_intel_bo_map()ed reads/writes this would
357 * break it, but we don't have any of those.
358 */
359 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
360 args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
361 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
362 args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
363
Eric Anholt673a3942008-07-30 12:06:12 -0700364 /* If we can't handle the swizzling, make it untiled. */
365 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_UNKNOWN) {
366 args->tiling_mode = I915_TILING_NONE;
367 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100368 args->stride = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700369 }
370 }
Jesse Barnes0f973f22009-01-26 17:10:45 -0800371
Chris Wilson52dc7d32009-06-06 09:46:01 +0100372 mutex_lock(&dev->struct_mutex);
Chris Wilson05394f32010-11-08 19:18:58 +0000373 if (args->tiling_mode != obj->tiling_mode ||
374 args->stride != obj->stride) {
Chris Wilson52dc7d32009-06-06 09:46:01 +0100375 /* We need to rebind the object if its current allocation
376 * no longer meets the alignment restrictions for its new
377 * tiling mode. Otherwise we can just leave it alone, but
Chris Wilson1869b622012-04-21 16:23:24 +0100378 * need to ensure that any fence register is updated before
379 * the next fenced (either through the GTT or by the BLT unit
380 * on older GPUs) access.
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100381 *
382 * After updating the tiling parameters, we then flag whether
383 * we need to update an associated fence register. Note this
384 * has to also include the unfenced register the GPU uses
385 * whilst executing a fenced command for an untiled object.
Jesse Barnes0f973f22009-01-26 17:10:45 -0800386 */
Chris Wilsone9d784d2014-11-06 08:40:35 +0000387 if (obj->map_and_fenceable &&
388 !i915_gem_object_fence_ok(obj, args->tiling_mode))
389 ret = i915_gem_object_ggtt_unbind(obj);
Chris Wilson467cffb2011-03-07 10:42:03 +0000390
391 if (ret == 0) {
Daniel Vetter656bfa32014-11-20 09:26:30 +0100392 if (obj->pages &&
393 obj->madv == I915_MADV_WILLNEED &&
394 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
395 if (args->tiling_mode == I915_TILING_NONE)
396 i915_gem_object_unpin_pages(obj);
397 if (obj->tiling_mode == I915_TILING_NONE)
398 i915_gem_object_pin_pages(obj);
399 }
400
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100401 obj->fence_dirty =
John Harrison97b2a6a2014-11-24 18:49:26 +0000402 obj->last_fenced_req ||
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100403 obj->fence_reg != I915_FENCE_REG_NONE;
404
Chris Wilson467cffb2011-03-07 10:42:03 +0000405 obj->tiling_mode = args->tiling_mode;
406 obj->stride = args->stride;
Chris Wilson1869b622012-04-21 16:23:24 +0100407
408 /* Force the fence to be reacquired for GTT access */
409 i915_gem_release_mmap(obj);
Chris Wilson467cffb2011-03-07 10:42:03 +0000410 }
Chris Wilson52dc7d32009-06-06 09:46:01 +0100411 }
Chris Wilson467cffb2011-03-07 10:42:03 +0000412 /* we have to maintain this existing ABI... */
413 args->stride = obj->stride;
414 args->tiling_mode = obj->tiling_mode;
Chris Wilsone9b73c62012-12-03 21:03:14 +0000415
416 /* Try to preallocate memory required to save swizzling on put-pages */
417 if (i915_gem_object_needs_bit17_swizzle(obj)) {
418 if (obj->bit_17 == NULL) {
Daniel Vettera1e22652013-09-21 00:35:38 +0200419 obj->bit_17 = kcalloc(BITS_TO_LONGS(obj->base.size >> PAGE_SHIFT),
Chris Wilsone9b73c62012-12-03 21:03:14 +0000420 sizeof(long), GFP_KERNEL);
421 }
422 } else {
423 kfree(obj->bit_17);
424 obj->bit_17 = NULL;
425 }
426
Chris Wilson05394f32010-11-08 19:18:58 +0000427 drm_gem_object_unreference(&obj->base);
Chris Wilsond6873102009-02-08 19:07:51 +0000428 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700429
Chris Wilson467cffb2011-03-07 10:42:03 +0000430 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700431}
432
433/**
434 * Returns the current tiling mode and required bit 6 swizzling for the object.
435 */
436int
437i915_gem_get_tiling(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000438 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700439{
440 struct drm_i915_gem_get_tiling *args = data;
Jani Nikula50227e12014-03-31 14:27:21 +0300441 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000442 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -0700443
Chris Wilson05394f32010-11-08 19:18:58 +0000444 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000445 if (&obj->base == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100446 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700447
448 mutex_lock(&dev->struct_mutex);
449
Chris Wilson05394f32010-11-08 19:18:58 +0000450 args->tiling_mode = obj->tiling_mode;
451 switch (obj->tiling_mode) {
Eric Anholt673a3942008-07-30 12:06:12 -0700452 case I915_TILING_X:
453 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
454 break;
455 case I915_TILING_Y:
456 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
457 break;
458 case I915_TILING_NONE:
459 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
460 break;
461 default:
462 DRM_ERROR("unknown tiling mode\n");
463 }
464
Eric Anholt280b7132009-03-12 16:56:27 -0700465 /* Hide bit 17 from the user -- see comment in i915_gem_set_tiling */
Chris Wilson70f2f5c2014-10-24 12:11:11 +0100466 args->phys_swizzle_mode = args->swizzle_mode;
Eric Anholt280b7132009-03-12 16:56:27 -0700467 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
468 args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
469 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
470 args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
471
Chris Wilson05394f32010-11-08 19:18:58 +0000472 drm_gem_object_unreference(&obj->base);
Chris Wilsond6873102009-02-08 19:07:51 +0000473 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700474
475 return 0;
476}
Eric Anholt280b7132009-03-12 16:56:27 -0700477
478/**
479 * Swap every 64 bytes of this page around, to account for it having a new
480 * bit 17 of its physical address and therefore being interpreted differently
481 * by the GPU.
482 */
Chris Wilsondd2575f2010-09-04 12:59:16 +0100483static void
Eric Anholt280b7132009-03-12 16:56:27 -0700484i915_gem_swizzle_page(struct page *page)
485{
Chris Wilsondd2575f2010-09-04 12:59:16 +0100486 char temp[64];
Eric Anholt280b7132009-03-12 16:56:27 -0700487 char *vaddr;
488 int i;
Eric Anholt280b7132009-03-12 16:56:27 -0700489
490 vaddr = kmap(page);
Eric Anholt280b7132009-03-12 16:56:27 -0700491
492 for (i = 0; i < PAGE_SIZE; i += 128) {
493 memcpy(temp, &vaddr[i], 64);
494 memcpy(&vaddr[i], &vaddr[i + 64], 64);
495 memcpy(&vaddr[i + 64], temp, 64);
496 }
497
498 kunmap(page);
Eric Anholt280b7132009-03-12 16:56:27 -0700499}
500
501void
Chris Wilson05394f32010-11-08 19:18:58 +0000502i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700503{
Imre Deak67d5a502013-02-18 19:28:02 +0200504 struct sg_page_iter sg_iter;
Eric Anholt280b7132009-03-12 16:56:27 -0700505 int i;
506
Chris Wilson05394f32010-11-08 19:18:58 +0000507 if (obj->bit_17 == NULL)
Eric Anholt280b7132009-03-12 16:56:27 -0700508 return;
509
Imre Deak67d5a502013-02-18 19:28:02 +0200510 i = 0;
511 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +0200512 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100513 char new_bit_17 = page_to_phys(page) >> 17;
Eric Anholt280b7132009-03-12 16:56:27 -0700514 if ((new_bit_17 & 0x1) !=
Chris Wilson05394f32010-11-08 19:18:58 +0000515 (test_bit(i, obj->bit_17) != 0)) {
Chris Wilson9da3da62012-06-01 15:20:22 +0100516 i915_gem_swizzle_page(page);
517 set_page_dirty(page);
Eric Anholt280b7132009-03-12 16:56:27 -0700518 }
Imre Deak67d5a502013-02-18 19:28:02 +0200519 i++;
Eric Anholt280b7132009-03-12 16:56:27 -0700520 }
521}
522
523void
Chris Wilson05394f32010-11-08 19:18:58 +0000524i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700525{
Imre Deak67d5a502013-02-18 19:28:02 +0200526 struct sg_page_iter sg_iter;
Chris Wilson05394f32010-11-08 19:18:58 +0000527 int page_count = obj->base.size >> PAGE_SHIFT;
Eric Anholt280b7132009-03-12 16:56:27 -0700528 int i;
529
Chris Wilson05394f32010-11-08 19:18:58 +0000530 if (obj->bit_17 == NULL) {
Daniel Vettera1e22652013-09-21 00:35:38 +0200531 obj->bit_17 = kcalloc(BITS_TO_LONGS(page_count),
532 sizeof(long), GFP_KERNEL);
Chris Wilson05394f32010-11-08 19:18:58 +0000533 if (obj->bit_17 == NULL) {
Eric Anholt280b7132009-03-12 16:56:27 -0700534 DRM_ERROR("Failed to allocate memory for bit 17 "
535 "record\n");
536 return;
537 }
538 }
539
Imre Deak67d5a502013-02-18 19:28:02 +0200540 i = 0;
541 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +0200542 if (page_to_phys(sg_page_iter_page(&sg_iter)) & (1 << 17))
Chris Wilson05394f32010-11-08 19:18:58 +0000543 __set_bit(i, obj->bit_17);
Eric Anholt280b7132009-03-12 16:56:27 -0700544 else
Chris Wilson05394f32010-11-08 19:18:58 +0000545 __clear_bit(i, obj->bit_17);
Imre Deak67d5a502013-02-18 19:28:02 +0200546 i++;
Eric Anholt280b7132009-03-12 16:56:27 -0700547 }
548}