blob: 4dd88264dff55c0c95efd813c82fe762d7216263 [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
Russell Kingf27ecac2005-08-18 21:31:00 +01002 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Interrupt architecture for the GIC:
9 *
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
12 *
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010015 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010018 *
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
22 */
23#include <linux/init.h>
24#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050025#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010026#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010027#include <linux/list.h>
28#include <linux/smp.h>
Catalin Marinasc0114702013-01-14 18:05:37 +000029#include <linux/cpu.h>
Colin Cross254056f2011-02-10 12:54:10 -080030#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010031#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010032#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050033#include <linux/of.h>
34#include <linux/of_address.h>
35#include <linux/of_irq.h>
Tomasz Nowickid60fc382015-03-24 14:02:49 +000036#include <linux/acpi.h>
Rob Herring4294f8ba2011-09-28 21:25:31 -050037#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010038#include <linux/interrupt.h>
39#include <linux/percpu.h>
40#include <linux/slab.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000041#include <linux/irqchip/chained_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060042#include <linux/irqchip/arm-gic.h>
Tomasz Nowickid60fc382015-03-24 14:02:49 +000043#include <linux/irqchip/arm-gic-acpi.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010044
Tomasz Figa29e697b2014-07-17 17:23:44 +020045#include <asm/cputype.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010046#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010047#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010048#include <asm/smp_plat.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010049
Marc Zyngierd51d0af2014-06-30 16:01:30 +010050#include "irq-gic-common.h"
Rob Herring81243e42012-11-20 21:21:40 -060051#include "irqchip.h"
Russell Kingf27ecac2005-08-18 21:31:00 +010052
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000053union gic_base {
54 void __iomem *common_base;
Stephen Boyd68593582014-03-04 17:02:01 -080055 void __percpu * __iomem *percpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000056};
57
58struct gic_chip_data {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000059 union gic_base dist_base;
60 union gic_base cpu_base;
61#ifdef CONFIG_CPU_PM
62 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
63 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
64 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
65 u32 __percpu *saved_ppi_enable;
66 u32 __percpu *saved_ppi_conf;
67#endif
Grant Likely75294952012-02-14 14:06:57 -070068 struct irq_domain *domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000069 unsigned int gic_irqs;
70#ifdef CONFIG_GIC_NON_BANKED
71 void __iomem *(*get_base)(union gic_base *);
72#endif
73};
74
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050075static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010076
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010077/*
Nicolas Pitre384a2902012-04-11 18:55:48 -040078 * The GIC mapping of CPU interfaces does not necessarily match
79 * the logical CPU numbering. Let's use a mapping as returned
80 * by the GIC itself.
81 */
82#define NR_GIC_CPU_IF 8
83static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
84
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010085#ifndef MAX_GIC_NR
86#define MAX_GIC_NR 1
87#endif
88
Russell Kingbef8f9e2010-12-04 16:50:58 +000089static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010090
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000091#ifdef CONFIG_GIC_NON_BANKED
92static void __iomem *gic_get_percpu_base(union gic_base *base)
93{
Christoph Lameter513d1a22014-09-02 10:00:07 -050094 return raw_cpu_read(*base->percpu_base);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000095}
96
97static void __iomem *gic_get_common_base(union gic_base *base)
98{
99 return base->common_base;
100}
101
102static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
103{
104 return data->get_base(&data->dist_base);
105}
106
107static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
108{
109 return data->get_base(&data->cpu_base);
110}
111
112static inline void gic_set_base_accessor(struct gic_chip_data *data,
113 void __iomem *(*f)(union gic_base *))
114{
115 data->get_base = f;
116}
117#else
118#define gic_data_dist_base(d) ((d)->dist_base.common_base)
119#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
Sachin Kamat46f101d2013-03-13 15:05:15 +0530120#define gic_set_base_accessor(d, f)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000121#endif
122
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100123static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100124{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100125 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000126 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100127}
128
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100129static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100130{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100131 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000132 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100133}
134
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100135static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100136{
Rob Herring4294f8ba2011-09-28 21:25:31 -0500137 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100138}
139
Russell Kingf27ecac2005-08-18 21:31:00 +0100140/*
141 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100142 */
Marc Zyngier56717802015-03-18 11:01:23 +0000143static void gic_poke_irq(struct irq_data *d, u32 offset)
Russell Kingf27ecac2005-08-18 21:31:00 +0100144{
Rob Herring4294f8ba2011-09-28 21:25:31 -0500145 u32 mask = 1 << (gic_irq(d) % 32);
Marc Zyngier56717802015-03-18 11:01:23 +0000146 writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
147}
148
149static int gic_peek_irq(struct irq_data *d, u32 offset)
150{
151 u32 mask = 1 << (gic_irq(d) % 32);
152 return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
153}
154
155static void gic_mask_irq(struct irq_data *d)
156{
Marc Zyngier56717802015-03-18 11:01:23 +0000157 gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
Russell Kingf27ecac2005-08-18 21:31:00 +0100158}
159
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100160static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100161{
Marc Zyngier56717802015-03-18 11:01:23 +0000162 gic_poke_irq(d, GIC_DIST_ENABLE_SET);
Russell Kingf27ecac2005-08-18 21:31:00 +0100163}
164
Will Deacon1a017532011-02-09 12:01:12 +0000165static void gic_eoi_irq(struct irq_data *d)
166{
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530167 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000168}
169
Marc Zyngier56717802015-03-18 11:01:23 +0000170static int gic_irq_set_irqchip_state(struct irq_data *d,
171 enum irqchip_irq_state which, bool val)
172{
173 u32 reg;
174
175 switch (which) {
176 case IRQCHIP_STATE_PENDING:
177 reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
178 break;
179
180 case IRQCHIP_STATE_ACTIVE:
181 reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
182 break;
183
184 case IRQCHIP_STATE_MASKED:
185 reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
186 break;
187
188 default:
189 return -EINVAL;
190 }
191
192 gic_poke_irq(d, reg);
193 return 0;
194}
195
196static int gic_irq_get_irqchip_state(struct irq_data *d,
197 enum irqchip_irq_state which, bool *val)
198{
199 switch (which) {
200 case IRQCHIP_STATE_PENDING:
201 *val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
202 break;
203
204 case IRQCHIP_STATE_ACTIVE:
205 *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
206 break;
207
208 case IRQCHIP_STATE_MASKED:
209 *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
210 break;
211
212 default:
213 return -EINVAL;
214 }
215
216 return 0;
217}
218
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100219static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100220{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100221 void __iomem *base = gic_dist_base(d);
222 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100223
224 /* Interrupt configuration for SGIs can't be changed */
225 if (gicirq < 16)
226 return -EINVAL;
227
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000228 /* SPIs have restrictions on the supported types */
229 if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
230 type != IRQ_TYPE_EDGE_RISING)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100231 return -EINVAL;
232
Marc Zyngier1dcc73d2015-04-22 18:20:04 +0100233 return gic_configure_irq(gicirq, type, base, NULL);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100234}
235
Catalin Marinasa06f5462005-09-30 16:07:05 +0100236#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000237static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
238 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100239{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100240 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000241 unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
Russell Kingc1917892011-01-23 12:12:01 +0000242 u32 val, mask, bit;
Marc Zyngiercf613872015-03-06 16:37:44 +0000243 unsigned long flags;
Russell Kingc1917892011-01-23 12:12:01 +0000244
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000245 if (!force)
246 cpu = cpumask_any_and(mask_val, cpu_online_mask);
247 else
248 cpu = cpumask_first(mask_val);
249
Nicolas Pitre384a2902012-04-11 18:55:48 -0400250 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000251 return -EINVAL;
252
Marc Zyngiercf613872015-03-06 16:37:44 +0000253 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Russell Kingc1917892011-01-23 12:12:01 +0000254 mask = 0xff << shift;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400255 bit = gic_cpu_map[cpu] << shift;
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530256 val = readl_relaxed(reg) & ~mask;
257 writel_relaxed(val | bit, reg);
Marc Zyngiercf613872015-03-06 16:37:44 +0000258 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700259
Russell King5dfc54e2011-07-21 15:00:57 +0100260 return IRQ_SET_MASK_OK;
Russell Kingf27ecac2005-08-18 21:31:00 +0100261}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100262#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100263
Stephen Boyd8783dd32014-03-04 16:40:30 -0800264static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
Marc Zyngier562e0022011-09-06 09:56:17 +0100265{
266 u32 irqstat, irqnr;
267 struct gic_chip_data *gic = &gic_data[0];
268 void __iomem *cpu_base = gic_data_cpu_base(gic);
269
270 do {
271 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Haojian Zhuangb8802f72014-05-11 16:05:58 +0800272 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
Marc Zyngier562e0022011-09-06 09:56:17 +0100273
274 if (likely(irqnr > 15 && irqnr < 1021)) {
Marc Zyngier60031b42014-08-26 11:03:20 +0100275 handle_domain_irq(gic->domain, irqnr, regs);
Marc Zyngier562e0022011-09-06 09:56:17 +0100276 continue;
277 }
278 if (irqnr < 16) {
279 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
280#ifdef CONFIG_SMP
281 handle_IPI(irqnr, regs);
282#endif
283 continue;
284 }
285 break;
286 } while (1);
287}
288
Russell King0f347bb2007-05-17 10:11:34 +0100289static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100290{
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100291 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
292 struct irq_chip *chip = irq_get_chip(irq);
Russell King0f347bb2007-05-17 10:11:34 +0100293 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100294 unsigned long status;
295
Will Deacon1a017532011-02-09 12:01:12 +0000296 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100297
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500298 raw_spin_lock(&irq_controller_lock);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000299 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500300 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100301
Feng Kane5f81532014-07-30 14:56:58 -0700302 gic_irq = (status & GICC_IAR_INT_ID_MASK);
303 if (gic_irq == GICC_INT_SPURIOUS)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100304 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100305
Grant Likely75294952012-02-14 14:06:57 -0700306 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
307 if (unlikely(gic_irq < 32 || gic_irq > 1020))
Catalin Marinasaec00952013-01-14 17:53:39 +0000308 handle_bad_irq(cascade_irq, desc);
Russell King0f347bb2007-05-17 10:11:34 +0100309 else
310 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100311
312 out:
Will Deacon1a017532011-02-09 12:01:12 +0000313 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100314}
315
David Brownell38c677c2006-08-01 22:26:25 +0100316static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100317 .name = "GIC",
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100318 .irq_mask = gic_mask_irq,
319 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000320 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100321 .irq_set_type = gic_set_type,
Russell Kingf27ecac2005-08-18 21:31:00 +0100322#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000323 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100324#endif
Marc Zyngier56717802015-03-18 11:01:23 +0000325 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
326 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Sudeep Holla55963c92015-06-05 11:59:57 +0100327 .flags = IRQCHIP_SET_TYPE_MASKED,
Russell Kingf27ecac2005-08-18 21:31:00 +0100328};
329
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100330void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
331{
332 if (gic_nr >= MAX_GIC_NR)
333 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100334 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100335 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100336 irq_set_chained_handler(irq, gic_handle_cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100337}
338
Russell King2bb31352013-01-30 23:49:57 +0000339static u8 gic_get_cpumask(struct gic_chip_data *gic)
340{
341 void __iomem *base = gic_data_dist_base(gic);
342 u32 mask, i;
343
344 for (i = mask = 0; i < 32; i += 4) {
345 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
346 mask |= mask >> 16;
347 mask |= mask >> 8;
348 if (mask)
349 break;
350 }
351
Stephen Boyd6e3aca42015-03-11 23:21:31 -0700352 if (!mask && num_possible_cpus() > 1)
Russell King2bb31352013-01-30 23:49:57 +0000353 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
354
355 return mask;
356}
357
Feng Kan32289502014-07-30 14:56:59 -0700358static void gic_cpu_if_up(void)
359{
360 void __iomem *cpu_base = gic_data_cpu_base(&gic_data[0]);
361 u32 bypass = 0;
362
363 /*
364 * Preserve bypass disable bits to be written back later
365 */
366 bypass = readl(cpu_base + GIC_CPU_CTRL);
367 bypass &= GICC_DIS_BYPASS_MASK;
368
369 writel_relaxed(bypass | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
370}
371
372
Rob Herring4294f8ba2011-09-28 21:25:31 -0500373static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100374{
Grant Likely75294952012-02-14 14:06:57 -0700375 unsigned int i;
Will Deacon267840f2011-08-23 22:20:03 +0100376 u32 cpumask;
Rob Herring4294f8ba2011-09-28 21:25:31 -0500377 unsigned int gic_irqs = gic->gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000378 void __iomem *base = gic_data_dist_base(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100379
Feng Kane5f81532014-07-30 14:56:58 -0700380 writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100381
382 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100383 * Set all global interrupts to this CPU only.
384 */
Russell King2bb31352013-01-30 23:49:57 +0000385 cpumask = gic_get_cpumask(gic);
386 cpumask |= cpumask << 8;
387 cpumask |= cpumask << 16;
Pawel Molle6afec92010-11-26 13:45:43 +0100388 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530389 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100390
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100391 gic_dist_config(base, gic_irqs, NULL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100392
Feng Kane5f81532014-07-30 14:56:58 -0700393 writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100394}
395
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400396static void gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100397{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000398 void __iomem *dist_base = gic_data_dist_base(gic);
399 void __iomem *base = gic_data_cpu_base(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400400 unsigned int cpu_mask, cpu = smp_processor_id();
Russell King9395f6e2010-11-11 23:10:30 +0000401 int i;
402
Russell King9395f6e2010-11-11 23:10:30 +0000403 /*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400404 * Get what the GIC says our CPU mask is.
405 */
406 BUG_ON(cpu >= NR_GIC_CPU_IF);
Russell King2bb31352013-01-30 23:49:57 +0000407 cpu_mask = gic_get_cpumask(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400408 gic_cpu_map[cpu] = cpu_mask;
409
410 /*
411 * Clear our mask from the other map entries in case they're
412 * still undefined.
413 */
414 for (i = 0; i < NR_GIC_CPU_IF; i++)
415 if (i != cpu)
416 gic_cpu_map[i] &= ~cpu_mask;
417
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100418 gic_cpu_config(dist_base, NULL);
Russell King9395f6e2010-11-11 23:10:30 +0000419
Feng Kane5f81532014-07-30 14:56:58 -0700420 writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
Feng Kan32289502014-07-30 14:56:59 -0700421 gic_cpu_if_up();
Russell Kingf27ecac2005-08-18 21:31:00 +0100422}
423
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400424void gic_cpu_if_down(void)
425{
426 void __iomem *cpu_base = gic_data_cpu_base(&gic_data[0]);
Feng Kan32289502014-07-30 14:56:59 -0700427 u32 val = 0;
428
429 val = readl(cpu_base + GIC_CPU_CTRL);
430 val &= ~GICC_ENABLE;
431 writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400432}
433
Colin Cross254056f2011-02-10 12:54:10 -0800434#ifdef CONFIG_CPU_PM
435/*
436 * Saves the GIC distributor registers during suspend or idle. Must be called
437 * with interrupts disabled but before powering down the GIC. After calling
438 * this function, no interrupts will be delivered by the GIC, and another
439 * platform-specific wakeup source must be enabled.
440 */
441static void gic_dist_save(unsigned int gic_nr)
442{
443 unsigned int gic_irqs;
444 void __iomem *dist_base;
445 int i;
446
447 if (gic_nr >= MAX_GIC_NR)
448 BUG();
449
450 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000451 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800452
453 if (!dist_base)
454 return;
455
456 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
457 gic_data[gic_nr].saved_spi_conf[i] =
458 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
459
460 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
461 gic_data[gic_nr].saved_spi_target[i] =
462 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
463
464 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
465 gic_data[gic_nr].saved_spi_enable[i] =
466 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
467}
468
469/*
470 * Restores the GIC distributor registers during resume or when coming out of
471 * idle. Must be called before enabling interrupts. If a level interrupt
472 * that occured while the GIC was suspended is still present, it will be
473 * handled normally, but any edge interrupts that occured will not be seen by
474 * the GIC and need to be handled by the platform-specific wakeup source.
475 */
476static void gic_dist_restore(unsigned int gic_nr)
477{
478 unsigned int gic_irqs;
479 unsigned int i;
480 void __iomem *dist_base;
481
482 if (gic_nr >= MAX_GIC_NR)
483 BUG();
484
485 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000486 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800487
488 if (!dist_base)
489 return;
490
Feng Kane5f81532014-07-30 14:56:58 -0700491 writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800492
493 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
494 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
495 dist_base + GIC_DIST_CONFIG + i * 4);
496
497 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700498 writel_relaxed(GICD_INT_DEF_PRI_X4,
Colin Cross254056f2011-02-10 12:54:10 -0800499 dist_base + GIC_DIST_PRI + i * 4);
500
501 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
502 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
503 dist_base + GIC_DIST_TARGET + i * 4);
504
505 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
506 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
507 dist_base + GIC_DIST_ENABLE_SET + i * 4);
508
Feng Kane5f81532014-07-30 14:56:58 -0700509 writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800510}
511
512static void gic_cpu_save(unsigned int gic_nr)
513{
514 int i;
515 u32 *ptr;
516 void __iomem *dist_base;
517 void __iomem *cpu_base;
518
519 if (gic_nr >= MAX_GIC_NR)
520 BUG();
521
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000522 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
523 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800524
525 if (!dist_base || !cpu_base)
526 return;
527
Christoph Lameter532d0d02014-08-17 12:30:39 -0500528 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
Colin Cross254056f2011-02-10 12:54:10 -0800529 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
530 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
531
Christoph Lameter532d0d02014-08-17 12:30:39 -0500532 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800533 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
534 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
535
536}
537
538static void gic_cpu_restore(unsigned int gic_nr)
539{
540 int i;
541 u32 *ptr;
542 void __iomem *dist_base;
543 void __iomem *cpu_base;
544
545 if (gic_nr >= MAX_GIC_NR)
546 BUG();
547
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000548 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
549 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800550
551 if (!dist_base || !cpu_base)
552 return;
553
Christoph Lameter532d0d02014-08-17 12:30:39 -0500554 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
Colin Cross254056f2011-02-10 12:54:10 -0800555 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
556 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
557
Christoph Lameter532d0d02014-08-17 12:30:39 -0500558 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800559 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
560 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
561
562 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700563 writel_relaxed(GICD_INT_DEF_PRI_X4,
564 dist_base + GIC_DIST_PRI + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800565
Feng Kane5f81532014-07-30 14:56:58 -0700566 writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
Feng Kan32289502014-07-30 14:56:59 -0700567 gic_cpu_if_up();
Colin Cross254056f2011-02-10 12:54:10 -0800568}
569
570static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
571{
572 int i;
573
574 for (i = 0; i < MAX_GIC_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000575#ifdef CONFIG_GIC_NON_BANKED
576 /* Skip over unused GICs */
577 if (!gic_data[i].get_base)
578 continue;
579#endif
Colin Cross254056f2011-02-10 12:54:10 -0800580 switch (cmd) {
581 case CPU_PM_ENTER:
582 gic_cpu_save(i);
583 break;
584 case CPU_PM_ENTER_FAILED:
585 case CPU_PM_EXIT:
586 gic_cpu_restore(i);
587 break;
588 case CPU_CLUSTER_PM_ENTER:
589 gic_dist_save(i);
590 break;
591 case CPU_CLUSTER_PM_ENTER_FAILED:
592 case CPU_CLUSTER_PM_EXIT:
593 gic_dist_restore(i);
594 break;
595 }
596 }
597
598 return NOTIFY_OK;
599}
600
601static struct notifier_block gic_notifier_block = {
602 .notifier_call = gic_notifier,
603};
604
605static void __init gic_pm_init(struct gic_chip_data *gic)
606{
607 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
608 sizeof(u32));
609 BUG_ON(!gic->saved_ppi_enable);
610
611 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
612 sizeof(u32));
613 BUG_ON(!gic->saved_ppi_conf);
614
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100615 if (gic == &gic_data[0])
616 cpu_pm_register_notifier(&gic_notifier_block);
Colin Cross254056f2011-02-10 12:54:10 -0800617}
618#else
619static void __init gic_pm_init(struct gic_chip_data *gic)
620{
621}
622#endif
623
Rob Herringb1cffeb2012-11-26 15:05:48 -0600624#ifdef CONFIG_SMP
Stephen Boyd68593582014-03-04 17:02:01 -0800625static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600626{
627 int cpu;
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400628 unsigned long flags, map = 0;
629
630 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600631
632 /* Convert our logical CPU mask into a physical one. */
633 for_each_cpu(cpu, mask)
Javi Merino91bdf0d2013-02-19 13:52:22 +0000634 map |= gic_cpu_map[cpu];
Rob Herringb1cffeb2012-11-26 15:05:48 -0600635
636 /*
637 * Ensure that stores to Normal memory are visible to the
Will Deacon8adbf572014-02-20 17:42:07 +0000638 * other CPUs before they observe us issuing the IPI.
Rob Herringb1cffeb2012-11-26 15:05:48 -0600639 */
Will Deacon8adbf572014-02-20 17:42:07 +0000640 dmb(ishst);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600641
642 /* this always happens on GIC0 */
643 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400644
645 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
646}
647#endif
648
649#ifdef CONFIG_BL_SWITCHER
650/*
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500651 * gic_send_sgi - send a SGI directly to given CPU interface number
652 *
653 * cpu_id: the ID for the destination CPU interface
654 * irq: the IPI number to send a SGI for
655 */
656void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
657{
658 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
659 cpu_id = 1 << cpu_id;
660 /* this always happens on GIC0 */
661 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
662}
663
664/*
Nicolas Pitreed967622012-07-05 21:33:26 -0400665 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
666 *
667 * @cpu: the logical CPU number to get the GIC ID for.
668 *
669 * Return the CPU interface ID for the given logical CPU number,
670 * or -1 if the CPU number is too large or the interface ID is
671 * unknown (more than one bit set).
672 */
673int gic_get_cpu_id(unsigned int cpu)
674{
675 unsigned int cpu_bit;
676
677 if (cpu >= NR_GIC_CPU_IF)
678 return -1;
679 cpu_bit = gic_cpu_map[cpu];
680 if (cpu_bit & (cpu_bit - 1))
681 return -1;
682 return __ffs(cpu_bit);
683}
684
685/*
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400686 * gic_migrate_target - migrate IRQs to another CPU interface
687 *
688 * @new_cpu_id: the CPU target ID to migrate IRQs to
689 *
690 * Migrate all peripheral interrupts with a target matching the current CPU
691 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
692 * is also updated. Targets to other CPU interfaces are unchanged.
693 * This must be called with IRQs locally disabled.
694 */
695void gic_migrate_target(unsigned int new_cpu_id)
696{
697 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
698 void __iomem *dist_base;
699 int i, ror_val, cpu = smp_processor_id();
700 u32 val, cur_target_mask, active_mask;
701
702 if (gic_nr >= MAX_GIC_NR)
703 BUG();
704
705 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
706 if (!dist_base)
707 return;
708 gic_irqs = gic_data[gic_nr].gic_irqs;
709
710 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
711 cur_target_mask = 0x01010101 << cur_cpu_id;
712 ror_val = (cur_cpu_id - new_cpu_id) & 31;
713
714 raw_spin_lock(&irq_controller_lock);
715
716 /* Update the target interface for this logical CPU */
717 gic_cpu_map[cpu] = 1 << new_cpu_id;
718
719 /*
720 * Find all the peripheral interrupts targetting the current
721 * CPU interface and migrate them to the new CPU interface.
722 * We skip DIST_TARGET 0 to 7 as they are read-only.
723 */
724 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
725 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
726 active_mask = val & cur_target_mask;
727 if (active_mask) {
728 val &= ~active_mask;
729 val |= ror32(active_mask, ror_val);
730 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
731 }
732 }
733
734 raw_spin_unlock(&irq_controller_lock);
735
736 /*
737 * Now let's migrate and clear any potential SGIs that might be
738 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
739 * is a banked register, we can only forward the SGI using
740 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
741 * doesn't use that information anyway.
742 *
743 * For the same reason we do not adjust SGI source information
744 * for previously sent SGIs by us to other CPUs either.
745 */
746 for (i = 0; i < 16; i += 4) {
747 int j;
748 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
749 if (!val)
750 continue;
751 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
752 for (j = i; j < i + 4; j++) {
753 if (val & 0xff)
754 writel_relaxed((1 << (new_cpu_id + 16)) | j,
755 dist_base + GIC_DIST_SOFTINT);
756 val >>= 8;
757 }
758 }
Rob Herringb1cffeb2012-11-26 15:05:48 -0600759}
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500760
761/*
762 * gic_get_sgir_physaddr - get the physical address for the SGI register
763 *
764 * REturn the physical address of the SGI register to be used
765 * by some early assembly code when the kernel is not yet available.
766 */
767static unsigned long gic_dist_physaddr;
768
769unsigned long gic_get_sgir_physaddr(void)
770{
771 if (!gic_dist_physaddr)
772 return 0;
773 return gic_dist_physaddr + GIC_DIST_SOFTINT;
774}
775
776void __init gic_init_physaddr(struct device_node *node)
777{
778 struct resource res;
779 if (of_address_to_resource(node, 0, &res) == 0) {
780 gic_dist_physaddr = res.start;
781 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
782 }
783}
784
785#else
786#define gic_init_physaddr(node) do { } while (0)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600787#endif
788
Grant Likely75294952012-02-14 14:06:57 -0700789static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
790 irq_hw_number_t hw)
791{
792 if (hw < 32) {
793 irq_set_percpu_devid(irq);
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800794 irq_domain_set_info(d, irq, hw, &gic_chip, d->host_data,
795 handle_percpu_devid_irq, NULL, NULL);
Grant Likely75294952012-02-14 14:06:57 -0700796 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
797 } else {
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800798 irq_domain_set_info(d, irq, hw, &gic_chip, d->host_data,
799 handle_fasteoi_irq, NULL, NULL);
Grant Likely75294952012-02-14 14:06:57 -0700800 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
801 }
Grant Likely75294952012-02-14 14:06:57 -0700802 return 0;
803}
804
Sricharan R006e9832013-12-03 15:57:22 +0530805static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
806{
Sricharan R006e9832013-12-03 15:57:22 +0530807}
808
Grant Likely7bb69ba2012-02-14 14:06:48 -0700809static int gic_irq_domain_xlate(struct irq_domain *d,
810 struct device_node *controller,
811 const u32 *intspec, unsigned int intsize,
812 unsigned long *out_hwirq, unsigned int *out_type)
Rob Herringb3f7ed02011-09-28 21:27:52 -0500813{
Sricharan R006e9832013-12-03 15:57:22 +0530814 unsigned long ret = 0;
815
Rob Herringb3f7ed02011-09-28 21:27:52 -0500816 if (d->of_node != controller)
817 return -EINVAL;
818 if (intsize < 3)
819 return -EINVAL;
820
821 /* Get the interrupt number and add 16 to skip over SGIs */
822 *out_hwirq = intspec[1] + 16;
823
824 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
Marc Zyngiera5561c32015-03-11 15:43:46 +0000825 if (!intspec[0])
826 *out_hwirq += 16;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500827
828 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
Sricharan R006e9832013-12-03 15:57:22 +0530829
830 return ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500831}
Rob Herringb3f7ed02011-09-28 21:27:52 -0500832
Catalin Marinasc0114702013-01-14 18:05:37 +0000833#ifdef CONFIG_SMP
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400834static int gic_secondary_init(struct notifier_block *nfb, unsigned long action,
835 void *hcpu)
Catalin Marinasc0114702013-01-14 18:05:37 +0000836{
Shawn Guo8b6fd652013-06-12 19:30:27 +0800837 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
Catalin Marinasc0114702013-01-14 18:05:37 +0000838 gic_cpu_init(&gic_data[0]);
839 return NOTIFY_OK;
840}
841
842/*
843 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
844 * priority because the GIC needs to be up before the ARM generic timers.
845 */
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400846static struct notifier_block gic_cpu_notifier = {
Catalin Marinasc0114702013-01-14 18:05:37 +0000847 .notifier_call = gic_secondary_init,
848 .priority = 100,
849};
850#endif
851
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800852static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
853 unsigned int nr_irqs, void *arg)
854{
855 int i, ret;
856 irq_hw_number_t hwirq;
857 unsigned int type = IRQ_TYPE_NONE;
858 struct of_phandle_args *irq_data = arg;
859
860 ret = gic_irq_domain_xlate(domain, irq_data->np, irq_data->args,
861 irq_data->args_count, &hwirq, &type);
862 if (ret)
863 return ret;
864
865 for (i = 0; i < nr_irqs; i++)
866 gic_irq_domain_map(domain, virq + i, hwirq + i);
867
868 return 0;
869}
870
871static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
872 .xlate = gic_irq_domain_xlate,
873 .alloc = gic_irq_domain_alloc,
874 .free = irq_domain_free_irqs_top,
875};
876
Stephen Boyd68593582014-03-04 17:02:01 -0800877static const struct irq_domain_ops gic_irq_domain_ops = {
Grant Likely75294952012-02-14 14:06:57 -0700878 .map = gic_irq_domain_map,
Sricharan R006e9832013-12-03 15:57:22 +0530879 .unmap = gic_irq_domain_unmap,
Grant Likely7bb69ba2012-02-14 14:06:48 -0700880 .xlate = gic_irq_domain_xlate,
Rob Herring4294f8ba2011-09-28 21:25:31 -0500881};
882
Marc Zyngier49869be2015-03-11 15:45:34 +0000883void gic_set_irqchip_flags(unsigned long flags)
Sricharan R006e9832013-12-03 15:57:22 +0530884{
Marc Zyngier49869be2015-03-11 15:45:34 +0000885 gic_chip.flags |= flags;
Sricharan R006e9832013-12-03 15:57:22 +0530886}
887
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000888void __init gic_init_bases(unsigned int gic_nr, int irq_start,
889 void __iomem *dist_base, void __iomem *cpu_base,
Grant Likely75294952012-02-14 14:06:57 -0700890 u32 percpu_offset, struct device_node *node)
Russell Kingb580b892010-12-04 15:55:14 +0000891{
Grant Likely75294952012-02-14 14:06:57 -0700892 irq_hw_number_t hwirq_base;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000893 struct gic_chip_data *gic;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400894 int gic_irqs, irq_base, i;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000895
896 BUG_ON(gic_nr >= MAX_GIC_NR);
897
898 gic = &gic_data[gic_nr];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000899#ifdef CONFIG_GIC_NON_BANKED
900 if (percpu_offset) { /* Frankein-GIC without banked registers... */
901 unsigned int cpu;
902
903 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
904 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
905 if (WARN_ON(!gic->dist_base.percpu_base ||
906 !gic->cpu_base.percpu_base)) {
907 free_percpu(gic->dist_base.percpu_base);
908 free_percpu(gic->cpu_base.percpu_base);
909 return;
910 }
911
912 for_each_possible_cpu(cpu) {
Tomasz Figa29e697b2014-07-17 17:23:44 +0200913 u32 mpidr = cpu_logical_map(cpu);
914 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
915 unsigned long offset = percpu_offset * core_id;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000916 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
917 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
918 }
919
920 gic_set_base_accessor(gic, gic_get_percpu_base);
921 } else
922#endif
923 { /* Normal, sane GIC... */
924 WARN(percpu_offset,
925 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
926 percpu_offset);
927 gic->dist_base.common_base = dist_base;
928 gic->cpu_base.common_base = cpu_base;
929 gic_set_base_accessor(gic, gic_get_common_base);
930 }
Russell Kingbef8f9e2010-12-04 16:50:58 +0000931
Rob Herring4294f8ba2011-09-28 21:25:31 -0500932 /*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400933 * Initialize the CPU interface map to all CPUs.
934 * It will be refined as each CPU probes its ID.
935 */
936 for (i = 0; i < NR_GIC_CPU_IF; i++)
937 gic_cpu_map[i] = 0xff;
938
939 /*
Rob Herring4294f8ba2011-09-28 21:25:31 -0500940 * Find out how many interrupts are supported.
941 * The GIC only supports up to 1020 interrupt sources.
942 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000943 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8ba2011-09-28 21:25:31 -0500944 gic_irqs = (gic_irqs + 1) * 32;
945 if (gic_irqs > 1020)
946 gic_irqs = 1020;
947 gic->gic_irqs = gic_irqs;
948
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800949 if (node) { /* DT case */
Marc Zyngiera5561c32015-03-11 15:43:46 +0000950 gic->domain = irq_domain_add_linear(node, gic_irqs,
951 &gic_irq_domain_hierarchy_ops,
952 gic);
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800953 } else { /* Non-DT case */
954 /*
955 * For primary GICs, skip over SGIs.
956 * For secondary GICs, skip over PPIs, too.
957 */
958 if (gic_nr == 0 && (irq_start & 31) > 0) {
959 hwirq_base = 16;
960 if (irq_start != -1)
961 irq_start = (irq_start & ~31) + 16;
962 } else {
963 hwirq_base = 32;
964 }
965
966 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
967
Sricharan R006e9832013-12-03 15:57:22 +0530968 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
969 numa_node_id());
970 if (IS_ERR_VALUE(irq_base)) {
971 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
972 irq_start);
973 irq_base = irq_start;
974 }
975
976 gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
977 hwirq_base, &gic_irq_domain_ops, gic);
Rob Herringf37a53c2011-10-21 17:14:27 -0500978 }
Sricharan R006e9832013-12-03 15:57:22 +0530979
Grant Likely75294952012-02-14 14:06:57 -0700980 if (WARN_ON(!gic->domain))
981 return;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000982
Mark Rutland08332df2013-11-28 14:21:40 +0000983 if (gic_nr == 0) {
Rob Herringb1cffeb2012-11-26 15:05:48 -0600984#ifdef CONFIG_SMP
Mark Rutland08332df2013-11-28 14:21:40 +0000985 set_smp_cross_call(gic_raise_softirq);
986 register_cpu_notifier(&gic_cpu_notifier);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600987#endif
Mark Rutland08332df2013-11-28 14:21:40 +0000988 set_handle_irq(gic_handle_irq);
989 }
Rob Herringcfed7d62012-11-03 12:59:51 -0500990
Rob Herring4294f8ba2011-09-28 21:25:31 -0500991 gic_dist_init(gic);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000992 gic_cpu_init(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800993 gic_pm_init(gic);
Russell Kingb580b892010-12-04 15:55:14 +0000994}
995
Rob Herringb3f7ed02011-09-28 21:27:52 -0500996#ifdef CONFIG_OF
Sachin Kamat46f101d2013-03-13 15:05:15 +0530997static int gic_cnt __initdata;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500998
Stephen Boyd68593582014-03-04 17:02:01 -0800999static int __init
1000gic_of_init(struct device_node *node, struct device_node *parent)
Rob Herringb3f7ed02011-09-28 21:27:52 -05001001{
1002 void __iomem *cpu_base;
1003 void __iomem *dist_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001004 u32 percpu_offset;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001005 int irq;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001006
1007 if (WARN_ON(!node))
1008 return -ENODEV;
1009
1010 dist_base = of_iomap(node, 0);
1011 WARN(!dist_base, "unable to map gic dist registers\n");
1012
1013 cpu_base = of_iomap(node, 1);
1014 WARN(!cpu_base, "unable to map gic cpu registers\n");
1015
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001016 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
1017 percpu_offset = 0;
1018
Grant Likely75294952012-02-14 14:06:57 -07001019 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
Nicolas Pitreeeb44652012-11-28 18:17:25 -05001020 if (!gic_cnt)
1021 gic_init_physaddr(node);
Rob Herringb3f7ed02011-09-28 21:27:52 -05001022
1023 if (parent) {
1024 irq = irq_of_parse_and_map(node, 0);
1025 gic_cascade_irq(gic_cnt, irq);
1026 }
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001027
1028 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1029 gicv2m_of_init(node, gic_data[gic_cnt].domain);
1030
Rob Herringb3f7ed02011-09-28 21:27:52 -05001031 gic_cnt++;
1032 return 0;
1033}
Suravee Suthikulpanit144cb082014-07-15 00:03:03 +02001034IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
Linus Walleijfa6e2ee2014-10-01 09:29:22 +02001035IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
1036IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001037IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1038IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
Matthias Bruggera97e80272014-07-03 13:58:52 +02001039IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001040IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1041IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
1042
Rob Herringb3f7ed02011-09-28 21:27:52 -05001043#endif
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001044
1045#ifdef CONFIG_ACPI
1046static phys_addr_t dist_phy_base, cpu_phy_base __initdata;
1047
1048static int __init
1049gic_acpi_parse_madt_cpu(struct acpi_subtable_header *header,
1050 const unsigned long end)
1051{
1052 struct acpi_madt_generic_interrupt *processor;
1053 phys_addr_t gic_cpu_base;
1054 static int cpu_base_assigned;
1055
1056 processor = (struct acpi_madt_generic_interrupt *)header;
1057
Al Stone99e3e3a2015-07-06 17:16:48 -06001058 if (BAD_MADT_GICC_ENTRY(processor, end))
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001059 return -EINVAL;
1060
1061 /*
1062 * There is no support for non-banked GICv1/2 register in ACPI spec.
1063 * All CPU interface addresses have to be the same.
1064 */
1065 gic_cpu_base = processor->base_address;
1066 if (cpu_base_assigned && gic_cpu_base != cpu_phy_base)
1067 return -EINVAL;
1068
1069 cpu_phy_base = gic_cpu_base;
1070 cpu_base_assigned = 1;
1071 return 0;
1072}
1073
1074static int __init
1075gic_acpi_parse_madt_distributor(struct acpi_subtable_header *header,
1076 const unsigned long end)
1077{
1078 struct acpi_madt_generic_distributor *dist;
1079
1080 dist = (struct acpi_madt_generic_distributor *)header;
1081
1082 if (BAD_MADT_ENTRY(dist, end))
1083 return -EINVAL;
1084
1085 dist_phy_base = dist->base_address;
1086 return 0;
1087}
1088
1089int __init
1090gic_v2_acpi_init(struct acpi_table_header *table)
1091{
1092 void __iomem *cpu_base, *dist_base;
1093 int count;
1094
1095 /* Collect CPU base addresses */
1096 count = acpi_parse_entries(ACPI_SIG_MADT,
1097 sizeof(struct acpi_table_madt),
1098 gic_acpi_parse_madt_cpu, table,
1099 ACPI_MADT_TYPE_GENERIC_INTERRUPT, 0);
1100 if (count <= 0) {
1101 pr_err("No valid GICC entries exist\n");
1102 return -EINVAL;
1103 }
1104
1105 /*
1106 * Find distributor base address. We expect one distributor entry since
1107 * ACPI 5.1 spec neither support multi-GIC instances nor GIC cascade.
1108 */
1109 count = acpi_parse_entries(ACPI_SIG_MADT,
1110 sizeof(struct acpi_table_madt),
1111 gic_acpi_parse_madt_distributor, table,
1112 ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, 0);
1113 if (count <= 0) {
1114 pr_err("No valid GICD entries exist\n");
1115 return -EINVAL;
1116 } else if (count > 1) {
1117 pr_err("More than one GICD entry detected\n");
1118 return -EINVAL;
1119 }
1120
1121 cpu_base = ioremap(cpu_phy_base, ACPI_GIC_CPU_IF_MEM_SIZE);
1122 if (!cpu_base) {
1123 pr_err("Unable to map GICC registers\n");
1124 return -ENOMEM;
1125 }
1126
1127 dist_base = ioremap(dist_phy_base, ACPI_GICV2_DIST_MEM_SIZE);
1128 if (!dist_base) {
1129 pr_err("Unable to map GICD registers\n");
1130 iounmap(cpu_base);
1131 return -ENOMEM;
1132 }
1133
1134 /*
1135 * Initialize zero GIC instance (no multi-GIC support). Also, set GIC
1136 * as default IRQ domain to allow for GSI registration and GSI to IRQ
1137 * number translation (see acpi_register_gsi() and acpi_gsi_to_irq()).
1138 */
1139 gic_init_bases(0, -1, dist_base, cpu_base, 0, NULL);
1140 irq_set_default_host(gic_data[0].domain);
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00001141
1142 acpi_irq_model = ACPI_IRQ_MODEL_GIC;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001143 return 0;
1144}
1145#endif