blob: 35847453cecb4239693c564ab3d9b4cc57f79b87 [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
Russell Kingf27ecac2005-08-18 21:31:00 +01002 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Interrupt architecture for the GIC:
9 *
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
12 *
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010015 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010018 *
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
22 */
23#include <linux/init.h>
24#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050025#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010026#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010027#include <linux/list.h>
28#include <linux/smp.h>
Catalin Marinasc0114702013-01-14 18:05:37 +000029#include <linux/cpu.h>
Colin Cross254056f2011-02-10 12:54:10 -080030#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010031#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010032#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050033#include <linux/of.h>
34#include <linux/of_address.h>
35#include <linux/of_irq.h>
Rob Herring4294f8ba2011-09-28 21:25:31 -050036#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010037#include <linux/interrupt.h>
38#include <linux/percpu.h>
39#include <linux/slab.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000040#include <linux/irqchip/chained_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060041#include <linux/irqchip/arm-gic.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010042
Tomasz Figa29e697b2014-07-17 17:23:44 +020043#include <asm/cputype.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010044#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010045#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010046#include <asm/smp_plat.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010047
Marc Zyngierd51d0af2014-06-30 16:01:30 +010048#include "irq-gic-common.h"
Rob Herring81243e42012-11-20 21:21:40 -060049#include "irqchip.h"
Russell Kingf27ecac2005-08-18 21:31:00 +010050
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000051union gic_base {
52 void __iomem *common_base;
Stephen Boyd68593582014-03-04 17:02:01 -080053 void __percpu * __iomem *percpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000054};
55
56struct gic_chip_data {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000057 union gic_base dist_base;
58 union gic_base cpu_base;
59#ifdef CONFIG_CPU_PM
60 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
61 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
62 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
63 u32 __percpu *saved_ppi_enable;
64 u32 __percpu *saved_ppi_conf;
65#endif
Grant Likely75294952012-02-14 14:06:57 -070066 struct irq_domain *domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000067 unsigned int gic_irqs;
68#ifdef CONFIG_GIC_NON_BANKED
69 void __iomem *(*get_base)(union gic_base *);
70#endif
71};
72
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050073static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010074
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010075/*
Nicolas Pitre384a2902012-04-11 18:55:48 -040076 * The GIC mapping of CPU interfaces does not necessarily match
77 * the logical CPU numbering. Let's use a mapping as returned
78 * by the GIC itself.
79 */
80#define NR_GIC_CPU_IF 8
81static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
82
83/*
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010084 * Supported arch specific GIC irq extension.
85 * Default make them NULL.
86 */
87struct irq_chip gic_arch_extn = {
Will Deacon1a017532011-02-09 12:01:12 +000088 .irq_eoi = NULL,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010089 .irq_mask = NULL,
90 .irq_unmask = NULL,
91 .irq_retrigger = NULL,
92 .irq_set_type = NULL,
93 .irq_set_wake = NULL,
94};
95
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010096#ifndef MAX_GIC_NR
97#define MAX_GIC_NR 1
98#endif
99
Russell Kingbef8f9e2010-12-04 16:50:58 +0000100static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100101
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000102#ifdef CONFIG_GIC_NON_BANKED
103static void __iomem *gic_get_percpu_base(union gic_base *base)
104{
105 return *__this_cpu_ptr(base->percpu_base);
106}
107
108static void __iomem *gic_get_common_base(union gic_base *base)
109{
110 return base->common_base;
111}
112
113static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
114{
115 return data->get_base(&data->dist_base);
116}
117
118static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
119{
120 return data->get_base(&data->cpu_base);
121}
122
123static inline void gic_set_base_accessor(struct gic_chip_data *data,
124 void __iomem *(*f)(union gic_base *))
125{
126 data->get_base = f;
127}
128#else
129#define gic_data_dist_base(d) ((d)->dist_base.common_base)
130#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
Sachin Kamat46f101d2013-03-13 15:05:15 +0530131#define gic_set_base_accessor(d, f)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000132#endif
133
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100134static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100135{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100136 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000137 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100138}
139
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100140static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100141{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100142 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000143 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100144}
145
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100146static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100147{
Rob Herring4294f8ba2011-09-28 21:25:31 -0500148 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100149}
150
Russell Kingf27ecac2005-08-18 21:31:00 +0100151/*
152 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100153 */
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100154static void gic_mask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100155{
Rob Herring4294f8ba2011-09-28 21:25:31 -0500156 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100157
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500158 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530159 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100160 if (gic_arch_extn.irq_mask)
161 gic_arch_extn.irq_mask(d);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500162 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100163}
164
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100165static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100166{
Rob Herring4294f8ba2011-09-28 21:25:31 -0500167 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100168
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500169 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100170 if (gic_arch_extn.irq_unmask)
171 gic_arch_extn.irq_unmask(d);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530172 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500173 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100174}
175
Will Deacon1a017532011-02-09 12:01:12 +0000176static void gic_eoi_irq(struct irq_data *d)
177{
178 if (gic_arch_extn.irq_eoi) {
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500179 raw_spin_lock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000180 gic_arch_extn.irq_eoi(d);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500181 raw_spin_unlock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000182 }
183
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530184 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000185}
186
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100187static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100188{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100189 void __iomem *base = gic_dist_base(d);
190 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100191
192 /* Interrupt configuration for SGIs can't be changed */
193 if (gicirq < 16)
194 return -EINVAL;
195
196 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
197 return -EINVAL;
198
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500199 raw_spin_lock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100200
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100201 if (gic_arch_extn.irq_set_type)
202 gic_arch_extn.irq_set_type(d, type);
203
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100204 gic_configure_irq(gicirq, type, base, NULL);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100205
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500206 raw_spin_unlock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100207
208 return 0;
209}
210
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100211static int gic_retrigger(struct irq_data *d)
212{
213 if (gic_arch_extn.irq_retrigger)
214 return gic_arch_extn.irq_retrigger(d);
215
Abhijeet Dharmapurikarbad9a432013-03-19 16:05:49 -0700216 /* the genirq layer expects 0 if we can't retrigger in hardware */
217 return 0;
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100218}
219
Catalin Marinasa06f5462005-09-30 16:07:05 +0100220#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000221static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
222 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100223{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100224 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000225 unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
Russell Kingc1917892011-01-23 12:12:01 +0000226 u32 val, mask, bit;
227
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000228 if (!force)
229 cpu = cpumask_any_and(mask_val, cpu_online_mask);
230 else
231 cpu = cpumask_first(mask_val);
232
Nicolas Pitre384a2902012-04-11 18:55:48 -0400233 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000234 return -EINVAL;
235
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400236 raw_spin_lock(&irq_controller_lock);
Russell Kingc1917892011-01-23 12:12:01 +0000237 mask = 0xff << shift;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400238 bit = gic_cpu_map[cpu] << shift;
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530239 val = readl_relaxed(reg) & ~mask;
240 writel_relaxed(val | bit, reg);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500241 raw_spin_unlock(&irq_controller_lock);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700242
Russell King5dfc54e2011-07-21 15:00:57 +0100243 return IRQ_SET_MASK_OK;
Russell Kingf27ecac2005-08-18 21:31:00 +0100244}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100245#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100246
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100247#ifdef CONFIG_PM
248static int gic_set_wake(struct irq_data *d, unsigned int on)
249{
250 int ret = -ENXIO;
251
252 if (gic_arch_extn.irq_set_wake)
253 ret = gic_arch_extn.irq_set_wake(d, on);
254
255 return ret;
256}
257
258#else
259#define gic_set_wake NULL
260#endif
261
Stephen Boyd8783dd32014-03-04 16:40:30 -0800262static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
Marc Zyngier562e0022011-09-06 09:56:17 +0100263{
264 u32 irqstat, irqnr;
265 struct gic_chip_data *gic = &gic_data[0];
266 void __iomem *cpu_base = gic_data_cpu_base(gic);
267
268 do {
269 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Haojian Zhuangb8802f72014-05-11 16:05:58 +0800270 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
Marc Zyngier562e0022011-09-06 09:56:17 +0100271
272 if (likely(irqnr > 15 && irqnr < 1021)) {
Grant Likely75294952012-02-14 14:06:57 -0700273 irqnr = irq_find_mapping(gic->domain, irqnr);
Marc Zyngier562e0022011-09-06 09:56:17 +0100274 handle_IRQ(irqnr, regs);
275 continue;
276 }
277 if (irqnr < 16) {
278 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
279#ifdef CONFIG_SMP
280 handle_IPI(irqnr, regs);
281#endif
282 continue;
283 }
284 break;
285 } while (1);
286}
287
Russell King0f347bb2007-05-17 10:11:34 +0100288static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100289{
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100290 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
291 struct irq_chip *chip = irq_get_chip(irq);
Russell King0f347bb2007-05-17 10:11:34 +0100292 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100293 unsigned long status;
294
Will Deacon1a017532011-02-09 12:01:12 +0000295 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100296
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500297 raw_spin_lock(&irq_controller_lock);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000298 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500299 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100300
Feng Kane5f81532014-07-30 14:56:58 -0700301 gic_irq = (status & GICC_IAR_INT_ID_MASK);
302 if (gic_irq == GICC_INT_SPURIOUS)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100303 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100304
Grant Likely75294952012-02-14 14:06:57 -0700305 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
306 if (unlikely(gic_irq < 32 || gic_irq > 1020))
Catalin Marinasaec00952013-01-14 17:53:39 +0000307 handle_bad_irq(cascade_irq, desc);
Russell King0f347bb2007-05-17 10:11:34 +0100308 else
309 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100310
311 out:
Will Deacon1a017532011-02-09 12:01:12 +0000312 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100313}
314
David Brownell38c677c2006-08-01 22:26:25 +0100315static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100316 .name = "GIC",
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100317 .irq_mask = gic_mask_irq,
318 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000319 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100320 .irq_set_type = gic_set_type,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100321 .irq_retrigger = gic_retrigger,
Russell Kingf27ecac2005-08-18 21:31:00 +0100322#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000323 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100324#endif
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100325 .irq_set_wake = gic_set_wake,
Russell Kingf27ecac2005-08-18 21:31:00 +0100326};
327
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100328void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
329{
330 if (gic_nr >= MAX_GIC_NR)
331 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100332 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100333 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100334 irq_set_chained_handler(irq, gic_handle_cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100335}
336
Russell King2bb31352013-01-30 23:49:57 +0000337static u8 gic_get_cpumask(struct gic_chip_data *gic)
338{
339 void __iomem *base = gic_data_dist_base(gic);
340 u32 mask, i;
341
342 for (i = mask = 0; i < 32; i += 4) {
343 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
344 mask |= mask >> 16;
345 mask |= mask >> 8;
346 if (mask)
347 break;
348 }
349
350 if (!mask)
351 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
352
353 return mask;
354}
355
Rob Herring4294f8ba2011-09-28 21:25:31 -0500356static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100357{
Grant Likely75294952012-02-14 14:06:57 -0700358 unsigned int i;
Will Deacon267840f2011-08-23 22:20:03 +0100359 u32 cpumask;
Rob Herring4294f8ba2011-09-28 21:25:31 -0500360 unsigned int gic_irqs = gic->gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000361 void __iomem *base = gic_data_dist_base(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100362
Feng Kane5f81532014-07-30 14:56:58 -0700363 writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100364
365 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100366 * Set all global interrupts to this CPU only.
367 */
Russell King2bb31352013-01-30 23:49:57 +0000368 cpumask = gic_get_cpumask(gic);
369 cpumask |= cpumask << 8;
370 cpumask |= cpumask << 16;
Pawel Molle6afec92010-11-26 13:45:43 +0100371 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530372 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100373
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100374 gic_dist_config(base, gic_irqs, NULL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100375
Feng Kane5f81532014-07-30 14:56:58 -0700376 writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100377}
378
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400379static void gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100380{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000381 void __iomem *dist_base = gic_data_dist_base(gic);
382 void __iomem *base = gic_data_cpu_base(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400383 unsigned int cpu_mask, cpu = smp_processor_id();
Russell King9395f6e2010-11-11 23:10:30 +0000384 int i;
385
Russell King9395f6e2010-11-11 23:10:30 +0000386 /*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400387 * Get what the GIC says our CPU mask is.
388 */
389 BUG_ON(cpu >= NR_GIC_CPU_IF);
Russell King2bb31352013-01-30 23:49:57 +0000390 cpu_mask = gic_get_cpumask(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400391 gic_cpu_map[cpu] = cpu_mask;
392
393 /*
394 * Clear our mask from the other map entries in case they're
395 * still undefined.
396 */
397 for (i = 0; i < NR_GIC_CPU_IF; i++)
398 if (i != cpu)
399 gic_cpu_map[i] &= ~cpu_mask;
400
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100401 gic_cpu_config(dist_base, NULL);
Russell King9395f6e2010-11-11 23:10:30 +0000402
Feng Kane5f81532014-07-30 14:56:58 -0700403 writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
404 writel_relaxed(GICC_ENABLE, base + GIC_CPU_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100405}
406
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400407void gic_cpu_if_down(void)
408{
409 void __iomem *cpu_base = gic_data_cpu_base(&gic_data[0]);
410 writel_relaxed(0, cpu_base + GIC_CPU_CTRL);
411}
412
Colin Cross254056f2011-02-10 12:54:10 -0800413#ifdef CONFIG_CPU_PM
414/*
415 * Saves the GIC distributor registers during suspend or idle. Must be called
416 * with interrupts disabled but before powering down the GIC. After calling
417 * this function, no interrupts will be delivered by the GIC, and another
418 * platform-specific wakeup source must be enabled.
419 */
420static void gic_dist_save(unsigned int gic_nr)
421{
422 unsigned int gic_irqs;
423 void __iomem *dist_base;
424 int i;
425
426 if (gic_nr >= MAX_GIC_NR)
427 BUG();
428
429 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000430 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800431
432 if (!dist_base)
433 return;
434
435 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
436 gic_data[gic_nr].saved_spi_conf[i] =
437 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
438
439 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
440 gic_data[gic_nr].saved_spi_target[i] =
441 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
442
443 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
444 gic_data[gic_nr].saved_spi_enable[i] =
445 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
446}
447
448/*
449 * Restores the GIC distributor registers during resume or when coming out of
450 * idle. Must be called before enabling interrupts. If a level interrupt
451 * that occured while the GIC was suspended is still present, it will be
452 * handled normally, but any edge interrupts that occured will not be seen by
453 * the GIC and need to be handled by the platform-specific wakeup source.
454 */
455static void gic_dist_restore(unsigned int gic_nr)
456{
457 unsigned int gic_irqs;
458 unsigned int i;
459 void __iomem *dist_base;
460
461 if (gic_nr >= MAX_GIC_NR)
462 BUG();
463
464 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000465 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800466
467 if (!dist_base)
468 return;
469
Feng Kane5f81532014-07-30 14:56:58 -0700470 writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800471
472 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
473 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
474 dist_base + GIC_DIST_CONFIG + i * 4);
475
476 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700477 writel_relaxed(GICD_INT_DEF_PRI_X4,
Colin Cross254056f2011-02-10 12:54:10 -0800478 dist_base + GIC_DIST_PRI + i * 4);
479
480 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
481 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
482 dist_base + GIC_DIST_TARGET + i * 4);
483
484 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
485 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
486 dist_base + GIC_DIST_ENABLE_SET + i * 4);
487
Feng Kane5f81532014-07-30 14:56:58 -0700488 writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800489}
490
491static void gic_cpu_save(unsigned int gic_nr)
492{
493 int i;
494 u32 *ptr;
495 void __iomem *dist_base;
496 void __iomem *cpu_base;
497
498 if (gic_nr >= MAX_GIC_NR)
499 BUG();
500
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000501 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
502 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800503
504 if (!dist_base || !cpu_base)
505 return;
506
507 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
508 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
509 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
510
511 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
512 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
513 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
514
515}
516
517static void gic_cpu_restore(unsigned int gic_nr)
518{
519 int i;
520 u32 *ptr;
521 void __iomem *dist_base;
522 void __iomem *cpu_base;
523
524 if (gic_nr >= MAX_GIC_NR)
525 BUG();
526
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000527 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
528 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800529
530 if (!dist_base || !cpu_base)
531 return;
532
533 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
534 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
535 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
536
537 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
538 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
539 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
540
541 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700542 writel_relaxed(GICD_INT_DEF_PRI_X4,
543 dist_base + GIC_DIST_PRI + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800544
Feng Kane5f81532014-07-30 14:56:58 -0700545 writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
546 writel_relaxed(GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800547}
548
549static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
550{
551 int i;
552
553 for (i = 0; i < MAX_GIC_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000554#ifdef CONFIG_GIC_NON_BANKED
555 /* Skip over unused GICs */
556 if (!gic_data[i].get_base)
557 continue;
558#endif
Colin Cross254056f2011-02-10 12:54:10 -0800559 switch (cmd) {
560 case CPU_PM_ENTER:
561 gic_cpu_save(i);
562 break;
563 case CPU_PM_ENTER_FAILED:
564 case CPU_PM_EXIT:
565 gic_cpu_restore(i);
566 break;
567 case CPU_CLUSTER_PM_ENTER:
568 gic_dist_save(i);
569 break;
570 case CPU_CLUSTER_PM_ENTER_FAILED:
571 case CPU_CLUSTER_PM_EXIT:
572 gic_dist_restore(i);
573 break;
574 }
575 }
576
577 return NOTIFY_OK;
578}
579
580static struct notifier_block gic_notifier_block = {
581 .notifier_call = gic_notifier,
582};
583
584static void __init gic_pm_init(struct gic_chip_data *gic)
585{
586 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
587 sizeof(u32));
588 BUG_ON(!gic->saved_ppi_enable);
589
590 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
591 sizeof(u32));
592 BUG_ON(!gic->saved_ppi_conf);
593
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100594 if (gic == &gic_data[0])
595 cpu_pm_register_notifier(&gic_notifier_block);
Colin Cross254056f2011-02-10 12:54:10 -0800596}
597#else
598static void __init gic_pm_init(struct gic_chip_data *gic)
599{
600}
601#endif
602
Rob Herringb1cffeb2012-11-26 15:05:48 -0600603#ifdef CONFIG_SMP
Stephen Boyd68593582014-03-04 17:02:01 -0800604static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600605{
606 int cpu;
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400607 unsigned long flags, map = 0;
608
609 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600610
611 /* Convert our logical CPU mask into a physical one. */
612 for_each_cpu(cpu, mask)
Javi Merino91bdf0d2013-02-19 13:52:22 +0000613 map |= gic_cpu_map[cpu];
Rob Herringb1cffeb2012-11-26 15:05:48 -0600614
615 /*
616 * Ensure that stores to Normal memory are visible to the
Will Deacon8adbf572014-02-20 17:42:07 +0000617 * other CPUs before they observe us issuing the IPI.
Rob Herringb1cffeb2012-11-26 15:05:48 -0600618 */
Will Deacon8adbf572014-02-20 17:42:07 +0000619 dmb(ishst);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600620
621 /* this always happens on GIC0 */
622 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400623
624 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
625}
626#endif
627
628#ifdef CONFIG_BL_SWITCHER
629/*
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500630 * gic_send_sgi - send a SGI directly to given CPU interface number
631 *
632 * cpu_id: the ID for the destination CPU interface
633 * irq: the IPI number to send a SGI for
634 */
635void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
636{
637 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
638 cpu_id = 1 << cpu_id;
639 /* this always happens on GIC0 */
640 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
641}
642
643/*
Nicolas Pitreed967622012-07-05 21:33:26 -0400644 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
645 *
646 * @cpu: the logical CPU number to get the GIC ID for.
647 *
648 * Return the CPU interface ID for the given logical CPU number,
649 * or -1 if the CPU number is too large or the interface ID is
650 * unknown (more than one bit set).
651 */
652int gic_get_cpu_id(unsigned int cpu)
653{
654 unsigned int cpu_bit;
655
656 if (cpu >= NR_GIC_CPU_IF)
657 return -1;
658 cpu_bit = gic_cpu_map[cpu];
659 if (cpu_bit & (cpu_bit - 1))
660 return -1;
661 return __ffs(cpu_bit);
662}
663
664/*
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400665 * gic_migrate_target - migrate IRQs to another CPU interface
666 *
667 * @new_cpu_id: the CPU target ID to migrate IRQs to
668 *
669 * Migrate all peripheral interrupts with a target matching the current CPU
670 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
671 * is also updated. Targets to other CPU interfaces are unchanged.
672 * This must be called with IRQs locally disabled.
673 */
674void gic_migrate_target(unsigned int new_cpu_id)
675{
676 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
677 void __iomem *dist_base;
678 int i, ror_val, cpu = smp_processor_id();
679 u32 val, cur_target_mask, active_mask;
680
681 if (gic_nr >= MAX_GIC_NR)
682 BUG();
683
684 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
685 if (!dist_base)
686 return;
687 gic_irqs = gic_data[gic_nr].gic_irqs;
688
689 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
690 cur_target_mask = 0x01010101 << cur_cpu_id;
691 ror_val = (cur_cpu_id - new_cpu_id) & 31;
692
693 raw_spin_lock(&irq_controller_lock);
694
695 /* Update the target interface for this logical CPU */
696 gic_cpu_map[cpu] = 1 << new_cpu_id;
697
698 /*
699 * Find all the peripheral interrupts targetting the current
700 * CPU interface and migrate them to the new CPU interface.
701 * We skip DIST_TARGET 0 to 7 as they are read-only.
702 */
703 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
704 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
705 active_mask = val & cur_target_mask;
706 if (active_mask) {
707 val &= ~active_mask;
708 val |= ror32(active_mask, ror_val);
709 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
710 }
711 }
712
713 raw_spin_unlock(&irq_controller_lock);
714
715 /*
716 * Now let's migrate and clear any potential SGIs that might be
717 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
718 * is a banked register, we can only forward the SGI using
719 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
720 * doesn't use that information anyway.
721 *
722 * For the same reason we do not adjust SGI source information
723 * for previously sent SGIs by us to other CPUs either.
724 */
725 for (i = 0; i < 16; i += 4) {
726 int j;
727 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
728 if (!val)
729 continue;
730 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
731 for (j = i; j < i + 4; j++) {
732 if (val & 0xff)
733 writel_relaxed((1 << (new_cpu_id + 16)) | j,
734 dist_base + GIC_DIST_SOFTINT);
735 val >>= 8;
736 }
737 }
Rob Herringb1cffeb2012-11-26 15:05:48 -0600738}
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500739
740/*
741 * gic_get_sgir_physaddr - get the physical address for the SGI register
742 *
743 * REturn the physical address of the SGI register to be used
744 * by some early assembly code when the kernel is not yet available.
745 */
746static unsigned long gic_dist_physaddr;
747
748unsigned long gic_get_sgir_physaddr(void)
749{
750 if (!gic_dist_physaddr)
751 return 0;
752 return gic_dist_physaddr + GIC_DIST_SOFTINT;
753}
754
755void __init gic_init_physaddr(struct device_node *node)
756{
757 struct resource res;
758 if (of_address_to_resource(node, 0, &res) == 0) {
759 gic_dist_physaddr = res.start;
760 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
761 }
762}
763
764#else
765#define gic_init_physaddr(node) do { } while (0)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600766#endif
767
Grant Likely75294952012-02-14 14:06:57 -0700768static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
769 irq_hw_number_t hw)
770{
771 if (hw < 32) {
772 irq_set_percpu_devid(irq);
773 irq_set_chip_and_handler(irq, &gic_chip,
774 handle_percpu_devid_irq);
775 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
776 } else {
777 irq_set_chip_and_handler(irq, &gic_chip,
778 handle_fasteoi_irq);
779 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
Sricharan R006e9832013-12-03 15:57:22 +0530780
781 gic_routable_irq_domain_ops->map(d, irq, hw);
Grant Likely75294952012-02-14 14:06:57 -0700782 }
783 irq_set_chip_data(irq, d->host_data);
784 return 0;
785}
786
Sricharan R006e9832013-12-03 15:57:22 +0530787static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
788{
789 gic_routable_irq_domain_ops->unmap(d, irq);
790}
791
Grant Likely7bb69ba2012-02-14 14:06:48 -0700792static int gic_irq_domain_xlate(struct irq_domain *d,
793 struct device_node *controller,
794 const u32 *intspec, unsigned int intsize,
795 unsigned long *out_hwirq, unsigned int *out_type)
Rob Herringb3f7ed02011-09-28 21:27:52 -0500796{
Sricharan R006e9832013-12-03 15:57:22 +0530797 unsigned long ret = 0;
798
Rob Herringb3f7ed02011-09-28 21:27:52 -0500799 if (d->of_node != controller)
800 return -EINVAL;
801 if (intsize < 3)
802 return -EINVAL;
803
804 /* Get the interrupt number and add 16 to skip over SGIs */
805 *out_hwirq = intspec[1] + 16;
806
807 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
Sricharan R006e9832013-12-03 15:57:22 +0530808 if (!intspec[0]) {
809 ret = gic_routable_irq_domain_ops->xlate(d, controller,
810 intspec,
811 intsize,
812 out_hwirq,
813 out_type);
814
815 if (IS_ERR_VALUE(ret))
816 return ret;
817 }
Rob Herringb3f7ed02011-09-28 21:27:52 -0500818
819 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
Sricharan R006e9832013-12-03 15:57:22 +0530820
821 return ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500822}
Rob Herringb3f7ed02011-09-28 21:27:52 -0500823
Catalin Marinasc0114702013-01-14 18:05:37 +0000824#ifdef CONFIG_SMP
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400825static int gic_secondary_init(struct notifier_block *nfb, unsigned long action,
826 void *hcpu)
Catalin Marinasc0114702013-01-14 18:05:37 +0000827{
Shawn Guo8b6fd652013-06-12 19:30:27 +0800828 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
Catalin Marinasc0114702013-01-14 18:05:37 +0000829 gic_cpu_init(&gic_data[0]);
830 return NOTIFY_OK;
831}
832
833/*
834 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
835 * priority because the GIC needs to be up before the ARM generic timers.
836 */
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400837static struct notifier_block gic_cpu_notifier = {
Catalin Marinasc0114702013-01-14 18:05:37 +0000838 .notifier_call = gic_secondary_init,
839 .priority = 100,
840};
841#endif
842
Stephen Boyd68593582014-03-04 17:02:01 -0800843static const struct irq_domain_ops gic_irq_domain_ops = {
Grant Likely75294952012-02-14 14:06:57 -0700844 .map = gic_irq_domain_map,
Sricharan R006e9832013-12-03 15:57:22 +0530845 .unmap = gic_irq_domain_unmap,
Grant Likely7bb69ba2012-02-14 14:06:48 -0700846 .xlate = gic_irq_domain_xlate,
Rob Herring4294f8ba2011-09-28 21:25:31 -0500847};
848
Sricharan R006e9832013-12-03 15:57:22 +0530849/* Default functions for routable irq domain */
850static int gic_routable_irq_domain_map(struct irq_domain *d, unsigned int irq,
851 irq_hw_number_t hw)
852{
853 return 0;
854}
855
856static void gic_routable_irq_domain_unmap(struct irq_domain *d,
857 unsigned int irq)
858{
859}
860
861static int gic_routable_irq_domain_xlate(struct irq_domain *d,
862 struct device_node *controller,
863 const u32 *intspec, unsigned int intsize,
864 unsigned long *out_hwirq,
865 unsigned int *out_type)
866{
867 *out_hwirq += 16;
868 return 0;
869}
870
871const struct irq_domain_ops gic_default_routable_irq_domain_ops = {
872 .map = gic_routable_irq_domain_map,
873 .unmap = gic_routable_irq_domain_unmap,
874 .xlate = gic_routable_irq_domain_xlate,
875};
876
877const struct irq_domain_ops *gic_routable_irq_domain_ops =
878 &gic_default_routable_irq_domain_ops;
879
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000880void __init gic_init_bases(unsigned int gic_nr, int irq_start,
881 void __iomem *dist_base, void __iomem *cpu_base,
Grant Likely75294952012-02-14 14:06:57 -0700882 u32 percpu_offset, struct device_node *node)
Russell Kingb580b892010-12-04 15:55:14 +0000883{
Grant Likely75294952012-02-14 14:06:57 -0700884 irq_hw_number_t hwirq_base;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000885 struct gic_chip_data *gic;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400886 int gic_irqs, irq_base, i;
Sricharan R006e9832013-12-03 15:57:22 +0530887 int nr_routable_irqs;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000888
889 BUG_ON(gic_nr >= MAX_GIC_NR);
890
891 gic = &gic_data[gic_nr];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000892#ifdef CONFIG_GIC_NON_BANKED
893 if (percpu_offset) { /* Frankein-GIC without banked registers... */
894 unsigned int cpu;
895
896 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
897 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
898 if (WARN_ON(!gic->dist_base.percpu_base ||
899 !gic->cpu_base.percpu_base)) {
900 free_percpu(gic->dist_base.percpu_base);
901 free_percpu(gic->cpu_base.percpu_base);
902 return;
903 }
904
905 for_each_possible_cpu(cpu) {
Tomasz Figa29e697b2014-07-17 17:23:44 +0200906 u32 mpidr = cpu_logical_map(cpu);
907 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
908 unsigned long offset = percpu_offset * core_id;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000909 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
910 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
911 }
912
913 gic_set_base_accessor(gic, gic_get_percpu_base);
914 } else
915#endif
916 { /* Normal, sane GIC... */
917 WARN(percpu_offset,
918 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
919 percpu_offset);
920 gic->dist_base.common_base = dist_base;
921 gic->cpu_base.common_base = cpu_base;
922 gic_set_base_accessor(gic, gic_get_common_base);
923 }
Russell Kingbef8f9e2010-12-04 16:50:58 +0000924
Rob Herring4294f8ba2011-09-28 21:25:31 -0500925 /*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400926 * Initialize the CPU interface map to all CPUs.
927 * It will be refined as each CPU probes its ID.
928 */
929 for (i = 0; i < NR_GIC_CPU_IF; i++)
930 gic_cpu_map[i] = 0xff;
931
932 /*
Rob Herring4294f8ba2011-09-28 21:25:31 -0500933 * For primary GICs, skip over SGIs.
934 * For secondary GICs, skip over PPIs, too.
935 */
Will Deacone0b823e2012-02-03 14:52:14 +0100936 if (gic_nr == 0 && (irq_start & 31) > 0) {
Linus Torvalds12679a22012-03-29 16:53:48 -0700937 hwirq_base = 16;
Will Deacone0b823e2012-02-03 14:52:14 +0100938 if (irq_start != -1)
939 irq_start = (irq_start & ~31) + 16;
940 } else {
Linus Torvalds12679a22012-03-29 16:53:48 -0700941 hwirq_base = 32;
Will Deaconfe41db72011-11-25 19:23:36 +0100942 }
Rob Herring4294f8ba2011-09-28 21:25:31 -0500943
944 /*
945 * Find out how many interrupts are supported.
946 * The GIC only supports up to 1020 interrupt sources.
947 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000948 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8ba2011-09-28 21:25:31 -0500949 gic_irqs = (gic_irqs + 1) * 32;
950 if (gic_irqs > 1020)
951 gic_irqs = 1020;
952 gic->gic_irqs = gic_irqs;
953
Grant Likely75294952012-02-14 14:06:57 -0700954 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
Sricharan R006e9832013-12-03 15:57:22 +0530955
956 if (of_property_read_u32(node, "arm,routable-irqs",
957 &nr_routable_irqs)) {
958 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
959 numa_node_id());
960 if (IS_ERR_VALUE(irq_base)) {
961 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
962 irq_start);
963 irq_base = irq_start;
964 }
965
966 gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
967 hwirq_base, &gic_irq_domain_ops, gic);
968 } else {
969 gic->domain = irq_domain_add_linear(node, nr_routable_irqs,
970 &gic_irq_domain_ops,
971 gic);
Rob Herringf37a53c2011-10-21 17:14:27 -0500972 }
Sricharan R006e9832013-12-03 15:57:22 +0530973
Grant Likely75294952012-02-14 14:06:57 -0700974 if (WARN_ON(!gic->domain))
975 return;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000976
Mark Rutland08332df2013-11-28 14:21:40 +0000977 if (gic_nr == 0) {
Rob Herringb1cffeb2012-11-26 15:05:48 -0600978#ifdef CONFIG_SMP
Mark Rutland08332df2013-11-28 14:21:40 +0000979 set_smp_cross_call(gic_raise_softirq);
980 register_cpu_notifier(&gic_cpu_notifier);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600981#endif
Mark Rutland08332df2013-11-28 14:21:40 +0000982 set_handle_irq(gic_handle_irq);
983 }
Rob Herringcfed7d62012-11-03 12:59:51 -0500984
Colin Cross9c128452011-06-13 00:45:59 +0000985 gic_chip.flags |= gic_arch_extn.flags;
Rob Herring4294f8ba2011-09-28 21:25:31 -0500986 gic_dist_init(gic);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000987 gic_cpu_init(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800988 gic_pm_init(gic);
Russell Kingb580b892010-12-04 15:55:14 +0000989}
990
Rob Herringb3f7ed02011-09-28 21:27:52 -0500991#ifdef CONFIG_OF
Sachin Kamat46f101d2013-03-13 15:05:15 +0530992static int gic_cnt __initdata;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500993
Stephen Boyd68593582014-03-04 17:02:01 -0800994static int __init
995gic_of_init(struct device_node *node, struct device_node *parent)
Rob Herringb3f7ed02011-09-28 21:27:52 -0500996{
997 void __iomem *cpu_base;
998 void __iomem *dist_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000999 u32 percpu_offset;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001000 int irq;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001001
1002 if (WARN_ON(!node))
1003 return -ENODEV;
1004
1005 dist_base = of_iomap(node, 0);
1006 WARN(!dist_base, "unable to map gic dist registers\n");
1007
1008 cpu_base = of_iomap(node, 1);
1009 WARN(!cpu_base, "unable to map gic cpu registers\n");
1010
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001011 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
1012 percpu_offset = 0;
1013
Grant Likely75294952012-02-14 14:06:57 -07001014 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
Nicolas Pitreeeb44652012-11-28 18:17:25 -05001015 if (!gic_cnt)
1016 gic_init_physaddr(node);
Rob Herringb3f7ed02011-09-28 21:27:52 -05001017
1018 if (parent) {
1019 irq = irq_of_parse_and_map(node, 0);
1020 gic_cascade_irq(gic_cnt, irq);
1021 }
1022 gic_cnt++;
1023 return 0;
1024}
Suravee Suthikulpanit144cb082014-07-15 00:03:03 +02001025IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001026IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1027IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
Matthias Bruggera97e80272014-07-03 13:58:52 +02001028IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001029IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1030IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
1031
Rob Herringb3f7ed02011-09-28 21:27:52 -05001032#endif