Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2017, The Linux Foundation. All rights reserved. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 and |
| 6 | * only version 2 as published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope that it will be useful, |
| 9 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 11 | * GNU General Public License for more details. |
| 12 | * |
| 13 | */ |
| 14 | |
| 15 | #include <asm/dma-iommu.h> |
| 16 | #include <linux/clk.h> |
| 17 | #include <linux/dma-mapping.h> |
| 18 | #include <linux/ipc_logging.h> |
| 19 | #include <linux/io.h> |
| 20 | #include <linux/list.h> |
| 21 | #include <linux/module.h> |
| 22 | #include <linux/msm-bus.h> |
| 23 | #include <linux/msm-bus-board.h> |
| 24 | #include <linux/of.h> |
| 25 | #include <linux/of_platform.h> |
| 26 | #include <linux/pm_runtime.h> |
| 27 | #include <linux/qcom-geni-se.h> |
| 28 | #include <linux/spinlock.h> |
| 29 | |
| 30 | #define GENI_SE_IOMMU_VA_START (0x40000000) |
| 31 | #define GENI_SE_IOMMU_VA_SIZE (0xC0000000) |
| 32 | |
| 33 | #define NUM_LOG_PAGES 2 |
Karthikeyan Ramasubramanian | 8bef5ea | 2017-05-11 17:02:46 -0600 | [diff] [blame] | 34 | #define MAX_CLK_PERF_LEVEL 32 |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 35 | static unsigned long default_bus_bw_set[] = {0, 19200000, 50000000, 100000000}; |
| 36 | |
| 37 | /** |
| 38 | * @struct geni_se_device - Data structure to represent the QUPv3 Core |
| 39 | * @dev: Device pointer of the QUPv3 core. |
| 40 | * @cb_dev: Device pointer of the context bank in the IOMMU. |
| 41 | * @iommu_lock: Lock to protect IOMMU Mapping & attachment. |
| 42 | * @iommu_map: IOMMU map of the memory space supported by this core. |
| 43 | * @iommu_s1_bypass: Bypass IOMMU stage 1 translation. |
| 44 | * @base: Base address of this instance of QUPv3 core. |
| 45 | * @bus_bw: Client handle to the bus bandwidth request. |
| 46 | * @bus_mas_id: Master Endpoint ID for bus BW request. |
| 47 | * @bus_slv_id: Slave Endpoint ID for bus BW request. |
| 48 | * @ab_ib_lock: Lock to protect the bus ab & ib values, list. |
| 49 | * @ab_list_head: Sorted resource list based on average bus BW. |
| 50 | * @ib_list_head: Sorted resource list based on instantaneous bus BW. |
| 51 | * @cur_ab: Current Bus Average BW request value. |
| 52 | * @cur_ib: Current Bus Instantaneous BW request value. |
| 53 | * @bus_bw_set: Clock plan for the bus driver. |
| 54 | * @cur_bus_bw_idx: Current index within the bus clock plan. |
Karthikeyan Ramasubramanian | 8bef5ea | 2017-05-11 17:02:46 -0600 | [diff] [blame] | 55 | * @num_clk_levels: Number of valid clock levels in clk_perf_tbl. |
| 56 | * @clk_perf_tbl: Table of clock frequency input to Serial Engine clock. |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 57 | * @log_ctx: Logging context to hold the debug information |
| 58 | */ |
| 59 | struct geni_se_device { |
| 60 | struct device *dev; |
| 61 | struct device *cb_dev; |
| 62 | struct mutex iommu_lock; |
| 63 | struct dma_iommu_mapping *iommu_map; |
| 64 | bool iommu_s1_bypass; |
| 65 | void __iomem *base; |
| 66 | struct msm_bus_client_handle *bus_bw; |
| 67 | u32 bus_mas_id; |
| 68 | u32 bus_slv_id; |
Karthikeyan Ramasubramanian | 2f48c0c | 2017-08-18 10:31:39 -0600 | [diff] [blame] | 69 | struct mutex ab_ib_lock; |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 70 | struct list_head ab_list_head; |
| 71 | struct list_head ib_list_head; |
| 72 | unsigned long cur_ab; |
| 73 | unsigned long cur_ib; |
| 74 | int bus_bw_set_size; |
| 75 | unsigned long *bus_bw_set; |
| 76 | int cur_bus_bw_idx; |
Karthikeyan Ramasubramanian | 8bef5ea | 2017-05-11 17:02:46 -0600 | [diff] [blame] | 77 | unsigned int num_clk_levels; |
| 78 | unsigned long *clk_perf_tbl; |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 79 | void *log_ctx; |
| 80 | }; |
| 81 | |
| 82 | /* Offset of QUPV3 Hardware Version Register */ |
| 83 | #define QUPV3_HW_VER (0x4) |
| 84 | |
| 85 | #define HW_VER_MAJOR_MASK GENMASK(31, 28) |
| 86 | #define HW_VER_MAJOR_SHFT 28 |
| 87 | #define HW_VER_MINOR_MASK GENMASK(27, 16) |
| 88 | #define HW_VER_MINOR_SHFT 16 |
| 89 | #define HW_VER_STEP_MASK GENMASK(15, 0) |
| 90 | |
| 91 | static int geni_se_iommu_map_and_attach(struct geni_se_device *geni_se_dev); |
| 92 | |
| 93 | /** |
| 94 | * geni_read_reg_nolog() - Helper function to read from a GENI register |
| 95 | * @base: Base address of the serial engine's register block. |
| 96 | * @offset: Offset within the serial engine's register block. |
| 97 | * |
| 98 | * Return: Return the contents of the register. |
| 99 | */ |
| 100 | unsigned int geni_read_reg_nolog(void __iomem *base, int offset) |
| 101 | { |
| 102 | return readl_relaxed_no_log(base + offset); |
| 103 | } |
| 104 | EXPORT_SYMBOL(geni_read_reg_nolog); |
| 105 | |
| 106 | /** |
| 107 | * geni_write_reg_nolog() - Helper function to write into a GENI register |
| 108 | * @value: Value to be written into the register. |
| 109 | * @base: Base address of the serial engine's register block. |
| 110 | * @offset: Offset within the serial engine's register block. |
| 111 | */ |
| 112 | void geni_write_reg_nolog(unsigned int value, void __iomem *base, int offset) |
| 113 | { |
| 114 | return writel_relaxed_no_log(value, (base + offset)); |
| 115 | } |
| 116 | EXPORT_SYMBOL(geni_write_reg_nolog); |
| 117 | |
| 118 | /** |
| 119 | * geni_read_reg() - Helper function to read from a GENI register |
| 120 | * @base: Base address of the serial engine's register block. |
| 121 | * @offset: Offset within the serial engine's register block. |
| 122 | * |
| 123 | * Return: Return the contents of the register. |
| 124 | */ |
| 125 | unsigned int geni_read_reg(void __iomem *base, int offset) |
| 126 | { |
| 127 | return readl_relaxed(base + offset); |
| 128 | } |
| 129 | EXPORT_SYMBOL(geni_read_reg); |
| 130 | |
| 131 | /** |
| 132 | * geni_write_reg() - Helper function to write into a GENI register |
| 133 | * @value: Value to be written into the register. |
| 134 | * @base: Base address of the serial engine's register block. |
| 135 | * @offset: Offset within the serial engine's register block. |
| 136 | */ |
| 137 | void geni_write_reg(unsigned int value, void __iomem *base, int offset) |
| 138 | { |
| 139 | return writel_relaxed(value, (base + offset)); |
| 140 | } |
| 141 | EXPORT_SYMBOL(geni_write_reg); |
| 142 | |
| 143 | /** |
| 144 | * get_se_proto() - Read the protocol configured for a serial engine |
| 145 | * @base: Base address of the serial engine's register block. |
| 146 | * |
| 147 | * Return: Protocol value as configured in the serial engine. |
| 148 | */ |
| 149 | int get_se_proto(void __iomem *base) |
| 150 | { |
| 151 | int proto; |
| 152 | |
| 153 | proto = ((geni_read_reg(base, GENI_FW_REVISION_RO) |
| 154 | & FW_REV_PROTOCOL_MSK) >> FW_REV_PROTOCOL_SHFT); |
| 155 | return proto; |
| 156 | } |
| 157 | EXPORT_SYMBOL(get_se_proto); |
| 158 | |
| 159 | static int se_geni_irq_en(void __iomem *base) |
| 160 | { |
| 161 | unsigned int common_geni_m_irq_en; |
| 162 | unsigned int common_geni_s_irq_en; |
| 163 | |
| 164 | common_geni_m_irq_en = geni_read_reg(base, SE_GENI_M_IRQ_EN); |
| 165 | common_geni_s_irq_en = geni_read_reg(base, SE_GENI_S_IRQ_EN); |
| 166 | /* Common to all modes */ |
| 167 | common_geni_m_irq_en |= M_COMMON_GENI_M_IRQ_EN; |
| 168 | common_geni_s_irq_en |= S_COMMON_GENI_S_IRQ_EN; |
| 169 | |
| 170 | geni_write_reg(common_geni_m_irq_en, base, SE_GENI_M_IRQ_EN); |
| 171 | geni_write_reg(common_geni_s_irq_en, base, SE_GENI_S_IRQ_EN); |
| 172 | return 0; |
| 173 | } |
| 174 | |
| 175 | |
| 176 | static void se_set_rx_rfr_wm(void __iomem *base, unsigned int rx_wm, |
| 177 | unsigned int rx_rfr) |
| 178 | { |
| 179 | geni_write_reg(rx_wm, base, SE_GENI_RX_WATERMARK_REG); |
| 180 | geni_write_reg(rx_rfr, base, SE_GENI_RX_RFR_WATERMARK_REG); |
| 181 | } |
| 182 | |
| 183 | static int se_io_set_mode(void __iomem *base) |
| 184 | { |
| 185 | unsigned int io_mode; |
| 186 | unsigned int geni_dma_mode; |
| 187 | |
| 188 | io_mode = geni_read_reg(base, SE_IRQ_EN); |
| 189 | geni_dma_mode = geni_read_reg(base, SE_GENI_DMA_MODE_EN); |
| 190 | |
| 191 | io_mode |= (GENI_M_IRQ_EN | GENI_S_IRQ_EN); |
| 192 | io_mode |= (DMA_TX_IRQ_EN | DMA_RX_IRQ_EN); |
| 193 | geni_dma_mode &= ~GENI_DMA_MODE_EN; |
| 194 | |
| 195 | geni_write_reg(io_mode, base, SE_IRQ_EN); |
| 196 | geni_write_reg(geni_dma_mode, base, SE_GENI_DMA_MODE_EN); |
| 197 | geni_write_reg(0, base, SE_GSI_EVENT_EN); |
| 198 | return 0; |
| 199 | } |
| 200 | |
| 201 | static void se_io_init(void __iomem *base) |
| 202 | { |
| 203 | unsigned int io_op_ctrl; |
| 204 | unsigned int geni_cgc_ctrl; |
| 205 | unsigned int dma_general_cfg; |
| 206 | |
| 207 | geni_cgc_ctrl = geni_read_reg(base, GENI_CGC_CTRL); |
| 208 | dma_general_cfg = geni_read_reg(base, SE_DMA_GENERAL_CFG); |
| 209 | geni_cgc_ctrl |= DEFAULT_CGC_EN; |
| 210 | dma_general_cfg |= (AHB_SEC_SLV_CLK_CGC_ON | DMA_AHB_SLV_CFG_ON | |
| 211 | DMA_TX_CLK_CGC_ON | DMA_RX_CLK_CGC_ON); |
| 212 | io_op_ctrl = DEFAULT_IO_OUTPUT_CTRL_MSK; |
| 213 | geni_write_reg(geni_cgc_ctrl, base, GENI_CGC_CTRL); |
| 214 | geni_write_reg(dma_general_cfg, base, SE_DMA_GENERAL_CFG); |
| 215 | |
| 216 | geni_write_reg(io_op_ctrl, base, GENI_OUTPUT_CTRL); |
| 217 | geni_write_reg(FORCE_DEFAULT, base, GENI_FORCE_DEFAULT_REG); |
| 218 | } |
| 219 | |
| 220 | /** |
| 221 | * geni_se_init() - Initialize the GENI Serial Engine |
| 222 | * @base: Base address of the serial engine's register block. |
| 223 | * @rx_wm: Receive watermark to be configured. |
| 224 | * @rx_rfr_wm: Ready-for-receive watermark to be configured. |
| 225 | * |
| 226 | * This function is used to initialize the GENI serial engine, configure |
| 227 | * receive watermark and ready-for-receive watermarks. |
| 228 | * |
| 229 | * Return: 0 on success, standard Linux error codes on failure/error. |
| 230 | */ |
| 231 | int geni_se_init(void __iomem *base, unsigned int rx_wm, unsigned int rx_rfr) |
| 232 | { |
| 233 | int ret; |
| 234 | |
| 235 | se_io_init(base); |
| 236 | ret = se_io_set_mode(base); |
| 237 | if (ret) |
| 238 | return ret; |
| 239 | |
| 240 | se_set_rx_rfr_wm(base, rx_wm, rx_rfr); |
| 241 | ret = se_geni_irq_en(base); |
| 242 | return ret; |
| 243 | } |
| 244 | EXPORT_SYMBOL(geni_se_init); |
| 245 | |
| 246 | static int geni_se_select_fifo_mode(void __iomem *base) |
| 247 | { |
| 248 | int proto = get_se_proto(base); |
| 249 | unsigned int common_geni_m_irq_en; |
| 250 | unsigned int common_geni_s_irq_en; |
| 251 | unsigned int geni_dma_mode; |
| 252 | |
| 253 | geni_write_reg(0, base, SE_GSI_EVENT_EN); |
| 254 | geni_write_reg(0xFFFFFFFF, base, SE_GENI_M_IRQ_CLEAR); |
| 255 | geni_write_reg(0xFFFFFFFF, base, SE_GENI_S_IRQ_CLEAR); |
| 256 | geni_write_reg(0xFFFFFFFF, base, SE_DMA_TX_IRQ_CLR); |
| 257 | geni_write_reg(0xFFFFFFFF, base, SE_DMA_RX_IRQ_CLR); |
| 258 | geni_write_reg(0xFFFFFFFF, base, SE_IRQ_EN); |
| 259 | |
| 260 | common_geni_m_irq_en = geni_read_reg(base, SE_GENI_M_IRQ_EN); |
| 261 | common_geni_s_irq_en = geni_read_reg(base, SE_GENI_S_IRQ_EN); |
| 262 | geni_dma_mode = geni_read_reg(base, SE_GENI_DMA_MODE_EN); |
| 263 | if (proto != UART) { |
| 264 | common_geni_m_irq_en |= |
| 265 | (M_CMD_DONE_EN | M_TX_FIFO_WATERMARK_EN | |
| 266 | M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN); |
| 267 | common_geni_s_irq_en |= S_CMD_DONE_EN; |
| 268 | } |
| 269 | geni_dma_mode &= ~GENI_DMA_MODE_EN; |
| 270 | |
| 271 | geni_write_reg(common_geni_m_irq_en, base, SE_GENI_M_IRQ_EN); |
| 272 | geni_write_reg(common_geni_s_irq_en, base, SE_GENI_S_IRQ_EN); |
| 273 | geni_write_reg(geni_dma_mode, base, SE_GENI_DMA_MODE_EN); |
| 274 | return 0; |
| 275 | } |
| 276 | |
| 277 | static int geni_se_select_dma_mode(void __iomem *base) |
| 278 | { |
| 279 | unsigned int geni_dma_mode = 0; |
| 280 | |
| 281 | geni_write_reg(0, base, SE_GSI_EVENT_EN); |
| 282 | geni_write_reg(0xFFFFFFFF, base, SE_GENI_M_IRQ_CLEAR); |
| 283 | geni_write_reg(0xFFFFFFFF, base, SE_GENI_S_IRQ_CLEAR); |
| 284 | geni_write_reg(0xFFFFFFFF, base, SE_DMA_TX_IRQ_CLR); |
| 285 | geni_write_reg(0xFFFFFFFF, base, SE_DMA_RX_IRQ_CLR); |
| 286 | geni_write_reg(0xFFFFFFFF, base, SE_IRQ_EN); |
| 287 | |
| 288 | geni_dma_mode = geni_read_reg(base, SE_GENI_DMA_MODE_EN); |
| 289 | geni_dma_mode |= GENI_DMA_MODE_EN; |
| 290 | geni_write_reg(geni_dma_mode, base, SE_GENI_DMA_MODE_EN); |
| 291 | return 0; |
| 292 | } |
| 293 | |
| 294 | static int geni_se_select_gsi_mode(void __iomem *base) |
| 295 | { |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 296 | unsigned int geni_dma_mode = 0; |
| 297 | unsigned int gsi_event_en = 0; |
Girish Mahadevan | af5f2bc | 2017-08-15 12:05:40 -0600 | [diff] [blame] | 298 | unsigned int common_geni_m_irq_en = 0; |
| 299 | unsigned int common_geni_s_irq_en = 0; |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 300 | |
Girish Mahadevan | af5f2bc | 2017-08-15 12:05:40 -0600 | [diff] [blame] | 301 | common_geni_m_irq_en = geni_read_reg(base, SE_GENI_M_IRQ_EN); |
| 302 | common_geni_s_irq_en = geni_read_reg(base, SE_GENI_S_IRQ_EN); |
| 303 | common_geni_m_irq_en &= |
| 304 | ~(M_CMD_DONE_EN | M_TX_FIFO_WATERMARK_EN | |
| 305 | M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN); |
| 306 | common_geni_s_irq_en &= ~S_CMD_DONE_EN; |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 307 | geni_dma_mode = geni_read_reg(base, SE_GENI_DMA_MODE_EN); |
| 308 | gsi_event_en = geni_read_reg(base, SE_GSI_EVENT_EN); |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 309 | |
| 310 | geni_dma_mode |= GENI_DMA_MODE_EN; |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 311 | gsi_event_en |= (DMA_RX_EVENT_EN | DMA_TX_EVENT_EN | |
| 312 | GENI_M_EVENT_EN | GENI_S_EVENT_EN); |
| 313 | |
Girish Mahadevan | af5f2bc | 2017-08-15 12:05:40 -0600 | [diff] [blame] | 314 | geni_write_reg(0, base, SE_IRQ_EN); |
| 315 | geni_write_reg(common_geni_s_irq_en, base, SE_GENI_S_IRQ_EN); |
| 316 | geni_write_reg(common_geni_m_irq_en, base, SE_GENI_M_IRQ_EN); |
| 317 | geni_write_reg(0xFFFFFFFF, base, SE_GENI_M_IRQ_CLEAR); |
| 318 | geni_write_reg(0xFFFFFFFF, base, SE_GENI_S_IRQ_CLEAR); |
| 319 | geni_write_reg(0xFFFFFFFF, base, SE_DMA_TX_IRQ_CLR); |
| 320 | geni_write_reg(0xFFFFFFFF, base, SE_DMA_RX_IRQ_CLR); |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 321 | geni_write_reg(geni_dma_mode, base, SE_GENI_DMA_MODE_EN); |
| 322 | geni_write_reg(gsi_event_en, base, SE_GSI_EVENT_EN); |
| 323 | return 0; |
| 324 | |
| 325 | } |
| 326 | |
| 327 | /** |
| 328 | * geni_se_select_mode() - Select the serial engine transfer mode |
| 329 | * @base: Base address of the serial engine's register block. |
| 330 | * @mode: Transfer mode to be selected. |
| 331 | * |
| 332 | * Return: 0 on success, standard Linux error codes on failure. |
| 333 | */ |
| 334 | int geni_se_select_mode(void __iomem *base, int mode) |
| 335 | { |
| 336 | int ret = 0; |
| 337 | |
| 338 | switch (mode) { |
| 339 | case FIFO_MODE: |
| 340 | geni_se_select_fifo_mode(base); |
| 341 | break; |
| 342 | case SE_DMA: |
| 343 | geni_se_select_dma_mode(base); |
| 344 | break; |
| 345 | case GSI_DMA: |
| 346 | geni_se_select_gsi_mode(base); |
| 347 | break; |
| 348 | default: |
| 349 | ret = -EINVAL; |
| 350 | break; |
| 351 | } |
| 352 | |
| 353 | return ret; |
| 354 | } |
| 355 | EXPORT_SYMBOL(geni_se_select_mode); |
| 356 | |
| 357 | /** |
| 358 | * geni_setup_m_cmd() - Setup the primary sequencer |
| 359 | * @base: Base address of the serial engine's register block. |
| 360 | * @cmd: Command/Operation to setup in the primary sequencer. |
| 361 | * @params: Parameter for the sequencer command. |
| 362 | * |
| 363 | * This function is used to configure the primary sequencer with the |
| 364 | * command and its assoicated parameters. |
| 365 | */ |
| 366 | void geni_setup_m_cmd(void __iomem *base, u32 cmd, u32 params) |
| 367 | { |
| 368 | u32 m_cmd = (cmd << M_OPCODE_SHFT); |
| 369 | |
| 370 | m_cmd |= (params & M_PARAMS_MSK); |
| 371 | geni_write_reg(m_cmd, base, SE_GENI_M_CMD0); |
| 372 | } |
| 373 | EXPORT_SYMBOL(geni_setup_m_cmd); |
| 374 | |
| 375 | /** |
| 376 | * geni_setup_s_cmd() - Setup the secondary sequencer |
| 377 | * @base: Base address of the serial engine's register block. |
| 378 | * @cmd: Command/Operation to setup in the secondary sequencer. |
| 379 | * @params: Parameter for the sequencer command. |
| 380 | * |
| 381 | * This function is used to configure the secondary sequencer with the |
| 382 | * command and its assoicated parameters. |
| 383 | */ |
| 384 | void geni_setup_s_cmd(void __iomem *base, u32 cmd, u32 params) |
| 385 | { |
| 386 | u32 s_cmd = geni_read_reg(base, SE_GENI_S_CMD0); |
| 387 | |
| 388 | s_cmd &= ~(S_OPCODE_MSK | S_PARAMS_MSK); |
| 389 | s_cmd |= (cmd << S_OPCODE_SHFT); |
| 390 | s_cmd |= (params & S_PARAMS_MSK); |
| 391 | geni_write_reg(s_cmd, base, SE_GENI_S_CMD0); |
| 392 | } |
| 393 | EXPORT_SYMBOL(geni_setup_s_cmd); |
| 394 | |
| 395 | /** |
| 396 | * geni_cancel_m_cmd() - Cancel the command configured in the primary sequencer |
| 397 | * @base: Base address of the serial engine's register block. |
| 398 | * |
| 399 | * This function is used to cancel the currently configured command in the |
| 400 | * primary sequencer. |
| 401 | */ |
| 402 | void geni_cancel_m_cmd(void __iomem *base) |
| 403 | { |
| 404 | geni_write_reg(M_GENI_CMD_CANCEL, base, SE_GENI_S_CMD_CTRL_REG); |
| 405 | } |
| 406 | EXPORT_SYMBOL(geni_cancel_m_cmd); |
| 407 | |
| 408 | /** |
| 409 | * geni_cancel_s_cmd() - Cancel the command configured in the secondary |
| 410 | * sequencer |
| 411 | * @base: Base address of the serial engine's register block. |
| 412 | * |
| 413 | * This function is used to cancel the currently configured command in the |
| 414 | * secondary sequencer. |
| 415 | */ |
| 416 | void geni_cancel_s_cmd(void __iomem *base) |
| 417 | { |
| 418 | geni_write_reg(S_GENI_CMD_CANCEL, base, SE_GENI_S_CMD_CTRL_REG); |
| 419 | } |
| 420 | EXPORT_SYMBOL(geni_cancel_s_cmd); |
| 421 | |
| 422 | /** |
| 423 | * geni_abort_m_cmd() - Abort the command configured in the primary sequencer |
| 424 | * @base: Base address of the serial engine's register block. |
| 425 | * |
| 426 | * This function is used to force abort the currently configured command in the |
| 427 | * primary sequencer. |
| 428 | */ |
| 429 | void geni_abort_m_cmd(void __iomem *base) |
| 430 | { |
| 431 | geni_write_reg(M_GENI_CMD_ABORT, base, SE_GENI_M_CMD_CTRL_REG); |
| 432 | } |
| 433 | EXPORT_SYMBOL(geni_abort_m_cmd); |
| 434 | |
| 435 | /** |
| 436 | * geni_abort_s_cmd() - Abort the command configured in the secondary |
| 437 | * sequencer |
| 438 | * @base: Base address of the serial engine's register block. |
| 439 | * |
| 440 | * This function is used to force abort the currently configured command in the |
| 441 | * secondary sequencer. |
| 442 | */ |
| 443 | void geni_abort_s_cmd(void __iomem *base) |
| 444 | { |
| 445 | geni_write_reg(S_GENI_CMD_ABORT, base, SE_GENI_S_CMD_CTRL_REG); |
| 446 | } |
| 447 | EXPORT_SYMBOL(geni_abort_s_cmd); |
| 448 | |
| 449 | /** |
| 450 | * get_tx_fifo_depth() - Get the TX fifo depth of the serial engine |
| 451 | * @base: Base address of the serial engine's register block. |
| 452 | * |
| 453 | * This function is used to get the depth i.e. number of elements in the |
| 454 | * TX fifo of the serial engine. |
| 455 | * |
| 456 | * Return: TX fifo depth in units of FIFO words. |
| 457 | */ |
| 458 | int get_tx_fifo_depth(void __iomem *base) |
| 459 | { |
| 460 | int tx_fifo_depth; |
| 461 | |
| 462 | tx_fifo_depth = ((geni_read_reg(base, SE_HW_PARAM_0) |
| 463 | & TX_FIFO_DEPTH_MSK) >> TX_FIFO_DEPTH_SHFT); |
| 464 | return tx_fifo_depth; |
| 465 | } |
| 466 | EXPORT_SYMBOL(get_tx_fifo_depth); |
| 467 | |
| 468 | /** |
| 469 | * get_tx_fifo_width() - Get the TX fifo width of the serial engine |
| 470 | * @base: Base address of the serial engine's register block. |
| 471 | * |
| 472 | * This function is used to get the width i.e. word size per element in the |
| 473 | * TX fifo of the serial engine. |
| 474 | * |
| 475 | * Return: TX fifo width in bits |
| 476 | */ |
| 477 | int get_tx_fifo_width(void __iomem *base) |
| 478 | { |
| 479 | int tx_fifo_width; |
| 480 | |
| 481 | tx_fifo_width = ((geni_read_reg(base, SE_HW_PARAM_0) |
| 482 | & TX_FIFO_WIDTH_MSK) >> TX_FIFO_WIDTH_SHFT); |
| 483 | return tx_fifo_width; |
| 484 | } |
| 485 | EXPORT_SYMBOL(get_tx_fifo_width); |
| 486 | |
| 487 | /** |
| 488 | * get_rx_fifo_depth() - Get the RX fifo depth of the serial engine |
| 489 | * @base: Base address of the serial engine's register block. |
| 490 | * |
| 491 | * This function is used to get the depth i.e. number of elements in the |
| 492 | * RX fifo of the serial engine. |
| 493 | * |
| 494 | * Return: RX fifo depth in units of FIFO words |
| 495 | */ |
| 496 | int get_rx_fifo_depth(void __iomem *base) |
| 497 | { |
| 498 | int rx_fifo_depth; |
| 499 | |
| 500 | rx_fifo_depth = ((geni_read_reg(base, SE_HW_PARAM_1) |
| 501 | & RX_FIFO_DEPTH_MSK) >> RX_FIFO_DEPTH_SHFT); |
| 502 | return rx_fifo_depth; |
| 503 | } |
| 504 | EXPORT_SYMBOL(get_rx_fifo_depth); |
| 505 | |
| 506 | /** |
| 507 | * se_get_packing_config() - Get the packing configuration based on input |
| 508 | * @bpw: Bits of data per transfer word. |
| 509 | * @pack_words: Number of words per fifo element. |
| 510 | * @msb_to_lsb: Transfer from MSB to LSB or vice-versa. |
| 511 | * @cfg0: Output buffer to hold the first half of configuration. |
| 512 | * @cfg1: Output buffer to hold the second half of configuration. |
| 513 | * |
| 514 | * This function is used to calculate the packing configuration based on |
| 515 | * the input packing requirement and the configuration logic. |
| 516 | */ |
| 517 | void se_get_packing_config(int bpw, int pack_words, bool msb_to_lsb, |
| 518 | unsigned long *cfg0, unsigned long *cfg1) |
| 519 | { |
| 520 | u32 cfg[4] = {0}; |
| 521 | int len; |
| 522 | int temp_bpw = bpw; |
| 523 | int idx_start = (msb_to_lsb ? (bpw - 1) : 0); |
| 524 | int idx = idx_start; |
| 525 | int idx_delta = (msb_to_lsb ? -BITS_PER_BYTE : BITS_PER_BYTE); |
| 526 | int ceil_bpw = ((bpw & (BITS_PER_BYTE - 1)) ? |
| 527 | ((bpw & ~(BITS_PER_BYTE - 1)) + BITS_PER_BYTE) : bpw); |
| 528 | int iter = (ceil_bpw * pack_words) >> 3; |
| 529 | int i; |
| 530 | |
| 531 | if (unlikely(iter <= 0 || iter > 4)) { |
| 532 | *cfg0 = 0; |
| 533 | *cfg1 = 0; |
| 534 | return; |
| 535 | } |
| 536 | |
| 537 | for (i = 0; i < iter; i++) { |
| 538 | len = (temp_bpw < BITS_PER_BYTE) ? |
| 539 | (temp_bpw - 1) : BITS_PER_BYTE - 1; |
| 540 | cfg[i] = ((idx << 5) | (msb_to_lsb << 4) | (len << 1)); |
| 541 | idx = ((temp_bpw - BITS_PER_BYTE) <= 0) ? |
| 542 | ((i + 1) * BITS_PER_BYTE) + idx_start : |
| 543 | idx + idx_delta; |
| 544 | temp_bpw = ((temp_bpw - BITS_PER_BYTE) <= 0) ? |
| 545 | bpw : (temp_bpw - BITS_PER_BYTE); |
| 546 | } |
| 547 | cfg[iter - 1] |= 1; |
| 548 | *cfg0 = cfg[0] | (cfg[1] << 10); |
| 549 | *cfg1 = cfg[2] | (cfg[3] << 10); |
| 550 | } |
| 551 | EXPORT_SYMBOL(se_get_packing_config); |
| 552 | |
| 553 | /** |
| 554 | * se_config_packing() - Packing configuration of the serial engine |
| 555 | * @base: Base address of the serial engine's register block. |
| 556 | * @bpw: Bits of data per transfer word. |
| 557 | * @pack_words: Number of words per fifo element. |
| 558 | * @msb_to_lsb: Transfer from MSB to LSB or vice-versa. |
| 559 | * |
| 560 | * This function is used to configure the packing rules for the current |
| 561 | * transfer. |
| 562 | */ |
| 563 | void se_config_packing(void __iomem *base, int bpw, |
| 564 | int pack_words, bool msb_to_lsb) |
| 565 | { |
| 566 | unsigned long cfg0, cfg1; |
| 567 | |
| 568 | se_get_packing_config(bpw, pack_words, msb_to_lsb, &cfg0, &cfg1); |
| 569 | geni_write_reg(cfg0, base, SE_GENI_TX_PACKING_CFG0); |
| 570 | geni_write_reg(cfg1, base, SE_GENI_TX_PACKING_CFG1); |
| 571 | geni_write_reg(cfg0, base, SE_GENI_RX_PACKING_CFG0); |
| 572 | geni_write_reg(cfg1, base, SE_GENI_RX_PACKING_CFG1); |
| 573 | if (pack_words || bpw == 32) |
| 574 | geni_write_reg((bpw >> 4), base, SE_GENI_BYTE_GRAN); |
| 575 | } |
| 576 | EXPORT_SYMBOL(se_config_packing); |
| 577 | |
| 578 | static void se_geni_clks_off(struct se_geni_rsc *rsc) |
| 579 | { |
| 580 | clk_disable_unprepare(rsc->se_clk); |
| 581 | clk_disable_unprepare(rsc->s_ahb_clk); |
| 582 | clk_disable_unprepare(rsc->m_ahb_clk); |
| 583 | } |
| 584 | |
| 585 | static bool geni_se_check_bus_bw(struct geni_se_device *geni_se_dev) |
| 586 | { |
| 587 | int i; |
| 588 | int new_bus_bw_idx = geni_se_dev->bus_bw_set_size - 1; |
| 589 | unsigned long new_bus_bw; |
| 590 | bool bus_bw_update = false; |
| 591 | |
| 592 | new_bus_bw = max(geni_se_dev->cur_ib, geni_se_dev->cur_ab) / |
| 593 | DEFAULT_BUS_WIDTH; |
| 594 | for (i = 0; i < geni_se_dev->bus_bw_set_size; i++) { |
| 595 | if (geni_se_dev->bus_bw_set[i] >= new_bus_bw) { |
| 596 | new_bus_bw_idx = i; |
| 597 | break; |
| 598 | } |
| 599 | } |
| 600 | |
| 601 | if (geni_se_dev->cur_bus_bw_idx != new_bus_bw_idx) { |
| 602 | geni_se_dev->cur_bus_bw_idx = new_bus_bw_idx; |
| 603 | bus_bw_update = true; |
| 604 | } |
| 605 | return bus_bw_update; |
| 606 | } |
| 607 | |
| 608 | static int geni_se_rmv_ab_ib(struct geni_se_device *geni_se_dev, |
| 609 | struct se_geni_rsc *rsc) |
| 610 | { |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 611 | struct se_geni_rsc *tmp; |
| 612 | bool bus_bw_update = false; |
| 613 | int ret = 0; |
| 614 | |
| 615 | if (unlikely(list_empty(&rsc->ab_list) || list_empty(&rsc->ib_list))) |
| 616 | return -EINVAL; |
| 617 | |
Karthikeyan Ramasubramanian | 2f48c0c | 2017-08-18 10:31:39 -0600 | [diff] [blame] | 618 | mutex_lock(&geni_se_dev->ab_ib_lock); |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 619 | list_del_init(&rsc->ab_list); |
| 620 | geni_se_dev->cur_ab -= rsc->ab; |
| 621 | |
| 622 | list_del_init(&rsc->ib_list); |
| 623 | tmp = list_first_entry_or_null(&geni_se_dev->ib_list_head, |
| 624 | struct se_geni_rsc, ib_list); |
| 625 | if (tmp && tmp->ib != geni_se_dev->cur_ib) |
| 626 | geni_se_dev->cur_ib = tmp->ib; |
| 627 | else if (!tmp && geni_se_dev->cur_ib) |
| 628 | geni_se_dev->cur_ib = 0; |
| 629 | |
| 630 | bus_bw_update = geni_se_check_bus_bw(geni_se_dev); |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 631 | if (bus_bw_update) |
| 632 | ret = msm_bus_scale_update_bw(geni_se_dev->bus_bw, |
| 633 | geni_se_dev->cur_ab, |
| 634 | geni_se_dev->cur_ib); |
| 635 | GENI_SE_DBG(geni_se_dev->log_ctx, false, NULL, |
| 636 | "%s: %lu:%lu (%lu:%lu) %d\n", __func__, |
| 637 | geni_se_dev->cur_ab, geni_se_dev->cur_ib, |
| 638 | rsc->ab, rsc->ib, bus_bw_update); |
Karthikeyan Ramasubramanian | 2f48c0c | 2017-08-18 10:31:39 -0600 | [diff] [blame] | 639 | mutex_unlock(&geni_se_dev->ab_ib_lock); |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 640 | return ret; |
| 641 | } |
| 642 | |
| 643 | /** |
| 644 | * se_geni_resources_off() - Turn off resources associated with the serial |
| 645 | * engine |
| 646 | * @rsc: Handle to resources associated with the serial engine. |
| 647 | * |
| 648 | * Return: 0 on success, standard Linux error codes on failure/error. |
| 649 | */ |
| 650 | int se_geni_resources_off(struct se_geni_rsc *rsc) |
| 651 | { |
| 652 | int ret = 0; |
| 653 | struct geni_se_device *geni_se_dev; |
| 654 | |
| 655 | if (unlikely(!rsc || !rsc->wrapper_dev)) |
| 656 | return -EINVAL; |
| 657 | |
| 658 | geni_se_dev = dev_get_drvdata(rsc->wrapper_dev); |
| 659 | if (unlikely(!geni_se_dev || !geni_se_dev->bus_bw)) |
| 660 | return -ENODEV; |
| 661 | |
| 662 | ret = pinctrl_select_state(rsc->geni_pinctrl, rsc->geni_gpio_sleep); |
| 663 | if (ret) { |
| 664 | GENI_SE_ERR(geni_se_dev->log_ctx, false, NULL, |
| 665 | "%s: Error %d pinctrl_select_state\n", __func__, ret); |
| 666 | return ret; |
| 667 | } |
| 668 | se_geni_clks_off(rsc); |
| 669 | ret = geni_se_rmv_ab_ib(geni_se_dev, rsc); |
| 670 | if (ret) |
| 671 | GENI_SE_ERR(geni_se_dev->log_ctx, false, NULL, |
| 672 | "%s: Error %d during bus_bw_update\n", __func__, ret); |
| 673 | return ret; |
| 674 | } |
| 675 | EXPORT_SYMBOL(se_geni_resources_off); |
| 676 | |
| 677 | static int se_geni_clks_on(struct se_geni_rsc *rsc) |
| 678 | { |
| 679 | int ret; |
| 680 | |
| 681 | ret = clk_prepare_enable(rsc->m_ahb_clk); |
| 682 | if (ret) |
| 683 | return ret; |
| 684 | |
| 685 | ret = clk_prepare_enable(rsc->s_ahb_clk); |
| 686 | if (ret) { |
| 687 | clk_disable_unprepare(rsc->m_ahb_clk); |
| 688 | return ret; |
| 689 | } |
| 690 | |
| 691 | ret = clk_prepare_enable(rsc->se_clk); |
| 692 | if (ret) { |
| 693 | clk_disable_unprepare(rsc->s_ahb_clk); |
| 694 | clk_disable_unprepare(rsc->m_ahb_clk); |
| 695 | } |
| 696 | return ret; |
| 697 | } |
| 698 | |
| 699 | static int geni_se_add_ab_ib(struct geni_se_device *geni_se_dev, |
| 700 | struct se_geni_rsc *rsc) |
| 701 | { |
Karthikeyan Ramasubramanian | 409370c | 2017-08-11 17:31:45 -0600 | [diff] [blame] | 702 | struct se_geni_rsc *tmp = NULL; |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 703 | struct list_head *ins_list_head; |
| 704 | bool bus_bw_update = false; |
| 705 | int ret = 0; |
| 706 | |
Karthikeyan Ramasubramanian | 2f48c0c | 2017-08-18 10:31:39 -0600 | [diff] [blame] | 707 | mutex_lock(&geni_se_dev->ab_ib_lock); |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 708 | list_add(&rsc->ab_list, &geni_se_dev->ab_list_head); |
| 709 | geni_se_dev->cur_ab += rsc->ab; |
| 710 | |
| 711 | ins_list_head = &geni_se_dev->ib_list_head; |
| 712 | list_for_each_entry(tmp, &geni_se_dev->ib_list_head, ib_list) { |
| 713 | if (tmp->ib < rsc->ib) |
| 714 | break; |
| 715 | ins_list_head = &tmp->ib_list; |
| 716 | } |
| 717 | list_add(&rsc->ib_list, ins_list_head); |
| 718 | /* Currently inserted node has greater average BW value */ |
| 719 | if (ins_list_head == &geni_se_dev->ib_list_head) |
Karthikeyan Ramasubramanian | 409370c | 2017-08-11 17:31:45 -0600 | [diff] [blame] | 720 | geni_se_dev->cur_ib = rsc->ib; |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 721 | |
| 722 | bus_bw_update = geni_se_check_bus_bw(geni_se_dev); |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 723 | if (bus_bw_update) |
| 724 | ret = msm_bus_scale_update_bw(geni_se_dev->bus_bw, |
| 725 | geni_se_dev->cur_ab, |
| 726 | geni_se_dev->cur_ib); |
| 727 | GENI_SE_DBG(geni_se_dev->log_ctx, false, NULL, |
| 728 | "%s: %lu:%lu (%lu:%lu) %d\n", __func__, |
| 729 | geni_se_dev->cur_ab, geni_se_dev->cur_ib, |
| 730 | rsc->ab, rsc->ib, bus_bw_update); |
Karthikeyan Ramasubramanian | 2f48c0c | 2017-08-18 10:31:39 -0600 | [diff] [blame] | 731 | mutex_unlock(&geni_se_dev->ab_ib_lock); |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 732 | return ret; |
| 733 | } |
| 734 | |
| 735 | /** |
| 736 | * se_geni_resources_on() - Turn on resources associated with the serial |
| 737 | * engine |
| 738 | * @rsc: Handle to resources associated with the serial engine. |
| 739 | * |
| 740 | * Return: 0 on success, standard Linux error codes on failure/error. |
| 741 | */ |
| 742 | int se_geni_resources_on(struct se_geni_rsc *rsc) |
| 743 | { |
| 744 | int ret = 0; |
| 745 | struct geni_se_device *geni_se_dev; |
| 746 | |
| 747 | if (unlikely(!rsc || !rsc->wrapper_dev)) |
| 748 | return -EINVAL; |
| 749 | |
| 750 | geni_se_dev = dev_get_drvdata(rsc->wrapper_dev); |
| 751 | if (unlikely(!geni_se_dev)) |
| 752 | return -EPROBE_DEFER; |
| 753 | |
| 754 | ret = geni_se_add_ab_ib(geni_se_dev, rsc); |
| 755 | if (ret) { |
| 756 | GENI_SE_ERR(geni_se_dev->log_ctx, false, NULL, |
| 757 | "%s: Error %d during bus_bw_update\n", __func__, ret); |
| 758 | return ret; |
| 759 | } |
| 760 | |
| 761 | ret = se_geni_clks_on(rsc); |
| 762 | if (ret) { |
| 763 | GENI_SE_ERR(geni_se_dev->log_ctx, false, NULL, |
| 764 | "%s: Error %d during clks_on\n", __func__, ret); |
| 765 | geni_se_rmv_ab_ib(geni_se_dev, rsc); |
| 766 | return ret; |
| 767 | } |
| 768 | |
| 769 | ret = pinctrl_select_state(rsc->geni_pinctrl, rsc->geni_gpio_active); |
| 770 | if (ret) { |
| 771 | GENI_SE_ERR(geni_se_dev->log_ctx, false, NULL, |
| 772 | "%s: Error %d pinctrl_select_state\n", __func__, ret); |
| 773 | se_geni_clks_off(rsc); |
| 774 | geni_se_rmv_ab_ib(geni_se_dev, rsc); |
| 775 | } |
| 776 | return ret; |
| 777 | } |
| 778 | EXPORT_SYMBOL(se_geni_resources_on); |
| 779 | |
| 780 | /** |
| 781 | * geni_se_resources_init() - Init the SE resource structure |
| 782 | * @rsc: SE resource structure to be initialized. |
| 783 | * @ab: Initial Average bus bandwidth request value. |
| 784 | * @ib: Initial Instantaneous bus bandwidth request value. |
| 785 | * |
| 786 | * Return: 0 on success, standard Linux error codes on failure. |
| 787 | */ |
| 788 | int geni_se_resources_init(struct se_geni_rsc *rsc, |
| 789 | unsigned long ab, unsigned long ib) |
| 790 | { |
| 791 | struct geni_se_device *geni_se_dev; |
| 792 | |
| 793 | if (unlikely(!rsc || !rsc->wrapper_dev)) |
| 794 | return -EINVAL; |
| 795 | |
| 796 | geni_se_dev = dev_get_drvdata(rsc->wrapper_dev); |
| 797 | if (unlikely(!geni_se_dev)) |
| 798 | return -EPROBE_DEFER; |
| 799 | |
| 800 | if (unlikely(IS_ERR_OR_NULL(geni_se_dev->bus_bw))) { |
| 801 | geni_se_dev->bus_bw = msm_bus_scale_register( |
| 802 | geni_se_dev->bus_mas_id, |
| 803 | geni_se_dev->bus_slv_id, |
| 804 | (char *)dev_name(geni_se_dev->dev), |
| 805 | false); |
| 806 | if (IS_ERR_OR_NULL(geni_se_dev->bus_bw)) { |
| 807 | GENI_SE_ERR(geni_se_dev->log_ctx, false, NULL, |
| 808 | "%s: Error creating bus client\n", __func__); |
| 809 | return (int)PTR_ERR(geni_se_dev->bus_bw); |
| 810 | } |
| 811 | } |
| 812 | |
| 813 | rsc->ab = ab; |
| 814 | rsc->ib = ib; |
| 815 | INIT_LIST_HEAD(&rsc->ab_list); |
| 816 | INIT_LIST_HEAD(&rsc->ib_list); |
| 817 | geni_se_iommu_map_and_attach(geni_se_dev); |
| 818 | return 0; |
| 819 | } |
| 820 | EXPORT_SYMBOL(geni_se_resources_init); |
| 821 | |
| 822 | /** |
Karthikeyan Ramasubramanian | 8bef5ea | 2017-05-11 17:02:46 -0600 | [diff] [blame] | 823 | * geni_se_clk_tbl_get() - Get the clock table to program DFS |
| 824 | * @rsc: Resource for which the clock table is requested. |
| 825 | * @tbl: Table in which the output is returned. |
| 826 | * |
| 827 | * This function is called by the protocol drivers to determine the different |
| 828 | * clock frequencies supported by Serail Engine Core Clock. The protocol |
| 829 | * drivers use the output to determine the clock frequency index to be |
| 830 | * programmed into DFS. |
| 831 | * |
| 832 | * Return: number of valid performance levels in the table on success, |
| 833 | * standard Linux error codes on failure. |
| 834 | */ |
| 835 | int geni_se_clk_tbl_get(struct se_geni_rsc *rsc, unsigned long **tbl) |
| 836 | { |
| 837 | struct geni_se_device *geni_se_dev; |
| 838 | int i; |
| 839 | unsigned long prev_freq = 0; |
| 840 | |
| 841 | if (unlikely(!rsc || !rsc->wrapper_dev || !rsc->se_clk || !tbl)) |
| 842 | return -EINVAL; |
| 843 | |
| 844 | *tbl = NULL; |
| 845 | geni_se_dev = dev_get_drvdata(rsc->wrapper_dev); |
| 846 | if (unlikely(!geni_se_dev)) |
| 847 | return -EPROBE_DEFER; |
| 848 | |
| 849 | if (geni_se_dev->clk_perf_tbl) { |
| 850 | *tbl = geni_se_dev->clk_perf_tbl; |
| 851 | return geni_se_dev->num_clk_levels; |
| 852 | } |
| 853 | |
| 854 | geni_se_dev->clk_perf_tbl = kzalloc(sizeof(*geni_se_dev->clk_perf_tbl) * |
| 855 | MAX_CLK_PERF_LEVEL, GFP_KERNEL); |
| 856 | if (!geni_se_dev->clk_perf_tbl) |
| 857 | return -ENOMEM; |
| 858 | |
| 859 | for (i = 0; i < MAX_CLK_PERF_LEVEL; i++) { |
| 860 | geni_se_dev->clk_perf_tbl[i] = clk_round_rate(rsc->se_clk, |
| 861 | prev_freq + 1); |
| 862 | if (geni_se_dev->clk_perf_tbl[i] == prev_freq) { |
| 863 | geni_se_dev->clk_perf_tbl[i] = 0; |
| 864 | break; |
| 865 | } |
| 866 | prev_freq = geni_se_dev->clk_perf_tbl[i]; |
| 867 | } |
| 868 | geni_se_dev->num_clk_levels = i; |
| 869 | *tbl = geni_se_dev->clk_perf_tbl; |
| 870 | return geni_se_dev->num_clk_levels; |
| 871 | } |
| 872 | EXPORT_SYMBOL(geni_se_clk_tbl_get); |
| 873 | |
| 874 | /** |
| 875 | * geni_se_clk_freq_match() - Get the matching or closest SE clock frequency |
| 876 | * @rsc: Resource for which the clock frequency is requested. |
| 877 | * @req_freq: Requested clock frequency. |
| 878 | * @index: Index of the resultant frequency in the table. |
| 879 | * @res_freq: Resultant frequency which matches or is closer to the |
| 880 | * requested frequency. |
| 881 | * @exact: Flag to indicate exact multiple requirement of the requested |
| 882 | * frequency . |
| 883 | * |
| 884 | * This function is called by the protocol drivers to determine the matching |
| 885 | * or closest frequency of the Serial Engine clock to be selected in order |
| 886 | * to meet the performance requirements. |
| 887 | * |
| 888 | * Return: 0 on success, standard Linux error codes on failure. |
| 889 | */ |
| 890 | int geni_se_clk_freq_match(struct se_geni_rsc *rsc, unsigned long req_freq, |
| 891 | unsigned int *index, unsigned long *res_freq, |
| 892 | bool exact) |
| 893 | { |
| 894 | unsigned long *tbl; |
| 895 | int num_clk_levels; |
| 896 | int i; |
| 897 | |
| 898 | num_clk_levels = geni_se_clk_tbl_get(rsc, &tbl); |
| 899 | if (num_clk_levels < 0) |
| 900 | return num_clk_levels; |
| 901 | |
| 902 | if (num_clk_levels == 0) |
| 903 | return -EFAULT; |
| 904 | |
| 905 | *res_freq = 0; |
| 906 | for (i = 0; i < num_clk_levels; i++) { |
| 907 | if (!(tbl[i] % req_freq)) { |
| 908 | *index = i; |
| 909 | *res_freq = tbl[i]; |
| 910 | return 0; |
| 911 | } |
| 912 | |
| 913 | if (!(*res_freq) || ((tbl[i] > *res_freq) && |
| 914 | (tbl[i] < req_freq))) { |
| 915 | *index = i; |
| 916 | *res_freq = tbl[i]; |
| 917 | } |
| 918 | } |
| 919 | |
| 920 | if (exact || !(*res_freq)) |
| 921 | return -ENOKEY; |
| 922 | |
| 923 | return 0; |
| 924 | } |
| 925 | EXPORT_SYMBOL(geni_se_clk_freq_match); |
| 926 | |
| 927 | /** |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 928 | * geni_se_tx_dma_prep() - Prepare the Serial Engine for TX DMA transfer |
| 929 | * @wrapper_dev: QUPv3 Wrapper Device to which the TX buffer is mapped. |
| 930 | * @base: Base address of the SE register block. |
| 931 | * @tx_buf: Pointer to the TX buffer. |
| 932 | * @tx_len: Length of the TX buffer. |
| 933 | * @tx_dma: Pointer to store the mapped DMA address. |
| 934 | * |
| 935 | * This function is used to prepare the buffers for DMA TX. |
| 936 | * |
| 937 | * Return: 0 on success, standard Linux error codes on error/failure. |
| 938 | */ |
| 939 | int geni_se_tx_dma_prep(struct device *wrapper_dev, void __iomem *base, |
| 940 | void *tx_buf, int tx_len, dma_addr_t *tx_dma) |
| 941 | { |
| 942 | int ret; |
| 943 | |
| 944 | if (unlikely(!wrapper_dev || !base || !tx_buf || !tx_len || !tx_dma)) |
| 945 | return -EINVAL; |
| 946 | |
| 947 | ret = geni_se_iommu_map_buf(wrapper_dev, tx_dma, tx_buf, tx_len, |
| 948 | DMA_TO_DEVICE); |
| 949 | if (ret) |
| 950 | return ret; |
| 951 | |
| 952 | geni_write_reg(7, base, SE_DMA_TX_IRQ_EN_SET); |
| 953 | geni_write_reg((u32)(*tx_dma), base, SE_DMA_TX_PTR_L); |
| 954 | geni_write_reg((u32)((*tx_dma) >> 32), base, SE_DMA_TX_PTR_H); |
| 955 | geni_write_reg(1, base, SE_DMA_TX_ATTR); |
| 956 | geni_write_reg(tx_len, base, SE_DMA_TX_LEN); |
| 957 | return 0; |
| 958 | } |
| 959 | EXPORT_SYMBOL(geni_se_tx_dma_prep); |
| 960 | |
| 961 | /** |
| 962 | * geni_se_rx_dma_prep() - Prepare the Serial Engine for RX DMA transfer |
| 963 | * @wrapper_dev: QUPv3 Wrapper Device to which the RX buffer is mapped. |
| 964 | * @base: Base address of the SE register block. |
| 965 | * @rx_buf: Pointer to the RX buffer. |
| 966 | * @rx_len: Length of the RX buffer. |
| 967 | * @rx_dma: Pointer to store the mapped DMA address. |
| 968 | * |
| 969 | * This function is used to prepare the buffers for DMA RX. |
| 970 | * |
| 971 | * Return: 0 on success, standard Linux error codes on error/failure. |
| 972 | */ |
| 973 | int geni_se_rx_dma_prep(struct device *wrapper_dev, void __iomem *base, |
| 974 | void *rx_buf, int rx_len, dma_addr_t *rx_dma) |
| 975 | { |
| 976 | int ret; |
| 977 | |
| 978 | if (unlikely(!wrapper_dev || !base || !rx_buf || !rx_len || !rx_dma)) |
| 979 | return -EINVAL; |
| 980 | |
| 981 | ret = geni_se_iommu_map_buf(wrapper_dev, rx_dma, rx_buf, rx_len, |
| 982 | DMA_FROM_DEVICE); |
| 983 | if (ret) |
| 984 | return ret; |
| 985 | |
| 986 | geni_write_reg(7, base, SE_DMA_RX_IRQ_EN_SET); |
| 987 | geni_write_reg((u32)(*rx_dma), base, SE_DMA_RX_PTR_L); |
| 988 | geni_write_reg((u32)((*rx_dma) >> 32), base, SE_DMA_RX_PTR_H); |
| 989 | /* RX does not have EOT bit */ |
| 990 | geni_write_reg(0, base, SE_DMA_RX_ATTR); |
| 991 | geni_write_reg(rx_len, base, SE_DMA_RX_LEN); |
| 992 | return 0; |
| 993 | } |
| 994 | EXPORT_SYMBOL(geni_se_rx_dma_prep); |
| 995 | |
| 996 | /** |
| 997 | * geni_se_tx_dma_unprep() - Unprepare the Serial Engine after TX DMA transfer |
| 998 | * @wrapper_dev: QUPv3 Wrapper Device to which the RX buffer is mapped. |
| 999 | * @tx_dma: DMA address of the TX buffer. |
| 1000 | * @tx_len: Length of the TX buffer. |
| 1001 | * |
| 1002 | * This function is used to unprepare the DMA buffers after DMA TX. |
| 1003 | */ |
| 1004 | void geni_se_tx_dma_unprep(struct device *wrapper_dev, |
| 1005 | dma_addr_t tx_dma, int tx_len) |
| 1006 | { |
| 1007 | if (tx_dma) |
| 1008 | geni_se_iommu_unmap_buf(wrapper_dev, &tx_dma, tx_len, |
| 1009 | DMA_TO_DEVICE); |
| 1010 | } |
| 1011 | EXPORT_SYMBOL(geni_se_tx_dma_unprep); |
| 1012 | |
| 1013 | /** |
| 1014 | * geni_se_rx_dma_unprep() - Unprepare the Serial Engine after RX DMA transfer |
| 1015 | * @wrapper_dev: QUPv3 Wrapper Device to which the RX buffer is mapped. |
| 1016 | * @rx_dma: DMA address of the RX buffer. |
| 1017 | * @rx_len: Length of the RX buffer. |
| 1018 | * |
| 1019 | * This function is used to unprepare the DMA buffers after DMA RX. |
| 1020 | */ |
| 1021 | void geni_se_rx_dma_unprep(struct device *wrapper_dev, |
| 1022 | dma_addr_t rx_dma, int rx_len) |
| 1023 | { |
| 1024 | if (rx_dma) |
| 1025 | geni_se_iommu_unmap_buf(wrapper_dev, &rx_dma, rx_len, |
| 1026 | DMA_FROM_DEVICE); |
| 1027 | } |
| 1028 | EXPORT_SYMBOL(geni_se_rx_dma_unprep); |
| 1029 | |
| 1030 | /** |
| 1031 | * geni_se_qupv3_hw_version() - Read the QUPv3 Hardware version |
| 1032 | * @wrapper_dev: Pointer to the corresponding QUPv3 wrapper core. |
| 1033 | * @major: Buffer for Major Version field. |
| 1034 | * @minor: Buffer for Minor Version field. |
| 1035 | * @step: Buffer for Step Version field. |
| 1036 | * |
| 1037 | * Return: 0 on success, standard Linux error codes on failure/error. |
| 1038 | */ |
| 1039 | int geni_se_qupv3_hw_version(struct device *wrapper_dev, unsigned int *major, |
| 1040 | unsigned int *minor, unsigned int *step) |
| 1041 | { |
| 1042 | unsigned int version; |
| 1043 | struct geni_se_device *geni_se_dev; |
| 1044 | |
| 1045 | if (!wrapper_dev || !major || !minor || !step) |
| 1046 | return -EINVAL; |
| 1047 | |
| 1048 | geni_se_dev = dev_get_drvdata(wrapper_dev); |
| 1049 | if (unlikely(!geni_se_dev)) |
| 1050 | return -ENODEV; |
| 1051 | |
| 1052 | version = geni_read_reg(geni_se_dev->base, QUPV3_HW_VER); |
| 1053 | *major = (version & HW_VER_MAJOR_MASK) >> HW_VER_MAJOR_SHFT; |
| 1054 | *minor = (version & HW_VER_MINOR_MASK) >> HW_VER_MINOR_SHFT; |
| 1055 | *step = version & HW_VER_STEP_MASK; |
| 1056 | return 0; |
| 1057 | } |
| 1058 | EXPORT_SYMBOL(geni_se_qupv3_hw_version); |
| 1059 | |
| 1060 | static int geni_se_iommu_map_and_attach(struct geni_se_device *geni_se_dev) |
| 1061 | { |
| 1062 | dma_addr_t va_start = GENI_SE_IOMMU_VA_START; |
| 1063 | size_t va_size = GENI_SE_IOMMU_VA_SIZE; |
| 1064 | int bypass = 1; |
| 1065 | struct device *cb_dev = geni_se_dev->cb_dev; |
| 1066 | |
| 1067 | mutex_lock(&geni_se_dev->iommu_lock); |
| 1068 | if (likely(geni_se_dev->iommu_map)) { |
| 1069 | mutex_unlock(&geni_se_dev->iommu_lock); |
| 1070 | return 0; |
| 1071 | } |
| 1072 | |
| 1073 | geni_se_dev->iommu_map = arm_iommu_create_mapping(&platform_bus_type, |
| 1074 | va_start, va_size); |
| 1075 | if (IS_ERR(geni_se_dev->iommu_map)) { |
| 1076 | GENI_SE_ERR(geni_se_dev->log_ctx, false, NULL, |
| 1077 | "%s:%s iommu_create_mapping failure\n", |
| 1078 | __func__, dev_name(cb_dev)); |
| 1079 | mutex_unlock(&geni_se_dev->iommu_lock); |
| 1080 | return PTR_ERR(geni_se_dev->iommu_map); |
| 1081 | } |
| 1082 | |
| 1083 | if (geni_se_dev->iommu_s1_bypass) { |
| 1084 | if (iommu_domain_set_attr(geni_se_dev->iommu_map->domain, |
| 1085 | DOMAIN_ATTR_S1_BYPASS, &bypass)) { |
| 1086 | GENI_SE_ERR(geni_se_dev->log_ctx, false, NULL, |
| 1087 | "%s:%s Couldn't bypass s1 translation\n", |
| 1088 | __func__, dev_name(cb_dev)); |
| 1089 | arm_iommu_release_mapping(geni_se_dev->iommu_map); |
| 1090 | geni_se_dev->iommu_map = NULL; |
| 1091 | mutex_unlock(&geni_se_dev->iommu_lock); |
| 1092 | return -EIO; |
| 1093 | } |
| 1094 | } |
| 1095 | |
| 1096 | if (arm_iommu_attach_device(cb_dev, geni_se_dev->iommu_map)) { |
| 1097 | GENI_SE_ERR(geni_se_dev->log_ctx, false, NULL, |
| 1098 | "%s:%s couldn't arm_iommu_attach_device\n", |
| 1099 | __func__, dev_name(cb_dev)); |
| 1100 | arm_iommu_release_mapping(geni_se_dev->iommu_map); |
| 1101 | geni_se_dev->iommu_map = NULL; |
| 1102 | mutex_unlock(&geni_se_dev->iommu_lock); |
| 1103 | return -EIO; |
| 1104 | } |
| 1105 | mutex_unlock(&geni_se_dev->iommu_lock); |
| 1106 | GENI_SE_DBG(geni_se_dev->log_ctx, false, NULL, "%s:%s successful\n", |
| 1107 | __func__, dev_name(cb_dev)); |
| 1108 | return 0; |
| 1109 | } |
| 1110 | |
| 1111 | /** |
| 1112 | * geni_se_iommu_map_buf() - Map a single buffer into QUPv3 context bank |
| 1113 | * @wrapper_dev: Pointer to the corresponding QUPv3 wrapper core. |
| 1114 | * @iova: Pointer in which the mapped virtual address is stored. |
| 1115 | * @buf: Address of the buffer that needs to be mapped. |
| 1116 | * @size: Size of the buffer. |
| 1117 | * @dir: Direction of the DMA transfer. |
| 1118 | * |
| 1119 | * This function is used to map an already allocated buffer into the |
| 1120 | * QUPv3 context bank device space. |
| 1121 | * |
| 1122 | * Return: 0 on success, standard Linux error codes on failure/error. |
| 1123 | */ |
| 1124 | int geni_se_iommu_map_buf(struct device *wrapper_dev, dma_addr_t *iova, |
| 1125 | void *buf, size_t size, enum dma_data_direction dir) |
| 1126 | { |
| 1127 | struct device *cb_dev; |
| 1128 | struct geni_se_device *geni_se_dev; |
| 1129 | |
| 1130 | if (!wrapper_dev || !iova || !buf || !size) |
| 1131 | return -EINVAL; |
| 1132 | |
| 1133 | *iova = DMA_ERROR_CODE; |
| 1134 | geni_se_dev = dev_get_drvdata(wrapper_dev); |
| 1135 | if (!geni_se_dev || !geni_se_dev->cb_dev) |
| 1136 | return -ENODEV; |
| 1137 | |
| 1138 | cb_dev = geni_se_dev->cb_dev; |
| 1139 | |
| 1140 | *iova = dma_map_single(cb_dev, buf, size, dir); |
| 1141 | if (dma_mapping_error(cb_dev, *iova)) |
| 1142 | return -EIO; |
| 1143 | return 0; |
| 1144 | } |
| 1145 | EXPORT_SYMBOL(geni_se_iommu_map_buf); |
| 1146 | |
| 1147 | /** |
| 1148 | * geni_se_iommu_alloc_buf() - Allocate & map a single buffer into QUPv3 |
| 1149 | * context bank |
| 1150 | * @wrapper_dev: Pointer to the corresponding QUPv3 wrapper core. |
| 1151 | * @iova: Pointer in which the mapped virtual address is stored. |
| 1152 | * @size: Size of the buffer. |
| 1153 | * |
| 1154 | * This function is used to allocate a buffer and map it into the |
| 1155 | * QUPv3 context bank device space. |
| 1156 | * |
| 1157 | * Return: address of the buffer on success, NULL or ERR_PTR on |
| 1158 | * failure/error. |
| 1159 | */ |
| 1160 | void *geni_se_iommu_alloc_buf(struct device *wrapper_dev, dma_addr_t *iova, |
| 1161 | size_t size) |
| 1162 | { |
| 1163 | struct device *cb_dev; |
| 1164 | struct geni_se_device *geni_se_dev; |
| 1165 | void *buf = NULL; |
| 1166 | |
| 1167 | if (!wrapper_dev || !iova || !size) |
| 1168 | return ERR_PTR(-EINVAL); |
| 1169 | |
| 1170 | *iova = DMA_ERROR_CODE; |
| 1171 | geni_se_dev = dev_get_drvdata(wrapper_dev); |
| 1172 | if (!geni_se_dev || !geni_se_dev->cb_dev) |
| 1173 | return ERR_PTR(-ENODEV); |
| 1174 | |
| 1175 | cb_dev = geni_se_dev->cb_dev; |
| 1176 | |
| 1177 | buf = dma_alloc_coherent(cb_dev, size, iova, GFP_KERNEL); |
| 1178 | if (!buf) |
| 1179 | GENI_SE_ERR(geni_se_dev->log_ctx, false, NULL, |
| 1180 | "%s: Failed dma_alloc_coherent\n", __func__); |
| 1181 | return buf; |
| 1182 | } |
| 1183 | EXPORT_SYMBOL(geni_se_iommu_alloc_buf); |
| 1184 | |
| 1185 | /** |
| 1186 | * geni_se_iommu_unmap_buf() - Unmap a single buffer from QUPv3 context bank |
| 1187 | * @wrapper_dev: Pointer to the corresponding QUPv3 wrapper core. |
| 1188 | * @iova: Pointer in which the mapped virtual address is stored. |
| 1189 | * @size: Size of the buffer. |
| 1190 | * @dir: Direction of the DMA transfer. |
| 1191 | * |
| 1192 | * This function is used to unmap an already mapped buffer from the |
| 1193 | * QUPv3 context bank device space. |
| 1194 | * |
| 1195 | * Return: 0 on success, standard Linux error codes on failure/error. |
| 1196 | */ |
| 1197 | int geni_se_iommu_unmap_buf(struct device *wrapper_dev, dma_addr_t *iova, |
| 1198 | size_t size, enum dma_data_direction dir) |
| 1199 | { |
| 1200 | struct device *cb_dev; |
| 1201 | struct geni_se_device *geni_se_dev; |
| 1202 | |
| 1203 | if (!wrapper_dev || !iova || !size) |
| 1204 | return -EINVAL; |
| 1205 | |
| 1206 | geni_se_dev = dev_get_drvdata(wrapper_dev); |
| 1207 | if (!geni_se_dev || !geni_se_dev->cb_dev) |
| 1208 | return -ENODEV; |
| 1209 | |
| 1210 | cb_dev = geni_se_dev->cb_dev; |
| 1211 | |
| 1212 | dma_unmap_single(cb_dev, *iova, size, dir); |
| 1213 | return 0; |
| 1214 | } |
| 1215 | EXPORT_SYMBOL(geni_se_iommu_unmap_buf); |
| 1216 | |
| 1217 | /** |
| 1218 | * geni_se_iommu_free_buf() - Unmap & free a single buffer from QUPv3 |
| 1219 | * context bank |
| 1220 | * @wrapper_dev: Pointer to the corresponding QUPv3 wrapper core. |
| 1221 | * @iova: Pointer in which the mapped virtual address is stored. |
| 1222 | * @buf: Address of the buffer. |
| 1223 | * @size: Size of the buffer. |
| 1224 | * |
| 1225 | * This function is used to unmap and free a buffer from the |
| 1226 | * QUPv3 context bank device space. |
| 1227 | * |
| 1228 | * Return: 0 on success, standard Linux error codes on failure/error. |
| 1229 | */ |
| 1230 | int geni_se_iommu_free_buf(struct device *wrapper_dev, dma_addr_t *iova, |
| 1231 | void *buf, size_t size) |
| 1232 | { |
| 1233 | struct device *cb_dev; |
| 1234 | struct geni_se_device *geni_se_dev; |
| 1235 | |
| 1236 | if (!wrapper_dev || !iova || !buf || !size) |
| 1237 | return -EINVAL; |
| 1238 | |
| 1239 | geni_se_dev = dev_get_drvdata(wrapper_dev); |
| 1240 | if (!geni_se_dev || !geni_se_dev->cb_dev) |
| 1241 | return -ENODEV; |
| 1242 | |
| 1243 | cb_dev = geni_se_dev->cb_dev; |
| 1244 | |
| 1245 | dma_free_coherent(cb_dev, size, buf, *iova); |
| 1246 | return 0; |
| 1247 | } |
| 1248 | EXPORT_SYMBOL(geni_se_iommu_free_buf); |
| 1249 | |
Girish Mahadevan | 3b7e974 | 2017-09-15 15:17:16 -0600 | [diff] [blame^] | 1250 | /** |
| 1251 | * geni_se_dump_dbg_regs() - Print relevant registers that capture most |
| 1252 | * accurately the state of an SE. |
| 1253 | * @_dev: Pointer to the SE's device. |
| 1254 | * @iomem: Base address of the SE's register space. |
| 1255 | * @ipc: IPC log context handle. |
| 1256 | * |
| 1257 | * This function is used to print out all the registers that capture the state |
| 1258 | * of an SE to help debug any errors. |
| 1259 | * |
| 1260 | * Return: None |
| 1261 | */ |
| 1262 | void geni_se_dump_dbg_regs(struct se_geni_rsc *rsc, void __iomem *base, |
| 1263 | void *ipc) |
| 1264 | { |
| 1265 | u32 m_cmd0 = 0; |
| 1266 | u32 m_irq_status = 0; |
| 1267 | u32 geni_status = 0; |
| 1268 | u32 geni_ios = 0; |
| 1269 | u32 dma_rx_irq = 0; |
| 1270 | u32 dma_tx_irq = 0; |
| 1271 | u32 rx_fifo_status = 0; |
| 1272 | u32 tx_fifo_status = 0; |
| 1273 | u32 se_dma_dbg = 0; |
| 1274 | u32 m_cmd_ctrl = 0; |
| 1275 | u32 se_dma_rx_len = 0; |
| 1276 | u32 se_dma_rx_len_in = 0; |
| 1277 | u32 se_dma_tx_len = 0; |
| 1278 | u32 se_dma_tx_len_in = 0; |
| 1279 | struct geni_se_device *geni_se_dev; |
| 1280 | |
| 1281 | if (!ipc) |
| 1282 | return; |
| 1283 | |
| 1284 | geni_se_dev = dev_get_drvdata(rsc->wrapper_dev); |
| 1285 | if (unlikely(!geni_se_dev || !geni_se_dev->bus_bw)) |
| 1286 | return; |
| 1287 | mutex_lock(&geni_se_dev->ab_ib_lock); |
| 1288 | if (unlikely(list_empty(&rsc->ab_list) || list_empty(&rsc->ib_list))) { |
| 1289 | GENI_SE_DBG(ipc, false, NULL, "%s: Clocks not on\n", __func__); |
| 1290 | goto exit_geni_se_dump_dbg_regs; |
| 1291 | } |
| 1292 | m_cmd0 = geni_read_reg(base, SE_GENI_M_CMD0); |
| 1293 | m_irq_status = geni_read_reg(base, SE_GENI_M_IRQ_STATUS); |
| 1294 | geni_status = geni_read_reg(base, SE_GENI_STATUS); |
| 1295 | geni_ios = geni_read_reg(base, SE_GENI_IOS); |
| 1296 | dma_rx_irq = geni_read_reg(base, SE_DMA_TX_IRQ_STAT); |
| 1297 | dma_tx_irq = geni_read_reg(base, SE_DMA_RX_IRQ_STAT); |
| 1298 | rx_fifo_status = geni_read_reg(base, SE_GENI_RX_FIFO_STATUS); |
| 1299 | tx_fifo_status = geni_read_reg(base, SE_GENI_TX_FIFO_STATUS); |
| 1300 | se_dma_dbg = geni_read_reg(base, SE_DMA_DEBUG_REG0); |
| 1301 | m_cmd_ctrl = geni_read_reg(base, SE_GENI_M_CMD_CTRL_REG); |
| 1302 | se_dma_rx_len = geni_read_reg(base, SE_DMA_RX_LEN); |
| 1303 | se_dma_rx_len_in = geni_read_reg(base, SE_DMA_RX_LEN_IN); |
| 1304 | se_dma_tx_len = geni_read_reg(base, SE_DMA_TX_LEN); |
| 1305 | se_dma_tx_len_in = geni_read_reg(base, SE_DMA_TX_LEN_IN); |
| 1306 | |
| 1307 | GENI_SE_DBG(ipc, false, NULL, |
| 1308 | "%s: m_cmd0:0x%x, m_irq_status:0x%x, geni_status:0x%x, geni_ios:0x%x\n", |
| 1309 | __func__, m_cmd0, m_irq_status, geni_status, geni_ios); |
| 1310 | GENI_SE_DBG(ipc, false, NULL, |
| 1311 | "dma_rx_irq:0x%x, dma_tx_irq:0x%x, rx_fifo_sts:0x%x, tx_fifo_sts:0x%x\n" |
| 1312 | , dma_rx_irq, dma_tx_irq, rx_fifo_status, tx_fifo_status); |
| 1313 | GENI_SE_DBG(ipc, false, NULL, |
| 1314 | "se_dma_dbg:0x%x, m_cmd_ctrl:0x%x, dma_rxlen:0x%x, dma_rxlen_in:0x%x\n", |
| 1315 | se_dma_dbg, m_cmd_ctrl, se_dma_rx_len, se_dma_rx_len_in); |
| 1316 | GENI_SE_DBG(ipc, false, NULL, |
| 1317 | "dma_txlen:0x%x, dma_txlen_in:0x%x\n", se_dma_tx_len, se_dma_tx_len_in); |
| 1318 | exit_geni_se_dump_dbg_regs: |
| 1319 | mutex_unlock(&geni_se_dev->ab_ib_lock); |
| 1320 | } |
| 1321 | EXPORT_SYMBOL(geni_se_dump_dbg_regs); |
| 1322 | |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 1323 | static const struct of_device_id geni_se_dt_match[] = { |
| 1324 | { .compatible = "qcom,qupv3-geni-se", }, |
| 1325 | { .compatible = "qcom,qupv3-geni-se-cb", }, |
| 1326 | {} |
| 1327 | }; |
| 1328 | |
| 1329 | static int geni_se_iommu_probe(struct device *dev) |
| 1330 | { |
| 1331 | struct geni_se_device *geni_se_dev; |
| 1332 | |
| 1333 | if (unlikely(!dev->parent)) { |
| 1334 | dev_err(dev, "%s no parent for this device\n", __func__); |
| 1335 | return -EINVAL; |
| 1336 | } |
| 1337 | |
| 1338 | geni_se_dev = dev_get_drvdata(dev->parent); |
| 1339 | if (unlikely(!geni_se_dev)) { |
| 1340 | dev_err(dev, "%s geni_se_dev not found\n", __func__); |
| 1341 | return -EINVAL; |
| 1342 | } |
| 1343 | geni_se_dev->cb_dev = dev; |
| 1344 | |
| 1345 | GENI_SE_DBG(geni_se_dev->log_ctx, false, NULL, |
| 1346 | "%s: Probe successful\n", __func__); |
| 1347 | return 0; |
| 1348 | } |
| 1349 | |
| 1350 | static int geni_se_probe(struct platform_device *pdev) |
| 1351 | { |
| 1352 | int ret; |
| 1353 | struct device *dev = &pdev->dev; |
| 1354 | struct resource *res; |
| 1355 | struct geni_se_device *geni_se_dev; |
| 1356 | |
| 1357 | if (of_device_is_compatible(dev->of_node, "qcom,qupv3-geni-se-cb")) |
| 1358 | return geni_se_iommu_probe(dev); |
| 1359 | |
| 1360 | geni_se_dev = devm_kzalloc(dev, sizeof(*geni_se_dev), GFP_KERNEL); |
| 1361 | if (!geni_se_dev) |
| 1362 | return -ENOMEM; |
| 1363 | |
| 1364 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1365 | if (!res) { |
| 1366 | dev_err(dev, "%s: Mandatory resource info not found\n", |
| 1367 | __func__); |
| 1368 | devm_kfree(dev, geni_se_dev); |
| 1369 | return -EINVAL; |
| 1370 | } |
| 1371 | |
| 1372 | geni_se_dev->base = devm_ioremap_resource(dev, res); |
| 1373 | if (IS_ERR_OR_NULL(geni_se_dev->base)) { |
| 1374 | dev_err(dev, "%s: Error mapping the resource\n", __func__); |
| 1375 | devm_kfree(dev, geni_se_dev); |
| 1376 | return -EFAULT; |
| 1377 | } |
| 1378 | |
| 1379 | geni_se_dev->dev = dev; |
| 1380 | ret = of_property_read_u32(dev->of_node, "qcom,bus-mas-id", |
| 1381 | &geni_se_dev->bus_mas_id); |
| 1382 | if (ret) { |
| 1383 | dev_err(dev, "%s: Error missing bus master id\n", __func__); |
| 1384 | devm_iounmap(dev, geni_se_dev->base); |
| 1385 | devm_kfree(dev, geni_se_dev); |
| 1386 | } |
| 1387 | ret = of_property_read_u32(dev->of_node, "qcom,bus-slv-id", |
| 1388 | &geni_se_dev->bus_slv_id); |
| 1389 | if (ret) { |
| 1390 | dev_err(dev, "%s: Error missing bus slave id\n", __func__); |
| 1391 | devm_iounmap(dev, geni_se_dev->base); |
| 1392 | devm_kfree(dev, geni_se_dev); |
| 1393 | } |
| 1394 | |
| 1395 | geni_se_dev->iommu_s1_bypass = of_property_read_bool(dev->of_node, |
| 1396 | "qcom,iommu-s1-bypass"); |
| 1397 | geni_se_dev->bus_bw_set = default_bus_bw_set; |
| 1398 | geni_se_dev->bus_bw_set_size = ARRAY_SIZE(default_bus_bw_set); |
| 1399 | mutex_init(&geni_se_dev->iommu_lock); |
| 1400 | INIT_LIST_HEAD(&geni_se_dev->ab_list_head); |
| 1401 | INIT_LIST_HEAD(&geni_se_dev->ib_list_head); |
Karthikeyan Ramasubramanian | 2f48c0c | 2017-08-18 10:31:39 -0600 | [diff] [blame] | 1402 | mutex_init(&geni_se_dev->ab_ib_lock); |
Karthikeyan Ramasubramanian | 0d578b7 | 2017-04-26 10:44:02 -0600 | [diff] [blame] | 1403 | geni_se_dev->log_ctx = ipc_log_context_create(NUM_LOG_PAGES, |
| 1404 | dev_name(geni_se_dev->dev), 0); |
| 1405 | if (!geni_se_dev->log_ctx) |
| 1406 | dev_err(dev, "%s Failed to allocate log context\n", __func__); |
| 1407 | dev_set_drvdata(dev, geni_se_dev); |
| 1408 | |
| 1409 | ret = of_platform_populate(dev->of_node, geni_se_dt_match, NULL, dev); |
| 1410 | if (ret) { |
| 1411 | dev_err(dev, "%s: Error populating children\n", __func__); |
| 1412 | devm_iounmap(dev, geni_se_dev->base); |
| 1413 | devm_kfree(dev, geni_se_dev); |
| 1414 | } |
| 1415 | |
| 1416 | GENI_SE_DBG(geni_se_dev->log_ctx, false, NULL, |
| 1417 | "%s: Probe successful\n", __func__); |
| 1418 | return ret; |
| 1419 | } |
| 1420 | |
| 1421 | static int geni_se_remove(struct platform_device *pdev) |
| 1422 | { |
| 1423 | struct device *dev = &pdev->dev; |
| 1424 | struct geni_se_device *geni_se_dev = dev_get_drvdata(dev); |
| 1425 | |
| 1426 | if (likely(!IS_ERR_OR_NULL(geni_se_dev->iommu_map))) { |
| 1427 | arm_iommu_detach_device(geni_se_dev->cb_dev); |
| 1428 | arm_iommu_release_mapping(geni_se_dev->iommu_map); |
| 1429 | } |
| 1430 | ipc_log_context_destroy(geni_se_dev->log_ctx); |
| 1431 | devm_iounmap(dev, geni_se_dev->base); |
| 1432 | devm_kfree(dev, geni_se_dev); |
| 1433 | return 0; |
| 1434 | } |
| 1435 | |
| 1436 | static struct platform_driver geni_se_driver = { |
| 1437 | .driver = { |
| 1438 | .name = "qupv3_geni_se", |
| 1439 | .of_match_table = geni_se_dt_match, |
| 1440 | }, |
| 1441 | .probe = geni_se_probe, |
| 1442 | .remove = geni_se_remove, |
| 1443 | }; |
| 1444 | |
| 1445 | static int __init geni_se_driver_init(void) |
| 1446 | { |
| 1447 | return platform_driver_register(&geni_se_driver); |
| 1448 | } |
| 1449 | arch_initcall(geni_se_driver_init); |
| 1450 | |
| 1451 | static void __exit geni_se_driver_exit(void) |
| 1452 | { |
| 1453 | platform_driver_unregister(&geni_se_driver); |
| 1454 | } |
| 1455 | module_exit(geni_se_driver_exit); |
| 1456 | |
| 1457 | MODULE_DESCRIPTION("GENI Serial Engine Driver"); |
| 1458 | MODULE_LICENSE("GPL v2"); |