blob: f9cbc67f1694283c21a393b7f43b615e79a152e5 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +000035#include <linux/etherdevice.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070036#include <linux/mlx4/cmd.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040037#include <linux/module.h>
Eli Cohenc57e20dcf2009-09-24 11:03:03 -070038#include <linux/cache.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070039
40#include "fw.h"
41#include "icm.h"
42
Roland Dreierfe409002007-06-07 23:24:36 -070043enum {
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070044 MLX4_COMMAND_INTERFACE_MIN_REV = 2,
45 MLX4_COMMAND_INTERFACE_MAX_REV = 3,
46 MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
Roland Dreierfe409002007-06-07 23:24:36 -070047};
48
Roland Dreier225c7b12007-05-08 18:00:38 -070049extern void __buggy_use_of_MLX4_GET(void);
50extern void __buggy_use_of_MLX4_PUT(void);
51
Ido Shamay38438f72015-04-02 16:31:18 +030052static bool enable_qos = true;
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -070053module_param(enable_qos, bool, 0444);
Ido Shamay38438f72015-04-02 16:31:18 +030054MODULE_PARM_DESC(enable_qos, "Enable Enhanced QoS support (default: on)");
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -070055
Roland Dreier225c7b12007-05-08 18:00:38 -070056#define MLX4_GET(dest, source, offset) \
57 do { \
58 void *__p = (char *) (source) + (offset); \
David Ahern17d5ceb2015-04-29 16:52:51 -040059 u64 val; \
Roland Dreier225c7b12007-05-08 18:00:38 -070060 switch (sizeof (dest)) { \
61 case 1: (dest) = *(u8 *) __p; break; \
62 case 2: (dest) = be16_to_cpup(__p); break; \
63 case 4: (dest) = be32_to_cpup(__p); break; \
David Ahern17d5ceb2015-04-29 16:52:51 -040064 case 8: val = get_unaligned((u64 *)__p); \
65 (dest) = be64_to_cpu(val); break; \
Roland Dreier225c7b12007-05-08 18:00:38 -070066 default: __buggy_use_of_MLX4_GET(); \
67 } \
68 } while (0)
69
70#define MLX4_PUT(dest, source, offset) \
71 do { \
72 void *__d = ((char *) (dest) + (offset)); \
73 switch (sizeof(source)) { \
74 case 1: *(u8 *) __d = (source); break; \
75 case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
76 case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
77 case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
78 default: __buggy_use_of_MLX4_PUT(); \
79 } \
80 } while (0)
81
Or Gerlitz52eafc62011-06-15 14:41:42 +000082static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -070083{
84 static const char *fname[] = {
85 [ 0] = "RC transport",
86 [ 1] = "UC transport",
87 [ 2] = "UD transport",
Roland Dreierea980542007-10-09 19:59:13 -070088 [ 3] = "XRC transport",
Roland Dreier225c7b12007-05-08 18:00:38 -070089 [ 6] = "SRQ support",
90 [ 7] = "IPoIB checksum offload",
91 [ 8] = "P_Key violation counter",
92 [ 9] = "Q_Key violation counter",
Or Gerlitz4d531aa2013-04-07 03:44:06 +000093 [12] = "Dual Port Different Protocol (DPDP) support",
Eli Cohen417608c2009-11-12 11:19:44 -080094 [15] = "Big LSO headers",
Roland Dreier225c7b12007-05-08 18:00:38 -070095 [16] = "MW support",
96 [17] = "APM support",
97 [18] = "Atomic ops support",
98 [19] = "Raw multicast support",
99 [20] = "Address vector port checking support",
100 [21] = "UD multicast support",
Or Gerlitzccf86322011-07-07 19:19:29 +0000101 [30] = "IBoE support",
102 [32] = "Unicast loopback support",
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000103 [34] = "FCS header control",
Or Gerlitzcb2147a2015-01-27 15:58:08 +0200104 [37] = "Wake On LAN (port1) support",
105 [38] = "Wake On LAN (port2) support",
Or Gerlitzccf86322011-07-07 19:19:29 +0000106 [40] = "UDP RSS support",
107 [41] = "Unicast VEP steering support",
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000108 [42] = "Multicast VEP steering support",
109 [48] = "Counters support",
Ido Shamay802f42a2015-04-02 16:31:06 +0300110 [52] = "RSS IP fragments support",
Or Gerlitz540b3a32013-04-07 03:44:07 +0000111 [53] = "Port ETS Scheduler support",
Or Gerlitz4d531aa2013-04-07 03:44:06 +0000112 [55] = "Port link type sensing support",
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300113 [59] = "Port management change event support",
Or Gerlitz08ff3232012-10-21 14:59:24 +0000114 [61] = "64 byte EQE support",
115 [62] = "64 byte CQE support",
Roland Dreier225c7b12007-05-08 18:00:38 -0700116 };
117 int i;
118
119 mlx4_dbg(dev, "DEV_CAP flags:\n");
Roland Dreier23c15c22007-05-19 08:51:57 -0700120 for (i = 0; i < ARRAY_SIZE(fname); ++i)
Or Gerlitz52eafc62011-06-15 14:41:42 +0000121 if (fname[i] && (flags & (1LL << i)))
Roland Dreier225c7b12007-05-08 18:00:38 -0700122 mlx4_dbg(dev, " %s\n", fname[i]);
123}
124
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300125static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
126{
127 static const char * const fname[] = {
128 [0] = "RSS support",
129 [1] = "RSS Toeplitz Hash Function support",
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000130 [2] = "RSS XOR Hash Function support",
Or Gerlitz56cb4562014-03-12 17:16:30 +0200131 [3] = "Device managed flow steering support",
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000132 [4] = "Automatic MAC reassignment support",
Or Gerlitz4e8cf5b2013-05-08 22:22:34 +0000133 [5] = "Time stamping support",
134 [6] = "VST (control vlan insertion/stripping) support",
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300135 [7] = "FSM (MAC anti-spoofing) support",
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200136 [8] = "Dynamic QP updates support",
Or Gerlitz56cb4562014-03-12 17:16:30 +0200137 [9] = "Device managed flow steering IPoIB support",
Jack Morgenstein114840c2014-06-01 11:53:50 +0300138 [10] = "TCP/IP offloads/flow-steering for VXLAN support",
Ido Shamay77507aa2014-09-18 11:50:59 +0300139 [11] = "MAD DEMUX (Secure-Host) support",
140 [12] = "Large cache line (>64B) CQE stride support",
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +0200141 [13] = "Large cache line (>64B) EQE stride support",
Saeed Mahameeda53e3e82014-10-27 11:37:38 +0200142 [14] = "Ethernet protocol control support",
Matan Barakd475c952014-11-02 16:26:17 +0200143 [15] = "Ethernet Backplane autoneg support",
Matan Barak7ae0e402014-11-13 14:45:32 +0200144 [16] = "CONFIG DEV support",
Matan Barakde966c52014-11-13 14:45:33 +0200145 [17] = "Asymmetric EQs support",
Matan Barak7d077cd2014-12-11 10:58:00 +0200146 [18] = "More than 80 VFs support",
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200147 [19] = "Performance optimized for limited rule configuration flow steering support",
Moni Shoua59e14e32015-02-03 16:48:32 +0200148 [20] = "Recoverable error events support",
Shani Michaelid237baa2015-03-05 20:16:12 +0200149 [21] = "Port Remap support",
Or Gerlitzfc31e252015-03-18 14:57:34 +0200150 [22] = "QCN support",
Matan Barak0b131562015-03-30 17:45:25 +0300151 [23] = "QP rate limiting support",
Ido Shamayd019fcb2015-04-02 16:31:13 +0300152 [24] = "Ethernet Flow control statistics support",
153 [25] = "Granular QoS per VF support",
Ido Shamay3742cc62015-04-02 16:31:17 +0300154 [26] = "Port ETS Scheduler support",
Ido Shamay51af33c2015-04-02 16:31:20 +0300155 [27] = "Port beacon support",
Muhammad Mahajna78500b82015-04-02 16:31:22 +0300156 [28] = "RX-ALL support",
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +0300157 [29] = "802.1ad offload support",
Maor Gottlieb9a892832015-10-15 14:44:38 +0300158 [31] = "Modifying loopback source checks using UPDATE_QP support",
159 [32] = "Loopback source checks support",
Marina Varshaver0e451e82016-02-18 18:31:06 +0200160 [33] = "RoCEv2 support",
Moshe Shemesh7c3d21c2016-09-22 12:11:13 +0300161 [34] = "DMFS Sniffer support (UC & MC)",
162 [35] = "QinQ VST mode support",
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300163 };
164 int i;
165
166 for (i = 0; i < ARRAY_SIZE(fname); ++i)
167 if (fname[i] && (flags & (1LL << i)))
168 mlx4_dbg(dev, " %s\n", fname[i]);
169}
170
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700171int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
172{
173 struct mlx4_cmd_mailbox *mailbox;
174 u32 *inbox;
175 int err = 0;
176
177#define MOD_STAT_CFG_IN_SIZE 0x100
178
179#define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
180#define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
181
182 mailbox = mlx4_alloc_cmd_mailbox(dev);
183 if (IS_ERR(mailbox))
184 return PTR_ERR(mailbox);
185 inbox = mailbox->buf;
186
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700187 MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
188 MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
189
190 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000191 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700192
193 mlx4_free_cmd_mailbox(dev, mailbox);
194 return err;
195}
196
Matan Barake8c42652014-11-13 14:45:31 +0200197int mlx4_QUERY_FUNC(struct mlx4_dev *dev, struct mlx4_func *func, int slave)
198{
199 struct mlx4_cmd_mailbox *mailbox;
200 u32 *outbox;
201 u8 in_modifier;
202 u8 field;
203 u16 field16;
204 int err;
205
206#define QUERY_FUNC_BUS_OFFSET 0x00
207#define QUERY_FUNC_DEVICE_OFFSET 0x01
208#define QUERY_FUNC_FUNCTION_OFFSET 0x01
209#define QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET 0x03
210#define QUERY_FUNC_RSVD_EQS_OFFSET 0x04
211#define QUERY_FUNC_MAX_EQ_OFFSET 0x06
212#define QUERY_FUNC_RSVD_UARS_OFFSET 0x0b
213
214 mailbox = mlx4_alloc_cmd_mailbox(dev);
215 if (IS_ERR(mailbox))
216 return PTR_ERR(mailbox);
217 outbox = mailbox->buf;
218
219 in_modifier = slave;
Matan Barake8c42652014-11-13 14:45:31 +0200220
221 err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, 0,
222 MLX4_CMD_QUERY_FUNC,
223 MLX4_CMD_TIME_CLASS_A,
224 MLX4_CMD_NATIVE);
225 if (err)
226 goto out;
227
228 MLX4_GET(field, outbox, QUERY_FUNC_BUS_OFFSET);
229 func->bus = field & 0xf;
230 MLX4_GET(field, outbox, QUERY_FUNC_DEVICE_OFFSET);
231 func->device = field & 0xf1;
232 MLX4_GET(field, outbox, QUERY_FUNC_FUNCTION_OFFSET);
233 func->function = field & 0x7;
234 MLX4_GET(field, outbox, QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET);
235 func->physical_function = field & 0xf;
236 MLX4_GET(field16, outbox, QUERY_FUNC_RSVD_EQS_OFFSET);
237 func->rsvd_eqs = field16 & 0xffff;
238 MLX4_GET(field16, outbox, QUERY_FUNC_MAX_EQ_OFFSET);
239 func->max_eq = field16 & 0xffff;
240 MLX4_GET(field, outbox, QUERY_FUNC_RSVD_UARS_OFFSET);
241 func->rsvd_uars = field & 0x0f;
242
243 mlx4_dbg(dev, "Bus: %d, Device: %d, Function: %d, Physical function: %d, Max EQs: %d, Reserved EQs: %d, Reserved UARs: %d\n",
244 func->bus, func->device, func->function, func->physical_function,
245 func->max_eq, func->rsvd_eqs, func->rsvd_uars);
246
247out:
248 mlx4_free_cmd_mailbox(dev, mailbox);
249 return err;
250}
251
Moshe Shemeshb42959d2016-09-22 12:11:16 +0300252static int mlx4_activate_vst_qinq(struct mlx4_priv *priv, int slave, int port)
253{
254 struct mlx4_vport_oper_state *vp_oper;
255 struct mlx4_vport_state *vp_admin;
256 int err;
257
258 vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
259 vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
260
261 if (vp_admin->default_vlan != vp_oper->state.default_vlan) {
262 err = __mlx4_register_vlan(&priv->dev, port,
263 vp_admin->default_vlan,
264 &vp_oper->vlan_idx);
265 if (err) {
266 vp_oper->vlan_idx = NO_INDX;
267 mlx4_warn(&priv->dev,
268 "No vlan resources slave %d, port %d\n",
269 slave, port);
270 return err;
271 }
272 mlx4_dbg(&priv->dev, "alloc vlan %d idx %d slave %d port %d\n",
273 (int)(vp_oper->state.default_vlan),
274 vp_oper->vlan_idx, slave, port);
275 }
276 vp_oper->state.vlan_proto = vp_admin->vlan_proto;
277 vp_oper->state.default_vlan = vp_admin->default_vlan;
278 vp_oper->state.default_qos = vp_admin->default_qos;
279
280 return 0;
281}
282
283static int mlx4_handle_vst_qinq(struct mlx4_priv *priv, int slave, int port)
284{
285 struct mlx4_vport_oper_state *vp_oper;
286 struct mlx4_slave_state *slave_state;
287 struct mlx4_vport_state *vp_admin;
288 int err;
289
290 vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
291 vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
292 slave_state = &priv->mfunc.master.slave_state[slave];
293
294 if ((vp_admin->vlan_proto != htons(ETH_P_8021AD)) ||
295 (!slave_state->active))
296 return 0;
297
298 if (vp_oper->state.vlan_proto == vp_admin->vlan_proto &&
299 vp_oper->state.default_vlan == vp_admin->default_vlan &&
300 vp_oper->state.default_qos == vp_admin->default_qos)
301 return 0;
302
303 if (!slave_state->vst_qinq_supported) {
304 /* Warn and revert the request to set vst QinQ mode */
305 vp_admin->vlan_proto = vp_oper->state.vlan_proto;
306 vp_admin->default_vlan = vp_oper->state.default_vlan;
307 vp_admin->default_qos = vp_oper->state.default_qos;
308
309 mlx4_warn(&priv->dev,
310 "Slave %d does not support VST QinQ mode\n", slave);
311 return 0;
312 }
313
314 err = mlx4_activate_vst_qinq(priv, slave, port);
315 return err;
316}
317
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000318int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
319 struct mlx4_vhcr *vhcr,
320 struct mlx4_cmd_mailbox *inbox,
321 struct mlx4_cmd_mailbox *outbox,
322 struct mlx4_cmd_info *cmd)
323{
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200324 struct mlx4_priv *priv = mlx4_priv(dev);
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300325 u8 field, port;
326 u32 size, proxy_qp, qkey;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000327 int err = 0;
Matan Barak7ae0e402014-11-13 14:45:32 +0200328 struct mlx4_func func;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000329
330#define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
331#define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000332#define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
Jack Morgenstein105c3202012-06-19 11:21:43 +0300333#define QUERY_FUNC_CAP_FMR_OFFSET 0x8
Jack Morgensteineb456a62013-11-03 10:03:24 +0200334#define QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP 0x10
335#define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP 0x14
336#define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP 0x18
337#define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP 0x20
338#define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP 0x24
339#define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP 0x28
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000340#define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
Roland Dreier69612b92012-09-23 09:18:24 -0700341#define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200342#define QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET 0x48
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000343
Jack Morgensteineb456a62013-11-03 10:03:24 +0200344#define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x50
345#define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x54
346#define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x58
347#define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x60
348#define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x64
349#define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x68
350
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200351#define QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET 0x6c
352
Jack Morgenstein105c3202012-06-19 11:21:43 +0300353#define QUERY_FUNC_CAP_FMR_FLAG 0x80
354#define QUERY_FUNC_CAP_FLAG_RDMA 0x40
355#define QUERY_FUNC_CAP_FLAG_ETH 0x80
Jack Morgensteineb456a62013-11-03 10:03:24 +0200356#define QUERY_FUNC_CAP_FLAG_QUOTAS 0x10
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200357#define QUERY_FUNC_CAP_FLAG_RESD_LKEY 0x08
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200358#define QUERY_FUNC_CAP_FLAG_VALID_MAILBOX 0x04
359
360#define QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG (1UL << 31)
Matan Barakd57febe2014-12-11 10:57:57 +0200361#define QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG (1UL << 30)
Jack Morgenstein105c3202012-06-19 11:21:43 +0300362
363/* when opcode modifier = 1 */
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000364#define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300365#define QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET 0x4
Hadar Hen Zion73e74ab2013-12-19 21:20:10 +0200366#define QUERY_FUNC_CAP_FLAGS0_OFFSET 0x8
367#define QUERY_FUNC_CAP_FLAGS1_OFFSET 0xc
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000368
Jack Morgenstein47605df2012-08-03 08:40:57 +0000369#define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
370#define QUERY_FUNC_CAP_QP0_PROXY 0x14
371#define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
372#define QUERY_FUNC_CAP_QP1_PROXY 0x1c
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200373#define QUERY_FUNC_CAP_PHYS_PORT_ID 0x28
Jack Morgenstein47605df2012-08-03 08:40:57 +0000374
Hadar Hen Zion73e74ab2013-12-19 21:20:10 +0200375#define QUERY_FUNC_CAP_FLAGS1_FORCE_MAC 0x40
376#define QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN 0x80
Hadar Hen Zioneb177112013-12-19 21:20:11 +0200377#define QUERY_FUNC_CAP_FLAGS1_NIC_INFO 0x10
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300378#define QUERY_FUNC_CAP_VF_ENABLE_QP0 0x08
Jack Morgenstein105c3202012-06-19 11:21:43 +0300379
Hadar Hen Zion73e74ab2013-12-19 21:20:10 +0200380#define QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID 0x80
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +0300381#define QUERY_FUNC_CAP_PHV_BIT 0x40
Moshe Shemesh7c3d21c2016-09-22 12:11:13 +0300382#define QUERY_FUNC_CAP_VLAN_OFFLOAD_DISABLE 0x20
Jack Morgenstein105c3202012-06-19 11:21:43 +0300383
Moshe Shemeshb42959d2016-09-22 12:11:16 +0300384#define QUERY_FUNC_CAP_SUPPORTS_VST_QINQ BIT(30)
385#define QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS BIT(31)
386
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000387 if (vhcr->op_modifier == 1) {
Matan Barak449fc482014-03-19 18:11:52 +0200388 struct mlx4_active_ports actv_ports =
389 mlx4_get_active_ports(dev, slave);
390 int converted_port = mlx4_slave_convert_port(
391 dev, slave, vhcr->in_modifier);
Moshe Shemeshb42959d2016-09-22 12:11:16 +0300392 struct mlx4_vport_oper_state *vp_oper;
Matan Barak449fc482014-03-19 18:11:52 +0200393
394 if (converted_port < 0)
395 return -EINVAL;
396
397 vhcr->in_modifier = converted_port;
Matan Barak449fc482014-03-19 18:11:52 +0200398 /* phys-port = logical-port */
399 field = vhcr->in_modifier -
400 find_first_bit(actv_ports.ports, dev->caps.num_ports);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000401 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
402
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300403 port = vhcr->in_modifier;
404 proxy_qp = dev->phys_caps.base_proxy_sqpn + 8 * slave + port - 1;
405
406 /* Set nic_info bit to mark new fields support */
407 field = QUERY_FUNC_CAP_FLAGS1_NIC_INFO;
408
409 if (mlx4_vf_smi_enabled(dev, slave, port) &&
410 !mlx4_get_parav_qkey(dev, proxy_qp, &qkey)) {
411 field |= QUERY_FUNC_CAP_VF_ENABLE_QP0;
412 MLX4_PUT(outbox->buf, qkey,
413 QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
414 }
415 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS1_OFFSET);
416
Jack Morgenstein47605df2012-08-03 08:40:57 +0000417 /* size is now the QP number */
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300418 size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + port - 1;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000419 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
420
421 size += 2;
422 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
423
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300424 MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP0_PROXY);
425 proxy_qp += 2;
426 MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP1_PROXY);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000427
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200428 MLX4_PUT(outbox->buf, dev->caps.phys_port_id[vhcr->in_modifier],
429 QUERY_FUNC_CAP_PHYS_PORT_ID);
430
Moshe Shemeshb42959d2016-09-22 12:11:16 +0300431 vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
432 err = mlx4_handle_vst_qinq(priv, slave, port);
433 if (err)
434 return err;
435
Moshe Shemesh7c3d21c2016-09-22 12:11:13 +0300436 field = 0;
437 if (dev->caps.phv_bit[port])
438 field |= QUERY_FUNC_CAP_PHV_BIT;
439 if (vp_oper->state.vlan_proto == htons(ETH_P_8021AD))
440 field |= QUERY_FUNC_CAP_VLAN_OFFLOAD_DISABLE;
441 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS0_OFFSET);
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +0300442
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000443 } else if (vhcr->op_modifier == 0) {
Matan Barak449fc482014-03-19 18:11:52 +0200444 struct mlx4_active_ports actv_ports =
445 mlx4_get_active_ports(dev, slave);
Moshe Shemeshb42959d2016-09-22 12:11:16 +0300446 struct mlx4_slave_state *slave_state =
447 &priv->mfunc.master.slave_state[slave];
448
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200449 /* enable rdma and ethernet interfaces, new quota locations,
450 * and reserved lkey
451 */
Jack Morgensteineb456a62013-11-03 10:03:24 +0200452 field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA |
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200453 QUERY_FUNC_CAP_FLAG_QUOTAS | QUERY_FUNC_CAP_FLAG_VALID_MAILBOX |
454 QUERY_FUNC_CAP_FLAG_RESD_LKEY);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000455 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
456
Matan Barak449fc482014-03-19 18:11:52 +0200457 field = min(
458 bitmap_weight(actv_ports.ports, dev->caps.num_ports),
459 dev->caps.num_ports);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000460 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
461
Or Gerlitz08ff3232012-10-21 14:59:24 +0000462 size = dev->caps.function_caps; /* set PF behaviours */
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000463 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
464
Jack Morgenstein105c3202012-06-19 11:21:43 +0300465 field = 0; /* protected FMR support not available as yet */
466 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
467
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200468 size = priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000469 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200470 size = dev->caps.num_qps;
471 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000472
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200473 size = priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000474 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200475 size = dev->caps.num_srqs;
476 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000477
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200478 size = priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000479 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200480 size = dev->caps.num_cqs;
481 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000482
Matan Barak7ae0e402014-11-13 14:45:32 +0200483 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) ||
484 mlx4_QUERY_FUNC(dev, &func, slave)) {
485 size = vhcr->in_modifier &
486 QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
487 dev->caps.num_eqs :
488 rounddown_pow_of_two(dev->caps.num_eqs);
489 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
490 size = dev->caps.reserved_eqs;
491 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
492 } else {
493 size = vhcr->in_modifier &
494 QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
495 func.max_eq :
496 rounddown_pow_of_two(func.max_eq);
497 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
498 size = func.rsvd_eqs;
499 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
500 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000501
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200502 size = priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000503 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200504 size = dev->caps.num_mpts;
505 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000506
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200507 size = priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000508 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200509 size = dev->caps.num_mtts;
510 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000511
512 size = dev->caps.num_mgms + dev->caps.num_amgms;
513 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200514 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000515
Matan Barakd57febe2014-12-11 10:57:57 +0200516 size = QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG |
517 QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG;
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200518 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200519
520 size = dev->caps.reserved_lkey + ((slave << 8) & 0xFF00);
521 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET);
Moshe Shemeshb42959d2016-09-22 12:11:16 +0300522
523 if (vhcr->in_modifier & QUERY_FUNC_CAP_SUPPORTS_VST_QINQ)
524 slave_state->vst_qinq_supported = true;
525
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000526 } else
527 err = -EINVAL;
528
529 return err;
530}
531
Matan Barak225c6c82014-11-13 14:45:28 +0200532int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u8 gen_or_port,
Jack Morgenstein47605df2012-08-03 08:40:57 +0000533 struct mlx4_func_cap *func_cap)
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000534{
535 struct mlx4_cmd_mailbox *mailbox;
536 u32 *outbox;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000537 u8 field, op_modifier;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300538 u32 size, qkey;
Jack Morgensteineb456a62013-11-03 10:03:24 +0200539 int err = 0, quotas = 0;
Matan Barak7ae0e402014-11-13 14:45:32 +0200540 u32 in_modifier;
Moshe Shemeshb42959d2016-09-22 12:11:16 +0300541 u32 slave_caps;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000542
Jack Morgenstein47605df2012-08-03 08:40:57 +0000543 op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
Moshe Shemeshb42959d2016-09-22 12:11:16 +0300544 slave_caps = QUERY_FUNC_CAP_SUPPORTS_VST_QINQ |
Matan Barak7ae0e402014-11-13 14:45:32 +0200545 QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS;
Moshe Shemeshb42959d2016-09-22 12:11:16 +0300546 in_modifier = op_modifier ? gen_or_port : slave_caps;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000547
548 mailbox = mlx4_alloc_cmd_mailbox(dev);
549 if (IS_ERR(mailbox))
550 return PTR_ERR(mailbox);
551
Matan Barak7ae0e402014-11-13 14:45:32 +0200552 err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, op_modifier,
Jack Morgenstein47605df2012-08-03 08:40:57 +0000553 MLX4_CMD_QUERY_FUNC_CAP,
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000554 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
555 if (err)
556 goto out;
557
558 outbox = mailbox->buf;
559
Jack Morgenstein47605df2012-08-03 08:40:57 +0000560 if (!op_modifier) {
561 MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
562 if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
563 mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
564 err = -EPROTONOSUPPORT;
565 goto out;
566 }
567 func_cap->flags = field;
Jack Morgensteineb456a62013-11-03 10:03:24 +0200568 quotas = !!(func_cap->flags & QUERY_FUNC_CAP_FLAG_QUOTAS);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000569
570 MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
571 func_cap->num_ports = field;
572
573 MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
574 func_cap->pf_context_behaviour = size;
575
Jack Morgensteineb456a62013-11-03 10:03:24 +0200576 if (quotas) {
577 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
578 func_cap->qp_quota = size & 0xFFFFFF;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000579
Jack Morgensteineb456a62013-11-03 10:03:24 +0200580 MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
581 func_cap->srq_quota = size & 0xFFFFFF;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000582
Jack Morgensteineb456a62013-11-03 10:03:24 +0200583 MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
584 func_cap->cq_quota = size & 0xFFFFFF;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000585
Jack Morgensteineb456a62013-11-03 10:03:24 +0200586 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
587 func_cap->mpt_quota = size & 0xFFFFFF;
588
589 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
590 func_cap->mtt_quota = size & 0xFFFFFF;
591
592 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
593 func_cap->mcg_quota = size & 0xFFFFFF;
594
595 } else {
596 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
597 func_cap->qp_quota = size & 0xFFFFFF;
598
599 MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
600 func_cap->srq_quota = size & 0xFFFFFF;
601
602 MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
603 func_cap->cq_quota = size & 0xFFFFFF;
604
605 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
606 func_cap->mpt_quota = size & 0xFFFFFF;
607
608 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
609 func_cap->mtt_quota = size & 0xFFFFFF;
610
611 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
612 func_cap->mcg_quota = size & 0xFFFFFF;
613 }
Jack Morgenstein47605df2012-08-03 08:40:57 +0000614 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
615 func_cap->max_eq = size & 0xFFFFFF;
616
617 MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
618 func_cap->reserved_eq = size & 0xFFFFFF;
619
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200620 if (func_cap->flags & QUERY_FUNC_CAP_FLAG_RESD_LKEY) {
621 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET);
622 func_cap->reserved_lkey = size;
623 } else {
624 func_cap->reserved_lkey = 0;
625 }
626
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200627 func_cap->extra_flags = 0;
628
629 /* Mailbox data from 0x6c and onward should only be treated if
630 * QUERY_FUNC_CAP_FLAG_VALID_MAILBOX is set in func_cap->flags
631 */
632 if (func_cap->flags & QUERY_FUNC_CAP_FLAG_VALID_MAILBOX) {
633 MLX4_GET(size, outbox, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
634 if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG)
635 func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_BF_RES_QP;
Matan Barakd57febe2014-12-11 10:57:57 +0200636 if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG)
637 func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_A0_RES_QP;
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200638 }
639
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000640 goto out;
641 }
642
Jack Morgenstein47605df2012-08-03 08:40:57 +0000643 /* logical port query */
644 if (gen_or_port > dev->caps.num_ports) {
645 err = -EINVAL;
646 goto out;
647 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000648
Hadar Hen Zioneb177112013-12-19 21:20:11 +0200649 MLX4_GET(func_cap->flags1, outbox, QUERY_FUNC_CAP_FLAGS1_OFFSET);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000650 if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
Jack Morgensteinbc828782014-05-29 16:31:00 +0300651 if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000652 mlx4_err(dev, "VLAN is enforced on this port\n");
653 err = -EPROTONOSUPPORT;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000654 goto out;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000655 }
656
Hadar Hen Zioneb177112013-12-19 21:20:11 +0200657 if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_MAC) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000658 mlx4_err(dev, "Force mac is enabled on this port\n");
659 err = -EPROTONOSUPPORT;
660 goto out;
661 }
662 } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
Hadar Hen Zion73e74ab2013-12-19 21:20:10 +0200663 MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
664 if (field & QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID) {
Joe Perches1a91de22014-05-07 12:52:57 -0700665 mlx4_err(dev, "phy_wqe_gid is enforced on this ib port\n");
Jack Morgenstein47605df2012-08-03 08:40:57 +0000666 err = -EPROTONOSUPPORT;
667 goto out;
668 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000669 }
670
Jack Morgenstein47605df2012-08-03 08:40:57 +0000671 MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
672 func_cap->physical_port = field;
673 if (func_cap->physical_port != gen_or_port) {
674 err = -ENOSYS;
675 goto out;
676 }
677
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300678 if (func_cap->flags1 & QUERY_FUNC_CAP_VF_ENABLE_QP0) {
679 MLX4_GET(qkey, outbox, QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
680 func_cap->qp0_qkey = qkey;
681 } else {
682 func_cap->qp0_qkey = 0;
683 }
684
Jack Morgenstein47605df2012-08-03 08:40:57 +0000685 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
686 func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
687
688 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
689 func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
690
691 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
692 func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
693
694 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
695 func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
696
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200697 if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_NIC_INFO)
698 MLX4_GET(func_cap->phys_port_id, outbox,
699 QUERY_FUNC_CAP_PHYS_PORT_ID);
700
Moshe Shemeshc9cc5992016-09-22 12:11:12 +0300701 MLX4_GET(func_cap->flags0, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +0300702
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000703 /* All other resources are allocated by the master, but we still report
704 * 'num' and 'reserved' capabilities as follows:
705 * - num remains the maximum resource index
706 * - 'num - reserved' is the total available objects of a resource, but
707 * resource indices may be less than 'reserved'
708 * TODO: set per-resource quotas */
709
710out:
711 mlx4_free_cmd_mailbox(dev, mailbox);
712
713 return err;
714}
715
Moni Shouad8ae9142016-01-14 17:50:32 +0200716static void disable_unsupported_roce_caps(void *buf);
717
Roland Dreier225c7b12007-05-08 18:00:38 -0700718int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
719{
720 struct mlx4_cmd_mailbox *mailbox;
721 u32 *outbox;
722 u8 field;
Or Gerlitzccf86322011-07-07 19:19:29 +0000723 u32 field32, flags, ext_flags;
Roland Dreier225c7b12007-05-08 18:00:38 -0700724 u16 size;
725 u16 stat_rate;
726 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700727 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700728
729#define QUERY_DEV_CAP_OUT_SIZE 0x100
730#define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
731#define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
732#define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
733#define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
734#define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
735#define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
736#define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
737#define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
738#define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
739#define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
740#define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
741#define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
742#define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
743#define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
744#define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
745#define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
746#define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
747#define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
Matan Barak7ae0e402014-11-13 14:45:32 +0200748#define QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET 0x26
Roland Dreier225c7b12007-05-08 18:00:38 -0700749#define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
750#define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
751#define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
Eli Cohenb832be12008-04-16 21:09:27 -0700752#define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300753#define QUERY_DEV_CAP_RSS_OFFSET 0x2e
Roland Dreier225c7b12007-05-08 18:00:38 -0700754#define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
755#define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
Ido Shamay51af33c2015-04-02 16:31:20 +0300756#define QUERY_DEV_CAP_PORT_BEACON_OFFSET 0x34
Roland Dreier225c7b12007-05-08 18:00:38 -0700757#define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
758#define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
759#define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
Dotan Barak149983af2007-06-26 15:55:28 +0300760#define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
Roland Dreier225c7b12007-05-08 18:00:38 -0700761#define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
762#define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000763#define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
Roland Dreier225c7b12007-05-08 18:00:38 -0700764#define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
Or Gerlitzccf86322011-07-07 19:19:29 +0000765#define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
Roland Dreier225c7b12007-05-08 18:00:38 -0700766#define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
767#define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
768#define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
769#define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
770#define QUERY_DEV_CAP_BF_OFFSET 0x4c
771#define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
772#define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
773#define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
774#define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
775#define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
776#define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
777#define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
Moshe Shemesh7c3d21c2016-09-22 12:11:13 +0300778#define QUERY_DEV_CAP_SVLAN_BY_QP_OFFSET 0x5D
Roland Dreier225c7b12007-05-08 18:00:38 -0700779#define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
780#define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
781#define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
782#define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
783#define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700784#define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
785#define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000786#define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
Matan Barak0b131562015-03-30 17:45:25 +0300787#define QUERY_DEV_CAP_PORT_FLOWSTATS_COUNTERS_OFFSET 0x70
Rony Efraim3f7fb022013-04-25 05:22:28 +0000788#define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
Matan Barak4de65802013-11-07 15:25:14 +0200789#define QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET 0x74
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000790#define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
791#define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
Ido Shamay77507aa2014-09-18 11:50:59 +0300792#define QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE 0x7a
Shani Michaelid237baa2015-03-05 20:16:12 +0200793#define QUERY_DEV_CAP_ECN_QCN_VER_OFFSET 0x7b
Roland Dreier225c7b12007-05-08 18:00:38 -0700794#define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
795#define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
796#define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
797#define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
798#define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
799#define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
800#define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
801#define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
802#define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
803#define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
Roland Dreier95d04f02008-07-23 08:12:26 -0700804#define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
Matan Barakd475c952014-11-02 16:26:17 +0200805#define QUERY_DEV_CAP_CONFIG_DEV_OFFSET 0x94
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +0300806#define QUERY_DEV_CAP_PHV_EN_OFFSET 0x96
Roland Dreier225c7b12007-05-08 18:00:38 -0700807#define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
808#define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
Saeed Mahameeda53e3e82014-10-27 11:37:38 +0200809#define QUERY_DEV_CAP_ETH_BACKPL_OFFSET 0x9c
Mark Blochc7c122e2016-07-19 20:54:56 +0300810#define QUERY_DEV_CAP_DIAG_RPRT_PER_PORT 0x9c
Matan Barak955154f2013-01-30 23:07:10 +0000811#define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200812#define QUERY_DEV_CAP_VXLAN 0x9e
Jack Morgenstein114840c2014-06-01 11:53:50 +0300813#define QUERY_DEV_CAP_MAD_DEMUX_OFFSET 0xb0
Matan Barak7d077cd2014-12-11 10:58:00 +0200814#define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET 0xa8
815#define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET 0xac
Or Gerlitzfc31e252015-03-18 14:57:34 +0200816#define QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET 0xcc
817#define QUERY_DEV_CAP_QP_RATE_LIMIT_MAX_OFFSET 0xd0
818#define QUERY_DEV_CAP_QP_RATE_LIMIT_MIN_OFFSET 0xd2
819
Roland Dreier225c7b12007-05-08 18:00:38 -0700820
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300821 dev_cap->flags2 = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700822 mailbox = mlx4_alloc_cmd_mailbox(dev);
823 if (IS_ERR(mailbox))
824 return PTR_ERR(mailbox);
825 outbox = mailbox->buf;
826
827 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
Jack Morgenstein401453a2012-05-30 09:14:55 +0000828 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700829 if (err)
830 goto out;
831
Moni Shouad8ae9142016-01-14 17:50:32 +0200832 if (mlx4_is_mfunc(dev))
833 disable_unsupported_roce_caps(outbox);
Roland Dreier225c7b12007-05-08 18:00:38 -0700834 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
835 dev_cap->reserved_qps = 1 << (field & 0xf);
836 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
837 dev_cap->max_qps = 1 << (field & 0x1f);
838 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
839 dev_cap->reserved_srqs = 1 << (field >> 4);
840 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
841 dev_cap->max_srqs = 1 << (field & 0x1f);
842 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
843 dev_cap->max_cq_sz = 1 << field;
844 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
845 dev_cap->reserved_cqs = 1 << (field & 0xf);
846 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
847 dev_cap->max_cqs = 1 << (field & 0x1f);
848 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
849 dev_cap->max_mpts = 1 << (field & 0x3f);
850 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
Matan Barak7c68dd42014-11-13 14:45:27 +0200851 dev_cap->reserved_eqs = 1 << (field & 0xf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700852 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
Jack Morgenstein59208692007-12-10 05:25:23 +0200853 dev_cap->max_eqs = 1 << (field & 0xf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700854 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
855 dev_cap->reserved_mtts = 1 << (field >> 4);
Roland Dreier225c7b12007-05-08 18:00:38 -0700856 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
857 dev_cap->reserved_mrws = 1 << (field & 0xf);
Matan Barak7ae0e402014-11-13 14:45:32 +0200858 MLX4_GET(size, outbox, QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET);
859 dev_cap->num_sys_eqs = size & 0xfff;
Roland Dreier225c7b12007-05-08 18:00:38 -0700860 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
861 dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
862 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
863 dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
Eli Cohenb832be12008-04-16 21:09:27 -0700864 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
865 field &= 0x1f;
866 if (!field)
867 dev_cap->max_gso_sz = 0;
868 else
869 dev_cap->max_gso_sz = 1 << field;
870
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300871 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
872 if (field & 0x20)
873 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
874 if (field & 0x10)
875 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
876 field &= 0xf;
877 if (field) {
878 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
879 dev_cap->max_rss_tbl_sz = 1 << field;
880 } else
881 dev_cap->max_rss_tbl_sz = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700882 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
883 dev_cap->max_rdma_global = 1 << (field & 0x3f);
884 MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
885 dev_cap->local_ca_ack_delay = field & 0x1f;
Roland Dreier225c7b12007-05-08 18:00:38 -0700886 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -0700887 dev_cap->num_ports = field & 0xf;
Dotan Barak149983af2007-06-26 15:55:28 +0300888 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
Eran Ben Elishafab9adf2015-04-21 15:46:34 +0300889 dev_cap->max_msg_sz = 1 << (field & 0x1f);
Matan Barak0b131562015-03-30 17:45:25 +0300890 MLX4_GET(field, outbox, QUERY_DEV_CAP_PORT_FLOWSTATS_COUNTERS_OFFSET);
891 if (field & 0x10)
892 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000893 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
894 if (field & 0x80)
895 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
896 dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
Marina Varshaver0e451e82016-02-18 18:31:06 +0200897 if (field & 0x20)
898 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_UC_MC_SNIFFER;
Ido Shamay51af33c2015-04-02 16:31:20 +0300899 MLX4_GET(field, outbox, QUERY_DEV_CAP_PORT_BEACON_OFFSET);
900 if (field & 0x80)
901 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PORT_BEACON;
Matan Barak4de65802013-11-07 15:25:14 +0200902 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
903 if (field & 0x80)
904 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_IPOIB;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000905 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
906 dev_cap->fs_max_num_qp_per_entry = field;
Shani Michaelid237baa2015-03-05 20:16:12 +0200907 MLX4_GET(field, outbox, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
908 if (field & 0x1)
909 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QCN;
Roland Dreier225c7b12007-05-08 18:00:38 -0700910 MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
911 dev_cap->stat_rate_support = stat_rate;
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000912 MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
913 if (field & 0x80)
914 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
Or Gerlitzccf86322011-07-07 19:19:29 +0000915 MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
Or Gerlitz52eafc62011-06-15 14:41:42 +0000916 MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
Or Gerlitzccf86322011-07-07 19:19:29 +0000917 dev_cap->flags = flags | (u64)ext_flags << 32;
Roland Dreier225c7b12007-05-08 18:00:38 -0700918 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
919 dev_cap->reserved_uars = field >> 4;
920 MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
921 dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
922 MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
923 dev_cap->min_page_sz = 1 << field;
924
925 MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
926 if (field & 0x80) {
927 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
928 dev_cap->bf_reg_size = 1 << (field & 0x1f);
929 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
Roland Dreierf5a49532011-01-10 17:42:05 -0800930 if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
Eli Cohen58d74bb2010-11-10 12:52:37 +0000931 field = 3;
Roland Dreier225c7b12007-05-08 18:00:38 -0700932 dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
Roland Dreier225c7b12007-05-08 18:00:38 -0700933 } else {
934 dev_cap->bf_reg_size = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700935 }
936
937 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
938 dev_cap->max_sq_sg = field;
939 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
940 dev_cap->max_sq_desc_sz = size;
941
Moshe Shemesh7c3d21c2016-09-22 12:11:13 +0300942 MLX4_GET(field, outbox, QUERY_DEV_CAP_SVLAN_BY_QP_OFFSET);
943 if (field & 0x1)
944 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SVLAN_BY_QP;
Roland Dreier225c7b12007-05-08 18:00:38 -0700945 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
946 dev_cap->max_qp_per_mcg = 1 << field;
947 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
948 dev_cap->reserved_mgms = field & 0xf;
949 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
950 dev_cap->max_mcgs = 1 << field;
951 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
952 dev_cap->reserved_pds = field >> 4;
953 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
954 dev_cap->max_pds = 1 << (field & 0x3f);
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700955 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
956 dev_cap->reserved_xrcds = field >> 4;
Dotan Barak426dd002012-08-23 14:09:04 +0000957 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700958 dev_cap->max_xrcds = 1 << (field & 0x1f);
Roland Dreier225c7b12007-05-08 18:00:38 -0700959
960 MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
961 dev_cap->rdmarc_entry_sz = size;
962 MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
963 dev_cap->qpc_entry_sz = size;
964 MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
965 dev_cap->aux_entry_sz = size;
966 MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
967 dev_cap->altc_entry_sz = size;
968 MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
969 dev_cap->eqc_entry_sz = size;
970 MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
971 dev_cap->cqc_entry_sz = size;
972 MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
973 dev_cap->srq_entry_sz = size;
974 MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
975 dev_cap->cmpt_entry_sz = size;
976 MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
977 dev_cap->mtt_entry_sz = size;
978 MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
979 dev_cap->dmpt_entry_sz = size;
980
981 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
982 dev_cap->max_srq_sz = 1 << field;
983 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
984 dev_cap->max_qp_sz = 1 << field;
985 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
986 dev_cap->resize_srq = field & 1;
987 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
988 dev_cap->max_rq_sg = field;
989 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
990 dev_cap->max_rq_desc_sz = size;
Ido Shamay77507aa2014-09-18 11:50:59 +0300991 MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
Ido Shamayd019fcb2015-04-02 16:31:13 +0300992 if (field & (1 << 4))
993 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QOS_VPP;
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +0200994 if (field & (1 << 5))
995 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL;
Ido Shamay77507aa2014-09-18 11:50:59 +0300996 if (field & (1 << 6))
997 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
998 if (field & (1 << 7))
999 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
Roland Dreier225c7b12007-05-08 18:00:38 -07001000 MLX4_GET(dev_cap->bmme_flags, outbox,
1001 QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
Moni Shouad8ae9142016-01-14 17:50:32 +02001002 if (dev_cap->bmme_flags & MLX4_FLAG_ROCE_V1_V2)
1003 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ROCE_V1_V2;
Moni Shoua59e14e32015-02-03 16:48:32 +02001004 if (dev_cap->bmme_flags & MLX4_FLAG_PORT_REMAP)
1005 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PORT_REMAP;
Matan Barakd475c952014-11-02 16:26:17 +02001006 MLX4_GET(field, outbox, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
1007 if (field & 0x20)
1008 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CONFIG_DEV;
Muhammad Mahajna78500b82015-04-02 16:31:22 +03001009 if (field & (1 << 2))
1010 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +03001011 MLX4_GET(field, outbox, QUERY_DEV_CAP_PHV_EN_OFFSET);
1012 if (field & 0x80)
1013 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PHV_EN;
1014 if (field & 0x40)
1015 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN;
1016
Roland Dreier225c7b12007-05-08 18:00:38 -07001017 MLX4_GET(dev_cap->reserved_lkey, outbox,
1018 QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
Saeed Mahameeda53e3e82014-10-27 11:37:38 +02001019 MLX4_GET(field32, outbox, QUERY_DEV_CAP_ETH_BACKPL_OFFSET);
1020 if (field32 & (1 << 0))
1021 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP;
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +02001022 if (field32 & (1 << 7))
1023 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT;
Mark Blochc7c122e2016-07-19 20:54:56 +03001024 MLX4_GET(field32, outbox, QUERY_DEV_CAP_DIAG_RPRT_PER_PORT);
1025 if (field32 & (1 << 17))
1026 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DIAG_PER_PORT;
Matan Barak955154f2013-01-30 23:07:10 +00001027 MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
1028 if (field & 1<<6)
Or Gerlitz5930e8d2013-10-15 16:55:22 +02001029 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001030 MLX4_GET(field, outbox, QUERY_DEV_CAP_VXLAN);
1031 if (field & 1<<3)
1032 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS;
Ido Shamay3742cc62015-04-02 16:31:17 +03001033 if (field & (1 << 5))
1034 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG;
Roland Dreier225c7b12007-05-08 18:00:38 -07001035 MLX4_GET(dev_cap->max_icm_sz, outbox,
1036 QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001037 if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
1038 MLX4_GET(dev_cap->max_counters, outbox,
1039 QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001040
Jack Morgenstein114840c2014-06-01 11:53:50 +03001041 MLX4_GET(field32, outbox,
1042 QUERY_DEV_CAP_MAD_DEMUX_OFFSET);
1043 if (field32 & (1 << 0))
1044 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_MAD_DEMUX;
1045
Matan Barak7d077cd2014-12-11 10:58:00 +02001046 MLX4_GET(dev_cap->dmfs_high_rate_qpn_base, outbox,
1047 QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET);
1048 dev_cap->dmfs_high_rate_qpn_base &= MGM_QPN_MASK;
1049 MLX4_GET(dev_cap->dmfs_high_rate_qpn_range, outbox,
1050 QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET);
1051 dev_cap->dmfs_high_rate_qpn_range &= MGM_QPN_MASK;
1052
Or Gerlitzfc31e252015-03-18 14:57:34 +02001053 MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET);
1054 dev_cap->rl_caps.num_rates = size;
1055 if (dev_cap->rl_caps.num_rates) {
1056 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT;
1057 MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_MAX_OFFSET);
1058 dev_cap->rl_caps.max_val = size & 0xfff;
1059 dev_cap->rl_caps.max_unit = size >> 14;
1060 MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_MIN_OFFSET);
1061 dev_cap->rl_caps.min_val = size & 0xfff;
1062 dev_cap->rl_caps.min_unit = size >> 14;
1063 }
1064
Rony Efraim3f7fb022013-04-25 05:22:28 +00001065 MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001066 if (field32 & (1 << 16))
1067 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP;
Maor Gottlieb9a892832015-10-15 14:44:38 +03001068 if (field32 & (1 << 18))
1069 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB;
1070 if (field32 & (1 << 19))
1071 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_LB_SRC_CHK;
Rony Efraim3f7fb022013-04-25 05:22:28 +00001072 if (field32 & (1 << 26))
1073 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
Rony Efraime6b6a232013-04-25 05:22:29 +00001074 if (field32 & (1 << 20))
1075 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
Matan Barakde966c52014-11-13 14:45:33 +02001076 if (field32 & (1 << 21))
1077 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_80_VFS;
Rony Efraim3f7fb022013-04-25 05:22:28 +00001078
Matan Barak431df8c2014-12-11 10:57:59 +02001079 for (i = 1; i <= dev_cap->num_ports; i++) {
1080 err = mlx4_QUERY_PORT(dev, i, dev_cap->port_cap + i);
1081 if (err)
1082 goto out;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001083 }
1084
Roland Dreier225c7b12007-05-08 18:00:38 -07001085 /*
1086 * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
1087 * we can't use any EQs whose doorbell falls on that page,
1088 * even if the EQ itself isn't reserved.
1089 */
Matan Barak7ae0e402014-11-13 14:45:32 +02001090 if (dev_cap->num_sys_eqs == 0)
1091 dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
1092 dev_cap->reserved_eqs);
1093 else
1094 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SYS_EQS;
Roland Dreier225c7b12007-05-08 18:00:38 -07001095
Or Gerlitzc78e25e2014-12-14 16:18:05 +02001096out:
1097 mlx4_free_cmd_mailbox(dev, mailbox);
1098 return err;
1099}
1100
1101void mlx4_dev_cap_dump(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
1102{
1103 if (dev_cap->bf_reg_size > 0)
1104 mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
1105 dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
1106 else
1107 mlx4_dbg(dev, "BlueFlame not available\n");
1108
1109 mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
1110 dev_cap->bmme_flags, dev_cap->reserved_lkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07001111 mlx4_dbg(dev, "Max ICM size %lld MB\n",
1112 (unsigned long long) dev_cap->max_icm_sz >> 20);
1113 mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
1114 dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
1115 mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
1116 dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
1117 mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
1118 dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
Matan Barak7ae0e402014-11-13 14:45:32 +02001119 mlx4_dbg(dev, "Num sys EQs: %d, max EQs: %d, reserved EQs: %d, entry size: %d\n",
1120 dev_cap->num_sys_eqs, dev_cap->max_eqs, dev_cap->reserved_eqs,
1121 dev_cap->eqc_entry_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -07001122 mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
1123 dev_cap->reserved_mrws, dev_cap->reserved_mtts);
1124 mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
1125 dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
1126 mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
1127 dev_cap->max_pds, dev_cap->reserved_mgms);
1128 mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
1129 dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
1130 mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
Matan Barak431df8c2014-12-11 10:57:59 +02001131 dev_cap->local_ca_ack_delay, 128 << dev_cap->port_cap[1].ib_mtu,
1132 dev_cap->port_cap[1].max_port_width);
Roland Dreier225c7b12007-05-08 18:00:38 -07001133 mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
1134 dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
1135 mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
1136 dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
Eli Cohenb832be12008-04-16 21:09:27 -07001137 mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001138 mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
Shlomo Pongratzb3416f42012-04-29 17:04:25 +03001139 mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
Matan Barak7d077cd2014-12-11 10:58:00 +02001140 mlx4_dbg(dev, "DMFS high rate steer QPn base: %d\n",
1141 dev_cap->dmfs_high_rate_qpn_base);
1142 mlx4_dbg(dev, "DMFS high rate steer QPn range: %d\n",
1143 dev_cap->dmfs_high_rate_qpn_range);
Or Gerlitzfc31e252015-03-18 14:57:34 +02001144
1145 if (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT) {
1146 struct mlx4_rate_limit_caps *rl_caps = &dev_cap->rl_caps;
1147
1148 mlx4_dbg(dev, "QP Rate-Limit: #rates %d, unit/val max %d/%d, min %d/%d\n",
1149 rl_caps->num_rates, rl_caps->max_unit, rl_caps->max_val,
1150 rl_caps->min_unit, rl_caps->min_val);
1151 }
1152
Roland Dreier225c7b12007-05-08 18:00:38 -07001153 dump_dev_cap_flags(dev, dev_cap->flags);
Shlomo Pongratzb3416f42012-04-29 17:04:25 +03001154 dump_dev_cap_flags2(dev, dev_cap->flags2);
Roland Dreier225c7b12007-05-08 18:00:38 -07001155}
1156
Matan Barak431df8c2014-12-11 10:57:59 +02001157int mlx4_QUERY_PORT(struct mlx4_dev *dev, int port, struct mlx4_port_cap *port_cap)
1158{
1159 struct mlx4_cmd_mailbox *mailbox;
1160 u32 *outbox;
1161 u8 field;
1162 u32 field32;
1163 int err;
1164
1165 mailbox = mlx4_alloc_cmd_mailbox(dev);
1166 if (IS_ERR(mailbox))
1167 return PTR_ERR(mailbox);
1168 outbox = mailbox->buf;
1169
1170 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
1171 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
1172 MLX4_CMD_TIME_CLASS_A,
1173 MLX4_CMD_NATIVE);
1174
1175 if (err)
1176 goto out;
1177
1178 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
1179 port_cap->max_vl = field >> 4;
1180 MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
1181 port_cap->ib_mtu = field >> 4;
1182 port_cap->max_port_width = field & 0xf;
1183 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
1184 port_cap->max_gids = 1 << (field & 0xf);
1185 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
1186 port_cap->max_pkeys = 1 << (field & 0xf);
1187 } else {
1188#define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
1189#define QUERY_PORT_MTU_OFFSET 0x01
1190#define QUERY_PORT_ETH_MTU_OFFSET 0x02
1191#define QUERY_PORT_WIDTH_OFFSET 0x06
1192#define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
1193#define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
1194#define QUERY_PORT_MAX_VL_OFFSET 0x0b
1195#define QUERY_PORT_MAC_OFFSET 0x10
1196#define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
1197#define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
1198#define QUERY_PORT_TRANS_CODE_OFFSET 0x20
1199
1200 err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0, MLX4_CMD_QUERY_PORT,
1201 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
1202 if (err)
1203 goto out;
1204
1205 MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
Or Gerlitze34305c2015-12-06 18:07:38 +02001206 port_cap->link_state = (field & 0x80) >> 7;
Matan Barak431df8c2014-12-11 10:57:59 +02001207 port_cap->supported_port_types = field & 3;
1208 port_cap->suggested_type = (field >> 3) & 1;
1209 port_cap->default_sense = (field >> 4) & 1;
Matan Barak7d077cd2014-12-11 10:58:00 +02001210 port_cap->dmfs_optimized_state = (field >> 5) & 1;
Matan Barak431df8c2014-12-11 10:57:59 +02001211 MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
1212 port_cap->ib_mtu = field & 0xf;
1213 MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
1214 port_cap->max_port_width = field & 0xf;
1215 MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
1216 port_cap->max_gids = 1 << (field >> 4);
1217 port_cap->max_pkeys = 1 << (field & 0xf);
1218 MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
1219 port_cap->max_vl = field & 0xf;
Rana Shahoutaf7d5182016-06-21 12:43:59 +03001220 port_cap->max_tc_eth = field >> 4;
Matan Barak431df8c2014-12-11 10:57:59 +02001221 MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
1222 port_cap->log_max_macs = field & 0xf;
1223 port_cap->log_max_vlans = field >> 4;
1224 MLX4_GET(port_cap->eth_mtu, outbox, QUERY_PORT_ETH_MTU_OFFSET);
1225 MLX4_GET(port_cap->def_mac, outbox, QUERY_PORT_MAC_OFFSET);
1226 MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
1227 port_cap->trans_type = field32 >> 24;
1228 port_cap->vendor_oui = field32 & 0xffffff;
1229 MLX4_GET(port_cap->wavelength, outbox, QUERY_PORT_WAVELENGTH_OFFSET);
1230 MLX4_GET(port_cap->trans_code, outbox, QUERY_PORT_TRANS_CODE_OFFSET);
1231 }
1232
1233out:
1234 mlx4_free_cmd_mailbox(dev, mailbox);
1235 return err;
1236}
1237
Matan Barak0b131562015-03-30 17:45:25 +03001238#define DEV_CAP_EXT_2_FLAG_PFC_COUNTERS (1 << 28)
Or Gerlitz383677d2014-12-11 10:57:52 +02001239#define DEV_CAP_EXT_2_FLAG_VLAN_CONTROL (1 << 26)
1240#define DEV_CAP_EXT_2_FLAG_80_VFS (1 << 21)
1241#define DEV_CAP_EXT_2_FLAG_FSM (1 << 20)
1242
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001243int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
1244 struct mlx4_vhcr *vhcr,
1245 struct mlx4_cmd_mailbox *inbox,
1246 struct mlx4_cmd_mailbox *outbox,
1247 struct mlx4_cmd_info *cmd)
1248{
Jack Morgenstein2a4fae12012-08-03 08:40:50 +00001249 u64 flags;
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001250 int err = 0;
1251 u8 field;
Or Gerlitzfc31e252015-03-18 14:57:34 +02001252 u16 field16;
Or Gerlitz383677d2014-12-11 10:57:52 +02001253 u32 bmme_flags, field32;
Matan Barak449fc482014-03-19 18:11:52 +02001254 int real_port;
1255 int slave_port;
1256 int first_port;
1257 struct mlx4_active_ports actv_ports;
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001258
1259 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
1260 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1261 if (err)
1262 return err;
1263
Moni Shouad8ae9142016-01-14 17:50:32 +02001264 disable_unsupported_roce_caps(outbox->buf);
Shani Michaelicc1ade92013-02-06 16:19:10 +00001265 /* add port mng change event capability and disable mw type 1
1266 * unconditionally to slaves
1267 */
Jack Morgenstein2a4fae12012-08-03 08:40:50 +00001268 MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
1269 flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
Shani Michaelicc1ade92013-02-06 16:19:10 +00001270 flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
Matan Barak449fc482014-03-19 18:11:52 +02001271 actv_ports = mlx4_get_active_ports(dev, slave);
1272 first_port = find_first_bit(actv_ports.ports, dev->caps.num_ports);
1273 for (slave_port = 0, real_port = first_port;
1274 real_port < first_port +
1275 bitmap_weight(actv_ports.ports, dev->caps.num_ports);
1276 ++real_port, ++slave_port) {
1277 if (flags & (MLX4_DEV_CAP_FLAG_WOL_PORT1 << real_port))
1278 flags |= MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port;
1279 else
1280 flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
1281 }
1282 for (; slave_port < dev->caps.num_ports; ++slave_port)
1283 flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
Ido Shamay802f42a2015-04-02 16:31:06 +03001284
1285 /* Not exposing RSS IP fragments to guests */
1286 flags &= ~MLX4_DEV_CAP_FLAG_RSS_IP_FRAG;
Jack Morgenstein2a4fae12012-08-03 08:40:50 +00001287 MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
1288
Matan Barak449fc482014-03-19 18:11:52 +02001289 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VL_PORT_OFFSET);
1290 field &= ~0x0F;
1291 field |= bitmap_weight(actv_ports.ports, dev->caps.num_ports) & 0x0F;
1292 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VL_PORT_OFFSET);
1293
Amir Vadai30b40c32013-04-25 05:22:23 +00001294 /* For guests, disable timestamp */
1295 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
1296 field &= 0x7f;
1297 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
1298
Ido Shamay3742cc62015-04-02 16:31:17 +03001299 /* For guests, disable vxlan tunneling and QoS support */
Amir Vadai57352ef2014-03-06 18:28:16 +02001300 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VXLAN);
Ido Shamay3742cc62015-04-02 16:31:17 +03001301 field &= 0xd7;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001302 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VXLAN);
1303
Ido Shamay51af33c2015-04-02 16:31:20 +03001304 /* For guests, disable port BEACON */
1305 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_PORT_BEACON_OFFSET);
1306 field &= 0x7f;
1307 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_PORT_BEACON_OFFSET);
1308
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001309 /* For guests, report Blueflame disabled */
1310 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
1311 field &= 0x7f;
1312 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
1313
Moni Shoua59e14e32015-02-03 16:48:32 +02001314 /* For guests, disable mw type 2 and port remap*/
Amir Vadai57352ef2014-03-06 18:28:16 +02001315 MLX4_GET(bmme_flags, outbox->buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
Shani Michaelicc1ade92013-02-06 16:19:10 +00001316 bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
Moni Shoua59e14e32015-02-03 16:48:32 +02001317 bmme_flags &= ~MLX4_FLAG_PORT_REMAP;
Shani Michaelicc1ade92013-02-06 16:19:10 +00001318 MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
1319
Jack Morgenstein0081c8f2013-03-07 03:46:53 +00001320 /* turn off device-managed steering capability if not enabled */
1321 if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
1322 MLX4_GET(field, outbox->buf,
1323 QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
1324 field &= 0x7f;
1325 MLX4_PUT(outbox->buf, field,
1326 QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
1327 }
Matan Barak4de65802013-11-07 15:25:14 +02001328
1329 /* turn off ipoib managed steering for guests */
Amir Vadai57352ef2014-03-06 18:28:16 +02001330 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
Matan Barak4de65802013-11-07 15:25:14 +02001331 field &= ~0x80;
1332 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
1333
Or Gerlitz383677d2014-12-11 10:57:52 +02001334 /* turn off host side virt features (VST, FSM, etc) for guests */
1335 MLX4_GET(field32, outbox->buf, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1336 field32 &= ~(DEV_CAP_EXT_2_FLAG_VLAN_CONTROL | DEV_CAP_EXT_2_FLAG_80_VFS |
Matan Barak0b131562015-03-30 17:45:25 +03001337 DEV_CAP_EXT_2_FLAG_FSM | DEV_CAP_EXT_2_FLAG_PFC_COUNTERS);
Or Gerlitz383677d2014-12-11 10:57:52 +02001338 MLX4_PUT(outbox->buf, field32, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1339
Shani Michaelid237baa2015-03-05 20:16:12 +02001340 /* turn off QCN for guests */
1341 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
1342 field &= 0xfe;
1343 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
1344
Or Gerlitzfc31e252015-03-18 14:57:34 +02001345 /* turn off QP max-rate limiting for guests */
1346 field16 = 0;
1347 MLX4_PUT(outbox->buf, field16, QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET);
1348
Ido Shamayd019fcb2015-04-02 16:31:13 +03001349 /* turn off QoS per VF support for guests */
1350 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
1351 field &= 0xef;
1352 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
1353
Muhammad Mahajna78500b82015-04-02 16:31:22 +03001354 /* turn off ignore FCS feature for guests */
1355 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
1356 field &= 0xfb;
1357 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
1358
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001359 return 0;
1360}
1361
Moni Shouad8ae9142016-01-14 17:50:32 +02001362static void disable_unsupported_roce_caps(void *buf)
1363{
1364 u32 flags;
1365
1366 MLX4_GET(flags, buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
1367 flags &= ~(1UL << 31);
1368 MLX4_PUT(buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
1369 MLX4_GET(flags, buf, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1370 flags &= ~(1UL << 24);
1371 MLX4_PUT(buf, flags, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1372 MLX4_GET(flags, buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
1373 flags &= ~(MLX4_FLAG_ROCE_V1_V2);
1374 MLX4_PUT(buf, flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
1375}
1376
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001377int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
1378 struct mlx4_vhcr *vhcr,
1379 struct mlx4_cmd_mailbox *inbox,
1380 struct mlx4_cmd_mailbox *outbox,
1381 struct mlx4_cmd_info *cmd)
1382{
Rony Efraim0eb62b92013-04-25 05:22:26 +00001383 struct mlx4_priv *priv = mlx4_priv(dev);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001384 u64 def_mac;
1385 u8 port_type;
Jack Morgenstein66349612012-06-19 11:21:44 +03001386 u16 short_field;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001387 int err;
Rony Efraim948e3062013-06-13 13:19:11 +03001388 int admin_link_state;
Matan Barak449fc482014-03-19 18:11:52 +02001389 int port = mlx4_slave_convert_port(dev, slave,
1390 vhcr->in_modifier & 0xFF);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001391
Jack Morgenstein105c3202012-06-19 11:21:43 +03001392#define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
Rony Efraim948e3062013-06-13 13:19:11 +03001393#define MLX4_PORT_LINK_UP_MASK 0x80
Jack Morgenstein66349612012-06-19 11:21:44 +03001394#define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
1395#define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
Yevgeny Petrilin95f56e72011-12-29 07:42:39 +00001396
Matan Barak449fc482014-03-19 18:11:52 +02001397 if (port < 0)
1398 return -EINVAL;
1399
Jack Morgensteina7401b92014-09-30 12:03:49 +03001400 /* Protect against untrusted guests: enforce that this is the
1401 * QUERY_PORT general query.
1402 */
1403 if (vhcr->op_modifier || vhcr->in_modifier & ~0xFF)
1404 return -EINVAL;
1405
1406 vhcr->in_modifier = port;
Matan Barak449fc482014-03-19 18:11:52 +02001407
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001408 err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
1409 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
1410 MLX4_CMD_NATIVE);
1411
1412 if (!err && dev->caps.function != slave) {
Or Gerlitz0508ad62013-08-01 19:55:00 +03001413 def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001414 MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
1415
1416 /* get port type - currently only eth is enabled */
1417 MLX4_GET(port_type, outbox->buf,
1418 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
1419
Jack Morgenstein105c3202012-06-19 11:21:43 +03001420 /* No link sensing allowed */
1421 port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
1422 /* set port type to currently operating port type */
1423 port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001424
Rony Efraim948e3062013-06-13 13:19:11 +03001425 admin_link_state = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.link_state;
1426 if (IFLA_VF_LINK_STATE_ENABLE == admin_link_state)
1427 port_type |= MLX4_PORT_LINK_UP_MASK;
1428 else if (IFLA_VF_LINK_STATE_DISABLE == admin_link_state)
1429 port_type &= ~MLX4_PORT_LINK_UP_MASK;
Or Gerlitze34305c2015-12-06 18:07:38 +02001430 else if (IFLA_VF_LINK_STATE_AUTO == admin_link_state && mlx4_is_bonded(dev)) {
1431 int other_port = (port == 1) ? 2 : 1;
1432 struct mlx4_port_cap port_cap;
1433
1434 err = mlx4_QUERY_PORT(dev, other_port, &port_cap);
1435 if (err)
1436 goto out;
1437 port_type |= (port_cap.link_state << 7);
1438 }
Rony Efraim948e3062013-06-13 13:19:11 +03001439
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001440 MLX4_PUT(outbox->buf, port_type,
1441 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
Jack Morgenstein66349612012-06-19 11:21:44 +03001442
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001443 if (dev->caps.port_type[vhcr->in_modifier] == MLX4_PORT_TYPE_ETH)
Matan Barak449fc482014-03-19 18:11:52 +02001444 short_field = mlx4_get_slave_num_gids(dev, slave, port);
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001445 else
1446 short_field = 1; /* slave max gids */
Jack Morgenstein66349612012-06-19 11:21:44 +03001447 MLX4_PUT(outbox->buf, short_field,
1448 QUERY_PORT_CUR_MAX_GID_OFFSET);
1449
1450 short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
1451 MLX4_PUT(outbox->buf, short_field,
1452 QUERY_PORT_CUR_MAX_PKEY_OFFSET);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001453 }
Or Gerlitze34305c2015-12-06 18:07:38 +02001454out:
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001455 return err;
1456}
1457
Jack Morgenstein66349612012-06-19 11:21:44 +03001458int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
1459 int *gid_tbl_len, int *pkey_tbl_len)
1460{
1461 struct mlx4_cmd_mailbox *mailbox;
1462 u32 *outbox;
1463 u16 field;
1464 int err;
1465
1466 mailbox = mlx4_alloc_cmd_mailbox(dev);
1467 if (IS_ERR(mailbox))
1468 return PTR_ERR(mailbox);
1469
1470 err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
1471 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
1472 MLX4_CMD_WRAPPED);
1473 if (err)
1474 goto out;
1475
1476 outbox = mailbox->buf;
1477
1478 MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
1479 *gid_tbl_len = field;
1480
1481 MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
1482 *pkey_tbl_len = field;
1483
1484out:
1485 mlx4_free_cmd_mailbox(dev, mailbox);
1486 return err;
1487}
1488EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
1489
Roland Dreier225c7b12007-05-08 18:00:38 -07001490int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
1491{
1492 struct mlx4_cmd_mailbox *mailbox;
1493 struct mlx4_icm_iter iter;
1494 __be64 *pages;
1495 int lg;
1496 int nent = 0;
1497 int i;
1498 int err = 0;
1499 int ts = 0, tc = 0;
1500
1501 mailbox = mlx4_alloc_cmd_mailbox(dev);
1502 if (IS_ERR(mailbox))
1503 return PTR_ERR(mailbox);
Roland Dreier225c7b12007-05-08 18:00:38 -07001504 pages = mailbox->buf;
1505
1506 for (mlx4_icm_first(icm, &iter);
1507 !mlx4_icm_last(&iter);
1508 mlx4_icm_next(&iter)) {
1509 /*
1510 * We have to pass pages that are aligned to their
1511 * size, so find the least significant 1 in the
1512 * address or size and use that as our log2 size.
1513 */
1514 lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
1515 if (lg < MLX4_ICM_PAGE_SHIFT) {
Joe Perches1a91de22014-05-07 12:52:57 -07001516 mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx)\n",
1517 MLX4_ICM_PAGE_SIZE,
1518 (unsigned long long) mlx4_icm_addr(&iter),
1519 mlx4_icm_size(&iter));
Roland Dreier225c7b12007-05-08 18:00:38 -07001520 err = -EINVAL;
1521 goto out;
1522 }
1523
1524 for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
1525 if (virt != -1) {
1526 pages[nent * 2] = cpu_to_be64(virt);
1527 virt += 1 << lg;
1528 }
1529
1530 pages[nent * 2 + 1] =
1531 cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
1532 (lg - MLX4_ICM_PAGE_SHIFT));
1533 ts += 1 << (lg - 10);
1534 ++tc;
1535
1536 if (++nent == MLX4_MAILBOX_SIZE / 16) {
1537 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001538 MLX4_CMD_TIME_CLASS_B,
1539 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001540 if (err)
1541 goto out;
1542 nent = 0;
1543 }
1544 }
1545 }
1546
1547 if (nent)
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001548 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
1549 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001550 if (err)
1551 goto out;
1552
1553 switch (op) {
1554 case MLX4_CMD_MAP_FA:
Joe Perches1a91de22014-05-07 12:52:57 -07001555 mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW\n", tc, ts);
Roland Dreier225c7b12007-05-08 18:00:38 -07001556 break;
1557 case MLX4_CMD_MAP_ICM_AUX:
Joe Perches1a91de22014-05-07 12:52:57 -07001558 mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux\n", tc, ts);
Roland Dreier225c7b12007-05-08 18:00:38 -07001559 break;
1560 case MLX4_CMD_MAP_ICM:
Joe Perches1a91de22014-05-07 12:52:57 -07001561 mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM\n",
1562 tc, ts, (unsigned long long) virt - (ts << 10));
Roland Dreier225c7b12007-05-08 18:00:38 -07001563 break;
1564 }
1565
1566out:
1567 mlx4_free_cmd_mailbox(dev, mailbox);
1568 return err;
1569}
1570
1571int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
1572{
1573 return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
1574}
1575
1576int mlx4_UNMAP_FA(struct mlx4_dev *dev)
1577{
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001578 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
1579 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001580}
1581
1582
1583int mlx4_RUN_FW(struct mlx4_dev *dev)
1584{
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001585 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
1586 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001587}
1588
1589int mlx4_QUERY_FW(struct mlx4_dev *dev)
1590{
1591 struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
1592 struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
1593 struct mlx4_cmd_mailbox *mailbox;
1594 u32 *outbox;
1595 int err = 0;
1596 u64 fw_ver;
Roland Dreierfe409002007-06-07 23:24:36 -07001597 u16 cmd_if_rev;
Roland Dreier225c7b12007-05-08 18:00:38 -07001598 u8 lg;
1599
1600#define QUERY_FW_OUT_SIZE 0x100
1601#define QUERY_FW_VER_OFFSET 0x00
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001602#define QUERY_FW_PPF_ID 0x09
Roland Dreierfe409002007-06-07 23:24:36 -07001603#define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
Roland Dreier225c7b12007-05-08 18:00:38 -07001604#define QUERY_FW_MAX_CMD_OFFSET 0x0f
1605#define QUERY_FW_ERR_START_OFFSET 0x30
1606#define QUERY_FW_ERR_SIZE_OFFSET 0x38
1607#define QUERY_FW_ERR_BAR_OFFSET 0x3c
1608
1609#define QUERY_FW_SIZE_OFFSET 0x00
1610#define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
1611#define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
1612
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001613#define QUERY_FW_COMM_BASE_OFFSET 0x40
1614#define QUERY_FW_COMM_BAR_OFFSET 0x48
1615
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001616#define QUERY_FW_CLOCK_OFFSET 0x50
1617#define QUERY_FW_CLOCK_BAR 0x58
1618
Roland Dreier225c7b12007-05-08 18:00:38 -07001619 mailbox = mlx4_alloc_cmd_mailbox(dev);
1620 if (IS_ERR(mailbox))
1621 return PTR_ERR(mailbox);
1622 outbox = mailbox->buf;
1623
1624 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001625 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001626 if (err)
1627 goto out;
1628
1629 MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
1630 /*
Roland Dreier3e1db332007-06-03 19:47:10 -07001631 * FW subminor version is at more significant bits than minor
Roland Dreier225c7b12007-05-08 18:00:38 -07001632 * version, so swap here.
1633 */
1634 dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
1635 ((fw_ver & 0xffff0000ull) >> 16) |
1636 ((fw_ver & 0x0000ffffull) << 16);
1637
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001638 MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
1639 dev->caps.function = lg;
1640
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001641 if (mlx4_is_slave(dev))
1642 goto out;
1643
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001644
Roland Dreierfe409002007-06-07 23:24:36 -07001645 MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001646 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
1647 cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
Joe Perches1a91de22014-05-07 12:52:57 -07001648 mlx4_err(dev, "Installed FW has unsupported command interface revision %d\n",
Roland Dreierfe409002007-06-07 23:24:36 -07001649 cmd_if_rev);
1650 mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
1651 (int) (dev->caps.fw_ver >> 32),
1652 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1653 (int) dev->caps.fw_ver & 0xffff);
Joe Perches1a91de22014-05-07 12:52:57 -07001654 mlx4_err(dev, "This driver version supports only revisions %d to %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001655 MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
Roland Dreierfe409002007-06-07 23:24:36 -07001656 err = -ENODEV;
1657 goto out;
1658 }
1659
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001660 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
1661 dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
1662
Roland Dreier225c7b12007-05-08 18:00:38 -07001663 MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
1664 cmd->max_cmds = 1 << lg;
1665
Roland Dreierfe409002007-06-07 23:24:36 -07001666 mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001667 (int) (dev->caps.fw_ver >> 32),
1668 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1669 (int) dev->caps.fw_ver & 0xffff,
Roland Dreierfe409002007-06-07 23:24:36 -07001670 cmd_if_rev, cmd->max_cmds);
Roland Dreier225c7b12007-05-08 18:00:38 -07001671
1672 MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
1673 MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
1674 MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
1675 fw->catas_bar = (fw->catas_bar >> 6) * 2;
1676
1677 mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
1678 (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
1679
1680 MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
1681 MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
1682 MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
1683 fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
1684
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001685 MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
1686 MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
1687 fw->comm_bar = (fw->comm_bar >> 6) * 2;
1688 mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
1689 fw->comm_bar, fw->comm_base);
Roland Dreier225c7b12007-05-08 18:00:38 -07001690 mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
1691
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001692 MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
1693 MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
1694 fw->clock_bar = (fw->clock_bar >> 6) * 2;
1695 mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
1696 fw->clock_bar, fw->clock_offset);
1697
Roland Dreier225c7b12007-05-08 18:00:38 -07001698 /*
1699 * Round up number of system pages needed in case
1700 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
1701 */
1702 fw->fw_pages =
1703 ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
1704 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
1705
1706 mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
1707 (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
1708
1709out:
1710 mlx4_free_cmd_mailbox(dev, mailbox);
1711 return err;
1712}
1713
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001714int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1715 struct mlx4_vhcr *vhcr,
1716 struct mlx4_cmd_mailbox *inbox,
1717 struct mlx4_cmd_mailbox *outbox,
1718 struct mlx4_cmd_info *cmd)
1719{
1720 u8 *outbuf;
1721 int err;
1722
1723 outbuf = outbox->buf;
1724 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
1725 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1726 if (err)
1727 return err;
1728
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001729 /* for slaves, set pci PPF ID to invalid and zero out everything
1730 * else except FW version */
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001731 outbuf[0] = outbuf[1] = 0;
1732 memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001733 outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
1734
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001735 return 0;
1736}
1737
Roland Dreier225c7b12007-05-08 18:00:38 -07001738static void get_board_id(void *vsd, char *board_id)
1739{
1740 int i;
1741
1742#define VSD_OFFSET_SIG1 0x00
1743#define VSD_OFFSET_SIG2 0xde
1744#define VSD_OFFSET_MLX_BOARD_ID 0xd0
1745#define VSD_OFFSET_TS_BOARD_ID 0x20
1746
1747#define VSD_SIGNATURE_TOPSPIN 0x5ad
1748
1749 memset(board_id, 0, MLX4_BOARD_ID_LEN);
1750
1751 if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
1752 be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
1753 strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
1754 } else {
1755 /*
1756 * The board ID is a string but the firmware byte
1757 * swaps each 4-byte word before passing it back to
1758 * us. Therefore we need to swab it before printing.
1759 */
David Ahern17d5ceb2015-04-29 16:52:51 -04001760 u32 *bid_u32 = (u32 *)board_id;
1761
1762 for (i = 0; i < 4; ++i) {
1763 u32 *addr;
1764 u32 val;
1765
1766 addr = (u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4);
1767 val = get_unaligned(addr);
1768 val = swab32(val);
1769 put_unaligned(val, &bid_u32[i]);
1770 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001771 }
1772}
1773
1774int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
1775{
1776 struct mlx4_cmd_mailbox *mailbox;
1777 u32 *outbox;
1778 int err;
1779
1780#define QUERY_ADAPTER_OUT_SIZE 0x100
Roland Dreier225c7b12007-05-08 18:00:38 -07001781#define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
1782#define QUERY_ADAPTER_VSD_OFFSET 0x20
1783
1784 mailbox = mlx4_alloc_cmd_mailbox(dev);
1785 if (IS_ERR(mailbox))
1786 return PTR_ERR(mailbox);
1787 outbox = mailbox->buf;
1788
1789 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001790 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001791 if (err)
1792 goto out;
1793
Roland Dreier225c7b12007-05-08 18:00:38 -07001794 MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
1795
1796 get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
1797 adapter->board_id);
1798
1799out:
1800 mlx4_free_cmd_mailbox(dev, mailbox);
1801 return err;
1802}
1803
1804int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
1805{
1806 struct mlx4_cmd_mailbox *mailbox;
1807 __be32 *inbox;
1808 int err;
Matan Barak7d077cd2014-12-11 10:58:00 +02001809 static const u8 a0_dmfs_hw_steering[] = {
1810 [MLX4_STEERING_DMFS_A0_DEFAULT] = 0,
1811 [MLX4_STEERING_DMFS_A0_DYNAMIC] = 1,
1812 [MLX4_STEERING_DMFS_A0_STATIC] = 2,
1813 [MLX4_STEERING_DMFS_A0_DISABLE] = 3
1814 };
Roland Dreier225c7b12007-05-08 18:00:38 -07001815
1816#define INIT_HCA_IN_SIZE 0x200
1817#define INIT_HCA_VERSION_OFFSET 0x000
1818#define INIT_HCA_VERSION 2
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001819#define INIT_HCA_VXLAN_OFFSET 0x0c
Eli Cohenc57e20dcf2009-09-24 11:03:03 -07001820#define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
Roland Dreier225c7b12007-05-08 18:00:38 -07001821#define INIT_HCA_FLAGS_OFFSET 0x014
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +02001822#define INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET 0x018
Roland Dreier225c7b12007-05-08 18:00:38 -07001823#define INIT_HCA_QPC_OFFSET 0x020
1824#define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
1825#define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
1826#define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
1827#define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
1828#define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
1829#define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001830#define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
Ido Shamay77507aa2014-09-18 11:50:59 +03001831#define INIT_HCA_EQE_CQE_STRIDE_OFFSET (INIT_HCA_QPC_OFFSET + 0x3b)
Roland Dreier225c7b12007-05-08 18:00:38 -07001832#define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
1833#define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
1834#define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
1835#define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
Matan Barak7ae0e402014-11-13 14:45:32 +02001836#define INIT_HCA_NUM_SYS_EQS_OFFSET (INIT_HCA_QPC_OFFSET + 0x6a)
Roland Dreier225c7b12007-05-08 18:00:38 -07001837#define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
1838#define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
1839#define INIT_HCA_MCAST_OFFSET 0x0c0
1840#define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
1841#define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
1842#define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001843#define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
Roland Dreier225c7b12007-05-08 18:00:38 -07001844#define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001845#define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
1846#define INIT_HCA_FS_PARAM_OFFSET 0x1d0
1847#define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
1848#define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
Matan Barak7d077cd2014-12-11 10:58:00 +02001849#define INIT_HCA_FS_A0_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x18)
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001850#define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
1851#define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
1852#define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
1853#define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
1854#define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
Roland Dreier225c7b12007-05-08 18:00:38 -07001855#define INIT_HCA_TPT_OFFSET 0x0f0
1856#define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
Shani Michaelie4488342013-02-06 16:19:11 +00001857#define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
Roland Dreier225c7b12007-05-08 18:00:38 -07001858#define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
1859#define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
1860#define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
1861#define INIT_HCA_UAR_OFFSET 0x120
1862#define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
1863#define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
1864
1865 mailbox = mlx4_alloc_cmd_mailbox(dev);
1866 if (IS_ERR(mailbox))
1867 return PTR_ERR(mailbox);
1868 inbox = mailbox->buf;
1869
Roland Dreier225c7b12007-05-08 18:00:38 -07001870 *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
1871
Eli Cohenc57e20dcf2009-09-24 11:03:03 -07001872 *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
1873 (ilog2(cache_line_size()) - 4) << 5;
1874
Roland Dreier225c7b12007-05-08 18:00:38 -07001875#if defined(__LITTLE_ENDIAN)
1876 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
1877#elif defined(__BIG_ENDIAN)
1878 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
1879#else
1880#error Host endianness not defined
1881#endif
1882 /* Check port for UD address vector: */
1883 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
1884
Eli Cohen8ff095e2008-04-16 21:01:10 -07001885 /* Enable IPoIB checksumming if we can: */
1886 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
1887 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
1888
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -07001889 /* Enable QoS support if module parameter set */
Ido Shamay38438f72015-04-02 16:31:18 +03001890 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG && enable_qos)
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -07001891 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
1892
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001893 /* enable counters */
1894 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
1895 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
1896
Ido Shamay802f42a2015-04-02 16:31:06 +03001897 /* Enable RSS spread to fragmented IP packets when supported */
1898 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_RSS_IP_FRAG)
1899 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 13);
1900
Or Gerlitz08ff3232012-10-21 14:59:24 +00001901 /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
1902 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
1903 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
1904 dev->caps.eqe_size = 64;
1905 dev->caps.eqe_factor = 1;
1906 } else {
1907 dev->caps.eqe_size = 32;
1908 dev->caps.eqe_factor = 0;
1909 }
1910
1911 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
1912 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
1913 dev->caps.cqe_size = 64;
Ido Shamay77507aa2014-09-18 11:50:59 +03001914 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
Or Gerlitz08ff3232012-10-21 14:59:24 +00001915 } else {
1916 dev->caps.cqe_size = 32;
1917 }
1918
Ido Shamay77507aa2014-09-18 11:50:59 +03001919 /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
1920 if ((dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) &&
1921 (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE)) {
1922 dev->caps.eqe_size = cache_line_size();
1923 dev->caps.cqe_size = cache_line_size();
1924 dev->caps.eqe_factor = 0;
1925 MLX4_PUT(inbox, (u8)((ilog2(dev->caps.eqe_size) - 5) << 4 |
1926 (ilog2(dev->caps.eqe_size) - 5)),
1927 INIT_HCA_EQE_CQE_STRIDE_OFFSET);
1928
1929 /* User still need to know to support CQE > 32B */
1930 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
1931 }
1932
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +02001933 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT)
1934 *(inbox + INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET / 4) |= cpu_to_be32(1 << 31);
1935
Roland Dreier225c7b12007-05-08 18:00:38 -07001936 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1937
1938 MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
1939 MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
1940 MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
1941 MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
1942 MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
1943 MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
1944 MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
1945 MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
1946 MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
1947 MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
Matan Barak7ae0e402014-11-13 14:45:32 +02001948 MLX4_PUT(inbox, param->num_sys_eqs, INIT_HCA_NUM_SYS_EQS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001949 MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
1950 MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
1951
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001952 /* steering attributes */
1953 if (dev->caps.steering_mode ==
1954 MLX4_STEERING_MODE_DEVICE_MANAGED) {
1955 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
1956 cpu_to_be32(1 <<
1957 INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
Roland Dreier225c7b12007-05-08 18:00:38 -07001958
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001959 MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
1960 MLX4_PUT(inbox, param->log_mc_entry_sz,
1961 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
1962 MLX4_PUT(inbox, param->log_mc_table_sz,
1963 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
1964 /* Enable Ethernet flow steering
1965 * with udp unicast and tcp unicast
1966 */
Matan Barak7d077cd2014-12-11 10:58:00 +02001967 if (dev->caps.dmfs_high_steer_mode !=
1968 MLX4_STEERING_DMFS_A0_STATIC)
1969 MLX4_PUT(inbox,
1970 (u8)(MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
1971 INIT_HCA_FS_ETH_BITS_OFFSET);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001972 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
1973 INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
1974 /* Enable IPoIB flow steering
1975 * with udp unicast and tcp unicast
1976 */
Hadar Hen Zion23537b72013-01-30 23:07:09 +00001977 MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001978 INIT_HCA_FS_IB_BITS_OFFSET);
1979 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
1980 INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
Matan Barak7d077cd2014-12-11 10:58:00 +02001981
1982 if (dev->caps.dmfs_high_steer_mode !=
1983 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
1984 MLX4_PUT(inbox,
1985 ((u8)(a0_dmfs_hw_steering[dev->caps.dmfs_high_steer_mode]
1986 << 6)),
1987 INIT_HCA_FS_A0_OFFSET);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001988 } else {
1989 MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
1990 MLX4_PUT(inbox, param->log_mc_entry_sz,
1991 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1992 MLX4_PUT(inbox, param->log_mc_hash_sz,
1993 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
1994 MLX4_PUT(inbox, param->log_mc_table_sz,
1995 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1996 if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
1997 MLX4_PUT(inbox, (u8) (1 << 3),
1998 INIT_HCA_UC_STEERING_OFFSET);
1999 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002000
2001 /* TPT attributes */
2002
2003 MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
Shani Michaelie4488342013-02-06 16:19:11 +00002004 MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07002005 MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
2006 MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
2007 MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
2008
2009 /* UAR attributes */
2010
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002011 MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07002012 MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
2013
Or Gerlitz7ffdf722013-12-23 16:09:43 +02002014 /* set parser VXLAN attributes */
2015 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS) {
2016 u8 parser_params = 0;
2017 MLX4_PUT(inbox, parser_params, INIT_HCA_VXLAN_OFFSET);
2018 }
2019
Jack Morgenstein5a031082015-01-27 15:58:02 +02002020 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA,
2021 MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002022
2023 if (err)
2024 mlx4_err(dev, "INIT_HCA returns %d\n", err);
2025
2026 mlx4_free_cmd_mailbox(dev, mailbox);
2027 return err;
2028}
2029
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002030int mlx4_QUERY_HCA(struct mlx4_dev *dev,
2031 struct mlx4_init_hca_param *param)
2032{
2033 struct mlx4_cmd_mailbox *mailbox;
2034 __be32 *outbox;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002035 u32 dword_field;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002036 int err;
Or Gerlitz08ff3232012-10-21 14:59:24 +00002037 u8 byte_field;
Matan Barak7d077cd2014-12-11 10:58:00 +02002038 static const u8 a0_dmfs_query_hw_steering[] = {
2039 [0] = MLX4_STEERING_DMFS_A0_DEFAULT,
2040 [1] = MLX4_STEERING_DMFS_A0_DYNAMIC,
2041 [2] = MLX4_STEERING_DMFS_A0_STATIC,
2042 [3] = MLX4_STEERING_DMFS_A0_DISABLE
2043 };
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002044
2045#define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002046#define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002047
2048 mailbox = mlx4_alloc_cmd_mailbox(dev);
2049 if (IS_ERR(mailbox))
2050 return PTR_ERR(mailbox);
2051 outbox = mailbox->buf;
2052
2053 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
2054 MLX4_CMD_QUERY_HCA,
2055 MLX4_CMD_TIME_CLASS_B,
2056 !mlx4_is_slave(dev));
2057 if (err)
2058 goto out;
2059
2060 MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002061 MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002062
2063 /* QPC/EEC/CQC/EQC/RDMARC attributes */
2064
2065 MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
2066 MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
2067 MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
2068 MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
2069 MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
2070 MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
2071 MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
2072 MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
2073 MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
2074 MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
Matan Barak7ae0e402014-11-13 14:45:32 +02002075 MLX4_GET(param->num_sys_eqs, outbox, INIT_HCA_NUM_SYS_EQS_OFFSET);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002076 MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
2077 MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
2078
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002079 MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
2080 if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
2081 param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
2082 } else {
2083 MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
2084 if (byte_field & 0x8)
2085 param->steering_mode = MLX4_STEERING_MODE_B0;
2086 else
2087 param->steering_mode = MLX4_STEERING_MODE_A0;
2088 }
Ido Shamay802f42a2015-04-02 16:31:06 +03002089
2090 if (dword_field & (1 << 13))
2091 param->rss_ip_frags = 1;
2092
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00002093 /* steering attributes */
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002094 if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00002095 MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
2096 MLX4_GET(param->log_mc_entry_sz, outbox,
2097 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
2098 MLX4_GET(param->log_mc_table_sz, outbox,
2099 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
Matan Barak7d077cd2014-12-11 10:58:00 +02002100 MLX4_GET(byte_field, outbox,
2101 INIT_HCA_FS_A0_OFFSET);
2102 param->dmfs_high_steer_mode =
2103 a0_dmfs_query_hw_steering[(byte_field >> 6) & 3];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00002104 } else {
2105 MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
2106 MLX4_GET(param->log_mc_entry_sz, outbox,
2107 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
2108 MLX4_GET(param->log_mc_hash_sz, outbox,
2109 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
2110 MLX4_GET(param->log_mc_table_sz, outbox,
2111 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
2112 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002113
Or Gerlitz08ff3232012-10-21 14:59:24 +00002114 /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
2115 MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
2116 if (byte_field & 0x20) /* 64-bytes eqe enabled */
2117 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
2118 if (byte_field & 0x40) /* 64-bytes cqe enabled */
2119 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
2120
Ido Shamay77507aa2014-09-18 11:50:59 +03002121 /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
2122 MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_STRIDE_OFFSET);
2123 if (byte_field) {
Ido Shamayc3f25112014-12-16 13:28:54 +02002124 param->dev_cap_enabled |= MLX4_DEV_CAP_EQE_STRIDE_ENABLED;
2125 param->dev_cap_enabled |= MLX4_DEV_CAP_CQE_STRIDE_ENABLED;
Ido Shamay77507aa2014-09-18 11:50:59 +03002126 param->cqe_size = 1 << ((byte_field &
2127 MLX4_CQE_SIZE_MASK_STRIDE) + 5);
2128 param->eqe_size = 1 << (((byte_field &
2129 MLX4_EQE_SIZE_MASK_STRIDE) >> 4) + 5);
2130 }
2131
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002132 /* TPT attributes */
2133
2134 MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
Shani Michaelie4488342013-02-06 16:19:11 +00002135 MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002136 MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
2137 MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
2138 MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
2139
2140 /* UAR attributes */
2141
2142 MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
2143 MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
2144
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +03002145 /* phv_check enable */
2146 MLX4_GET(byte_field, outbox, INIT_HCA_CACHELINE_SZ_OFFSET);
2147 if (byte_field & 0x2)
2148 param->phv_check_en = 1;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002149out:
2150 mlx4_free_cmd_mailbox(dev, mailbox);
2151
2152 return err;
2153}
2154
Majd Dibbiny6d6e9962015-01-27 15:58:09 +02002155static int mlx4_hca_core_clock_update(struct mlx4_dev *dev)
2156{
2157 struct mlx4_cmd_mailbox *mailbox;
2158 __be32 *outbox;
2159 int err;
2160
2161 mailbox = mlx4_alloc_cmd_mailbox(dev);
2162 if (IS_ERR(mailbox)) {
2163 mlx4_warn(dev, "hca_core_clock mailbox allocation failed\n");
2164 return PTR_ERR(mailbox);
2165 }
2166 outbox = mailbox->buf;
2167
2168 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
2169 MLX4_CMD_QUERY_HCA,
2170 MLX4_CMD_TIME_CLASS_B,
2171 !mlx4_is_slave(dev));
2172 if (err) {
2173 mlx4_warn(dev, "hca_core_clock update failed\n");
2174 goto out;
2175 }
2176
2177 MLX4_GET(dev->caps.hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
2178
2179out:
2180 mlx4_free_cmd_mailbox(dev, mailbox);
2181
2182 return err;
2183}
2184
Jack Morgenstein980e9002012-08-03 08:40:53 +00002185/* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
2186 * and real QP0 are active, so that the paravirtualized QP0 is ready
2187 * to operate */
2188static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
2189{
2190 struct mlx4_priv *priv = mlx4_priv(dev);
2191 /* irrelevant if not infiniband */
2192 if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
2193 priv->mfunc.master.qp0_state[port].qp0_active)
2194 return 1;
2195 return 0;
2196}
2197
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002198int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
2199 struct mlx4_vhcr *vhcr,
2200 struct mlx4_cmd_mailbox *inbox,
2201 struct mlx4_cmd_mailbox *outbox,
2202 struct mlx4_cmd_info *cmd)
2203{
2204 struct mlx4_priv *priv = mlx4_priv(dev);
Matan Barak449fc482014-03-19 18:11:52 +02002205 int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002206 int err;
2207
Matan Barak449fc482014-03-19 18:11:52 +02002208 if (port < 0)
2209 return -EINVAL;
2210
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002211 if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
2212 return 0;
2213
Jack Morgenstein980e9002012-08-03 08:40:53 +00002214 if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
2215 /* Enable port only if it was previously disabled */
2216 if (!priv->mfunc.master.init_port_ref[port]) {
2217 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
2218 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2219 if (err)
2220 return err;
2221 }
2222 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
2223 } else {
2224 if (slave == mlx4_master_func_num(dev)) {
2225 if (check_qp0_state(dev, slave, port) &&
2226 !priv->mfunc.master.qp0_state[port].port_active) {
2227 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
2228 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2229 if (err)
2230 return err;
2231 priv->mfunc.master.qp0_state[port].port_active = 1;
2232 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
2233 }
2234 } else
2235 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002236 }
2237 ++priv->mfunc.master.init_port_ref[port];
2238 return 0;
2239}
2240
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002241int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
Roland Dreier225c7b12007-05-08 18:00:38 -07002242{
2243 struct mlx4_cmd_mailbox *mailbox;
2244 u32 *inbox;
2245 int err;
2246 u32 flags;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002247 u16 field;
Roland Dreier225c7b12007-05-08 18:00:38 -07002248
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002249 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002250#define INIT_PORT_IN_SIZE 256
2251#define INIT_PORT_FLAGS_OFFSET 0x00
2252#define INIT_PORT_FLAG_SIG (1 << 18)
2253#define INIT_PORT_FLAG_NG (1 << 17)
2254#define INIT_PORT_FLAG_G0 (1 << 16)
2255#define INIT_PORT_VL_SHIFT 4
2256#define INIT_PORT_PORT_WIDTH_SHIFT 8
2257#define INIT_PORT_MTU_OFFSET 0x04
2258#define INIT_PORT_MAX_GID_OFFSET 0x06
2259#define INIT_PORT_MAX_PKEY_OFFSET 0x0a
2260#define INIT_PORT_GUID0_OFFSET 0x10
2261#define INIT_PORT_NODE_GUID_OFFSET 0x18
2262#define INIT_PORT_SI_GUID_OFFSET 0x20
2263
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002264 mailbox = mlx4_alloc_cmd_mailbox(dev);
2265 if (IS_ERR(mailbox))
2266 return PTR_ERR(mailbox);
2267 inbox = mailbox->buf;
Roland Dreier225c7b12007-05-08 18:00:38 -07002268
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002269 flags = 0;
2270 flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
2271 flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
2272 MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07002273
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -07002274 field = 128 << dev->caps.ib_mtu_cap[port];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002275 MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
2276 field = dev->caps.gid_table_len[port];
2277 MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
2278 field = dev->caps.pkey_table_len[port];
2279 MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07002280
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002281 err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002282 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002283
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002284 mlx4_free_cmd_mailbox(dev, mailbox);
2285 } else
2286 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002287 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
Roland Dreier225c7b12007-05-08 18:00:38 -07002288
Majd Dibbiny6d6e9962015-01-27 15:58:09 +02002289 if (!err)
2290 mlx4_hca_core_clock_update(dev);
2291
Roland Dreier225c7b12007-05-08 18:00:38 -07002292 return err;
2293}
2294EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
2295
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002296int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
2297 struct mlx4_vhcr *vhcr,
2298 struct mlx4_cmd_mailbox *inbox,
2299 struct mlx4_cmd_mailbox *outbox,
2300 struct mlx4_cmd_info *cmd)
2301{
2302 struct mlx4_priv *priv = mlx4_priv(dev);
Matan Barak449fc482014-03-19 18:11:52 +02002303 int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002304 int err;
2305
Matan Barak449fc482014-03-19 18:11:52 +02002306 if (port < 0)
2307 return -EINVAL;
2308
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002309 if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
2310 (1 << port)))
2311 return 0;
2312
Jack Morgenstein980e9002012-08-03 08:40:53 +00002313 if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
2314 if (priv->mfunc.master.init_port_ref[port] == 1) {
2315 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
Jack Morgenstein5a031082015-01-27 15:58:02 +02002316 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Jack Morgenstein980e9002012-08-03 08:40:53 +00002317 if (err)
2318 return err;
2319 }
2320 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
2321 } else {
2322 /* infiniband port */
2323 if (slave == mlx4_master_func_num(dev)) {
2324 if (!priv->mfunc.master.qp0_state[port].qp0_active &&
2325 priv->mfunc.master.qp0_state[port].port_active) {
2326 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
Jack Morgenstein5a031082015-01-27 15:58:02 +02002327 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Jack Morgenstein980e9002012-08-03 08:40:53 +00002328 if (err)
2329 return err;
2330 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
2331 priv->mfunc.master.qp0_state[port].port_active = 0;
2332 }
2333 } else
2334 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002335 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002336 --priv->mfunc.master.init_port_ref[port];
2337 return 0;
2338}
2339
Roland Dreier225c7b12007-05-08 18:00:38 -07002340int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
2341{
Jack Morgenstein5a031082015-01-27 15:58:02 +02002342 return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
2343 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
Roland Dreier225c7b12007-05-08 18:00:38 -07002344}
2345EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
2346
2347int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
2348{
Jack Morgenstein5a031082015-01-27 15:58:02 +02002349 return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA,
2350 MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002351}
2352
Or Gerlitzd18f1412014-03-27 14:02:03 +02002353struct mlx4_config_dev {
2354 __be32 update_flags;
Matan Barakd475c952014-11-02 16:26:17 +02002355 __be32 rsvd1[3];
Or Gerlitzd18f1412014-03-27 14:02:03 +02002356 __be16 vxlan_udp_dport;
2357 __be16 rsvd2;
Moni Shouafca83002016-01-14 17:50:36 +02002358 __be16 roce_v2_entropy;
2359 __be16 roce_v2_udp_dport;
Moni Shoua59e14e32015-02-03 16:48:32 +02002360 __be32 roce_flags;
2361 __be32 rsvd4[25];
2362 __be16 rsvd5;
2363 u8 rsvd6;
Matan Barakd475c952014-11-02 16:26:17 +02002364 u8 rx_checksum_val;
Or Gerlitzd18f1412014-03-27 14:02:03 +02002365};
2366
2367#define MLX4_VXLAN_UDP_DPORT (1 << 0)
Moni Shouafca83002016-01-14 17:50:36 +02002368#define MLX4_ROCE_V2_UDP_DPORT BIT(3)
Moni Shoua59e14e32015-02-03 16:48:32 +02002369#define MLX4_DISABLE_RX_PORT BIT(18)
Or Gerlitzd18f1412014-03-27 14:02:03 +02002370
Matan Barakd475c952014-11-02 16:26:17 +02002371static int mlx4_CONFIG_DEV_set(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
Or Gerlitzd18f1412014-03-27 14:02:03 +02002372{
2373 int err;
2374 struct mlx4_cmd_mailbox *mailbox;
2375
2376 mailbox = mlx4_alloc_cmd_mailbox(dev);
2377 if (IS_ERR(mailbox))
2378 return PTR_ERR(mailbox);
2379
2380 memcpy(mailbox->buf, config_dev, sizeof(*config_dev));
2381
2382 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_CONFIG_DEV,
2383 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2384
2385 mlx4_free_cmd_mailbox(dev, mailbox);
2386 return err;
2387}
2388
Matan Barakd475c952014-11-02 16:26:17 +02002389static int mlx4_CONFIG_DEV_get(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
2390{
2391 int err;
2392 struct mlx4_cmd_mailbox *mailbox;
2393
2394 mailbox = mlx4_alloc_cmd_mailbox(dev);
2395 if (IS_ERR(mailbox))
2396 return PTR_ERR(mailbox);
2397
2398 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 1, MLX4_CMD_CONFIG_DEV,
2399 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2400
2401 if (!err)
2402 memcpy(config_dev, mailbox->buf, sizeof(*config_dev));
2403
2404 mlx4_free_cmd_mailbox(dev, mailbox);
2405 return err;
2406}
2407
2408/* Conversion between the HW values and the actual functionality.
2409 * The value represented by the array index,
2410 * and the functionality determined by the flags.
2411 */
2412static const u8 config_dev_csum_flags[] = {
2413 [0] = 0,
2414 [1] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP,
2415 [2] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP |
2416 MLX4_RX_CSUM_MODE_L4,
2417 [3] = MLX4_RX_CSUM_MODE_L4 |
2418 MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP |
2419 MLX4_RX_CSUM_MODE_MULTI_VLAN
2420};
2421
2422int mlx4_config_dev_retrieval(struct mlx4_dev *dev,
2423 struct mlx4_config_dev_params *params)
2424{
Maor Gottlieb6af0a522015-02-03 17:57:16 +02002425 struct mlx4_config_dev config_dev = {0};
Matan Barakd475c952014-11-02 16:26:17 +02002426 int err;
2427 u8 csum_mask;
2428
2429#define CONFIG_DEV_RX_CSUM_MODE_MASK 0x7
2430#define CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET 0
2431#define CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET 4
2432
2433 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CONFIG_DEV))
2434 return -ENOTSUPP;
2435
2436 err = mlx4_CONFIG_DEV_get(dev, &config_dev);
2437 if (err)
2438 return err;
2439
2440 csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET) &
2441 CONFIG_DEV_RX_CSUM_MODE_MASK;
2442
2443 if (csum_mask >= sizeof(config_dev_csum_flags)/sizeof(config_dev_csum_flags[0]))
2444 return -EINVAL;
2445 params->rx_csum_flags_port_1 = config_dev_csum_flags[csum_mask];
2446
2447 csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET) &
2448 CONFIG_DEV_RX_CSUM_MODE_MASK;
2449
2450 if (csum_mask >= sizeof(config_dev_csum_flags)/sizeof(config_dev_csum_flags[0]))
2451 return -EINVAL;
2452 params->rx_csum_flags_port_2 = config_dev_csum_flags[csum_mask];
2453
2454 params->vxlan_udp_dport = be16_to_cpu(config_dev.vxlan_udp_dport);
2455
2456 return 0;
2457}
2458EXPORT_SYMBOL_GPL(mlx4_config_dev_retrieval);
2459
Or Gerlitzd18f1412014-03-27 14:02:03 +02002460int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port)
2461{
2462 struct mlx4_config_dev config_dev;
2463
2464 memset(&config_dev, 0, sizeof(config_dev));
2465 config_dev.update_flags = cpu_to_be32(MLX4_VXLAN_UDP_DPORT);
2466 config_dev.vxlan_udp_dport = udp_port;
2467
Matan Barakd475c952014-11-02 16:26:17 +02002468 return mlx4_CONFIG_DEV_set(dev, &config_dev);
Or Gerlitzd18f1412014-03-27 14:02:03 +02002469}
2470EXPORT_SYMBOL_GPL(mlx4_config_vxlan_port);
2471
Moni Shoua59e14e32015-02-03 16:48:32 +02002472#define CONFIG_DISABLE_RX_PORT BIT(15)
2473int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis)
2474{
2475 struct mlx4_config_dev config_dev;
2476
2477 memset(&config_dev, 0, sizeof(config_dev));
2478 config_dev.update_flags = cpu_to_be32(MLX4_DISABLE_RX_PORT);
2479 if (dis)
2480 config_dev.roce_flags =
2481 cpu_to_be32(CONFIG_DISABLE_RX_PORT);
2482
2483 return mlx4_CONFIG_DEV_set(dev, &config_dev);
2484}
2485
Moni Shouafca83002016-01-14 17:50:36 +02002486int mlx4_config_roce_v2_port(struct mlx4_dev *dev, u16 udp_port)
2487{
2488 struct mlx4_config_dev config_dev;
2489
2490 memset(&config_dev, 0, sizeof(config_dev));
2491 config_dev.update_flags = cpu_to_be32(MLX4_ROCE_V2_UDP_DPORT);
2492 config_dev.roce_v2_udp_dport = cpu_to_be16(udp_port);
2493
2494 return mlx4_CONFIG_DEV_set(dev, &config_dev);
2495}
2496EXPORT_SYMBOL_GPL(mlx4_config_roce_v2_port);
2497
Moni Shoua59e14e32015-02-03 16:48:32 +02002498int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2)
2499{
2500 struct mlx4_cmd_mailbox *mailbox;
2501 struct {
2502 __be32 v_port1;
2503 __be32 v_port2;
2504 } *v2p;
2505 int err;
2506
2507 mailbox = mlx4_alloc_cmd_mailbox(dev);
2508 if (IS_ERR(mailbox))
2509 return -ENOMEM;
2510
2511 v2p = mailbox->buf;
2512 v2p->v_port1 = cpu_to_be32(port1);
2513 v2p->v_port2 = cpu_to_be32(port2);
2514
2515 err = mlx4_cmd(dev, mailbox->dma, 0,
2516 MLX4_SET_PORT_VIRT2PHY, MLX4_CMD_VIRT_PORT_MAP,
2517 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2518
2519 mlx4_free_cmd_mailbox(dev, mailbox);
2520 return err;
2521}
2522
Or Gerlitzd18f1412014-03-27 14:02:03 +02002523
Roland Dreier225c7b12007-05-08 18:00:38 -07002524int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
2525{
2526 int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
2527 MLX4_CMD_SET_ICM_SIZE,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002528 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002529 if (ret)
2530 return ret;
2531
2532 /*
2533 * Round up number of system pages needed in case
2534 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
2535 */
2536 *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
2537 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
2538
2539 return 0;
2540}
2541
2542int mlx4_NOP(struct mlx4_dev *dev)
2543{
2544 /* Input modifier of 0x1f means "finish as soon as possible." */
Jack Morgenstein5a031082015-01-27 15:58:02 +02002545 return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, MLX4_CMD_TIME_CLASS_A,
2546 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002547}
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00002548
Mark Blochbfaf3162016-07-19 20:54:57 +03002549int mlx4_query_diag_counters(struct mlx4_dev *dev, u8 op_modifier,
2550 const u32 offset[],
2551 u32 value[], size_t array_len, u8 port)
2552{
2553 struct mlx4_cmd_mailbox *mailbox;
2554 u32 *outbox;
2555 size_t i;
2556 int ret;
2557
2558 mailbox = mlx4_alloc_cmd_mailbox(dev);
2559 if (IS_ERR(mailbox))
2560 return PTR_ERR(mailbox);
2561
2562 outbox = mailbox->buf;
2563
2564 ret = mlx4_cmd_box(dev, 0, mailbox->dma, port, op_modifier,
2565 MLX4_CMD_DIAG_RPRT, MLX4_CMD_TIME_CLASS_A,
2566 MLX4_CMD_NATIVE);
2567 if (ret)
2568 goto out;
2569
2570 for (i = 0; i < array_len; i++) {
2571 if (offset[i] > MLX4_MAILBOX_SIZE) {
2572 ret = -EINVAL;
2573 goto out;
2574 }
2575
2576 MLX4_GET(value[i], outbox, offset[i]);
2577 }
2578
2579out:
2580 mlx4_free_cmd_mailbox(dev, mailbox);
2581 return ret;
2582}
2583EXPORT_SYMBOL(mlx4_query_diag_counters);
2584
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02002585int mlx4_get_phys_port_id(struct mlx4_dev *dev)
2586{
2587 u8 port;
2588 u32 *outbox;
2589 struct mlx4_cmd_mailbox *mailbox;
2590 u32 in_mod;
2591 u32 guid_hi, guid_lo;
2592 int err, ret = 0;
2593#define MOD_STAT_CFG_PORT_OFFSET 8
2594#define MOD_STAT_CFG_GUID_H 0X14
2595#define MOD_STAT_CFG_GUID_L 0X1c
2596
2597 mailbox = mlx4_alloc_cmd_mailbox(dev);
2598 if (IS_ERR(mailbox))
2599 return PTR_ERR(mailbox);
2600 outbox = mailbox->buf;
2601
2602 for (port = 1; port <= dev->caps.num_ports; port++) {
2603 in_mod = port << MOD_STAT_CFG_PORT_OFFSET;
2604 err = mlx4_cmd_box(dev, 0, mailbox->dma, in_mod, 0x2,
2605 MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
2606 MLX4_CMD_NATIVE);
2607 if (err) {
2608 mlx4_err(dev, "Fail to get port %d uplink guid\n",
2609 port);
2610 ret = err;
2611 } else {
2612 MLX4_GET(guid_hi, outbox, MOD_STAT_CFG_GUID_H);
2613 MLX4_GET(guid_lo, outbox, MOD_STAT_CFG_GUID_L);
2614 dev->caps.phys_port_id[port] = (u64)guid_lo |
2615 (u64)guid_hi << 32;
2616 }
2617 }
2618 mlx4_free_cmd_mailbox(dev, mailbox);
2619 return ret;
2620}
2621
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00002622#define MLX4_WOL_SETUP_MODE (5 << 28)
2623int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
2624{
2625 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
2626
2627 return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002628 MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
2629 MLX4_CMD_NATIVE);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00002630}
2631EXPORT_SYMBOL_GPL(mlx4_wol_read);
2632
2633int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
2634{
2635 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
2636
2637 return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002638 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00002639}
2640EXPORT_SYMBOL_GPL(mlx4_wol_write);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002641
2642enum {
2643 ADD_TO_MCG = 0x26,
2644};
2645
2646
2647void mlx4_opreq_action(struct work_struct *work)
2648{
2649 struct mlx4_priv *priv = container_of(work, struct mlx4_priv,
2650 opreq_task);
2651 struct mlx4_dev *dev = &priv->dev;
2652 int num_tasks = atomic_read(&priv->opreq_count);
2653 struct mlx4_cmd_mailbox *mailbox;
2654 struct mlx4_mgm *mgm;
2655 u32 *outbox;
2656 u32 modifier;
2657 u16 token;
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002658 u16 type;
2659 int err;
2660 u32 num_qps;
2661 struct mlx4_qp qp;
2662 int i;
2663 u8 rem_mcg;
2664 u8 prot;
2665
2666#define GET_OP_REQ_MODIFIER_OFFSET 0x08
2667#define GET_OP_REQ_TOKEN_OFFSET 0x14
2668#define GET_OP_REQ_TYPE_OFFSET 0x1a
2669#define GET_OP_REQ_DATA_OFFSET 0x20
2670
2671 mailbox = mlx4_alloc_cmd_mailbox(dev);
2672 if (IS_ERR(mailbox)) {
2673 mlx4_err(dev, "Failed to allocate mailbox for GET_OP_REQ\n");
2674 return;
2675 }
2676 outbox = mailbox->buf;
2677
2678 while (num_tasks) {
2679 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
2680 MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
2681 MLX4_CMD_NATIVE);
2682 if (err) {
Masanari Iida6d3be302013-09-30 23:19:09 +09002683 mlx4_err(dev, "Failed to retrieve required operation: %d\n",
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002684 err);
2685 return;
2686 }
2687 MLX4_GET(modifier, outbox, GET_OP_REQ_MODIFIER_OFFSET);
2688 MLX4_GET(token, outbox, GET_OP_REQ_TOKEN_OFFSET);
2689 MLX4_GET(type, outbox, GET_OP_REQ_TYPE_OFFSET);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002690 type &= 0xfff;
2691
2692 switch (type) {
2693 case ADD_TO_MCG:
2694 if (dev->caps.steering_mode ==
2695 MLX4_STEERING_MODE_DEVICE_MANAGED) {
2696 mlx4_warn(dev, "ADD MCG operation is not supported in DEVICE_MANAGED steering mode\n");
2697 err = EPERM;
2698 break;
2699 }
2700 mgm = (struct mlx4_mgm *)((u8 *)(outbox) +
2701 GET_OP_REQ_DATA_OFFSET);
2702 num_qps = be32_to_cpu(mgm->members_count) &
2703 MGM_QPN_MASK;
2704 rem_mcg = ((u8 *)(&mgm->members_count))[0] & 1;
2705 prot = ((u8 *)(&mgm->members_count))[0] >> 6;
2706
2707 for (i = 0; i < num_qps; i++) {
2708 qp.qpn = be32_to_cpu(mgm->qp[i]);
2709 if (rem_mcg)
2710 err = mlx4_multicast_detach(dev, &qp,
2711 mgm->gid,
2712 prot, 0);
2713 else
2714 err = mlx4_multicast_attach(dev, &qp,
2715 mgm->gid,
2716 mgm->gid[5]
2717 , 0, prot,
2718 NULL);
2719 if (err)
2720 break;
2721 }
2722 break;
2723 default:
2724 mlx4_warn(dev, "Bad type for required operation\n");
2725 err = EINVAL;
2726 break;
2727 }
Eyal Perry28d222b2014-03-02 10:25:03 +02002728 err = mlx4_cmd(dev, 0, ((u32) err |
2729 (__force u32)cpu_to_be32(token) << 16),
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002730 1, MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
2731 MLX4_CMD_NATIVE);
2732 if (err) {
2733 mlx4_err(dev, "Failed to acknowledge required request: %d\n",
2734 err);
2735 goto out;
2736 }
2737 memset(outbox, 0, 0xffc);
2738 num_tasks = atomic_dec_return(&priv->opreq_count);
2739 }
2740
2741out:
2742 mlx4_free_cmd_mailbox(dev, mailbox);
2743}
Jack Morgenstein114840c2014-06-01 11:53:50 +03002744
2745static int mlx4_check_smp_firewall_active(struct mlx4_dev *dev,
2746 struct mlx4_cmd_mailbox *mailbox)
2747{
2748#define MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET 0x10
2749#define MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET 0x20
2750#define MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET 0x40
2751#define MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET 0x70
2752
2753 u32 set_attr_mask, getresp_attr_mask;
2754 u32 trap_attr_mask, traprepress_attr_mask;
2755
2756 MLX4_GET(set_attr_mask, mailbox->buf,
2757 MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET);
2758 mlx4_dbg(dev, "SMP firewall set_attribute_mask = 0x%x\n",
2759 set_attr_mask);
2760
2761 MLX4_GET(getresp_attr_mask, mailbox->buf,
2762 MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET);
2763 mlx4_dbg(dev, "SMP firewall getresp_attribute_mask = 0x%x\n",
2764 getresp_attr_mask);
2765
2766 MLX4_GET(trap_attr_mask, mailbox->buf,
2767 MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET);
2768 mlx4_dbg(dev, "SMP firewall trap_attribute_mask = 0x%x\n",
2769 trap_attr_mask);
2770
2771 MLX4_GET(traprepress_attr_mask, mailbox->buf,
2772 MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET);
2773 mlx4_dbg(dev, "SMP firewall traprepress_attribute_mask = 0x%x\n",
2774 traprepress_attr_mask);
2775
2776 if (set_attr_mask && getresp_attr_mask && trap_attr_mask &&
2777 traprepress_attr_mask)
2778 return 1;
2779
2780 return 0;
2781}
2782
2783int mlx4_config_mad_demux(struct mlx4_dev *dev)
2784{
2785 struct mlx4_cmd_mailbox *mailbox;
2786 int secure_host_active;
2787 int err;
2788
2789 /* Check if mad_demux is supported */
2790 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_MAD_DEMUX))
2791 return 0;
2792
2793 mailbox = mlx4_alloc_cmd_mailbox(dev);
2794 if (IS_ERR(mailbox)) {
2795 mlx4_warn(dev, "Failed to allocate mailbox for cmd MAD_DEMUX");
2796 return -ENOMEM;
2797 }
2798
2799 /* Query mad_demux to find out which MADs are handled by internal sma */
2800 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0x01 /* subn mgmt class */,
2801 MLX4_CMD_MAD_DEMUX_QUERY_RESTR, MLX4_CMD_MAD_DEMUX,
2802 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2803 if (err) {
2804 mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: query restrictions failed (%d)\n",
2805 err);
2806 goto out;
2807 }
2808
2809 secure_host_active = mlx4_check_smp_firewall_active(dev, mailbox);
2810
2811 /* Config mad_demux to handle all MADs returned by the query above */
2812 err = mlx4_cmd(dev, mailbox->dma, 0x01 /* subn mgmt class */,
2813 MLX4_CMD_MAD_DEMUX_CONFIG, MLX4_CMD_MAD_DEMUX,
2814 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2815 if (err) {
2816 mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: configure failed (%d)\n", err);
2817 goto out;
2818 }
2819
2820 if (secure_host_active)
2821 mlx4_warn(dev, "HCA operating in secure-host mode. SMP firewall activated.\n");
2822out:
2823 mlx4_free_cmd_mailbox(dev, mailbox);
2824 return err;
2825}
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02002826
2827/* Access Reg commands */
2828enum mlx4_access_reg_masks {
2829 MLX4_ACCESS_REG_STATUS_MASK = 0x7f,
2830 MLX4_ACCESS_REG_METHOD_MASK = 0x7f,
2831 MLX4_ACCESS_REG_LEN_MASK = 0x7ff
2832};
2833
2834struct mlx4_access_reg {
2835 __be16 constant1;
2836 u8 status;
2837 u8 resrvd1;
2838 __be16 reg_id;
2839 u8 method;
2840 u8 constant2;
2841 __be32 resrvd2[2];
2842 __be16 len_const;
2843 __be16 resrvd3;
2844#define MLX4_ACCESS_REG_HEADER_SIZE (20)
2845 u8 reg_data[MLX4_MAILBOX_SIZE-MLX4_ACCESS_REG_HEADER_SIZE];
2846} __attribute__((__packed__));
2847
2848/**
2849 * mlx4_ACCESS_REG - Generic access reg command.
2850 * @dev: mlx4_dev.
2851 * @reg_id: register ID to access.
2852 * @method: Access method Read/Write.
2853 * @reg_len: register length to Read/Write in bytes.
2854 * @reg_data: reg_data pointer to Read/Write From/To.
2855 *
2856 * Access ConnectX registers FW command.
2857 * Returns 0 on success and copies outbox mlx4_access_reg data
2858 * field into reg_data or a negative error code.
2859 */
2860static int mlx4_ACCESS_REG(struct mlx4_dev *dev, u16 reg_id,
2861 enum mlx4_access_reg_method method,
2862 u16 reg_len, void *reg_data)
2863{
2864 struct mlx4_cmd_mailbox *inbox, *outbox;
2865 struct mlx4_access_reg *inbuf, *outbuf;
2866 int err;
2867
2868 inbox = mlx4_alloc_cmd_mailbox(dev);
2869 if (IS_ERR(inbox))
2870 return PTR_ERR(inbox);
2871
2872 outbox = mlx4_alloc_cmd_mailbox(dev);
2873 if (IS_ERR(outbox)) {
2874 mlx4_free_cmd_mailbox(dev, inbox);
2875 return PTR_ERR(outbox);
2876 }
2877
2878 inbuf = inbox->buf;
2879 outbuf = outbox->buf;
2880
2881 inbuf->constant1 = cpu_to_be16(0x1<<11 | 0x4);
2882 inbuf->constant2 = 0x1;
2883 inbuf->reg_id = cpu_to_be16(reg_id);
2884 inbuf->method = method & MLX4_ACCESS_REG_METHOD_MASK;
2885
2886 reg_len = min(reg_len, (u16)(sizeof(inbuf->reg_data)));
2887 inbuf->len_const =
2888 cpu_to_be16(((reg_len/4 + 1) & MLX4_ACCESS_REG_LEN_MASK) |
2889 ((0x3) << 12));
2890
2891 memcpy(inbuf->reg_data, reg_data, reg_len);
2892 err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 0, 0,
2893 MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
Saeed Mahameed6e806692014-11-02 16:26:13 +02002894 MLX4_CMD_WRAPPED);
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02002895 if (err)
2896 goto out;
2897
2898 if (outbuf->status & MLX4_ACCESS_REG_STATUS_MASK) {
2899 err = outbuf->status & MLX4_ACCESS_REG_STATUS_MASK;
2900 mlx4_err(dev,
2901 "MLX4_CMD_ACCESS_REG(%x) returned REG status (%x)\n",
2902 reg_id, err);
2903 goto out;
2904 }
2905
2906 memcpy(reg_data, outbuf->reg_data, reg_len);
2907out:
2908 mlx4_free_cmd_mailbox(dev, inbox);
2909 mlx4_free_cmd_mailbox(dev, outbox);
2910 return err;
2911}
2912
2913/* ConnectX registers IDs */
2914enum mlx4_reg_id {
2915 MLX4_REG_ID_PTYS = 0x5004,
2916};
2917
2918/**
2919 * mlx4_ACCESS_PTYS_REG - Access PTYs (Port Type and Speed)
2920 * register
2921 * @dev: mlx4_dev.
2922 * @method: Access method Read/Write.
2923 * @ptys_reg: PTYS register data pointer.
2924 *
2925 * Access ConnectX PTYS register, to Read/Write Port Type/Speed
2926 * configuration
2927 * Returns 0 on success or a negative error code.
2928 */
2929int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
2930 enum mlx4_access_reg_method method,
2931 struct mlx4_ptys_reg *ptys_reg)
2932{
2933 return mlx4_ACCESS_REG(dev, MLX4_REG_ID_PTYS,
2934 method, sizeof(*ptys_reg), ptys_reg);
2935}
2936EXPORT_SYMBOL_GPL(mlx4_ACCESS_PTYS_REG);
Saeed Mahameed6e806692014-11-02 16:26:13 +02002937
2938int mlx4_ACCESS_REG_wrapper(struct mlx4_dev *dev, int slave,
2939 struct mlx4_vhcr *vhcr,
2940 struct mlx4_cmd_mailbox *inbox,
2941 struct mlx4_cmd_mailbox *outbox,
2942 struct mlx4_cmd_info *cmd)
2943{
2944 struct mlx4_access_reg *inbuf = inbox->buf;
2945 u8 method = inbuf->method & MLX4_ACCESS_REG_METHOD_MASK;
2946 u16 reg_id = be16_to_cpu(inbuf->reg_id);
2947
2948 if (slave != mlx4_master_func_num(dev) &&
2949 method == MLX4_ACCESS_REG_WRITE)
2950 return -EPERM;
2951
2952 if (reg_id == MLX4_REG_ID_PTYS) {
2953 struct mlx4_ptys_reg *ptys_reg =
2954 (struct mlx4_ptys_reg *)inbuf->reg_data;
2955
2956 ptys_reg->local_port =
2957 mlx4_slave_convert_port(dev, slave,
2958 ptys_reg->local_port);
2959 }
2960
2961 return mlx4_cmd_box(dev, inbox->dma, outbox->dma, vhcr->in_modifier,
2962 0, MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
2963 MLX4_CMD_NATIVE);
2964}
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +03002965
2966static int mlx4_SET_PORT_phv_bit(struct mlx4_dev *dev, u8 port, u8 phv_bit)
2967{
2968#define SET_PORT_GEN_PHV_VALID 0x10
2969#define SET_PORT_GEN_PHV_EN 0x80
2970
2971 struct mlx4_cmd_mailbox *mailbox;
2972 struct mlx4_set_port_general_context *context;
2973 u32 in_mod;
2974 int err;
2975
2976 mailbox = mlx4_alloc_cmd_mailbox(dev);
2977 if (IS_ERR(mailbox))
2978 return PTR_ERR(mailbox);
2979 context = mailbox->buf;
2980
2981 context->v_ignore_fcs |= SET_PORT_GEN_PHV_VALID;
2982 if (phv_bit)
2983 context->phv_en |= SET_PORT_GEN_PHV_EN;
2984
2985 in_mod = MLX4_SET_PORT_GENERAL << 8 | port;
2986 err = mlx4_cmd(dev, mailbox->dma, in_mod, MLX4_SET_PORT_ETH_OPCODE,
2987 MLX4_CMD_SET_PORT, MLX4_CMD_TIME_CLASS_B,
2988 MLX4_CMD_NATIVE);
2989
2990 mlx4_free_cmd_mailbox(dev, mailbox);
2991 return err;
2992}
2993
2994int get_phv_bit(struct mlx4_dev *dev, u8 port, int *phv)
2995{
2996 int err;
2997 struct mlx4_func_cap func_cap;
2998
2999 memset(&func_cap, 0, sizeof(func_cap));
Amir Vadai35e455f2015-07-28 13:19:19 +03003000 err = mlx4_QUERY_FUNC_CAP(dev, port, &func_cap);
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +03003001 if (!err)
Moshe Shemeshc9cc5992016-09-22 12:11:12 +03003002 *phv = func_cap.flags0 & QUERY_FUNC_CAP_PHV_BIT;
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +03003003 return err;
3004}
3005EXPORT_SYMBOL(get_phv_bit);
3006
3007int set_phv_bit(struct mlx4_dev *dev, u8 port, int new_val)
3008{
3009 int ret;
3010
3011 if (mlx4_is_slave(dev))
3012 return -EPERM;
3013
3014 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PHV_EN &&
3015 !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN)) {
3016 ret = mlx4_SET_PORT_phv_bit(dev, port, new_val);
3017 if (!ret)
3018 dev->caps.phv_bit[port] = new_val;
3019 return ret;
3020 }
3021
3022 return -EOPNOTSUPP;
3023}
3024EXPORT_SYMBOL(set_phv_bit);
Jack Morgenstein2b3ddf22015-10-14 17:43:48 +03003025
Moshe Shemesh7c3d21c2016-09-22 12:11:13 +03003026int mlx4_get_is_vlan_offload_disabled(struct mlx4_dev *dev, u8 port,
3027 bool *vlan_offload_disabled)
3028{
3029 struct mlx4_func_cap func_cap;
3030 int err;
3031
3032 memset(&func_cap, 0, sizeof(func_cap));
3033 err = mlx4_QUERY_FUNC_CAP(dev, port, &func_cap);
3034 if (!err)
3035 *vlan_offload_disabled =
3036 !!(func_cap.flags0 &
3037 QUERY_FUNC_CAP_VLAN_OFFLOAD_DISABLE);
3038 return err;
3039}
3040EXPORT_SYMBOL(mlx4_get_is_vlan_offload_disabled);
3041
Jack Morgenstein2b3ddf22015-10-14 17:43:48 +03003042void mlx4_replace_zero_macs(struct mlx4_dev *dev)
3043{
3044 int i;
3045 u8 mac_addr[ETH_ALEN];
3046
3047 dev->port_random_macs = 0;
3048 for (i = 1; i <= dev->caps.num_ports; ++i)
3049 if (!dev->caps.def_mac[i] &&
3050 dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH) {
3051 eth_random_addr(mac_addr);
3052 dev->port_random_macs |= 1 << i;
3053 dev->caps.def_mac[i] = mlx4_mac_to_u64(mac_addr);
3054 }
3055}
3056EXPORT_SYMBOL_GPL(mlx4_replace_zero_macs);