blob: 58f3315fc6a9499ca27a4d5afcac3c9238eb7f07 [file] [log] [blame]
Stephen M. Cameronedd16362009-12-08 14:09:11 -08001/*
2 * Disk Array driver for HP Smart Array SAS controllers
Scott Teel51c35132014-02-18 13:57:26 -06003 * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P.
Stephen M. Cameronedd16362009-12-08 14:09:11 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to iss_storagedev@hp.com
19 *
20 */
21#ifndef HPSA_H
22#define HPSA_H
23
24#include <scsi/scsicam.h>
25
26#define IO_OK 0
27#define IO_ERROR 1
28
29struct ctlr_info;
30
31struct access_method {
32 void (*submit_command)(struct ctlr_info *h,
33 struct CommandList *c);
34 void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
Stephen M. Cameron900c5442010-02-04 08:42:35 -060035 bool (*intr_pending)(struct ctlr_info *h);
Matt Gates254f7962012-05-01 11:43:06 -050036 unsigned long (*command_completed)(struct ctlr_info *h, u8 q);
Stephen M. Cameronedd16362009-12-08 14:09:11 -080037};
38
39struct hpsa_scsi_dev_t {
40 int devtype;
41 int bus, target, lun; /* as presented to the OS */
42 unsigned char scsi3addr[8]; /* as presented to the HW */
43#define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
44 unsigned char device_id[16]; /* from inquiry pg. 0x83 */
45 unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
46 unsigned char model[16]; /* bytes 16-31 of inquiry data */
Stephen M. Cameronedd16362009-12-08 14:09:11 -080047 unsigned char raid_level; /* from inquiry page 0xC1 */
Stephen M. Cameron98465902014-02-21 16:25:00 -060048 unsigned char volume_offline; /* discovered via TUR or VPD */
Don Brace03383732015-01-23 16:43:30 -060049 u16 queue_depth; /* max queue_depth for this device */
50 atomic_t ioaccel_cmds_out; /* Only used for physical devices
51 * counts commands sent to physical
52 * device via "ioaccel" path.
53 */
Matt Gatese1f7de02014-02-18 13:55:17 -060054 u32 ioaccel_handle;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -060055 int offload_config; /* I/O accel RAID offload configured */
56 int offload_enabled; /* I/O accel RAID offload enabled */
Stephen Cameron41ce4c32015-04-23 09:31:47 -050057 int offload_to_be_enabled;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -060058 int offload_to_mirror; /* Send next I/O accelerator RAID
59 * offload request to mirror drive
60 */
61 struct raid_map_data raid_map; /* I/O accelerator RAID map */
62
Don Brace03383732015-01-23 16:43:30 -060063 /*
64 * Pointers from logical drive map indices to the phys drives that
65 * make those logical drives. Note, multiple logical drives may
66 * share physical drives. You can have for instance 5 physical
67 * drives with 3 logical drives each using those same 5 physical
68 * disks. We need these pointers for counting i/o's out to physical
69 * devices in order to honor physical device queue depth limits.
70 */
71 struct hpsa_scsi_dev_t *phys_disk[RAID_MAP_MAX_ENTRIES];
Stephen Cameron41ce4c32015-04-23 09:31:47 -050072#define HPSA_DO_NOT_EXPOSE 0x0
73#define HPSA_SG_ATTACH 0x1
74#define HPSA_ULD_ATTACH 0x2
75#define HPSA_SCSI_ADD (HPSA_SG_ATTACH | HPSA_ULD_ATTACH)
76 u8 expose_state;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080077};
78
Stephen M. Cameron072b0512014-05-29 10:53:07 -050079struct reply_queue_buffer {
Matt Gates254f7962012-05-01 11:43:06 -050080 u64 *head;
81 size_t size;
82 u8 wraparound;
83 u32 current_entry;
Stephen M. Cameron072b0512014-05-29 10:53:07 -050084 dma_addr_t busaddr;
Matt Gates254f7962012-05-01 11:43:06 -050085};
86
Stephen M. Cameron316b2212014-02-21 16:25:15 -060087#pragma pack(1)
88struct bmic_controller_parameters {
89 u8 led_flags;
90 u8 enable_command_list_verification;
91 u8 backed_out_write_drives;
92 u16 stripes_for_parity;
93 u8 parity_distribution_mode_flags;
94 u16 max_driver_requests;
95 u16 elevator_trend_count;
96 u8 disable_elevator;
97 u8 force_scan_complete;
98 u8 scsi_transfer_mode;
99 u8 force_narrow;
100 u8 rebuild_priority;
101 u8 expand_priority;
102 u8 host_sdb_asic_fix;
103 u8 pdpi_burst_from_host_disabled;
104 char software_name[64];
105 char hardware_name[32];
106 u8 bridge_revision;
107 u8 snapshot_priority;
108 u32 os_specific;
109 u8 post_prompt_timeout;
110 u8 automatic_drive_slamming;
111 u8 reserved1;
112 u8 nvram_flags;
Joe Handzik6e8e8082014-05-15 15:44:42 -0500113#define HBA_MODE_ENABLED_FLAG (1 << 3)
Stephen M. Cameron316b2212014-02-21 16:25:15 -0600114 u8 cache_nvram_flags;
115 u8 drive_config_flags;
116 u16 reserved2;
117 u8 temp_warning_level;
118 u8 temp_shutdown_level;
119 u8 temp_condition_reset;
120 u8 max_coalesce_commands;
121 u32 max_coalesce_delay;
122 u8 orca_password[4];
123 u8 access_id[16];
124 u8 reserved[356];
125};
126#pragma pack()
127
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800128struct ctlr_info {
129 int ctlr;
130 char devname[8];
131 char *product_name;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800132 struct pci_dev *pdev;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600133 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800134 void __iomem *vaddr;
135 unsigned long paddr;
136 int nr_cmds; /* Number of commands allowed on this controller */
Stephen Camerond54c5c22015-01-23 16:42:59 -0600137#define HPSA_CMDS_RESERVED_FOR_ABORTS 2
138#define HPSA_CMDS_RESERVED_FOR_DRIVER 1
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800139 struct CfgTable __iomem *cfgtable;
140 int interrupts_enabled;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800141 int max_commands;
Robert Elliott33811022015-01-23 16:43:41 -0600142 int last_allocation;
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600143 atomic_t commands_outstanding;
Don Brace303932f2010-02-04 08:42:40 -0600144# define PERF_MODE_INT 0
145# define DOORBELL_INT 1
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800146# define SIMPLE_MODE_INT 2
147# define MEMQ_MODE_INT 3
Matt Gates254f7962012-05-01 11:43:06 -0500148 unsigned int intr[MAX_REPLY_QUEUES];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800149 unsigned int msix_vector;
150 unsigned int msi_vector;
Stephen M. Camerona9a3a272011-02-15 15:32:53 -0600151 int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800152 struct access_method access;
Stephen M. Cameron316b2212014-02-21 16:25:15 -0600153 char hba_mode_enabled;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800154
155 /* queue and queue Info */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800156 unsigned int Qdepth;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800157 unsigned int maxSG;
158 spinlock_t lock;
Stephen M. Cameron33a2ffc2010-02-25 14:03:27 -0600159 int maxsgentries;
160 u8 max_cmd_sg_entries;
161 int chainsize;
162 struct SGDescriptor **cmd_sg_list;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800163
164 /* pointers to command and error info pool */
165 struct CommandList *cmd_pool;
166 dma_addr_t cmd_pool_dhandle;
Matt Gatese1f7de02014-02-18 13:55:17 -0600167 struct io_accel1_cmd *ioaccel_cmd_pool;
168 dma_addr_t ioaccel_cmd_pool_dhandle;
Stephen M. Cameronaca90122014-02-18 13:56:14 -0600169 struct io_accel2_cmd *ioaccel2_cmd_pool;
170 dma_addr_t ioaccel2_cmd_pool_dhandle;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800171 struct ErrorInfo *errinfo_pool;
172 dma_addr_t errinfo_pool_dhandle;
173 unsigned long *cmd_pool_bits;
Stephen M. Camerona08a8472010-02-04 08:43:16 -0600174 int scan_finished;
175 spinlock_t scan_lock;
176 wait_queue_head_t scan_wait_queue;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800177
178 struct Scsi_Host *scsi_host;
179 spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
180 int ndevices; /* number of used elements in .dev[] array. */
Scott Teelcfe5bad2011-10-26 16:21:07 -0500181 struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
Don Brace303932f2010-02-04 08:42:40 -0600182 /*
183 * Performant mode tables.
184 */
185 u32 trans_support;
186 u32 trans_offset;
Don Brace42a91642014-11-14 17:26:27 -0600187 struct TransTable_struct __iomem *transtable;
Don Brace303932f2010-02-04 08:42:40 -0600188 unsigned long transMethod;
189
Stephen M. Cameron0390f0c2013-09-23 13:34:12 -0500190 /* cap concurrent passthrus at some reasonable maximum */
Stephen Cameron45fcb862015-01-23 16:43:04 -0600191#define HPSA_MAX_CONCURRENT_PASSTHRUS (10)
Don Brace34f0c622015-01-23 16:43:46 -0600192 atomic_t passthru_cmds_avail;
Stephen M. Cameron0390f0c2013-09-23 13:34:12 -0500193
Don Brace303932f2010-02-04 08:42:40 -0600194 /*
Matt Gates254f7962012-05-01 11:43:06 -0500195 * Performant mode completion buffers
Don Brace303932f2010-02-04 08:42:40 -0600196 */
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500197 size_t reply_queue_size;
198 struct reply_queue_buffer reply_queue[MAX_REPLY_QUEUES];
Matt Gates254f7962012-05-01 11:43:06 -0500199 u8 nreply_queues;
Don Brace303932f2010-02-04 08:42:40 -0600200 u32 *blockFetchTable;
Matt Gatese1f7de02014-02-18 13:55:17 -0600201 u32 *ioaccel1_blockFetchTable;
Stephen M. Cameronaca90122014-02-18 13:56:14 -0600202 u32 *ioaccel2_blockFetchTable;
Don Brace42a91642014-11-14 17:26:27 -0600203 u32 __iomem *ioaccel2_bft2_regs;
Stephen M. Cameron339b2b12010-02-04 08:42:50 -0600204 unsigned char *hba_inquiry_data;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600205 u32 driver_support;
206 u32 fw_support;
207 int ioaccel_support;
208 int ioaccel_maxsg;
Stephen M. Camerona0c12412011-10-26 16:22:04 -0500209 u64 last_intr_timestamp;
210 u32 last_heartbeat;
211 u64 last_heartbeat_timestamp;
Stephen M. Camerone85c5972012-05-01 11:43:42 -0500212 u32 heartbeat_sample_interval;
213 atomic_t firmware_flash_in_progress;
Don Brace42a91642014-11-14 17:26:27 -0600214 u32 __percpu *lockup_detected;
Stephen M. Cameron8a98db732013-12-04 17:10:07 -0600215 struct delayed_work monitor_ctlr_work;
Don Brace6636e7f2015-01-23 16:45:17 -0600216 struct delayed_work rescan_ctlr_work;
Stephen M. Cameron8a98db732013-12-04 17:10:07 -0600217 int remove_in_progress;
Matt Gates254f7962012-05-01 11:43:06 -0500218 /* Address of h->q[x] is passed to intr handler to know which queue */
219 u8 q[MAX_REPLY_QUEUES];
Stephen M. Cameron75167d22012-05-01 11:42:51 -0500220 u32 TMFSupportFlags; /* cache what task mgmt funcs are supported. */
221#define HPSATMF_BITS_SUPPORTED (1 << 0)
222#define HPSATMF_PHYS_LUN_RESET (1 << 1)
223#define HPSATMF_PHYS_NEX_RESET (1 << 2)
224#define HPSATMF_PHYS_TASK_ABORT (1 << 3)
225#define HPSATMF_PHYS_TSET_ABORT (1 << 4)
226#define HPSATMF_PHYS_CLEAR_ACA (1 << 5)
227#define HPSATMF_PHYS_CLEAR_TSET (1 << 6)
228#define HPSATMF_PHYS_QRY_TASK (1 << 7)
229#define HPSATMF_PHYS_QRY_TSET (1 << 8)
230#define HPSATMF_PHYS_QRY_ASYNC (1 << 9)
231#define HPSATMF_MASK_SUPPORTED (1 << 16)
232#define HPSATMF_LOG_LUN_RESET (1 << 17)
233#define HPSATMF_LOG_NEX_RESET (1 << 18)
234#define HPSATMF_LOG_TASK_ABORT (1 << 19)
235#define HPSATMF_LOG_TSET_ABORT (1 << 20)
236#define HPSATMF_LOG_CLEAR_ACA (1 << 21)
237#define HPSATMF_LOG_CLEAR_TSET (1 << 22)
238#define HPSATMF_LOG_QRY_TASK (1 << 23)
239#define HPSATMF_LOG_QRY_TSET (1 << 24)
240#define HPSATMF_LOG_QRY_ASYNC (1 << 25)
Stephen M. Cameron76438d02014-02-18 13:55:43 -0600241 u32 events;
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600242#define CTLR_STATE_CHANGE_EVENT (1 << 0)
243#define CTLR_ENCLOSURE_HOT_PLUG_EVENT (1 << 1)
244#define CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV (1 << 4)
245#define CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV (1 << 5)
246#define CTLR_STATE_CHANGE_EVENT_REDUNDANT_CNTRL (1 << 6)
247#define CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED (1 << 30)
248#define CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE (1 << 31)
249
250#define RESCAN_REQUIRED_EVENT_BITS \
Stephen M. Cameron7b2c46e2014-05-29 10:53:44 -0500251 (CTLR_ENCLOSURE_HOT_PLUG_EVENT | \
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600252 CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV | \
253 CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV | \
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600254 CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED | \
255 CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE)
Stephen M. Cameron98465902014-02-21 16:25:00 -0600256 spinlock_t offline_device_lock;
257 struct list_head offline_device_list;
Scott Teelda0697b2014-02-18 13:57:00 -0600258 int acciopath_status;
Stephen M. Cameron2ba8bfc2014-02-18 13:57:52 -0600259 int raid_offload_debug;
Don Brace080ef1c2015-01-23 16:43:25 -0600260 struct workqueue_struct *resubmit_wq;
Don Brace6636e7f2015-01-23 16:45:17 -0600261 struct workqueue_struct *rescan_ctlr_wq;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800262};
Stephen M. Cameron98465902014-02-21 16:25:00 -0600263
264struct offline_device_entry {
265 unsigned char scsi3addr[8];
266 struct list_head offline_list;
267};
268
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800269#define HPSA_ABORT_MSG 0
270#define HPSA_DEVICE_RESET_MSG 1
Stephen M. Cameron64670ac2011-05-03 14:59:51 -0500271#define HPSA_RESET_TYPE_CONTROLLER 0x00
272#define HPSA_RESET_TYPE_BUS 0x01
273#define HPSA_RESET_TYPE_TARGET 0x03
274#define HPSA_RESET_TYPE_LUN 0x04
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800275#define HPSA_MSG_SEND_RETRY_LIMIT 10
Stephen M. Cameron516fda42011-05-03 14:59:15 -0500276#define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800277
278/* Maximum time in seconds driver will wait for command completions
279 * when polling before giving up.
280 */
281#define HPSA_MAX_POLL_TIME_SECS (20)
282
283/* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
284 * how many times to retry TEST UNIT READY on a device
285 * while waiting for it to become ready before giving up.
286 * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
287 * between sending TURs while waiting for a device
288 * to become ready.
289 */
290#define HPSA_TUR_RETRY_LIMIT (20)
291#define HPSA_MAX_WAIT_INTERVAL_SECS (30)
292
293/* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
294 * to become ready, in seconds, before giving up on it.
295 * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
296 * between polling the board to see if it is ready, in
297 * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
298 * HPSA_BOARD_READY_ITERATIONS are derived from those.
299 */
300#define HPSA_BOARD_READY_WAIT_SECS (120)
Stephen M. Cameron2ed71272011-05-03 14:59:31 -0500301#define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800302#define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
303#define HPSA_BOARD_READY_POLL_INTERVAL \
304 ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
305#define HPSA_BOARD_READY_ITERATIONS \
306 ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
307 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronfe5389c2011-01-06 14:48:03 -0600308#define HPSA_BOARD_NOT_READY_ITERATIONS \
309 ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
310 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800311#define HPSA_POST_RESET_PAUSE_MSECS (3000)
312#define HPSA_POST_RESET_NOOP_RETRIES (12)
313
314/* Defining the diffent access_menthods */
315/*
316 * Memory mapped FIFO interface (SMART 53xx cards)
317 */
318#define SA5_DOORBELL 0x20
319#define SA5_REQUEST_PORT_OFFSET 0x40
Webb Scales281a7fd2015-01-23 16:43:35 -0600320#define SA5_REQUEST_PORT64_LO_OFFSET 0xC0
321#define SA5_REQUEST_PORT64_HI_OFFSET 0xC4
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800322#define SA5_REPLY_INTR_MASK_OFFSET 0x34
323#define SA5_REPLY_PORT_OFFSET 0x44
324#define SA5_INTR_STATUS 0x30
325#define SA5_SCRATCHPAD_OFFSET 0xB0
326
327#define SA5_CTCFG_OFFSET 0xB4
328#define SA5_CTMEM_OFFSET 0xB8
329
330#define SA5_INTR_OFF 0x08
331#define SA5B_INTR_OFF 0x04
332#define SA5_INTR_PENDING 0x08
333#define SA5B_INTR_PENDING 0x04
334#define FIFO_EMPTY 0xffffffff
335#define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
336
337#define HPSA_ERROR_BIT 0x02
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800338
Don Brace303932f2010-02-04 08:42:40 -0600339/* Performant mode flags */
340#define SA5_PERF_INTR_PENDING 0x04
341#define SA5_PERF_INTR_OFF 0x05
342#define SA5_OUTDB_STATUS_PERF_BIT 0x01
343#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
344#define SA5_OUTDB_CLEAR 0xA0
345#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
346#define SA5_OUTDB_STATUS 0x9C
347
348
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800349#define HPSA_INTR_ON 1
350#define HPSA_INTR_OFF 0
Mike Millerb66cc252014-02-18 13:56:04 -0600351
352/*
353 * Inbound Post Queue offsets for IO Accelerator Mode 2
354 */
355#define IOACCEL2_INBOUND_POSTQ_32 0x48
356#define IOACCEL2_INBOUND_POSTQ_64_LOW 0xd0
357#define IOACCEL2_INBOUND_POSTQ_64_HI 0xd4
358
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800359/*
360 Send the command to the hardware
361*/
362static void SA5_submit_command(struct ctlr_info *h,
363 struct CommandList *c)
364{
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800365 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
Stephen M. Cameronfec62c32011-07-21 13:16:05 -0500366 (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800367}
368
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500369static void SA5_submit_command_no_read(struct ctlr_info *h,
370 struct CommandList *c)
371{
372 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
373}
374
Scott Teelc3497752014-02-18 13:56:34 -0600375static void SA5_submit_command_ioaccel2(struct ctlr_info *h,
376 struct CommandList *c)
377{
Stephen Cameronc05e8862015-01-23 16:44:40 -0600378 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
Scott Teelc3497752014-02-18 13:56:34 -0600379}
380
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800381/*
382 * This card is the opposite of the other cards.
383 * 0 turns interrupts on...
384 * 0x08 turns them off...
385 */
386static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
387{
388 if (val) { /* Turn interrupts on */
389 h->interrupts_enabled = 1;
390 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500391 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800392 } else { /* Turn them off */
393 h->interrupts_enabled = 0;
394 writel(SA5_INTR_OFF,
395 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500396 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800397 }
398}
Don Brace303932f2010-02-04 08:42:40 -0600399
400static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
401{
402 if (val) { /* turn on interrupts */
403 h->interrupts_enabled = 1;
404 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500405 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600406 } else {
407 h->interrupts_enabled = 0;
408 writel(SA5_PERF_INTR_OFF,
409 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500410 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600411 }
412}
413
Matt Gates254f7962012-05-01 11:43:06 -0500414static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q)
Don Brace303932f2010-02-04 08:42:40 -0600415{
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500416 struct reply_queue_buffer *rq = &h->reply_queue[q];
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600417 unsigned long register_value = FIFO_EMPTY;
Don Brace303932f2010-02-04 08:42:40 -0600418
Don Brace303932f2010-02-04 08:42:40 -0600419 /* msi auto clears the interrupt pending bit. */
Don Bracebee266a2015-01-23 16:43:51 -0600420 if (unlikely(!(h->msi_vector || h->msix_vector))) {
Stephen M. Cameron2c17d2d2012-05-01 11:42:30 -0500421 /* flush the controller write of the reply queue by reading
422 * outbound doorbell status register.
423 */
Don Bracebee266a2015-01-23 16:43:51 -0600424 (void) readl(h->vaddr + SA5_OUTDB_STATUS);
Don Brace303932f2010-02-04 08:42:40 -0600425 writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
426 /* Do a read in order to flush the write to the controller
427 * (as per spec.)
428 */
Don Bracebee266a2015-01-23 16:43:51 -0600429 (void) readl(h->vaddr + SA5_OUTDB_STATUS);
Don Brace303932f2010-02-04 08:42:40 -0600430 }
431
Don Bracebee266a2015-01-23 16:43:51 -0600432 if ((((u32) rq->head[rq->current_entry]) & 1) == rq->wraparound) {
Matt Gates254f7962012-05-01 11:43:06 -0500433 register_value = rq->head[rq->current_entry];
434 rq->current_entry++;
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600435 atomic_dec(&h->commands_outstanding);
Don Brace303932f2010-02-04 08:42:40 -0600436 } else {
437 register_value = FIFO_EMPTY;
438 }
439 /* Check for wraparound */
Matt Gates254f7962012-05-01 11:43:06 -0500440 if (rq->current_entry == h->max_commands) {
441 rq->current_entry = 0;
442 rq->wraparound ^= 1;
Don Brace303932f2010-02-04 08:42:40 -0600443 }
Don Brace303932f2010-02-04 08:42:40 -0600444 return register_value;
445}
446
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800447/*
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800448 * returns value read from hardware.
449 * returns FIFO_EMPTY if there is nothing to read
450 */
Matt Gates254f7962012-05-01 11:43:06 -0500451static unsigned long SA5_completed(struct ctlr_info *h,
452 __attribute__((unused)) u8 q)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800453{
454 unsigned long register_value
455 = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
456
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600457 if (register_value != FIFO_EMPTY)
458 atomic_dec(&h->commands_outstanding);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800459
460#ifdef HPSA_DEBUG
461 if (register_value != FIFO_EMPTY)
Stephen M. Cameron84ca0be2010-02-04 08:42:30 -0600462 dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800463 register_value);
464 else
Stephen M. Cameronf79cfec2012-01-19 14:00:59 -0600465 dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800466#endif
467
468 return register_value;
469}
470/*
471 * Returns true if an interrupt is pending..
472 */
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600473static bool SA5_intr_pending(struct ctlr_info *h)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800474{
475 unsigned long register_value =
476 readl(h->vaddr + SA5_INTR_STATUS);
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600477 return register_value & SA5_INTR_PENDING;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800478}
479
Don Brace303932f2010-02-04 08:42:40 -0600480static bool SA5_performant_intr_pending(struct ctlr_info *h)
481{
482 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
483
484 if (!register_value)
485 return false;
486
Don Brace303932f2010-02-04 08:42:40 -0600487 /* Read outbound doorbell to flush */
488 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
489 return register_value & SA5_OUTDB_STATUS_PERF_BIT;
490}
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800491
Matt Gatese1f7de02014-02-18 13:55:17 -0600492#define SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT 0x100
493
494static bool SA5_ioaccel_mode1_intr_pending(struct ctlr_info *h)
495{
496 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
497
498 return (register_value & SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT) ?
499 true : false;
500}
501
502#define IOACCEL_MODE1_REPLY_QUEUE_INDEX 0x1A0
503#define IOACCEL_MODE1_PRODUCER_INDEX 0x1B8
504#define IOACCEL_MODE1_CONSUMER_INDEX 0x1BC
505#define IOACCEL_MODE1_REPLY_UNUSED 0xFFFFFFFFFFFFFFFFULL
506
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600507static unsigned long SA5_ioaccel_mode1_completed(struct ctlr_info *h, u8 q)
Matt Gatese1f7de02014-02-18 13:55:17 -0600508{
509 u64 register_value;
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500510 struct reply_queue_buffer *rq = &h->reply_queue[q];
Matt Gatese1f7de02014-02-18 13:55:17 -0600511
512 BUG_ON(q >= h->nreply_queues);
513
514 register_value = rq->head[rq->current_entry];
515 if (register_value != IOACCEL_MODE1_REPLY_UNUSED) {
516 rq->head[rq->current_entry] = IOACCEL_MODE1_REPLY_UNUSED;
517 if (++rq->current_entry == rq->size)
518 rq->current_entry = 0;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600519 /*
520 * @todo
521 *
522 * Don't really need to write the new index after each command,
523 * but with current driver design this is easiest.
524 */
525 wmb();
526 writel((q << 24) | rq->current_entry, h->vaddr +
527 IOACCEL_MODE1_CONSUMER_INDEX);
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600528 atomic_dec(&h->commands_outstanding);
Matt Gatese1f7de02014-02-18 13:55:17 -0600529 }
530 return (unsigned long) register_value;
531}
532
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800533static struct access_method SA5_access = {
534 SA5_submit_command,
535 SA5_intr_mask,
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800536 SA5_intr_pending,
537 SA5_completed,
538};
539
Matt Gatese1f7de02014-02-18 13:55:17 -0600540static struct access_method SA5_ioaccel_mode1_access = {
541 SA5_submit_command,
542 SA5_performant_intr_mask,
Matt Gatese1f7de02014-02-18 13:55:17 -0600543 SA5_ioaccel_mode1_intr_pending,
544 SA5_ioaccel_mode1_completed,
545};
546
Scott Teelc3497752014-02-18 13:56:34 -0600547static struct access_method SA5_ioaccel_mode2_access = {
548 SA5_submit_command_ioaccel2,
549 SA5_performant_intr_mask,
Scott Teelc3497752014-02-18 13:56:34 -0600550 SA5_performant_intr_pending,
551 SA5_performant_completed,
552};
553
Don Brace303932f2010-02-04 08:42:40 -0600554static struct access_method SA5_performant_access = {
555 SA5_submit_command,
556 SA5_performant_intr_mask,
Don Brace303932f2010-02-04 08:42:40 -0600557 SA5_performant_intr_pending,
558 SA5_performant_completed,
559};
560
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500561static struct access_method SA5_performant_access_no_read = {
562 SA5_submit_command_no_read,
563 SA5_performant_intr_mask,
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500564 SA5_performant_intr_pending,
565 SA5_performant_completed,
566};
567
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800568struct board_type {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600569 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800570 char *product_name;
571 struct access_method *access;
572};
573
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800574#endif /* HPSA_H */
575