blob: f297b10f347874fc20732a58422fc4a2874274f8 [file] [log] [blame]
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001/*
2 * drivers/net/ethernet/mellanox/mlxsw/spectrum.c
3 * Copyright (c) 2015 Mellanox Technologies. All rights reserved.
4 * Copyright (c) 2015 Jiri Pirko <jiri@mellanox.com>
5 * Copyright (c) 2015 Ido Schimmel <idosch@mellanox.com>
6 * Copyright (c) 2015 Elad Raz <eladr@mellanox.com>
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions are met:
10 *
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. Neither the names of the copyright holders nor the names of its
17 * contributors may be used to endorse or promote products derived from
18 * this software without specific prior written permission.
19 *
20 * Alternatively, this software may be distributed under the terms of the
21 * GNU General Public License ("GPL") version 2 as published by the Free
22 * Software Foundation.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
28 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 * POSSIBILITY OF SUCH DAMAGE.
35 */
36
37#include <linux/kernel.h>
38#include <linux/module.h>
39#include <linux/types.h>
40#include <linux/netdevice.h>
41#include <linux/etherdevice.h>
42#include <linux/ethtool.h>
43#include <linux/slab.h>
44#include <linux/device.h>
45#include <linux/skbuff.h>
46#include <linux/if_vlan.h>
47#include <linux/if_bridge.h>
48#include <linux/workqueue.h>
49#include <linux/jiffies.h>
50#include <linux/bitops.h>
Ido Schimmel7f71eb42015-12-15 16:03:37 +010051#include <linux/list.h>
Ido Schimmel80bedf12016-06-20 23:03:59 +020052#include <linux/notifier.h>
Ido Schimmel90183b92016-04-06 17:10:08 +020053#include <linux/dcbnl.h>
Jiri Pirko56ade8f2015-10-16 14:01:37 +020054#include <net/switchdev.h>
55#include <generated/utsrelease.h>
56
57#include "spectrum.h"
58#include "core.h"
59#include "reg.h"
60#include "port.h"
61#include "trap.h"
62#include "txheader.h"
63
64static const char mlxsw_sp_driver_name[] = "mlxsw_spectrum";
65static const char mlxsw_sp_driver_version[] = "1.0";
66
67/* tx_hdr_version
68 * Tx header version.
69 * Must be set to 1.
70 */
71MLXSW_ITEM32(tx, hdr, version, 0x00, 28, 4);
72
73/* tx_hdr_ctl
74 * Packet control type.
75 * 0 - Ethernet control (e.g. EMADs, LACP)
76 * 1 - Ethernet data
77 */
78MLXSW_ITEM32(tx, hdr, ctl, 0x00, 26, 2);
79
80/* tx_hdr_proto
81 * Packet protocol type. Must be set to 1 (Ethernet).
82 */
83MLXSW_ITEM32(tx, hdr, proto, 0x00, 21, 3);
84
85/* tx_hdr_rx_is_router
86 * Packet is sent from the router. Valid for data packets only.
87 */
88MLXSW_ITEM32(tx, hdr, rx_is_router, 0x00, 19, 1);
89
90/* tx_hdr_fid_valid
91 * Indicates if the 'fid' field is valid and should be used for
92 * forwarding lookup. Valid for data packets only.
93 */
94MLXSW_ITEM32(tx, hdr, fid_valid, 0x00, 16, 1);
95
96/* tx_hdr_swid
97 * Switch partition ID. Must be set to 0.
98 */
99MLXSW_ITEM32(tx, hdr, swid, 0x00, 12, 3);
100
101/* tx_hdr_control_tclass
102 * Indicates if the packet should use the control TClass and not one
103 * of the data TClasses.
104 */
105MLXSW_ITEM32(tx, hdr, control_tclass, 0x00, 6, 1);
106
107/* tx_hdr_etclass
108 * Egress TClass to be used on the egress device on the egress port.
109 */
110MLXSW_ITEM32(tx, hdr, etclass, 0x00, 0, 4);
111
112/* tx_hdr_port_mid
113 * Destination local port for unicast packets.
114 * Destination multicast ID for multicast packets.
115 *
116 * Control packets are directed to a specific egress port, while data
117 * packets are transmitted through the CPU port (0) into the switch partition,
118 * where forwarding rules are applied.
119 */
120MLXSW_ITEM32(tx, hdr, port_mid, 0x04, 16, 16);
121
122/* tx_hdr_fid
123 * Forwarding ID used for L2 forwarding lookup. Valid only if 'fid_valid' is
124 * set, otherwise calculated based on the packet's VID using VID to FID mapping.
125 * Valid for data packets only.
126 */
127MLXSW_ITEM32(tx, hdr, fid, 0x08, 0, 16);
128
129/* tx_hdr_type
130 * 0 - Data packets
131 * 6 - Control packets
132 */
133MLXSW_ITEM32(tx, hdr, type, 0x0C, 0, 4);
134
135static void mlxsw_sp_txhdr_construct(struct sk_buff *skb,
136 const struct mlxsw_tx_info *tx_info)
137{
138 char *txhdr = skb_push(skb, MLXSW_TXHDR_LEN);
139
140 memset(txhdr, 0, MLXSW_TXHDR_LEN);
141
142 mlxsw_tx_hdr_version_set(txhdr, MLXSW_TXHDR_VERSION_1);
143 mlxsw_tx_hdr_ctl_set(txhdr, MLXSW_TXHDR_ETH_CTL);
144 mlxsw_tx_hdr_proto_set(txhdr, MLXSW_TXHDR_PROTO_ETH);
145 mlxsw_tx_hdr_swid_set(txhdr, 0);
146 mlxsw_tx_hdr_control_tclass_set(txhdr, 1);
147 mlxsw_tx_hdr_port_mid_set(txhdr, tx_info->local_port);
148 mlxsw_tx_hdr_type_set(txhdr, MLXSW_TXHDR_TYPE_CONTROL);
149}
150
151static int mlxsw_sp_base_mac_get(struct mlxsw_sp *mlxsw_sp)
152{
153 char spad_pl[MLXSW_REG_SPAD_LEN];
154 int err;
155
156 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(spad), spad_pl);
157 if (err)
158 return err;
159 mlxsw_reg_spad_base_mac_memcpy_from(spad_pl, mlxsw_sp->base_mac);
160 return 0;
161}
162
163static int mlxsw_sp_port_admin_status_set(struct mlxsw_sp_port *mlxsw_sp_port,
164 bool is_up)
165{
166 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
167 char paos_pl[MLXSW_REG_PAOS_LEN];
168
169 mlxsw_reg_paos_pack(paos_pl, mlxsw_sp_port->local_port,
170 is_up ? MLXSW_PORT_ADMIN_STATUS_UP :
171 MLXSW_PORT_ADMIN_STATUS_DOWN);
172 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(paos), paos_pl);
173}
174
175static int mlxsw_sp_port_oper_status_get(struct mlxsw_sp_port *mlxsw_sp_port,
176 bool *p_is_up)
177{
178 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
179 char paos_pl[MLXSW_REG_PAOS_LEN];
180 u8 oper_status;
181 int err;
182
183 mlxsw_reg_paos_pack(paos_pl, mlxsw_sp_port->local_port, 0);
184 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(paos), paos_pl);
185 if (err)
186 return err;
187 oper_status = mlxsw_reg_paos_oper_status_get(paos_pl);
188 *p_is_up = oper_status == MLXSW_PORT_ADMIN_STATUS_UP ? true : false;
189 return 0;
190}
191
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200192static int mlxsw_sp_port_dev_addr_set(struct mlxsw_sp_port *mlxsw_sp_port,
193 unsigned char *addr)
194{
195 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
196 char ppad_pl[MLXSW_REG_PPAD_LEN];
197
198 mlxsw_reg_ppad_pack(ppad_pl, true, mlxsw_sp_port->local_port);
199 mlxsw_reg_ppad_mac_memcpy_to(ppad_pl, addr);
200 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ppad), ppad_pl);
201}
202
203static int mlxsw_sp_port_dev_addr_init(struct mlxsw_sp_port *mlxsw_sp_port)
204{
205 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
206 unsigned char *addr = mlxsw_sp_port->dev->dev_addr;
207
208 ether_addr_copy(addr, mlxsw_sp->base_mac);
209 addr[ETH_ALEN - 1] += mlxsw_sp_port->local_port;
210 return mlxsw_sp_port_dev_addr_set(mlxsw_sp_port, addr);
211}
212
213static int mlxsw_sp_port_stp_state_set(struct mlxsw_sp_port *mlxsw_sp_port,
214 u16 vid, enum mlxsw_reg_spms_state state)
215{
216 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
217 char *spms_pl;
218 int err;
219
220 spms_pl = kmalloc(MLXSW_REG_SPMS_LEN, GFP_KERNEL);
221 if (!spms_pl)
222 return -ENOMEM;
223 mlxsw_reg_spms_pack(spms_pl, mlxsw_sp_port->local_port);
224 mlxsw_reg_spms_vid_pack(spms_pl, vid, state);
225 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(spms), spms_pl);
226 kfree(spms_pl);
227 return err;
228}
229
230static int mlxsw_sp_port_mtu_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 mtu)
231{
232 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
233 char pmtu_pl[MLXSW_REG_PMTU_LEN];
234 int max_mtu;
235 int err;
236
237 mtu += MLXSW_TXHDR_LEN + ETH_HLEN;
238 mlxsw_reg_pmtu_pack(pmtu_pl, mlxsw_sp_port->local_port, 0);
239 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(pmtu), pmtu_pl);
240 if (err)
241 return err;
242 max_mtu = mlxsw_reg_pmtu_max_mtu_get(pmtu_pl);
243
244 if (mtu > max_mtu)
245 return -EINVAL;
246
247 mlxsw_reg_pmtu_pack(pmtu_pl, mlxsw_sp_port->local_port, mtu);
248 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pmtu), pmtu_pl);
249}
250
Ido Schimmelbe945352016-06-09 09:51:39 +0200251static int __mlxsw_sp_port_swid_set(struct mlxsw_sp *mlxsw_sp, u8 local_port,
252 u8 swid)
253{
254 char pspa_pl[MLXSW_REG_PSPA_LEN];
255
256 mlxsw_reg_pspa_pack(pspa_pl, swid, local_port);
257 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pspa), pspa_pl);
258}
259
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200260static int mlxsw_sp_port_swid_set(struct mlxsw_sp_port *mlxsw_sp_port, u8 swid)
261{
262 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200263
Ido Schimmelbe945352016-06-09 09:51:39 +0200264 return __mlxsw_sp_port_swid_set(mlxsw_sp, mlxsw_sp_port->local_port,
265 swid);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200266}
267
268static int mlxsw_sp_port_vp_mode_set(struct mlxsw_sp_port *mlxsw_sp_port,
269 bool enable)
270{
271 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
272 char svpe_pl[MLXSW_REG_SVPE_LEN];
273
274 mlxsw_reg_svpe_pack(svpe_pl, mlxsw_sp_port->local_port, enable);
275 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(svpe), svpe_pl);
276}
277
278int mlxsw_sp_port_vid_to_fid_set(struct mlxsw_sp_port *mlxsw_sp_port,
279 enum mlxsw_reg_svfa_mt mt, bool valid, u16 fid,
280 u16 vid)
281{
282 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
283 char svfa_pl[MLXSW_REG_SVFA_LEN];
284
285 mlxsw_reg_svfa_pack(svfa_pl, mlxsw_sp_port->local_port, mt, valid,
286 fid, vid);
287 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(svfa), svfa_pl);
288}
289
290static int mlxsw_sp_port_vid_learning_set(struct mlxsw_sp_port *mlxsw_sp_port,
291 u16 vid, bool learn_enable)
292{
293 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
294 char *spvmlr_pl;
295 int err;
296
297 spvmlr_pl = kmalloc(MLXSW_REG_SPVMLR_LEN, GFP_KERNEL);
298 if (!spvmlr_pl)
299 return -ENOMEM;
300 mlxsw_reg_spvmlr_pack(spvmlr_pl, mlxsw_sp_port->local_port, vid, vid,
301 learn_enable);
302 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(spvmlr), spvmlr_pl);
303 kfree(spvmlr_pl);
304 return err;
305}
306
307static int
308mlxsw_sp_port_system_port_mapping_set(struct mlxsw_sp_port *mlxsw_sp_port)
309{
310 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
311 char sspr_pl[MLXSW_REG_SSPR_LEN];
312
313 mlxsw_reg_sspr_pack(sspr_pl, mlxsw_sp_port->local_port);
314 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sspr), sspr_pl);
315}
316
Ido Schimmeld664b412016-06-09 09:51:40 +0200317static int mlxsw_sp_port_module_info_get(struct mlxsw_sp *mlxsw_sp,
318 u8 local_port, u8 *p_module,
319 u8 *p_width, u8 *p_lane)
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200320{
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200321 char pmlp_pl[MLXSW_REG_PMLP_LEN];
322 int err;
323
Ido Schimmel558c2d52016-02-26 17:32:29 +0100324 mlxsw_reg_pmlp_pack(pmlp_pl, local_port);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200325 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(pmlp), pmlp_pl);
326 if (err)
327 return err;
Ido Schimmel558c2d52016-02-26 17:32:29 +0100328 *p_module = mlxsw_reg_pmlp_module_get(pmlp_pl, 0);
329 *p_width = mlxsw_reg_pmlp_width_get(pmlp_pl);
Ido Schimmel2bf9a582016-04-05 10:20:04 +0200330 *p_lane = mlxsw_reg_pmlp_tx_lane_get(pmlp_pl, 0);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200331 return 0;
332}
333
Ido Schimmel18f1e702016-02-26 17:32:31 +0100334static int mlxsw_sp_port_module_map(struct mlxsw_sp *mlxsw_sp, u8 local_port,
335 u8 module, u8 width, u8 lane)
336{
337 char pmlp_pl[MLXSW_REG_PMLP_LEN];
338 int i;
339
340 mlxsw_reg_pmlp_pack(pmlp_pl, local_port);
341 mlxsw_reg_pmlp_width_set(pmlp_pl, width);
342 for (i = 0; i < width; i++) {
343 mlxsw_reg_pmlp_module_set(pmlp_pl, i, module);
344 mlxsw_reg_pmlp_tx_lane_set(pmlp_pl, i, lane + i); /* Rx & Tx */
345 }
346
347 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pmlp), pmlp_pl);
348}
349
Ido Schimmel3e9b27b2016-02-26 17:32:28 +0100350static int mlxsw_sp_port_module_unmap(struct mlxsw_sp *mlxsw_sp, u8 local_port)
351{
352 char pmlp_pl[MLXSW_REG_PMLP_LEN];
353
354 mlxsw_reg_pmlp_pack(pmlp_pl, local_port);
355 mlxsw_reg_pmlp_width_set(pmlp_pl, 0);
356 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pmlp), pmlp_pl);
357}
358
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200359static int mlxsw_sp_port_open(struct net_device *dev)
360{
361 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
362 int err;
363
364 err = mlxsw_sp_port_admin_status_set(mlxsw_sp_port, true);
365 if (err)
366 return err;
367 netif_start_queue(dev);
368 return 0;
369}
370
371static int mlxsw_sp_port_stop(struct net_device *dev)
372{
373 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
374
375 netif_stop_queue(dev);
376 return mlxsw_sp_port_admin_status_set(mlxsw_sp_port, false);
377}
378
379static netdev_tx_t mlxsw_sp_port_xmit(struct sk_buff *skb,
380 struct net_device *dev)
381{
382 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
383 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
384 struct mlxsw_sp_port_pcpu_stats *pcpu_stats;
385 const struct mlxsw_tx_info tx_info = {
386 .local_port = mlxsw_sp_port->local_port,
387 .is_emad = false,
388 };
389 u64 len;
390 int err;
391
Jiri Pirko307c2432016-04-08 19:11:22 +0200392 if (mlxsw_core_skb_transmit_busy(mlxsw_sp->core, &tx_info))
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200393 return NETDEV_TX_BUSY;
394
395 if (unlikely(skb_headroom(skb) < MLXSW_TXHDR_LEN)) {
396 struct sk_buff *skb_orig = skb;
397
398 skb = skb_realloc_headroom(skb, MLXSW_TXHDR_LEN);
399 if (!skb) {
400 this_cpu_inc(mlxsw_sp_port->pcpu_stats->tx_dropped);
401 dev_kfree_skb_any(skb_orig);
402 return NETDEV_TX_OK;
403 }
404 }
405
406 if (eth_skb_pad(skb)) {
407 this_cpu_inc(mlxsw_sp_port->pcpu_stats->tx_dropped);
408 return NETDEV_TX_OK;
409 }
410
411 mlxsw_sp_txhdr_construct(skb, &tx_info);
412 len = skb->len;
413 /* Due to a race we might fail here because of a full queue. In that
414 * unlikely case we simply drop the packet.
415 */
Jiri Pirko307c2432016-04-08 19:11:22 +0200416 err = mlxsw_core_skb_transmit(mlxsw_sp->core, skb, &tx_info);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200417
418 if (!err) {
419 pcpu_stats = this_cpu_ptr(mlxsw_sp_port->pcpu_stats);
420 u64_stats_update_begin(&pcpu_stats->syncp);
421 pcpu_stats->tx_packets++;
422 pcpu_stats->tx_bytes += len;
423 u64_stats_update_end(&pcpu_stats->syncp);
424 } else {
425 this_cpu_inc(mlxsw_sp_port->pcpu_stats->tx_dropped);
426 dev_kfree_skb_any(skb);
427 }
428 return NETDEV_TX_OK;
429}
430
Jiri Pirkoc5b9b512015-12-03 12:12:22 +0100431static void mlxsw_sp_set_rx_mode(struct net_device *dev)
432{
433}
434
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200435static int mlxsw_sp_port_set_mac_address(struct net_device *dev, void *p)
436{
437 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
438 struct sockaddr *addr = p;
439 int err;
440
441 if (!is_valid_ether_addr(addr->sa_data))
442 return -EADDRNOTAVAIL;
443
444 err = mlxsw_sp_port_dev_addr_set(mlxsw_sp_port, addr->sa_data);
445 if (err)
446 return err;
447 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
448 return 0;
449}
450
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200451static void mlxsw_sp_pg_buf_pack(char *pbmc_pl, int pg_index, int mtu,
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200452 bool pause_en, bool pfc_en, u16 delay)
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200453{
454 u16 pg_size = 2 * MLXSW_SP_BYTES_TO_CELLS(mtu);
455
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200456 delay = pfc_en ? mlxsw_sp_pfc_delay_get(mtu, delay) :
457 MLXSW_SP_PAUSE_DELAY;
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200458
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200459 if (pause_en || pfc_en)
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200460 mlxsw_reg_pbmc_lossless_buffer_pack(pbmc_pl, pg_index,
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200461 pg_size + delay, pg_size);
462 else
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200463 mlxsw_reg_pbmc_lossy_buffer_pack(pbmc_pl, pg_index, pg_size);
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200464}
465
466int __mlxsw_sp_port_headroom_set(struct mlxsw_sp_port *mlxsw_sp_port, int mtu,
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200467 u8 *prio_tc, bool pause_en,
468 struct ieee_pfc *my_pfc)
Ido Schimmelff6551e2016-04-06 17:10:03 +0200469{
470 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200471 u8 pfc_en = !!my_pfc ? my_pfc->pfc_en : 0;
472 u16 delay = !!my_pfc ? my_pfc->delay : 0;
Ido Schimmelff6551e2016-04-06 17:10:03 +0200473 char pbmc_pl[MLXSW_REG_PBMC_LEN];
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200474 int i, j, err;
Ido Schimmelff6551e2016-04-06 17:10:03 +0200475
476 mlxsw_reg_pbmc_pack(pbmc_pl, mlxsw_sp_port->local_port, 0, 0);
477 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(pbmc), pbmc_pl);
478 if (err)
479 return err;
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200480
481 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
482 bool configure = false;
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200483 bool pfc = false;
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200484
485 for (j = 0; j < IEEE_8021QAZ_MAX_TCS; j++) {
486 if (prio_tc[j] == i) {
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200487 pfc = pfc_en & BIT(j);
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200488 configure = true;
489 break;
490 }
491 }
492
493 if (!configure)
494 continue;
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200495 mlxsw_sp_pg_buf_pack(pbmc_pl, i, mtu, pause_en, pfc, delay);
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200496 }
497
Ido Schimmelff6551e2016-04-06 17:10:03 +0200498 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pbmc), pbmc_pl);
499}
500
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200501static int mlxsw_sp_port_headroom_set(struct mlxsw_sp_port *mlxsw_sp_port,
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200502 int mtu, bool pause_en)
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200503{
504 u8 def_prio_tc[IEEE_8021QAZ_MAX_TCS] = {0};
505 bool dcb_en = !!mlxsw_sp_port->dcb.ets;
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200506 struct ieee_pfc *my_pfc;
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200507 u8 *prio_tc;
508
509 prio_tc = dcb_en ? mlxsw_sp_port->dcb.ets->prio_tc : def_prio_tc;
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200510 my_pfc = dcb_en ? mlxsw_sp_port->dcb.pfc : NULL;
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200511
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200512 return __mlxsw_sp_port_headroom_set(mlxsw_sp_port, mtu, prio_tc,
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200513 pause_en, my_pfc);
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200514}
515
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200516static int mlxsw_sp_port_change_mtu(struct net_device *dev, int mtu)
517{
518 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200519 bool pause_en = mlxsw_sp_port_is_pause_en(mlxsw_sp_port);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200520 int err;
521
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200522 err = mlxsw_sp_port_headroom_set(mlxsw_sp_port, mtu, pause_en);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200523 if (err)
524 return err;
Ido Schimmelff6551e2016-04-06 17:10:03 +0200525 err = mlxsw_sp_port_mtu_set(mlxsw_sp_port, mtu);
526 if (err)
527 goto err_port_mtu_set;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200528 dev->mtu = mtu;
529 return 0;
Ido Schimmelff6551e2016-04-06 17:10:03 +0200530
531err_port_mtu_set:
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200532 mlxsw_sp_port_headroom_set(mlxsw_sp_port, dev->mtu, pause_en);
Ido Schimmelff6551e2016-04-06 17:10:03 +0200533 return err;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200534}
535
536static struct rtnl_link_stats64 *
537mlxsw_sp_port_get_stats64(struct net_device *dev,
538 struct rtnl_link_stats64 *stats)
539{
540 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
541 struct mlxsw_sp_port_pcpu_stats *p;
542 u64 rx_packets, rx_bytes, tx_packets, tx_bytes;
543 u32 tx_dropped = 0;
544 unsigned int start;
545 int i;
546
547 for_each_possible_cpu(i) {
548 p = per_cpu_ptr(mlxsw_sp_port->pcpu_stats, i);
549 do {
550 start = u64_stats_fetch_begin_irq(&p->syncp);
551 rx_packets = p->rx_packets;
552 rx_bytes = p->rx_bytes;
553 tx_packets = p->tx_packets;
554 tx_bytes = p->tx_bytes;
555 } while (u64_stats_fetch_retry_irq(&p->syncp, start));
556
557 stats->rx_packets += rx_packets;
558 stats->rx_bytes += rx_bytes;
559 stats->tx_packets += tx_packets;
560 stats->tx_bytes += tx_bytes;
561 /* tx_dropped is u32, updated without syncp protection. */
562 tx_dropped += p->tx_dropped;
563 }
564 stats->tx_dropped = tx_dropped;
565 return stats;
566}
567
568int mlxsw_sp_port_vlan_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid_begin,
569 u16 vid_end, bool is_member, bool untagged)
570{
571 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
572 char *spvm_pl;
573 int err;
574
575 spvm_pl = kmalloc(MLXSW_REG_SPVM_LEN, GFP_KERNEL);
576 if (!spvm_pl)
577 return -ENOMEM;
578
579 mlxsw_reg_spvm_pack(spvm_pl, mlxsw_sp_port->local_port, vid_begin,
580 vid_end, is_member, untagged);
581 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(spvm), spvm_pl);
582 kfree(spvm_pl);
583 return err;
584}
585
586static int mlxsw_sp_port_vp_mode_trans(struct mlxsw_sp_port *mlxsw_sp_port)
587{
588 enum mlxsw_reg_svfa_mt mt = MLXSW_REG_SVFA_MT_PORT_VID_TO_FID;
589 u16 vid, last_visited_vid;
590 int err;
591
592 for_each_set_bit(vid, mlxsw_sp_port->active_vlans, VLAN_N_VID) {
593 err = mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_port, mt, true, vid,
594 vid);
595 if (err) {
596 last_visited_vid = vid;
597 goto err_port_vid_to_fid_set;
598 }
599 }
600
601 err = mlxsw_sp_port_vp_mode_set(mlxsw_sp_port, true);
602 if (err) {
603 last_visited_vid = VLAN_N_VID;
604 goto err_port_vid_to_fid_set;
605 }
606
607 return 0;
608
609err_port_vid_to_fid_set:
610 for_each_set_bit(vid, mlxsw_sp_port->active_vlans, last_visited_vid)
611 mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_port, mt, false, vid,
612 vid);
613 return err;
614}
615
616static int mlxsw_sp_port_vlan_mode_trans(struct mlxsw_sp_port *mlxsw_sp_port)
617{
618 enum mlxsw_reg_svfa_mt mt = MLXSW_REG_SVFA_MT_PORT_VID_TO_FID;
619 u16 vid;
620 int err;
621
622 err = mlxsw_sp_port_vp_mode_set(mlxsw_sp_port, false);
623 if (err)
624 return err;
625
626 for_each_set_bit(vid, mlxsw_sp_port->active_vlans, VLAN_N_VID) {
627 err = mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_port, mt, false,
628 vid, vid);
629 if (err)
630 return err;
631 }
632
633 return 0;
634}
635
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100636static struct mlxsw_sp_vfid *
637mlxsw_sp_vfid_find(const struct mlxsw_sp *mlxsw_sp, u16 vid)
638{
639 struct mlxsw_sp_vfid *vfid;
640
641 list_for_each_entry(vfid, &mlxsw_sp->port_vfids.list, list) {
642 if (vfid->vid == vid)
643 return vfid;
644 }
645
646 return NULL;
647}
648
649static u16 mlxsw_sp_avail_vfid_get(const struct mlxsw_sp *mlxsw_sp)
650{
651 return find_first_zero_bit(mlxsw_sp->port_vfids.mapped,
652 MLXSW_SP_VFID_PORT_MAX);
653}
654
655static int __mlxsw_sp_vfid_create(struct mlxsw_sp *mlxsw_sp, u16 vfid)
656{
657 u16 fid = mlxsw_sp_vfid_to_fid(vfid);
658 char sfmr_pl[MLXSW_REG_SFMR_LEN];
659
660 mlxsw_reg_sfmr_pack(sfmr_pl, MLXSW_REG_SFMR_OP_CREATE_FID, fid, 0);
661 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sfmr), sfmr_pl);
662}
663
664static void __mlxsw_sp_vfid_destroy(struct mlxsw_sp *mlxsw_sp, u16 vfid)
665{
666 u16 fid = mlxsw_sp_vfid_to_fid(vfid);
667 char sfmr_pl[MLXSW_REG_SFMR_LEN];
668
669 mlxsw_reg_sfmr_pack(sfmr_pl, MLXSW_REG_SFMR_OP_DESTROY_FID, fid, 0);
670 mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sfmr), sfmr_pl);
671}
672
673static struct mlxsw_sp_vfid *mlxsw_sp_vfid_create(struct mlxsw_sp *mlxsw_sp,
674 u16 vid)
675{
676 struct device *dev = mlxsw_sp->bus_info->dev;
677 struct mlxsw_sp_vfid *vfid;
678 u16 n_vfid;
679 int err;
680
681 n_vfid = mlxsw_sp_avail_vfid_get(mlxsw_sp);
682 if (n_vfid == MLXSW_SP_VFID_PORT_MAX) {
683 dev_err(dev, "No available vFIDs\n");
684 return ERR_PTR(-ERANGE);
685 }
686
687 err = __mlxsw_sp_vfid_create(mlxsw_sp, n_vfid);
688 if (err) {
689 dev_err(dev, "Failed to create vFID=%d\n", n_vfid);
690 return ERR_PTR(err);
691 }
692
693 vfid = kzalloc(sizeof(*vfid), GFP_KERNEL);
694 if (!vfid)
695 goto err_allocate_vfid;
696
697 vfid->vfid = n_vfid;
698 vfid->vid = vid;
699
700 list_add(&vfid->list, &mlxsw_sp->port_vfids.list);
701 set_bit(n_vfid, mlxsw_sp->port_vfids.mapped);
702
703 return vfid;
704
705err_allocate_vfid:
706 __mlxsw_sp_vfid_destroy(mlxsw_sp, n_vfid);
707 return ERR_PTR(-ENOMEM);
708}
709
710static void mlxsw_sp_vfid_destroy(struct mlxsw_sp *mlxsw_sp,
711 struct mlxsw_sp_vfid *vfid)
712{
713 clear_bit(vfid->vfid, mlxsw_sp->port_vfids.mapped);
714 list_del(&vfid->list);
715
716 __mlxsw_sp_vfid_destroy(mlxsw_sp, vfid->vfid);
717
718 kfree(vfid);
719}
720
721static struct mlxsw_sp_port *
722mlxsw_sp_port_vport_create(struct mlxsw_sp_port *mlxsw_sp_port,
723 struct mlxsw_sp_vfid *vfid)
724{
725 struct mlxsw_sp_port *mlxsw_sp_vport;
726
727 mlxsw_sp_vport = kzalloc(sizeof(*mlxsw_sp_vport), GFP_KERNEL);
728 if (!mlxsw_sp_vport)
729 return NULL;
730
731 /* dev will be set correctly after the VLAN device is linked
732 * with the real device. In case of bridge SELF invocation, dev
733 * will remain as is.
734 */
735 mlxsw_sp_vport->dev = mlxsw_sp_port->dev;
736 mlxsw_sp_vport->mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
737 mlxsw_sp_vport->local_port = mlxsw_sp_port->local_port;
738 mlxsw_sp_vport->stp_state = BR_STATE_FORWARDING;
Ido Schimmel272c4472015-12-15 16:03:47 +0100739 mlxsw_sp_vport->lagged = mlxsw_sp_port->lagged;
740 mlxsw_sp_vport->lag_id = mlxsw_sp_port->lag_id;
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100741 mlxsw_sp_vport->vport.vfid = vfid;
742 mlxsw_sp_vport->vport.vid = vfid->vid;
743
744 list_add(&mlxsw_sp_vport->vport.list, &mlxsw_sp_port->vports_list);
745
746 return mlxsw_sp_vport;
747}
748
749static void mlxsw_sp_port_vport_destroy(struct mlxsw_sp_port *mlxsw_sp_vport)
750{
751 list_del(&mlxsw_sp_vport->vport.list);
752 kfree(mlxsw_sp_vport);
753}
754
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200755int mlxsw_sp_port_add_vid(struct net_device *dev, __be16 __always_unused proto,
756 u16 vid)
757{
758 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
759 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100760 struct mlxsw_sp_port *mlxsw_sp_vport;
761 struct mlxsw_sp_vfid *vfid;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200762 int err;
763
764 /* VLAN 0 is added to HW filter when device goes up, but it is
765 * reserved in our case, so simply return.
766 */
767 if (!vid)
768 return 0;
769
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100770 if (mlxsw_sp_port_vport_find(mlxsw_sp_port, vid)) {
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200771 netdev_warn(dev, "VID=%d already configured\n", vid);
772 return 0;
773 }
774
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100775 vfid = mlxsw_sp_vfid_find(mlxsw_sp, vid);
776 if (!vfid) {
777 vfid = mlxsw_sp_vfid_create(mlxsw_sp, vid);
778 if (IS_ERR(vfid)) {
779 netdev_err(dev, "Failed to create vFID for VID=%d\n",
780 vid);
781 return PTR_ERR(vfid);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200782 }
783 }
784
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100785 mlxsw_sp_vport = mlxsw_sp_port_vport_create(mlxsw_sp_port, vfid);
786 if (!mlxsw_sp_vport) {
787 netdev_err(dev, "Failed to create vPort for VID=%d\n", vid);
788 err = -ENOMEM;
789 goto err_port_vport_create;
790 }
791
792 if (!vfid->nr_vports) {
793 err = mlxsw_sp_vport_flood_set(mlxsw_sp_vport, vfid->vfid,
Ido Schimmel19ae6122015-12-15 16:03:39 +0100794 true, false);
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100795 if (err) {
796 netdev_err(dev, "Failed to setup flooding for vFID=%d\n",
797 vfid->vfid);
798 goto err_vport_flood_set;
799 }
800 }
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200801
802 /* When adding the first VLAN interface on a bridged port we need to
803 * transition all the active 802.1Q bridge VLANs to use explicit
804 * {Port, VID} to FID mappings and set the port's mode to Virtual mode.
805 */
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100806 if (list_is_singular(&mlxsw_sp_port->vports_list)) {
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200807 err = mlxsw_sp_port_vp_mode_trans(mlxsw_sp_port);
808 if (err) {
809 netdev_err(dev, "Failed to set to Virtual mode\n");
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100810 goto err_port_vp_mode_trans;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200811 }
812 }
813
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100814 err = mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_vport,
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200815 MLXSW_REG_SVFA_MT_PORT_VID_TO_FID,
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100816 true,
817 mlxsw_sp_vfid_to_fid(vfid->vfid),
818 vid);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200819 if (err) {
820 netdev_err(dev, "Failed to map {Port, VID=%d} to vFID=%d\n",
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100821 vid, vfid->vfid);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200822 goto err_port_vid_to_fid_set;
823 }
824
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100825 err = mlxsw_sp_port_vid_learning_set(mlxsw_sp_vport, vid, false);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200826 if (err) {
827 netdev_err(dev, "Failed to disable learning for VID=%d\n", vid);
828 goto err_port_vid_learning_set;
829 }
830
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100831 err = mlxsw_sp_port_vlan_set(mlxsw_sp_vport, vid, vid, true, false);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200832 if (err) {
833 netdev_err(dev, "Failed to set VLAN membership for VID=%d\n",
834 vid);
835 goto err_port_add_vid;
836 }
837
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100838 err = mlxsw_sp_port_stp_state_set(mlxsw_sp_vport, vid,
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200839 MLXSW_REG_SPMS_STATE_FORWARDING);
840 if (err) {
841 netdev_err(dev, "Failed to set STP state for VID=%d\n", vid);
842 goto err_port_stp_state_set;
843 }
844
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100845 vfid->nr_vports++;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200846
847 return 0;
848
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200849err_port_stp_state_set:
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100850 mlxsw_sp_port_vlan_set(mlxsw_sp_vport, vid, vid, false, false);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200851err_port_add_vid:
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100852 mlxsw_sp_port_vid_learning_set(mlxsw_sp_vport, vid, true);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200853err_port_vid_learning_set:
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100854 mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_vport,
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200855 MLXSW_REG_SVFA_MT_PORT_VID_TO_FID, false,
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100856 mlxsw_sp_vfid_to_fid(vfid->vfid), vid);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200857err_port_vid_to_fid_set:
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100858 if (list_is_singular(&mlxsw_sp_port->vports_list))
859 mlxsw_sp_port_vlan_mode_trans(mlxsw_sp_port);
860err_port_vp_mode_trans:
861 if (!vfid->nr_vports)
Ido Schimmel19ae6122015-12-15 16:03:39 +0100862 mlxsw_sp_vport_flood_set(mlxsw_sp_vport, vfid->vfid, false,
863 false);
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100864err_vport_flood_set:
865 mlxsw_sp_port_vport_destroy(mlxsw_sp_vport);
866err_port_vport_create:
867 if (!vfid->nr_vports)
868 mlxsw_sp_vfid_destroy(mlxsw_sp, vfid);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200869 return err;
870}
871
872int mlxsw_sp_port_kill_vid(struct net_device *dev,
873 __be16 __always_unused proto, u16 vid)
874{
875 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100876 struct mlxsw_sp_port *mlxsw_sp_vport;
877 struct mlxsw_sp_vfid *vfid;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200878 int err;
879
880 /* VLAN 0 is removed from HW filter when device goes down, but
881 * it is reserved in our case, so simply return.
882 */
883 if (!vid)
884 return 0;
885
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100886 mlxsw_sp_vport = mlxsw_sp_port_vport_find(mlxsw_sp_port, vid);
887 if (!mlxsw_sp_vport) {
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200888 netdev_warn(dev, "VID=%d does not exist\n", vid);
889 return 0;
890 }
891
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100892 vfid = mlxsw_sp_vport->vport.vfid;
893
894 err = mlxsw_sp_port_stp_state_set(mlxsw_sp_vport, vid,
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200895 MLXSW_REG_SPMS_STATE_DISCARDING);
896 if (err) {
897 netdev_err(dev, "Failed to set STP state for VID=%d\n", vid);
898 return err;
899 }
900
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100901 err = mlxsw_sp_port_vlan_set(mlxsw_sp_vport, vid, vid, false, false);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200902 if (err) {
903 netdev_err(dev, "Failed to set VLAN membership for VID=%d\n",
904 vid);
905 return err;
906 }
907
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100908 err = mlxsw_sp_port_vid_learning_set(mlxsw_sp_vport, vid, true);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200909 if (err) {
910 netdev_err(dev, "Failed to enable learning for VID=%d\n", vid);
911 return err;
912 }
913
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100914 err = mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_vport,
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200915 MLXSW_REG_SVFA_MT_PORT_VID_TO_FID,
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100916 false,
917 mlxsw_sp_vfid_to_fid(vfid->vfid),
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200918 vid);
919 if (err) {
920 netdev_err(dev, "Failed to invalidate {Port, VID=%d} to vFID=%d mapping\n",
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100921 vid, vfid->vfid);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200922 return err;
923 }
924
925 /* When removing the last VLAN interface on a bridged port we need to
926 * transition all active 802.1Q bridge VLANs to use VID to FID
927 * mappings and set port's mode to VLAN mode.
928 */
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100929 if (list_is_singular(&mlxsw_sp_port->vports_list)) {
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200930 err = mlxsw_sp_port_vlan_mode_trans(mlxsw_sp_port);
931 if (err) {
932 netdev_err(dev, "Failed to set to VLAN mode\n");
933 return err;
934 }
935 }
936
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100937 vfid->nr_vports--;
938 mlxsw_sp_port_vport_destroy(mlxsw_sp_vport);
939
940 /* Destroy the vFID if no vPorts are assigned to it anymore. */
941 if (!vfid->nr_vports)
942 mlxsw_sp_vfid_destroy(mlxsw_sp_port->mlxsw_sp, vfid);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200943
944 return 0;
945}
946
Ido Schimmel2bf9a582016-04-05 10:20:04 +0200947static int mlxsw_sp_port_get_phys_port_name(struct net_device *dev, char *name,
948 size_t len)
949{
950 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
Ido Schimmeld664b412016-06-09 09:51:40 +0200951 u8 module = mlxsw_sp_port->mapping.module;
952 u8 width = mlxsw_sp_port->mapping.width;
953 u8 lane = mlxsw_sp_port->mapping.lane;
Ido Schimmel2bf9a582016-04-05 10:20:04 +0200954 int err;
955
Ido Schimmel2bf9a582016-04-05 10:20:04 +0200956 if (!mlxsw_sp_port->split)
957 err = snprintf(name, len, "p%d", module + 1);
958 else
959 err = snprintf(name, len, "p%ds%d", module + 1,
960 lane / width);
961
962 if (err >= len)
963 return -EINVAL;
964
965 return 0;
966}
967
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200968static const struct net_device_ops mlxsw_sp_port_netdev_ops = {
969 .ndo_open = mlxsw_sp_port_open,
970 .ndo_stop = mlxsw_sp_port_stop,
971 .ndo_start_xmit = mlxsw_sp_port_xmit,
Jiri Pirkoc5b9b512015-12-03 12:12:22 +0100972 .ndo_set_rx_mode = mlxsw_sp_set_rx_mode,
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200973 .ndo_set_mac_address = mlxsw_sp_port_set_mac_address,
974 .ndo_change_mtu = mlxsw_sp_port_change_mtu,
975 .ndo_get_stats64 = mlxsw_sp_port_get_stats64,
976 .ndo_vlan_rx_add_vid = mlxsw_sp_port_add_vid,
977 .ndo_vlan_rx_kill_vid = mlxsw_sp_port_kill_vid,
978 .ndo_fdb_add = switchdev_port_fdb_add,
979 .ndo_fdb_del = switchdev_port_fdb_del,
980 .ndo_fdb_dump = switchdev_port_fdb_dump,
981 .ndo_bridge_setlink = switchdev_port_bridge_setlink,
982 .ndo_bridge_getlink = switchdev_port_bridge_getlink,
983 .ndo_bridge_dellink = switchdev_port_bridge_dellink,
Ido Schimmel2bf9a582016-04-05 10:20:04 +0200984 .ndo_get_phys_port_name = mlxsw_sp_port_get_phys_port_name,
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200985};
986
987static void mlxsw_sp_port_get_drvinfo(struct net_device *dev,
988 struct ethtool_drvinfo *drvinfo)
989{
990 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
991 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
992
993 strlcpy(drvinfo->driver, mlxsw_sp_driver_name, sizeof(drvinfo->driver));
994 strlcpy(drvinfo->version, mlxsw_sp_driver_version,
995 sizeof(drvinfo->version));
996 snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version),
997 "%d.%d.%d",
998 mlxsw_sp->bus_info->fw_rev.major,
999 mlxsw_sp->bus_info->fw_rev.minor,
1000 mlxsw_sp->bus_info->fw_rev.subminor);
1001 strlcpy(drvinfo->bus_info, mlxsw_sp->bus_info->device_name,
1002 sizeof(drvinfo->bus_info));
1003}
1004
Ido Schimmel9f7ec052016-04-06 17:10:14 +02001005static void mlxsw_sp_port_get_pauseparam(struct net_device *dev,
1006 struct ethtool_pauseparam *pause)
1007{
1008 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1009
1010 pause->rx_pause = mlxsw_sp_port->link.rx_pause;
1011 pause->tx_pause = mlxsw_sp_port->link.tx_pause;
1012}
1013
1014static int mlxsw_sp_port_pause_set(struct mlxsw_sp_port *mlxsw_sp_port,
1015 struct ethtool_pauseparam *pause)
1016{
1017 char pfcc_pl[MLXSW_REG_PFCC_LEN];
1018
1019 mlxsw_reg_pfcc_pack(pfcc_pl, mlxsw_sp_port->local_port);
1020 mlxsw_reg_pfcc_pprx_set(pfcc_pl, pause->rx_pause);
1021 mlxsw_reg_pfcc_pptx_set(pfcc_pl, pause->tx_pause);
1022
1023 return mlxsw_reg_write(mlxsw_sp_port->mlxsw_sp->core, MLXSW_REG(pfcc),
1024 pfcc_pl);
1025}
1026
1027static int mlxsw_sp_port_set_pauseparam(struct net_device *dev,
1028 struct ethtool_pauseparam *pause)
1029{
1030 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1031 bool pause_en = pause->tx_pause || pause->rx_pause;
1032 int err;
1033
Ido Schimmeld81a6bd2016-04-06 17:10:16 +02001034 if (mlxsw_sp_port->dcb.pfc && mlxsw_sp_port->dcb.pfc->pfc_en) {
1035 netdev_err(dev, "PFC already enabled on port\n");
1036 return -EINVAL;
1037 }
1038
Ido Schimmel9f7ec052016-04-06 17:10:14 +02001039 if (pause->autoneg) {
1040 netdev_err(dev, "PAUSE frames autonegotiation isn't supported\n");
1041 return -EINVAL;
1042 }
1043
1044 err = mlxsw_sp_port_headroom_set(mlxsw_sp_port, dev->mtu, pause_en);
1045 if (err) {
1046 netdev_err(dev, "Failed to configure port's headroom\n");
1047 return err;
1048 }
1049
1050 err = mlxsw_sp_port_pause_set(mlxsw_sp_port, pause);
1051 if (err) {
1052 netdev_err(dev, "Failed to set PAUSE parameters\n");
1053 goto err_port_pause_configure;
1054 }
1055
1056 mlxsw_sp_port->link.rx_pause = pause->rx_pause;
1057 mlxsw_sp_port->link.tx_pause = pause->tx_pause;
1058
1059 return 0;
1060
1061err_port_pause_configure:
1062 pause_en = mlxsw_sp_port_is_pause_en(mlxsw_sp_port);
1063 mlxsw_sp_port_headroom_set(mlxsw_sp_port, dev->mtu, pause_en);
1064 return err;
1065}
1066
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001067struct mlxsw_sp_port_hw_stats {
1068 char str[ETH_GSTRING_LEN];
1069 u64 (*getter)(char *payload);
1070};
1071
1072static const struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_stats[] = {
1073 {
1074 .str = "a_frames_transmitted_ok",
1075 .getter = mlxsw_reg_ppcnt_a_frames_transmitted_ok_get,
1076 },
1077 {
1078 .str = "a_frames_received_ok",
1079 .getter = mlxsw_reg_ppcnt_a_frames_received_ok_get,
1080 },
1081 {
1082 .str = "a_frame_check_sequence_errors",
1083 .getter = mlxsw_reg_ppcnt_a_frame_check_sequence_errors_get,
1084 },
1085 {
1086 .str = "a_alignment_errors",
1087 .getter = mlxsw_reg_ppcnt_a_alignment_errors_get,
1088 },
1089 {
1090 .str = "a_octets_transmitted_ok",
1091 .getter = mlxsw_reg_ppcnt_a_octets_transmitted_ok_get,
1092 },
1093 {
1094 .str = "a_octets_received_ok",
1095 .getter = mlxsw_reg_ppcnt_a_octets_received_ok_get,
1096 },
1097 {
1098 .str = "a_multicast_frames_xmitted_ok",
1099 .getter = mlxsw_reg_ppcnt_a_multicast_frames_xmitted_ok_get,
1100 },
1101 {
1102 .str = "a_broadcast_frames_xmitted_ok",
1103 .getter = mlxsw_reg_ppcnt_a_broadcast_frames_xmitted_ok_get,
1104 },
1105 {
1106 .str = "a_multicast_frames_received_ok",
1107 .getter = mlxsw_reg_ppcnt_a_multicast_frames_received_ok_get,
1108 },
1109 {
1110 .str = "a_broadcast_frames_received_ok",
1111 .getter = mlxsw_reg_ppcnt_a_broadcast_frames_received_ok_get,
1112 },
1113 {
1114 .str = "a_in_range_length_errors",
1115 .getter = mlxsw_reg_ppcnt_a_in_range_length_errors_get,
1116 },
1117 {
1118 .str = "a_out_of_range_length_field",
1119 .getter = mlxsw_reg_ppcnt_a_out_of_range_length_field_get,
1120 },
1121 {
1122 .str = "a_frame_too_long_errors",
1123 .getter = mlxsw_reg_ppcnt_a_frame_too_long_errors_get,
1124 },
1125 {
1126 .str = "a_symbol_error_during_carrier",
1127 .getter = mlxsw_reg_ppcnt_a_symbol_error_during_carrier_get,
1128 },
1129 {
1130 .str = "a_mac_control_frames_transmitted",
1131 .getter = mlxsw_reg_ppcnt_a_mac_control_frames_transmitted_get,
1132 },
1133 {
1134 .str = "a_mac_control_frames_received",
1135 .getter = mlxsw_reg_ppcnt_a_mac_control_frames_received_get,
1136 },
1137 {
1138 .str = "a_unsupported_opcodes_received",
1139 .getter = mlxsw_reg_ppcnt_a_unsupported_opcodes_received_get,
1140 },
1141 {
1142 .str = "a_pause_mac_ctrl_frames_received",
1143 .getter = mlxsw_reg_ppcnt_a_pause_mac_ctrl_frames_received_get,
1144 },
1145 {
1146 .str = "a_pause_mac_ctrl_frames_xmitted",
1147 .getter = mlxsw_reg_ppcnt_a_pause_mac_ctrl_frames_transmitted_get,
1148 },
1149};
1150
1151#define MLXSW_SP_PORT_HW_STATS_LEN ARRAY_SIZE(mlxsw_sp_port_hw_stats)
1152
1153static void mlxsw_sp_port_get_strings(struct net_device *dev,
1154 u32 stringset, u8 *data)
1155{
1156 u8 *p = data;
1157 int i;
1158
1159 switch (stringset) {
1160 case ETH_SS_STATS:
1161 for (i = 0; i < MLXSW_SP_PORT_HW_STATS_LEN; i++) {
1162 memcpy(p, mlxsw_sp_port_hw_stats[i].str,
1163 ETH_GSTRING_LEN);
1164 p += ETH_GSTRING_LEN;
1165 }
1166 break;
1167 }
1168}
1169
Ido Schimmel3a66ee32015-11-27 13:45:55 +01001170static int mlxsw_sp_port_set_phys_id(struct net_device *dev,
1171 enum ethtool_phys_id_state state)
1172{
1173 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1174 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1175 char mlcr_pl[MLXSW_REG_MLCR_LEN];
1176 bool active;
1177
1178 switch (state) {
1179 case ETHTOOL_ID_ACTIVE:
1180 active = true;
1181 break;
1182 case ETHTOOL_ID_INACTIVE:
1183 active = false;
1184 break;
1185 default:
1186 return -EOPNOTSUPP;
1187 }
1188
1189 mlxsw_reg_mlcr_pack(mlcr_pl, mlxsw_sp_port->local_port, active);
1190 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mlcr), mlcr_pl);
1191}
1192
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001193static void mlxsw_sp_port_get_stats(struct net_device *dev,
1194 struct ethtool_stats *stats, u64 *data)
1195{
1196 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1197 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1198 char ppcnt_pl[MLXSW_REG_PPCNT_LEN];
1199 int i;
1200 int err;
1201
Ido Schimmel34dba0a2016-04-06 17:10:15 +02001202 mlxsw_reg_ppcnt_pack(ppcnt_pl, mlxsw_sp_port->local_port,
1203 MLXSW_REG_PPCNT_IEEE_8023_CNT, 0);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001204 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ppcnt), ppcnt_pl);
1205 for (i = 0; i < MLXSW_SP_PORT_HW_STATS_LEN; i++)
1206 data[i] = !err ? mlxsw_sp_port_hw_stats[i].getter(ppcnt_pl) : 0;
1207}
1208
1209static int mlxsw_sp_port_get_sset_count(struct net_device *dev, int sset)
1210{
1211 switch (sset) {
1212 case ETH_SS_STATS:
1213 return MLXSW_SP_PORT_HW_STATS_LEN;
1214 default:
1215 return -EOPNOTSUPP;
1216 }
1217}
1218
1219struct mlxsw_sp_port_link_mode {
1220 u32 mask;
1221 u32 supported;
1222 u32 advertised;
1223 u32 speed;
1224};
1225
1226static const struct mlxsw_sp_port_link_mode mlxsw_sp_port_link_mode[] = {
1227 {
1228 .mask = MLXSW_REG_PTYS_ETH_SPEED_100BASE_T,
1229 .supported = SUPPORTED_100baseT_Full,
1230 .advertised = ADVERTISED_100baseT_Full,
1231 .speed = 100,
1232 },
1233 {
1234 .mask = MLXSW_REG_PTYS_ETH_SPEED_100BASE_TX,
1235 .speed = 100,
1236 },
1237 {
1238 .mask = MLXSW_REG_PTYS_ETH_SPEED_SGMII |
1239 MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX,
1240 .supported = SUPPORTED_1000baseKX_Full,
1241 .advertised = ADVERTISED_1000baseKX_Full,
1242 .speed = 1000,
1243 },
1244 {
1245 .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_T,
1246 .supported = SUPPORTED_10000baseT_Full,
1247 .advertised = ADVERTISED_10000baseT_Full,
1248 .speed = 10000,
1249 },
1250 {
1251 .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CX4 |
1252 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4,
1253 .supported = SUPPORTED_10000baseKX4_Full,
1254 .advertised = ADVERTISED_10000baseKX4_Full,
1255 .speed = 10000,
1256 },
1257 {
1258 .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
1259 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
1260 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
1261 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_ER_LR,
1262 .supported = SUPPORTED_10000baseKR_Full,
1263 .advertised = ADVERTISED_10000baseKR_Full,
1264 .speed = 10000,
1265 },
1266 {
1267 .mask = MLXSW_REG_PTYS_ETH_SPEED_20GBASE_KR2,
1268 .supported = SUPPORTED_20000baseKR2_Full,
1269 .advertised = ADVERTISED_20000baseKR2_Full,
1270 .speed = 20000,
1271 },
1272 {
1273 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4,
1274 .supported = SUPPORTED_40000baseCR4_Full,
1275 .advertised = ADVERTISED_40000baseCR4_Full,
1276 .speed = 40000,
1277 },
1278 {
1279 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4,
1280 .supported = SUPPORTED_40000baseKR4_Full,
1281 .advertised = ADVERTISED_40000baseKR4_Full,
1282 .speed = 40000,
1283 },
1284 {
1285 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4,
1286 .supported = SUPPORTED_40000baseSR4_Full,
1287 .advertised = ADVERTISED_40000baseSR4_Full,
1288 .speed = 40000,
1289 },
1290 {
1291 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_LR4_ER4,
1292 .supported = SUPPORTED_40000baseLR4_Full,
1293 .advertised = ADVERTISED_40000baseLR4_Full,
1294 .speed = 40000,
1295 },
1296 {
1297 .mask = MLXSW_REG_PTYS_ETH_SPEED_25GBASE_CR |
1298 MLXSW_REG_PTYS_ETH_SPEED_25GBASE_KR |
1299 MLXSW_REG_PTYS_ETH_SPEED_25GBASE_SR,
1300 .speed = 25000,
1301 },
1302 {
1303 .mask = MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR4 |
1304 MLXSW_REG_PTYS_ETH_SPEED_50GBASE_CR2 |
1305 MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR2,
1306 .speed = 50000,
1307 },
1308 {
1309 .mask = MLXSW_REG_PTYS_ETH_SPEED_56GBASE_R4,
1310 .supported = SUPPORTED_56000baseKR4_Full,
1311 .advertised = ADVERTISED_56000baseKR4_Full,
1312 .speed = 56000,
1313 },
1314 {
1315 .mask = MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4 |
1316 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 |
1317 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4 |
1318 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_LR4_ER4,
1319 .speed = 100000,
1320 },
1321};
1322
1323#define MLXSW_SP_PORT_LINK_MODE_LEN ARRAY_SIZE(mlxsw_sp_port_link_mode)
1324
1325static u32 mlxsw_sp_from_ptys_supported_port(u32 ptys_eth_proto)
1326{
1327 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
1328 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
1329 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4 |
1330 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4 |
1331 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 |
1332 MLXSW_REG_PTYS_ETH_SPEED_SGMII))
1333 return SUPPORTED_FIBRE;
1334
1335 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
1336 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4 |
1337 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4 |
1338 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4 |
1339 MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX))
1340 return SUPPORTED_Backplane;
1341 return 0;
1342}
1343
1344static u32 mlxsw_sp_from_ptys_supported_link(u32 ptys_eth_proto)
1345{
1346 u32 modes = 0;
1347 int i;
1348
1349 for (i = 0; i < MLXSW_SP_PORT_LINK_MODE_LEN; i++) {
1350 if (ptys_eth_proto & mlxsw_sp_port_link_mode[i].mask)
1351 modes |= mlxsw_sp_port_link_mode[i].supported;
1352 }
1353 return modes;
1354}
1355
1356static u32 mlxsw_sp_from_ptys_advert_link(u32 ptys_eth_proto)
1357{
1358 u32 modes = 0;
1359 int i;
1360
1361 for (i = 0; i < MLXSW_SP_PORT_LINK_MODE_LEN; i++) {
1362 if (ptys_eth_proto & mlxsw_sp_port_link_mode[i].mask)
1363 modes |= mlxsw_sp_port_link_mode[i].advertised;
1364 }
1365 return modes;
1366}
1367
1368static void mlxsw_sp_from_ptys_speed_duplex(bool carrier_ok, u32 ptys_eth_proto,
1369 struct ethtool_cmd *cmd)
1370{
1371 u32 speed = SPEED_UNKNOWN;
1372 u8 duplex = DUPLEX_UNKNOWN;
1373 int i;
1374
1375 if (!carrier_ok)
1376 goto out;
1377
1378 for (i = 0; i < MLXSW_SP_PORT_LINK_MODE_LEN; i++) {
1379 if (ptys_eth_proto & mlxsw_sp_port_link_mode[i].mask) {
1380 speed = mlxsw_sp_port_link_mode[i].speed;
1381 duplex = DUPLEX_FULL;
1382 break;
1383 }
1384 }
1385out:
1386 ethtool_cmd_speed_set(cmd, speed);
1387 cmd->duplex = duplex;
1388}
1389
1390static u8 mlxsw_sp_port_connector_port(u32 ptys_eth_proto)
1391{
1392 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
1393 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4 |
1394 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 |
1395 MLXSW_REG_PTYS_ETH_SPEED_SGMII))
1396 return PORT_FIBRE;
1397
1398 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
1399 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4 |
1400 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4))
1401 return PORT_DA;
1402
1403 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
1404 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4 |
1405 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4 |
1406 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4))
1407 return PORT_NONE;
1408
1409 return PORT_OTHER;
1410}
1411
1412static int mlxsw_sp_port_get_settings(struct net_device *dev,
1413 struct ethtool_cmd *cmd)
1414{
1415 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1416 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1417 char ptys_pl[MLXSW_REG_PTYS_LEN];
1418 u32 eth_proto_cap;
1419 u32 eth_proto_admin;
1420 u32 eth_proto_oper;
1421 int err;
1422
1423 mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sp_port->local_port, 0);
1424 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl);
1425 if (err) {
1426 netdev_err(dev, "Failed to get proto");
1427 return err;
1428 }
1429 mlxsw_reg_ptys_unpack(ptys_pl, &eth_proto_cap,
1430 &eth_proto_admin, &eth_proto_oper);
1431
1432 cmd->supported = mlxsw_sp_from_ptys_supported_port(eth_proto_cap) |
1433 mlxsw_sp_from_ptys_supported_link(eth_proto_cap) |
1434 SUPPORTED_Pause | SUPPORTED_Asym_Pause;
1435 cmd->advertising = mlxsw_sp_from_ptys_advert_link(eth_proto_admin);
1436 mlxsw_sp_from_ptys_speed_duplex(netif_carrier_ok(dev),
1437 eth_proto_oper, cmd);
1438
1439 eth_proto_oper = eth_proto_oper ? eth_proto_oper : eth_proto_cap;
1440 cmd->port = mlxsw_sp_port_connector_port(eth_proto_oper);
1441 cmd->lp_advertising = mlxsw_sp_from_ptys_advert_link(eth_proto_oper);
1442
1443 cmd->transceiver = XCVR_INTERNAL;
1444 return 0;
1445}
1446
1447static u32 mlxsw_sp_to_ptys_advert_link(u32 advertising)
1448{
1449 u32 ptys_proto = 0;
1450 int i;
1451
1452 for (i = 0; i < MLXSW_SP_PORT_LINK_MODE_LEN; i++) {
1453 if (advertising & mlxsw_sp_port_link_mode[i].advertised)
1454 ptys_proto |= mlxsw_sp_port_link_mode[i].mask;
1455 }
1456 return ptys_proto;
1457}
1458
1459static u32 mlxsw_sp_to_ptys_speed(u32 speed)
1460{
1461 u32 ptys_proto = 0;
1462 int i;
1463
1464 for (i = 0; i < MLXSW_SP_PORT_LINK_MODE_LEN; i++) {
1465 if (speed == mlxsw_sp_port_link_mode[i].speed)
1466 ptys_proto |= mlxsw_sp_port_link_mode[i].mask;
1467 }
1468 return ptys_proto;
1469}
1470
Ido Schimmel18f1e702016-02-26 17:32:31 +01001471static u32 mlxsw_sp_to_ptys_upper_speed(u32 upper_speed)
1472{
1473 u32 ptys_proto = 0;
1474 int i;
1475
1476 for (i = 0; i < MLXSW_SP_PORT_LINK_MODE_LEN; i++) {
1477 if (mlxsw_sp_port_link_mode[i].speed <= upper_speed)
1478 ptys_proto |= mlxsw_sp_port_link_mode[i].mask;
1479 }
1480 return ptys_proto;
1481}
1482
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001483static int mlxsw_sp_port_set_settings(struct net_device *dev,
1484 struct ethtool_cmd *cmd)
1485{
1486 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1487 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1488 char ptys_pl[MLXSW_REG_PTYS_LEN];
1489 u32 speed;
1490 u32 eth_proto_new;
1491 u32 eth_proto_cap;
1492 u32 eth_proto_admin;
1493 bool is_up;
1494 int err;
1495
1496 speed = ethtool_cmd_speed(cmd);
1497
1498 eth_proto_new = cmd->autoneg == AUTONEG_ENABLE ?
1499 mlxsw_sp_to_ptys_advert_link(cmd->advertising) :
1500 mlxsw_sp_to_ptys_speed(speed);
1501
1502 mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sp_port->local_port, 0);
1503 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl);
1504 if (err) {
1505 netdev_err(dev, "Failed to get proto");
1506 return err;
1507 }
1508 mlxsw_reg_ptys_unpack(ptys_pl, &eth_proto_cap, &eth_proto_admin, NULL);
1509
1510 eth_proto_new = eth_proto_new & eth_proto_cap;
1511 if (!eth_proto_new) {
1512 netdev_err(dev, "Not supported proto admin requested");
1513 return -EINVAL;
1514 }
1515 if (eth_proto_new == eth_proto_admin)
1516 return 0;
1517
1518 mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sp_port->local_port, eth_proto_new);
1519 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl);
1520 if (err) {
1521 netdev_err(dev, "Failed to set proto admin");
1522 return err;
1523 }
1524
1525 err = mlxsw_sp_port_oper_status_get(mlxsw_sp_port, &is_up);
1526 if (err) {
1527 netdev_err(dev, "Failed to get oper status");
1528 return err;
1529 }
1530 if (!is_up)
1531 return 0;
1532
1533 err = mlxsw_sp_port_admin_status_set(mlxsw_sp_port, false);
1534 if (err) {
1535 netdev_err(dev, "Failed to set admin status");
1536 return err;
1537 }
1538
1539 err = mlxsw_sp_port_admin_status_set(mlxsw_sp_port, true);
1540 if (err) {
1541 netdev_err(dev, "Failed to set admin status");
1542 return err;
1543 }
1544
1545 return 0;
1546}
1547
1548static const struct ethtool_ops mlxsw_sp_port_ethtool_ops = {
1549 .get_drvinfo = mlxsw_sp_port_get_drvinfo,
1550 .get_link = ethtool_op_get_link,
Ido Schimmel9f7ec052016-04-06 17:10:14 +02001551 .get_pauseparam = mlxsw_sp_port_get_pauseparam,
1552 .set_pauseparam = mlxsw_sp_port_set_pauseparam,
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001553 .get_strings = mlxsw_sp_port_get_strings,
Ido Schimmel3a66ee32015-11-27 13:45:55 +01001554 .set_phys_id = mlxsw_sp_port_set_phys_id,
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001555 .get_ethtool_stats = mlxsw_sp_port_get_stats,
1556 .get_sset_count = mlxsw_sp_port_get_sset_count,
1557 .get_settings = mlxsw_sp_port_get_settings,
1558 .set_settings = mlxsw_sp_port_set_settings,
1559};
1560
Ido Schimmel18f1e702016-02-26 17:32:31 +01001561static int
1562mlxsw_sp_port_speed_by_width_set(struct mlxsw_sp_port *mlxsw_sp_port, u8 width)
1563{
1564 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1565 u32 upper_speed = MLXSW_SP_PORT_BASE_SPEED * width;
1566 char ptys_pl[MLXSW_REG_PTYS_LEN];
1567 u32 eth_proto_admin;
1568
1569 eth_proto_admin = mlxsw_sp_to_ptys_upper_speed(upper_speed);
1570 mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sp_port->local_port,
1571 eth_proto_admin);
1572 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl);
1573}
1574
Ido Schimmel8e8dfe92016-04-06 17:10:10 +02001575int mlxsw_sp_port_ets_set(struct mlxsw_sp_port *mlxsw_sp_port,
1576 enum mlxsw_reg_qeec_hr hr, u8 index, u8 next_index,
1577 bool dwrr, u8 dwrr_weight)
Ido Schimmel90183b92016-04-06 17:10:08 +02001578{
1579 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1580 char qeec_pl[MLXSW_REG_QEEC_LEN];
1581
1582 mlxsw_reg_qeec_pack(qeec_pl, mlxsw_sp_port->local_port, hr, index,
1583 next_index);
1584 mlxsw_reg_qeec_de_set(qeec_pl, true);
1585 mlxsw_reg_qeec_dwrr_set(qeec_pl, dwrr);
1586 mlxsw_reg_qeec_dwrr_weight_set(qeec_pl, dwrr_weight);
1587 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(qeec), qeec_pl);
1588}
1589
Ido Schimmelcc7cf512016-04-06 17:10:11 +02001590int mlxsw_sp_port_ets_maxrate_set(struct mlxsw_sp_port *mlxsw_sp_port,
1591 enum mlxsw_reg_qeec_hr hr, u8 index,
1592 u8 next_index, u32 maxrate)
Ido Schimmel90183b92016-04-06 17:10:08 +02001593{
1594 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1595 char qeec_pl[MLXSW_REG_QEEC_LEN];
1596
1597 mlxsw_reg_qeec_pack(qeec_pl, mlxsw_sp_port->local_port, hr, index,
1598 next_index);
1599 mlxsw_reg_qeec_mase_set(qeec_pl, true);
1600 mlxsw_reg_qeec_max_shaper_rate_set(qeec_pl, maxrate);
1601 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(qeec), qeec_pl);
1602}
1603
Ido Schimmel8e8dfe92016-04-06 17:10:10 +02001604int mlxsw_sp_port_prio_tc_set(struct mlxsw_sp_port *mlxsw_sp_port,
1605 u8 switch_prio, u8 tclass)
Ido Schimmel90183b92016-04-06 17:10:08 +02001606{
1607 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1608 char qtct_pl[MLXSW_REG_QTCT_LEN];
1609
1610 mlxsw_reg_qtct_pack(qtct_pl, mlxsw_sp_port->local_port, switch_prio,
1611 tclass);
1612 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(qtct), qtct_pl);
1613}
1614
1615static int mlxsw_sp_port_ets_init(struct mlxsw_sp_port *mlxsw_sp_port)
1616{
1617 int err, i;
1618
1619 /* Setup the elements hierarcy, so that each TC is linked to
1620 * one subgroup, which are all member in the same group.
1621 */
1622 err = mlxsw_sp_port_ets_set(mlxsw_sp_port,
1623 MLXSW_REG_QEEC_HIERARCY_GROUP, 0, 0, false,
1624 0);
1625 if (err)
1626 return err;
1627 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
1628 err = mlxsw_sp_port_ets_set(mlxsw_sp_port,
1629 MLXSW_REG_QEEC_HIERARCY_SUBGROUP, i,
1630 0, false, 0);
1631 if (err)
1632 return err;
1633 }
1634 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
1635 err = mlxsw_sp_port_ets_set(mlxsw_sp_port,
1636 MLXSW_REG_QEEC_HIERARCY_TC, i, i,
1637 false, 0);
1638 if (err)
1639 return err;
1640 }
1641
1642 /* Make sure the max shaper is disabled in all hierarcies that
1643 * support it.
1644 */
1645 err = mlxsw_sp_port_ets_maxrate_set(mlxsw_sp_port,
1646 MLXSW_REG_QEEC_HIERARCY_PORT, 0, 0,
1647 MLXSW_REG_QEEC_MAS_DIS);
1648 if (err)
1649 return err;
1650 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
1651 err = mlxsw_sp_port_ets_maxrate_set(mlxsw_sp_port,
1652 MLXSW_REG_QEEC_HIERARCY_SUBGROUP,
1653 i, 0,
1654 MLXSW_REG_QEEC_MAS_DIS);
1655 if (err)
1656 return err;
1657 }
1658 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
1659 err = mlxsw_sp_port_ets_maxrate_set(mlxsw_sp_port,
1660 MLXSW_REG_QEEC_HIERARCY_TC,
1661 i, i,
1662 MLXSW_REG_QEEC_MAS_DIS);
1663 if (err)
1664 return err;
1665 }
1666
1667 /* Map all priorities to traffic class 0. */
1668 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
1669 err = mlxsw_sp_port_prio_tc_set(mlxsw_sp_port, i, 0);
1670 if (err)
1671 return err;
1672 }
1673
1674 return 0;
1675}
1676
Ido Schimmelbe945352016-06-09 09:51:39 +02001677static int mlxsw_sp_port_create(struct mlxsw_sp *mlxsw_sp, u8 local_port,
Ido Schimmeld664b412016-06-09 09:51:40 +02001678 bool split, u8 module, u8 width, u8 lane)
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001679{
1680 struct mlxsw_sp_port *mlxsw_sp_port;
1681 struct net_device *dev;
Ido Schimmelbd40e9d2015-12-15 16:03:36 +01001682 size_t bytes;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001683 int err;
1684
1685 dev = alloc_etherdev(sizeof(struct mlxsw_sp_port));
1686 if (!dev)
1687 return -ENOMEM;
1688 mlxsw_sp_port = netdev_priv(dev);
1689 mlxsw_sp_port->dev = dev;
1690 mlxsw_sp_port->mlxsw_sp = mlxsw_sp;
1691 mlxsw_sp_port->local_port = local_port;
Ido Schimmel18f1e702016-02-26 17:32:31 +01001692 mlxsw_sp_port->split = split;
Ido Schimmeld664b412016-06-09 09:51:40 +02001693 mlxsw_sp_port->mapping.module = module;
1694 mlxsw_sp_port->mapping.width = width;
1695 mlxsw_sp_port->mapping.lane = lane;
Ido Schimmelbd40e9d2015-12-15 16:03:36 +01001696 bytes = DIV_ROUND_UP(VLAN_N_VID, BITS_PER_BYTE);
1697 mlxsw_sp_port->active_vlans = kzalloc(bytes, GFP_KERNEL);
1698 if (!mlxsw_sp_port->active_vlans) {
1699 err = -ENOMEM;
1700 goto err_port_active_vlans_alloc;
1701 }
Elad Razfc1273a2016-01-06 13:01:11 +01001702 mlxsw_sp_port->untagged_vlans = kzalloc(bytes, GFP_KERNEL);
1703 if (!mlxsw_sp_port->untagged_vlans) {
1704 err = -ENOMEM;
1705 goto err_port_untagged_vlans_alloc;
1706 }
Ido Schimmel7f71eb42015-12-15 16:03:37 +01001707 INIT_LIST_HEAD(&mlxsw_sp_port->vports_list);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001708
1709 mlxsw_sp_port->pcpu_stats =
1710 netdev_alloc_pcpu_stats(struct mlxsw_sp_port_pcpu_stats);
1711 if (!mlxsw_sp_port->pcpu_stats) {
1712 err = -ENOMEM;
1713 goto err_alloc_stats;
1714 }
1715
1716 dev->netdev_ops = &mlxsw_sp_port_netdev_ops;
1717 dev->ethtool_ops = &mlxsw_sp_port_ethtool_ops;
1718
1719 err = mlxsw_sp_port_dev_addr_init(mlxsw_sp_port);
1720 if (err) {
1721 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Unable to init port mac address\n",
1722 mlxsw_sp_port->local_port);
1723 goto err_dev_addr_init;
1724 }
1725
1726 netif_carrier_off(dev);
1727
1728 dev->features |= NETIF_F_NETNS_LOCAL | NETIF_F_LLTX | NETIF_F_SG |
1729 NETIF_F_HW_VLAN_CTAG_FILTER;
1730
1731 /* Each packet needs to have a Tx header (metadata) on top all other
1732 * headers.
1733 */
1734 dev->hard_header_len += MLXSW_TXHDR_LEN;
1735
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001736 err = mlxsw_sp_port_system_port_mapping_set(mlxsw_sp_port);
1737 if (err) {
1738 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to set system port mapping\n",
1739 mlxsw_sp_port->local_port);
1740 goto err_port_system_port_mapping_set;
1741 }
1742
1743 err = mlxsw_sp_port_swid_set(mlxsw_sp_port, 0);
1744 if (err) {
1745 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to set SWID\n",
1746 mlxsw_sp_port->local_port);
1747 goto err_port_swid_set;
1748 }
1749
Ido Schimmel18f1e702016-02-26 17:32:31 +01001750 err = mlxsw_sp_port_speed_by_width_set(mlxsw_sp_port, width);
1751 if (err) {
1752 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to enable speeds\n",
1753 mlxsw_sp_port->local_port);
1754 goto err_port_speed_by_width_set;
1755 }
1756
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001757 err = mlxsw_sp_port_mtu_set(mlxsw_sp_port, ETH_DATA_LEN);
1758 if (err) {
1759 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to set MTU\n",
1760 mlxsw_sp_port->local_port);
1761 goto err_port_mtu_set;
1762 }
1763
1764 err = mlxsw_sp_port_admin_status_set(mlxsw_sp_port, false);
1765 if (err)
1766 goto err_port_admin_status_set;
1767
1768 err = mlxsw_sp_port_buffers_init(mlxsw_sp_port);
1769 if (err) {
1770 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize buffers\n",
1771 mlxsw_sp_port->local_port);
1772 goto err_port_buffers_init;
1773 }
1774
Ido Schimmel90183b92016-04-06 17:10:08 +02001775 err = mlxsw_sp_port_ets_init(mlxsw_sp_port);
1776 if (err) {
1777 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize ETS\n",
1778 mlxsw_sp_port->local_port);
1779 goto err_port_ets_init;
1780 }
1781
Ido Schimmelf00817d2016-04-06 17:10:09 +02001782 /* ETS and buffers must be initialized before DCB. */
1783 err = mlxsw_sp_port_dcb_init(mlxsw_sp_port);
1784 if (err) {
1785 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize DCB\n",
1786 mlxsw_sp_port->local_port);
1787 goto err_port_dcb_init;
1788 }
1789
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001790 mlxsw_sp_port_switchdev_init(mlxsw_sp_port);
1791 err = register_netdev(dev);
1792 if (err) {
1793 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to register netdev\n",
1794 mlxsw_sp_port->local_port);
1795 goto err_register_netdev;
1796 }
1797
Jiri Pirko932762b2016-04-08 19:11:21 +02001798 err = mlxsw_core_port_init(mlxsw_sp->core, &mlxsw_sp_port->core_port,
1799 mlxsw_sp_port->local_port, dev,
1800 mlxsw_sp_port->split, module);
1801 if (err) {
1802 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to init core port\n",
1803 mlxsw_sp_port->local_port);
1804 goto err_core_port_init;
1805 }
Jiri Pirkoc4745502016-02-26 17:32:26 +01001806
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001807 err = mlxsw_sp_port_vlan_init(mlxsw_sp_port);
1808 if (err)
1809 goto err_port_vlan_init;
1810
1811 mlxsw_sp->ports[local_port] = mlxsw_sp_port;
1812 return 0;
1813
1814err_port_vlan_init:
Jiri Pirko932762b2016-04-08 19:11:21 +02001815 mlxsw_core_port_fini(&mlxsw_sp_port->core_port);
1816err_core_port_init:
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001817 unregister_netdev(dev);
1818err_register_netdev:
Ido Schimmelf00817d2016-04-06 17:10:09 +02001819err_port_dcb_init:
Ido Schimmel90183b92016-04-06 17:10:08 +02001820err_port_ets_init:
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001821err_port_buffers_init:
1822err_port_admin_status_set:
1823err_port_mtu_set:
Ido Schimmel18f1e702016-02-26 17:32:31 +01001824err_port_speed_by_width_set:
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001825err_port_swid_set:
1826err_port_system_port_mapping_set:
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001827err_dev_addr_init:
1828 free_percpu(mlxsw_sp_port->pcpu_stats);
1829err_alloc_stats:
Elad Razfc1273a2016-01-06 13:01:11 +01001830 kfree(mlxsw_sp_port->untagged_vlans);
1831err_port_untagged_vlans_alloc:
Ido Schimmelbd40e9d2015-12-15 16:03:36 +01001832 kfree(mlxsw_sp_port->active_vlans);
1833err_port_active_vlans_alloc:
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001834 free_netdev(dev);
1835 return err;
1836}
1837
Ido Schimmel7f71eb42015-12-15 16:03:37 +01001838static void mlxsw_sp_port_vports_fini(struct mlxsw_sp_port *mlxsw_sp_port)
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001839{
Ido Schimmel7f71eb42015-12-15 16:03:37 +01001840 struct net_device *dev = mlxsw_sp_port->dev;
1841 struct mlxsw_sp_port *mlxsw_sp_vport, *tmp;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001842
Ido Schimmel7f71eb42015-12-15 16:03:37 +01001843 list_for_each_entry_safe(mlxsw_sp_vport, tmp,
1844 &mlxsw_sp_port->vports_list, vport.list) {
1845 u16 vid = mlxsw_sp_vport_vid_get(mlxsw_sp_vport);
1846
1847 /* vPorts created for VLAN devices should already be gone
1848 * by now, since we unregistered the port netdev.
1849 */
1850 WARN_ON(is_vlan_dev(mlxsw_sp_vport->dev));
1851 mlxsw_sp_port_kill_vid(dev, 0, vid);
1852 }
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001853}
1854
1855static void mlxsw_sp_port_remove(struct mlxsw_sp *mlxsw_sp, u8 local_port)
1856{
1857 struct mlxsw_sp_port *mlxsw_sp_port = mlxsw_sp->ports[local_port];
1858
1859 if (!mlxsw_sp_port)
1860 return;
Ido Schimmela1333182016-02-26 17:32:30 +01001861 mlxsw_sp->ports[local_port] = NULL;
Jiri Pirko932762b2016-04-08 19:11:21 +02001862 mlxsw_core_port_fini(&mlxsw_sp_port->core_port);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001863 unregister_netdev(mlxsw_sp_port->dev); /* This calls ndo_stop */
Ido Schimmelf00817d2016-04-06 17:10:09 +02001864 mlxsw_sp_port_dcb_fini(mlxsw_sp_port);
Ido Schimmel7f71eb42015-12-15 16:03:37 +01001865 mlxsw_sp_port_vports_fini(mlxsw_sp_port);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001866 mlxsw_sp_port_switchdev_fini(mlxsw_sp_port);
Ido Schimmel3e9b27b2016-02-26 17:32:28 +01001867 mlxsw_sp_port_swid_set(mlxsw_sp_port, MLXSW_PORT_SWID_DISABLED_PORT);
1868 mlxsw_sp_port_module_unmap(mlxsw_sp, mlxsw_sp_port->local_port);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001869 free_percpu(mlxsw_sp_port->pcpu_stats);
Elad Razfc1273a2016-01-06 13:01:11 +01001870 kfree(mlxsw_sp_port->untagged_vlans);
Ido Schimmelbd40e9d2015-12-15 16:03:36 +01001871 kfree(mlxsw_sp_port->active_vlans);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001872 free_netdev(mlxsw_sp_port->dev);
1873}
1874
1875static void mlxsw_sp_ports_remove(struct mlxsw_sp *mlxsw_sp)
1876{
1877 int i;
1878
1879 for (i = 1; i < MLXSW_PORT_MAX_PORTS; i++)
1880 mlxsw_sp_port_remove(mlxsw_sp, i);
1881 kfree(mlxsw_sp->ports);
1882}
1883
1884static int mlxsw_sp_ports_create(struct mlxsw_sp *mlxsw_sp)
1885{
Ido Schimmeld664b412016-06-09 09:51:40 +02001886 u8 module, width, lane;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001887 size_t alloc_size;
1888 int i;
1889 int err;
1890
1891 alloc_size = sizeof(struct mlxsw_sp_port *) * MLXSW_PORT_MAX_PORTS;
1892 mlxsw_sp->ports = kzalloc(alloc_size, GFP_KERNEL);
1893 if (!mlxsw_sp->ports)
1894 return -ENOMEM;
1895
1896 for (i = 1; i < MLXSW_PORT_MAX_PORTS; i++) {
Ido Schimmel558c2d52016-02-26 17:32:29 +01001897 err = mlxsw_sp_port_module_info_get(mlxsw_sp, i, &module,
Ido Schimmeld664b412016-06-09 09:51:40 +02001898 &width, &lane);
Ido Schimmel558c2d52016-02-26 17:32:29 +01001899 if (err)
1900 goto err_port_module_info_get;
1901 if (!width)
1902 continue;
1903 mlxsw_sp->port_to_module[i] = module;
Ido Schimmeld664b412016-06-09 09:51:40 +02001904 err = mlxsw_sp_port_create(mlxsw_sp, i, false, module, width,
1905 lane);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001906 if (err)
1907 goto err_port_create;
1908 }
1909 return 0;
1910
1911err_port_create:
Ido Schimmel558c2d52016-02-26 17:32:29 +01001912err_port_module_info_get:
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001913 for (i--; i >= 1; i--)
1914 mlxsw_sp_port_remove(mlxsw_sp, i);
1915 kfree(mlxsw_sp->ports);
1916 return err;
1917}
1918
Ido Schimmel18f1e702016-02-26 17:32:31 +01001919static u8 mlxsw_sp_cluster_base_port_get(u8 local_port)
1920{
1921 u8 offset = (local_port - 1) % MLXSW_SP_PORTS_PER_CLUSTER_MAX;
1922
1923 return local_port - offset;
1924}
1925
Ido Schimmelbe945352016-06-09 09:51:39 +02001926static int mlxsw_sp_port_split_create(struct mlxsw_sp *mlxsw_sp, u8 base_port,
1927 u8 module, unsigned int count)
1928{
1929 u8 width = MLXSW_PORT_MODULE_MAX_WIDTH / count;
1930 int err, i;
1931
1932 for (i = 0; i < count; i++) {
1933 err = mlxsw_sp_port_module_map(mlxsw_sp, base_port + i, module,
1934 width, i * width);
1935 if (err)
1936 goto err_port_module_map;
1937 }
1938
1939 for (i = 0; i < count; i++) {
1940 err = __mlxsw_sp_port_swid_set(mlxsw_sp, base_port + i, 0);
1941 if (err)
1942 goto err_port_swid_set;
1943 }
1944
1945 for (i = 0; i < count; i++) {
1946 err = mlxsw_sp_port_create(mlxsw_sp, base_port + i, true,
Ido Schimmeld664b412016-06-09 09:51:40 +02001947 module, width, i * width);
Ido Schimmelbe945352016-06-09 09:51:39 +02001948 if (err)
1949 goto err_port_create;
1950 }
1951
1952 return 0;
1953
1954err_port_create:
1955 for (i--; i >= 0; i--)
1956 mlxsw_sp_port_remove(mlxsw_sp, base_port + i);
1957 i = count;
1958err_port_swid_set:
1959 for (i--; i >= 0; i--)
1960 __mlxsw_sp_port_swid_set(mlxsw_sp, base_port + i,
1961 MLXSW_PORT_SWID_DISABLED_PORT);
1962 i = count;
1963err_port_module_map:
1964 for (i--; i >= 0; i--)
1965 mlxsw_sp_port_module_unmap(mlxsw_sp, base_port + i);
1966 return err;
1967}
1968
1969static void mlxsw_sp_port_unsplit_create(struct mlxsw_sp *mlxsw_sp,
1970 u8 base_port, unsigned int count)
1971{
1972 u8 local_port, module, width = MLXSW_PORT_MODULE_MAX_WIDTH;
1973 int i;
1974
1975 /* Split by four means we need to re-create two ports, otherwise
1976 * only one.
1977 */
1978 count = count / 2;
1979
1980 for (i = 0; i < count; i++) {
1981 local_port = base_port + i * 2;
1982 module = mlxsw_sp->port_to_module[local_port];
1983
1984 mlxsw_sp_port_module_map(mlxsw_sp, local_port, module, width,
1985 0);
1986 }
1987
1988 for (i = 0; i < count; i++)
1989 __mlxsw_sp_port_swid_set(mlxsw_sp, base_port + i * 2, 0);
1990
1991 for (i = 0; i < count; i++) {
1992 local_port = base_port + i * 2;
1993 module = mlxsw_sp->port_to_module[local_port];
1994
1995 mlxsw_sp_port_create(mlxsw_sp, local_port, false, module,
Ido Schimmeld664b412016-06-09 09:51:40 +02001996 width, 0);
Ido Schimmelbe945352016-06-09 09:51:39 +02001997 }
1998}
1999
Jiri Pirkob2f10572016-04-08 19:11:23 +02002000static int mlxsw_sp_port_split(struct mlxsw_core *mlxsw_core, u8 local_port,
2001 unsigned int count)
Ido Schimmel18f1e702016-02-26 17:32:31 +01002002{
Jiri Pirkob2f10572016-04-08 19:11:23 +02002003 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
Ido Schimmel18f1e702016-02-26 17:32:31 +01002004 struct mlxsw_sp_port *mlxsw_sp_port;
Ido Schimmel18f1e702016-02-26 17:32:31 +01002005 u8 module, cur_width, base_port;
2006 int i;
2007 int err;
2008
2009 mlxsw_sp_port = mlxsw_sp->ports[local_port];
2010 if (!mlxsw_sp_port) {
2011 dev_err(mlxsw_sp->bus_info->dev, "Port number \"%d\" does not exist\n",
2012 local_port);
2013 return -EINVAL;
2014 }
2015
Ido Schimmeld664b412016-06-09 09:51:40 +02002016 module = mlxsw_sp_port->mapping.module;
2017 cur_width = mlxsw_sp_port->mapping.width;
2018
Ido Schimmel18f1e702016-02-26 17:32:31 +01002019 if (count != 2 && count != 4) {
2020 netdev_err(mlxsw_sp_port->dev, "Port can only be split into 2 or 4 ports\n");
2021 return -EINVAL;
2022 }
2023
Ido Schimmel18f1e702016-02-26 17:32:31 +01002024 if (cur_width != MLXSW_PORT_MODULE_MAX_WIDTH) {
2025 netdev_err(mlxsw_sp_port->dev, "Port cannot be split further\n");
2026 return -EINVAL;
2027 }
2028
2029 /* Make sure we have enough slave (even) ports for the split. */
2030 if (count == 2) {
2031 base_port = local_port;
2032 if (mlxsw_sp->ports[base_port + 1]) {
2033 netdev_err(mlxsw_sp_port->dev, "Invalid split configuration\n");
2034 return -EINVAL;
2035 }
2036 } else {
2037 base_port = mlxsw_sp_cluster_base_port_get(local_port);
2038 if (mlxsw_sp->ports[base_port + 1] ||
2039 mlxsw_sp->ports[base_port + 3]) {
2040 netdev_err(mlxsw_sp_port->dev, "Invalid split configuration\n");
2041 return -EINVAL;
2042 }
2043 }
2044
2045 for (i = 0; i < count; i++)
2046 mlxsw_sp_port_remove(mlxsw_sp, base_port + i);
2047
Ido Schimmelbe945352016-06-09 09:51:39 +02002048 err = mlxsw_sp_port_split_create(mlxsw_sp, base_port, module, count);
2049 if (err) {
2050 dev_err(mlxsw_sp->bus_info->dev, "Failed to create split ports\n");
2051 goto err_port_split_create;
Ido Schimmel18f1e702016-02-26 17:32:31 +01002052 }
2053
2054 return 0;
2055
Ido Schimmelbe945352016-06-09 09:51:39 +02002056err_port_split_create:
2057 mlxsw_sp_port_unsplit_create(mlxsw_sp, base_port, count);
Ido Schimmel18f1e702016-02-26 17:32:31 +01002058 return err;
2059}
2060
Jiri Pirkob2f10572016-04-08 19:11:23 +02002061static int mlxsw_sp_port_unsplit(struct mlxsw_core *mlxsw_core, u8 local_port)
Ido Schimmel18f1e702016-02-26 17:32:31 +01002062{
Jiri Pirkob2f10572016-04-08 19:11:23 +02002063 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
Ido Schimmel18f1e702016-02-26 17:32:31 +01002064 struct mlxsw_sp_port *mlxsw_sp_port;
Ido Schimmeld664b412016-06-09 09:51:40 +02002065 u8 cur_width, base_port;
Ido Schimmel18f1e702016-02-26 17:32:31 +01002066 unsigned int count;
2067 int i;
Ido Schimmel18f1e702016-02-26 17:32:31 +01002068
2069 mlxsw_sp_port = mlxsw_sp->ports[local_port];
2070 if (!mlxsw_sp_port) {
2071 dev_err(mlxsw_sp->bus_info->dev, "Port number \"%d\" does not exist\n",
2072 local_port);
2073 return -EINVAL;
2074 }
2075
2076 if (!mlxsw_sp_port->split) {
2077 netdev_err(mlxsw_sp_port->dev, "Port wasn't split\n");
2078 return -EINVAL;
2079 }
2080
Ido Schimmeld664b412016-06-09 09:51:40 +02002081 cur_width = mlxsw_sp_port->mapping.width;
Ido Schimmel18f1e702016-02-26 17:32:31 +01002082 count = cur_width == 1 ? 4 : 2;
2083
2084 base_port = mlxsw_sp_cluster_base_port_get(local_port);
2085
2086 /* Determine which ports to remove. */
2087 if (count == 2 && local_port >= base_port + 2)
2088 base_port = base_port + 2;
2089
2090 for (i = 0; i < count; i++)
2091 mlxsw_sp_port_remove(mlxsw_sp, base_port + i);
2092
Ido Schimmelbe945352016-06-09 09:51:39 +02002093 mlxsw_sp_port_unsplit_create(mlxsw_sp, base_port, count);
Ido Schimmel18f1e702016-02-26 17:32:31 +01002094
2095 return 0;
2096}
2097
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002098static void mlxsw_sp_pude_event_func(const struct mlxsw_reg_info *reg,
2099 char *pude_pl, void *priv)
2100{
2101 struct mlxsw_sp *mlxsw_sp = priv;
2102 struct mlxsw_sp_port *mlxsw_sp_port;
2103 enum mlxsw_reg_pude_oper_status status;
2104 u8 local_port;
2105
2106 local_port = mlxsw_reg_pude_local_port_get(pude_pl);
2107 mlxsw_sp_port = mlxsw_sp->ports[local_port];
2108 if (!mlxsw_sp_port) {
2109 dev_warn(mlxsw_sp->bus_info->dev, "Port %d: Link event received for non-existent port\n",
2110 local_port);
2111 return;
2112 }
2113
2114 status = mlxsw_reg_pude_oper_status_get(pude_pl);
2115 if (status == MLXSW_PORT_OPER_STATUS_UP) {
2116 netdev_info(mlxsw_sp_port->dev, "link up\n");
2117 netif_carrier_on(mlxsw_sp_port->dev);
2118 } else {
2119 netdev_info(mlxsw_sp_port->dev, "link down\n");
2120 netif_carrier_off(mlxsw_sp_port->dev);
2121 }
2122}
2123
2124static struct mlxsw_event_listener mlxsw_sp_pude_event = {
2125 .func = mlxsw_sp_pude_event_func,
2126 .trap_id = MLXSW_TRAP_ID_PUDE,
2127};
2128
2129static int mlxsw_sp_event_register(struct mlxsw_sp *mlxsw_sp,
2130 enum mlxsw_event_trap_id trap_id)
2131{
2132 struct mlxsw_event_listener *el;
2133 char hpkt_pl[MLXSW_REG_HPKT_LEN];
2134 int err;
2135
2136 switch (trap_id) {
2137 case MLXSW_TRAP_ID_PUDE:
2138 el = &mlxsw_sp_pude_event;
2139 break;
2140 }
2141 err = mlxsw_core_event_listener_register(mlxsw_sp->core, el, mlxsw_sp);
2142 if (err)
2143 return err;
2144
2145 mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_FORWARD, trap_id);
2146 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(hpkt), hpkt_pl);
2147 if (err)
2148 goto err_event_trap_set;
2149
2150 return 0;
2151
2152err_event_trap_set:
2153 mlxsw_core_event_listener_unregister(mlxsw_sp->core, el, mlxsw_sp);
2154 return err;
2155}
2156
2157static void mlxsw_sp_event_unregister(struct mlxsw_sp *mlxsw_sp,
2158 enum mlxsw_event_trap_id trap_id)
2159{
2160 struct mlxsw_event_listener *el;
2161
2162 switch (trap_id) {
2163 case MLXSW_TRAP_ID_PUDE:
2164 el = &mlxsw_sp_pude_event;
2165 break;
2166 }
2167 mlxsw_core_event_listener_unregister(mlxsw_sp->core, el, mlxsw_sp);
2168}
2169
2170static void mlxsw_sp_rx_listener_func(struct sk_buff *skb, u8 local_port,
2171 void *priv)
2172{
2173 struct mlxsw_sp *mlxsw_sp = priv;
2174 struct mlxsw_sp_port *mlxsw_sp_port = mlxsw_sp->ports[local_port];
2175 struct mlxsw_sp_port_pcpu_stats *pcpu_stats;
2176
2177 if (unlikely(!mlxsw_sp_port)) {
2178 dev_warn_ratelimited(mlxsw_sp->bus_info->dev, "Port %d: skb received for non-existent port\n",
2179 local_port);
2180 return;
2181 }
2182
2183 skb->dev = mlxsw_sp_port->dev;
2184
2185 pcpu_stats = this_cpu_ptr(mlxsw_sp_port->pcpu_stats);
2186 u64_stats_update_begin(&pcpu_stats->syncp);
2187 pcpu_stats->rx_packets++;
2188 pcpu_stats->rx_bytes += skb->len;
2189 u64_stats_update_end(&pcpu_stats->syncp);
2190
2191 skb->protocol = eth_type_trans(skb, skb->dev);
2192 netif_receive_skb(skb);
2193}
2194
2195static const struct mlxsw_rx_listener mlxsw_sp_rx_listener[] = {
2196 {
2197 .func = mlxsw_sp_rx_listener_func,
2198 .local_port = MLXSW_PORT_DONT_CARE,
2199 .trap_id = MLXSW_TRAP_ID_FDB_MC,
2200 },
2201 /* Traps for specific L2 packet types, not trapped as FDB MC */
2202 {
2203 .func = mlxsw_sp_rx_listener_func,
2204 .local_port = MLXSW_PORT_DONT_CARE,
2205 .trap_id = MLXSW_TRAP_ID_STP,
2206 },
2207 {
2208 .func = mlxsw_sp_rx_listener_func,
2209 .local_port = MLXSW_PORT_DONT_CARE,
2210 .trap_id = MLXSW_TRAP_ID_LACP,
2211 },
2212 {
2213 .func = mlxsw_sp_rx_listener_func,
2214 .local_port = MLXSW_PORT_DONT_CARE,
2215 .trap_id = MLXSW_TRAP_ID_EAPOL,
2216 },
2217 {
2218 .func = mlxsw_sp_rx_listener_func,
2219 .local_port = MLXSW_PORT_DONT_CARE,
2220 .trap_id = MLXSW_TRAP_ID_LLDP,
2221 },
2222 {
2223 .func = mlxsw_sp_rx_listener_func,
2224 .local_port = MLXSW_PORT_DONT_CARE,
2225 .trap_id = MLXSW_TRAP_ID_MMRP,
2226 },
2227 {
2228 .func = mlxsw_sp_rx_listener_func,
2229 .local_port = MLXSW_PORT_DONT_CARE,
2230 .trap_id = MLXSW_TRAP_ID_MVRP,
2231 },
2232 {
2233 .func = mlxsw_sp_rx_listener_func,
2234 .local_port = MLXSW_PORT_DONT_CARE,
2235 .trap_id = MLXSW_TRAP_ID_RPVST,
2236 },
2237 {
2238 .func = mlxsw_sp_rx_listener_func,
2239 .local_port = MLXSW_PORT_DONT_CARE,
2240 .trap_id = MLXSW_TRAP_ID_DHCP,
2241 },
2242 {
2243 .func = mlxsw_sp_rx_listener_func,
2244 .local_port = MLXSW_PORT_DONT_CARE,
2245 .trap_id = MLXSW_TRAP_ID_IGMP_QUERY,
2246 },
2247 {
2248 .func = mlxsw_sp_rx_listener_func,
2249 .local_port = MLXSW_PORT_DONT_CARE,
2250 .trap_id = MLXSW_TRAP_ID_IGMP_V1_REPORT,
2251 },
2252 {
2253 .func = mlxsw_sp_rx_listener_func,
2254 .local_port = MLXSW_PORT_DONT_CARE,
2255 .trap_id = MLXSW_TRAP_ID_IGMP_V2_REPORT,
2256 },
2257 {
2258 .func = mlxsw_sp_rx_listener_func,
2259 .local_port = MLXSW_PORT_DONT_CARE,
2260 .trap_id = MLXSW_TRAP_ID_IGMP_V2_LEAVE,
2261 },
2262 {
2263 .func = mlxsw_sp_rx_listener_func,
2264 .local_port = MLXSW_PORT_DONT_CARE,
2265 .trap_id = MLXSW_TRAP_ID_IGMP_V3_REPORT,
2266 },
2267};
2268
2269static int mlxsw_sp_traps_init(struct mlxsw_sp *mlxsw_sp)
2270{
2271 char htgt_pl[MLXSW_REG_HTGT_LEN];
2272 char hpkt_pl[MLXSW_REG_HPKT_LEN];
2273 int i;
2274 int err;
2275
2276 mlxsw_reg_htgt_pack(htgt_pl, MLXSW_REG_HTGT_TRAP_GROUP_RX);
2277 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(htgt), htgt_pl);
2278 if (err)
2279 return err;
2280
2281 mlxsw_reg_htgt_pack(htgt_pl, MLXSW_REG_HTGT_TRAP_GROUP_CTRL);
2282 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(htgt), htgt_pl);
2283 if (err)
2284 return err;
2285
2286 for (i = 0; i < ARRAY_SIZE(mlxsw_sp_rx_listener); i++) {
2287 err = mlxsw_core_rx_listener_register(mlxsw_sp->core,
2288 &mlxsw_sp_rx_listener[i],
2289 mlxsw_sp);
2290 if (err)
2291 goto err_rx_listener_register;
2292
2293 mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_TRAP_TO_CPU,
2294 mlxsw_sp_rx_listener[i].trap_id);
2295 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(hpkt), hpkt_pl);
2296 if (err)
2297 goto err_rx_trap_set;
2298 }
2299 return 0;
2300
2301err_rx_trap_set:
2302 mlxsw_core_rx_listener_unregister(mlxsw_sp->core,
2303 &mlxsw_sp_rx_listener[i],
2304 mlxsw_sp);
2305err_rx_listener_register:
2306 for (i--; i >= 0; i--) {
2307 mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_FORWARD,
2308 mlxsw_sp_rx_listener[i].trap_id);
2309 mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(hpkt), hpkt_pl);
2310
2311 mlxsw_core_rx_listener_unregister(mlxsw_sp->core,
2312 &mlxsw_sp_rx_listener[i],
2313 mlxsw_sp);
2314 }
2315 return err;
2316}
2317
2318static void mlxsw_sp_traps_fini(struct mlxsw_sp *mlxsw_sp)
2319{
2320 char hpkt_pl[MLXSW_REG_HPKT_LEN];
2321 int i;
2322
2323 for (i = 0; i < ARRAY_SIZE(mlxsw_sp_rx_listener); i++) {
2324 mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_FORWARD,
2325 mlxsw_sp_rx_listener[i].trap_id);
2326 mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(hpkt), hpkt_pl);
2327
2328 mlxsw_core_rx_listener_unregister(mlxsw_sp->core,
2329 &mlxsw_sp_rx_listener[i],
2330 mlxsw_sp);
2331 }
2332}
2333
2334static int __mlxsw_sp_flood_init(struct mlxsw_core *mlxsw_core,
2335 enum mlxsw_reg_sfgc_type type,
2336 enum mlxsw_reg_sfgc_bridge_type bridge_type)
2337{
2338 enum mlxsw_flood_table_type table_type;
2339 enum mlxsw_sp_flood_table flood_table;
2340 char sfgc_pl[MLXSW_REG_SFGC_LEN];
2341
Ido Schimmel19ae6122015-12-15 16:03:39 +01002342 if (bridge_type == MLXSW_REG_SFGC_BRIDGE_TYPE_VFID)
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002343 table_type = MLXSW_REG_SFGC_TABLE_TYPE_FID;
Ido Schimmel19ae6122015-12-15 16:03:39 +01002344 else
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002345 table_type = MLXSW_REG_SFGC_TABLE_TYPE_FID_OFFEST;
Ido Schimmel19ae6122015-12-15 16:03:39 +01002346
2347 if (type == MLXSW_REG_SFGC_TYPE_UNKNOWN_UNICAST)
2348 flood_table = MLXSW_SP_FLOOD_TABLE_UC;
2349 else
2350 flood_table = MLXSW_SP_FLOOD_TABLE_BM;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002351
2352 mlxsw_reg_sfgc_pack(sfgc_pl, type, bridge_type, table_type,
2353 flood_table);
2354 return mlxsw_reg_write(mlxsw_core, MLXSW_REG(sfgc), sfgc_pl);
2355}
2356
2357static int mlxsw_sp_flood_init(struct mlxsw_sp *mlxsw_sp)
2358{
2359 int type, err;
2360
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002361 for (type = 0; type < MLXSW_REG_SFGC_TYPE_MAX; type++) {
2362 if (type == MLXSW_REG_SFGC_TYPE_RESERVED)
2363 continue;
2364
2365 err = __mlxsw_sp_flood_init(mlxsw_sp->core, type,
2366 MLXSW_REG_SFGC_BRIDGE_TYPE_VFID);
2367 if (err)
2368 return err;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002369
2370 err = __mlxsw_sp_flood_init(mlxsw_sp->core, type,
2371 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID);
2372 if (err)
2373 return err;
2374 }
2375
2376 return 0;
2377}
2378
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002379static int mlxsw_sp_lag_init(struct mlxsw_sp *mlxsw_sp)
2380{
2381 char slcr_pl[MLXSW_REG_SLCR_LEN];
2382
2383 mlxsw_reg_slcr_pack(slcr_pl, MLXSW_REG_SLCR_LAG_HASH_SMAC |
2384 MLXSW_REG_SLCR_LAG_HASH_DMAC |
2385 MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE |
2386 MLXSW_REG_SLCR_LAG_HASH_VLANID |
2387 MLXSW_REG_SLCR_LAG_HASH_SIP |
2388 MLXSW_REG_SLCR_LAG_HASH_DIP |
2389 MLXSW_REG_SLCR_LAG_HASH_SPORT |
2390 MLXSW_REG_SLCR_LAG_HASH_DPORT |
2391 MLXSW_REG_SLCR_LAG_HASH_IPPROTO);
2392 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcr), slcr_pl);
2393}
2394
Jiri Pirkob2f10572016-04-08 19:11:23 +02002395static int mlxsw_sp_init(struct mlxsw_core *mlxsw_core,
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002396 const struct mlxsw_bus_info *mlxsw_bus_info)
2397{
Jiri Pirkob2f10572016-04-08 19:11:23 +02002398 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002399 int err;
2400
2401 mlxsw_sp->core = mlxsw_core;
2402 mlxsw_sp->bus_info = mlxsw_bus_info;
Ido Schimmel7f71eb42015-12-15 16:03:37 +01002403 INIT_LIST_HEAD(&mlxsw_sp->port_vfids.list);
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01002404 INIT_LIST_HEAD(&mlxsw_sp->br_vfids.list);
Elad Raz3a49b4f2016-01-10 21:06:28 +01002405 INIT_LIST_HEAD(&mlxsw_sp->br_mids.list);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002406
2407 err = mlxsw_sp_base_mac_get(mlxsw_sp);
2408 if (err) {
2409 dev_err(mlxsw_sp->bus_info->dev, "Failed to get base mac\n");
2410 return err;
2411 }
2412
2413 err = mlxsw_sp_ports_create(mlxsw_sp);
2414 if (err) {
2415 dev_err(mlxsw_sp->bus_info->dev, "Failed to create ports\n");
Ido Schimmel7f71eb42015-12-15 16:03:37 +01002416 return err;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002417 }
2418
2419 err = mlxsw_sp_event_register(mlxsw_sp, MLXSW_TRAP_ID_PUDE);
2420 if (err) {
2421 dev_err(mlxsw_sp->bus_info->dev, "Failed to register for PUDE events\n");
2422 goto err_event_register;
2423 }
2424
2425 err = mlxsw_sp_traps_init(mlxsw_sp);
2426 if (err) {
2427 dev_err(mlxsw_sp->bus_info->dev, "Failed to set traps for RX\n");
2428 goto err_rx_listener_register;
2429 }
2430
2431 err = mlxsw_sp_flood_init(mlxsw_sp);
2432 if (err) {
2433 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize flood tables\n");
2434 goto err_flood_init;
2435 }
2436
2437 err = mlxsw_sp_buffers_init(mlxsw_sp);
2438 if (err) {
2439 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize buffers\n");
2440 goto err_buffers_init;
2441 }
2442
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002443 err = mlxsw_sp_lag_init(mlxsw_sp);
2444 if (err) {
2445 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize LAG\n");
2446 goto err_lag_init;
2447 }
2448
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002449 err = mlxsw_sp_switchdev_init(mlxsw_sp);
2450 if (err) {
2451 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize switchdev\n");
2452 goto err_switchdev_init;
2453 }
2454
2455 return 0;
2456
2457err_switchdev_init:
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002458err_lag_init:
Jiri Pirko0f433fa2016-04-14 18:19:24 +02002459 mlxsw_sp_buffers_fini(mlxsw_sp);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002460err_buffers_init:
2461err_flood_init:
2462 mlxsw_sp_traps_fini(mlxsw_sp);
2463err_rx_listener_register:
2464 mlxsw_sp_event_unregister(mlxsw_sp, MLXSW_TRAP_ID_PUDE);
2465err_event_register:
2466 mlxsw_sp_ports_remove(mlxsw_sp);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002467 return err;
2468}
2469
Jiri Pirkob2f10572016-04-08 19:11:23 +02002470static void mlxsw_sp_fini(struct mlxsw_core *mlxsw_core)
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002471{
Jiri Pirkob2f10572016-04-08 19:11:23 +02002472 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002473
2474 mlxsw_sp_switchdev_fini(mlxsw_sp);
Jiri Pirko5113bfd2016-05-06 22:20:59 +02002475 mlxsw_sp_buffers_fini(mlxsw_sp);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002476 mlxsw_sp_traps_fini(mlxsw_sp);
2477 mlxsw_sp_event_unregister(mlxsw_sp, MLXSW_TRAP_ID_PUDE);
2478 mlxsw_sp_ports_remove(mlxsw_sp);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002479}
2480
2481static struct mlxsw_config_profile mlxsw_sp_config_profile = {
2482 .used_max_vepa_channels = 1,
2483 .max_vepa_channels = 0,
2484 .used_max_lag = 1,
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002485 .max_lag = MLXSW_SP_LAG_MAX,
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002486 .used_max_port_per_lag = 1,
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002487 .max_port_per_lag = MLXSW_SP_PORT_PER_LAG_MAX,
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002488 .used_max_mid = 1,
Elad Raz53ae6282016-01-10 21:06:26 +01002489 .max_mid = MLXSW_SP_MID_MAX,
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002490 .used_max_pgt = 1,
2491 .max_pgt = 0,
2492 .used_max_system_port = 1,
2493 .max_system_port = 64,
2494 .used_max_vlan_groups = 1,
2495 .max_vlan_groups = 127,
2496 .used_max_regions = 1,
2497 .max_regions = 400,
2498 .used_flood_tables = 1,
2499 .used_flood_mode = 1,
2500 .flood_mode = 3,
2501 .max_fid_offset_flood_tables = 2,
2502 .fid_offset_flood_table_size = VLAN_N_VID - 1,
Ido Schimmel19ae6122015-12-15 16:03:39 +01002503 .max_fid_flood_tables = 2,
2504 .fid_flood_table_size = MLXSW_SP_VFID_MAX,
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002505 .used_max_ib_mc = 1,
2506 .max_ib_mc = 0,
2507 .used_max_pkey = 1,
2508 .max_pkey = 0,
2509 .swid_config = {
2510 {
2511 .used_type = 1,
2512 .type = MLXSW_PORT_SWID_TYPE_ETH,
2513 }
2514 },
2515};
2516
2517static struct mlxsw_driver mlxsw_sp_driver = {
Jiri Pirko2d0ed392016-04-14 18:19:30 +02002518 .kind = MLXSW_DEVICE_KIND_SPECTRUM,
2519 .owner = THIS_MODULE,
2520 .priv_size = sizeof(struct mlxsw_sp),
2521 .init = mlxsw_sp_init,
2522 .fini = mlxsw_sp_fini,
2523 .port_split = mlxsw_sp_port_split,
2524 .port_unsplit = mlxsw_sp_port_unsplit,
2525 .sb_pool_get = mlxsw_sp_sb_pool_get,
2526 .sb_pool_set = mlxsw_sp_sb_pool_set,
2527 .sb_port_pool_get = mlxsw_sp_sb_port_pool_get,
2528 .sb_port_pool_set = mlxsw_sp_sb_port_pool_set,
2529 .sb_tc_pool_bind_get = mlxsw_sp_sb_tc_pool_bind_get,
2530 .sb_tc_pool_bind_set = mlxsw_sp_sb_tc_pool_bind_set,
2531 .sb_occ_snapshot = mlxsw_sp_sb_occ_snapshot,
2532 .sb_occ_max_clear = mlxsw_sp_sb_occ_max_clear,
2533 .sb_occ_port_pool_get = mlxsw_sp_sb_occ_port_pool_get,
2534 .sb_occ_tc_port_bind_get = mlxsw_sp_sb_occ_tc_port_bind_get,
2535 .txhdr_construct = mlxsw_sp_txhdr_construct,
2536 .txhdr_len = MLXSW_TXHDR_LEN,
2537 .profile = &mlxsw_sp_config_profile,
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002538};
2539
Ido Schimmel039c49a2016-01-27 15:20:18 +01002540static int
2541mlxsw_sp_port_fdb_flush_by_port(const struct mlxsw_sp_port *mlxsw_sp_port)
2542{
2543 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2544 char sfdf_pl[MLXSW_REG_SFDF_LEN];
2545
2546 mlxsw_reg_sfdf_pack(sfdf_pl, MLXSW_REG_SFDF_FLUSH_PER_PORT);
2547 mlxsw_reg_sfdf_system_port_set(sfdf_pl, mlxsw_sp_port->local_port);
2548
2549 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sfdf), sfdf_pl);
2550}
2551
2552static int
2553mlxsw_sp_port_fdb_flush_by_port_fid(const struct mlxsw_sp_port *mlxsw_sp_port,
2554 u16 fid)
2555{
2556 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2557 char sfdf_pl[MLXSW_REG_SFDF_LEN];
2558
2559 mlxsw_reg_sfdf_pack(sfdf_pl, MLXSW_REG_SFDF_FLUSH_PER_PORT_AND_FID);
2560 mlxsw_reg_sfdf_fid_set(sfdf_pl, fid);
2561 mlxsw_reg_sfdf_port_fid_system_port_set(sfdf_pl,
2562 mlxsw_sp_port->local_port);
2563
2564 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sfdf), sfdf_pl);
2565}
2566
2567static int
2568mlxsw_sp_port_fdb_flush_by_lag_id(const struct mlxsw_sp_port *mlxsw_sp_port)
2569{
2570 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2571 char sfdf_pl[MLXSW_REG_SFDF_LEN];
2572
2573 mlxsw_reg_sfdf_pack(sfdf_pl, MLXSW_REG_SFDF_FLUSH_PER_LAG);
2574 mlxsw_reg_sfdf_lag_id_set(sfdf_pl, mlxsw_sp_port->lag_id);
2575
2576 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sfdf), sfdf_pl);
2577}
2578
2579static int
2580mlxsw_sp_port_fdb_flush_by_lag_id_fid(const struct mlxsw_sp_port *mlxsw_sp_port,
2581 u16 fid)
2582{
2583 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2584 char sfdf_pl[MLXSW_REG_SFDF_LEN];
2585
2586 mlxsw_reg_sfdf_pack(sfdf_pl, MLXSW_REG_SFDF_FLUSH_PER_LAG_AND_FID);
2587 mlxsw_reg_sfdf_fid_set(sfdf_pl, fid);
2588 mlxsw_reg_sfdf_lag_fid_lag_id_set(sfdf_pl, mlxsw_sp_port->lag_id);
2589
2590 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sfdf), sfdf_pl);
2591}
2592
2593static int
2594__mlxsw_sp_port_fdb_flush(const struct mlxsw_sp_port *mlxsw_sp_port)
2595{
2596 int err, last_err = 0;
2597 u16 vid;
2598
2599 for (vid = 1; vid < VLAN_N_VID - 1; vid++) {
2600 err = mlxsw_sp_port_fdb_flush_by_port_fid(mlxsw_sp_port, vid);
2601 if (err)
2602 last_err = err;
2603 }
2604
2605 return last_err;
2606}
2607
2608static int
2609__mlxsw_sp_port_fdb_flush_lagged(const struct mlxsw_sp_port *mlxsw_sp_port)
2610{
2611 int err, last_err = 0;
2612 u16 vid;
2613
2614 for (vid = 1; vid < VLAN_N_VID - 1; vid++) {
2615 err = mlxsw_sp_port_fdb_flush_by_lag_id_fid(mlxsw_sp_port, vid);
2616 if (err)
2617 last_err = err;
2618 }
2619
2620 return last_err;
2621}
2622
2623static int mlxsw_sp_port_fdb_flush(struct mlxsw_sp_port *mlxsw_sp_port)
2624{
2625 if (!list_empty(&mlxsw_sp_port->vports_list))
2626 if (mlxsw_sp_port->lagged)
2627 return __mlxsw_sp_port_fdb_flush_lagged(mlxsw_sp_port);
2628 else
2629 return __mlxsw_sp_port_fdb_flush(mlxsw_sp_port);
2630 else
2631 if (mlxsw_sp_port->lagged)
2632 return mlxsw_sp_port_fdb_flush_by_lag_id(mlxsw_sp_port);
2633 else
2634 return mlxsw_sp_port_fdb_flush_by_port(mlxsw_sp_port);
2635}
2636
2637static int mlxsw_sp_vport_fdb_flush(struct mlxsw_sp_port *mlxsw_sp_vport)
2638{
2639 u16 vfid = mlxsw_sp_vport_vfid_get(mlxsw_sp_vport);
2640 u16 fid = mlxsw_sp_vfid_to_fid(vfid);
2641
2642 if (mlxsw_sp_vport->lagged)
2643 return mlxsw_sp_port_fdb_flush_by_lag_id_fid(mlxsw_sp_vport,
2644 fid);
2645 else
2646 return mlxsw_sp_port_fdb_flush_by_port_fid(mlxsw_sp_vport, fid);
2647}
2648
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002649static bool mlxsw_sp_port_dev_check(const struct net_device *dev)
2650{
2651 return dev->netdev_ops == &mlxsw_sp_port_netdev_ops;
2652}
2653
2654static int mlxsw_sp_port_bridge_join(struct mlxsw_sp_port *mlxsw_sp_port)
2655{
2656 struct net_device *dev = mlxsw_sp_port->dev;
2657 int err;
2658
2659 /* When port is not bridged untagged packets are tagged with
2660 * PVID=VID=1, thereby creating an implicit VLAN interface in
2661 * the device. Remove it and let bridge code take care of its
2662 * own VLANs.
2663 */
2664 err = mlxsw_sp_port_kill_vid(dev, 0, 1);
Ido Schimmel6c72a3d2016-01-04 10:42:26 +01002665 if (err)
2666 return err;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002667
Ido Schimmel6c72a3d2016-01-04 10:42:26 +01002668 mlxsw_sp_port->learning = 1;
2669 mlxsw_sp_port->learning_sync = 1;
2670 mlxsw_sp_port->uc_flood = 1;
2671 mlxsw_sp_port->bridged = 1;
2672
2673 return 0;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002674}
2675
Ido Schimmel039c49a2016-01-27 15:20:18 +01002676static int mlxsw_sp_port_bridge_leave(struct mlxsw_sp_port *mlxsw_sp_port,
2677 bool flush_fdb)
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002678{
2679 struct net_device *dev = mlxsw_sp_port->dev;
Ido Schimmel5a8f4522016-01-04 10:42:25 +01002680
Ido Schimmel039c49a2016-01-27 15:20:18 +01002681 if (flush_fdb && mlxsw_sp_port_fdb_flush(mlxsw_sp_port))
2682 netdev_err(mlxsw_sp_port->dev, "Failed to flush FDB\n");
2683
Ido Schimmel28a01d22016-02-18 11:30:02 +01002684 mlxsw_sp_port_pvid_set(mlxsw_sp_port, 1);
2685
Ido Schimmel6c72a3d2016-01-04 10:42:26 +01002686 mlxsw_sp_port->learning = 0;
2687 mlxsw_sp_port->learning_sync = 0;
2688 mlxsw_sp_port->uc_flood = 0;
Ido Schimmel5a8f4522016-01-04 10:42:25 +01002689 mlxsw_sp_port->bridged = 0;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002690
2691 /* Add implicit VLAN interface in the device, so that untagged
2692 * packets will be classified to the default vFID.
2693 */
Ido Schimmel5a8f4522016-01-04 10:42:25 +01002694 return mlxsw_sp_port_add_vid(dev, 0, 1);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002695}
2696
2697static bool mlxsw_sp_master_bridge_check(struct mlxsw_sp *mlxsw_sp,
2698 struct net_device *br_dev)
2699{
2700 return !mlxsw_sp->master_bridge.dev ||
2701 mlxsw_sp->master_bridge.dev == br_dev;
2702}
2703
2704static void mlxsw_sp_master_bridge_inc(struct mlxsw_sp *mlxsw_sp,
2705 struct net_device *br_dev)
2706{
2707 mlxsw_sp->master_bridge.dev = br_dev;
2708 mlxsw_sp->master_bridge.ref_count++;
2709}
2710
2711static void mlxsw_sp_master_bridge_dec(struct mlxsw_sp *mlxsw_sp,
2712 struct net_device *br_dev)
2713{
2714 if (--mlxsw_sp->master_bridge.ref_count == 0)
2715 mlxsw_sp->master_bridge.dev = NULL;
2716}
2717
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002718static int mlxsw_sp_lag_create(struct mlxsw_sp *mlxsw_sp, u16 lag_id)
Jiri Pirko56ade8f2015-10-16 14:01:37 +02002719{
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002720 char sldr_pl[MLXSW_REG_SLDR_LEN];
2721
2722 mlxsw_reg_sldr_lag_create_pack(sldr_pl, lag_id);
2723 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sldr), sldr_pl);
2724}
2725
2726static int mlxsw_sp_lag_destroy(struct mlxsw_sp *mlxsw_sp, u16 lag_id)
2727{
2728 char sldr_pl[MLXSW_REG_SLDR_LEN];
2729
2730 mlxsw_reg_sldr_lag_destroy_pack(sldr_pl, lag_id);
2731 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sldr), sldr_pl);
2732}
2733
2734static int mlxsw_sp_lag_col_port_add(struct mlxsw_sp_port *mlxsw_sp_port,
2735 u16 lag_id, u8 port_index)
2736{
2737 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2738 char slcor_pl[MLXSW_REG_SLCOR_LEN];
2739
2740 mlxsw_reg_slcor_port_add_pack(slcor_pl, mlxsw_sp_port->local_port,
2741 lag_id, port_index);
2742 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcor), slcor_pl);
2743}
2744
2745static int mlxsw_sp_lag_col_port_remove(struct mlxsw_sp_port *mlxsw_sp_port,
2746 u16 lag_id)
2747{
2748 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2749 char slcor_pl[MLXSW_REG_SLCOR_LEN];
2750
2751 mlxsw_reg_slcor_port_remove_pack(slcor_pl, mlxsw_sp_port->local_port,
2752 lag_id);
2753 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcor), slcor_pl);
2754}
2755
2756static int mlxsw_sp_lag_col_port_enable(struct mlxsw_sp_port *mlxsw_sp_port,
2757 u16 lag_id)
2758{
2759 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2760 char slcor_pl[MLXSW_REG_SLCOR_LEN];
2761
2762 mlxsw_reg_slcor_col_enable_pack(slcor_pl, mlxsw_sp_port->local_port,
2763 lag_id);
2764 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcor), slcor_pl);
2765}
2766
2767static int mlxsw_sp_lag_col_port_disable(struct mlxsw_sp_port *mlxsw_sp_port,
2768 u16 lag_id)
2769{
2770 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2771 char slcor_pl[MLXSW_REG_SLCOR_LEN];
2772
2773 mlxsw_reg_slcor_col_disable_pack(slcor_pl, mlxsw_sp_port->local_port,
2774 lag_id);
2775 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcor), slcor_pl);
2776}
2777
2778static int mlxsw_sp_lag_index_get(struct mlxsw_sp *mlxsw_sp,
2779 struct net_device *lag_dev,
2780 u16 *p_lag_id)
2781{
2782 struct mlxsw_sp_upper *lag;
2783 int free_lag_id = -1;
2784 int i;
2785
2786 for (i = 0; i < MLXSW_SP_LAG_MAX; i++) {
2787 lag = mlxsw_sp_lag_get(mlxsw_sp, i);
2788 if (lag->ref_count) {
2789 if (lag->dev == lag_dev) {
2790 *p_lag_id = i;
2791 return 0;
2792 }
2793 } else if (free_lag_id < 0) {
2794 free_lag_id = i;
2795 }
2796 }
2797 if (free_lag_id < 0)
2798 return -EBUSY;
2799 *p_lag_id = free_lag_id;
2800 return 0;
2801}
2802
2803static bool
2804mlxsw_sp_master_lag_check(struct mlxsw_sp *mlxsw_sp,
2805 struct net_device *lag_dev,
2806 struct netdev_lag_upper_info *lag_upper_info)
2807{
2808 u16 lag_id;
2809
2810 if (mlxsw_sp_lag_index_get(mlxsw_sp, lag_dev, &lag_id) != 0)
2811 return false;
2812 if (lag_upper_info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
2813 return false;
2814 return true;
2815}
2816
2817static int mlxsw_sp_port_lag_index_get(struct mlxsw_sp *mlxsw_sp,
2818 u16 lag_id, u8 *p_port_index)
2819{
2820 int i;
2821
2822 for (i = 0; i < MLXSW_SP_PORT_PER_LAG_MAX; i++) {
2823 if (!mlxsw_sp_port_lagged_get(mlxsw_sp, lag_id, i)) {
2824 *p_port_index = i;
2825 return 0;
2826 }
2827 }
2828 return -EBUSY;
2829}
2830
2831static int mlxsw_sp_port_lag_join(struct mlxsw_sp_port *mlxsw_sp_port,
2832 struct net_device *lag_dev)
2833{
2834 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2835 struct mlxsw_sp_upper *lag;
2836 u16 lag_id;
2837 u8 port_index;
2838 int err;
2839
2840 err = mlxsw_sp_lag_index_get(mlxsw_sp, lag_dev, &lag_id);
2841 if (err)
2842 return err;
2843 lag = mlxsw_sp_lag_get(mlxsw_sp, lag_id);
2844 if (!lag->ref_count) {
2845 err = mlxsw_sp_lag_create(mlxsw_sp, lag_id);
2846 if (err)
2847 return err;
2848 lag->dev = lag_dev;
2849 }
2850
2851 err = mlxsw_sp_port_lag_index_get(mlxsw_sp, lag_id, &port_index);
2852 if (err)
2853 return err;
2854 err = mlxsw_sp_lag_col_port_add(mlxsw_sp_port, lag_id, port_index);
2855 if (err)
2856 goto err_col_port_add;
2857 err = mlxsw_sp_lag_col_port_enable(mlxsw_sp_port, lag_id);
2858 if (err)
2859 goto err_col_port_enable;
2860
2861 mlxsw_core_lag_mapping_set(mlxsw_sp->core, lag_id, port_index,
2862 mlxsw_sp_port->local_port);
2863 mlxsw_sp_port->lag_id = lag_id;
2864 mlxsw_sp_port->lagged = 1;
2865 lag->ref_count++;
2866 return 0;
2867
Ido Schimmel51554db2016-05-06 22:18:39 +02002868err_col_port_enable:
2869 mlxsw_sp_lag_col_port_remove(mlxsw_sp_port, lag_id);
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002870err_col_port_add:
2871 if (!lag->ref_count)
2872 mlxsw_sp_lag_destroy(mlxsw_sp, lag_id);
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002873 return err;
2874}
2875
Ido Schimmel4dc236c2016-01-27 15:20:16 +01002876static int mlxsw_sp_vport_bridge_leave(struct mlxsw_sp_port *mlxsw_sp_vport,
Ido Schimmel039c49a2016-01-27 15:20:18 +01002877 struct net_device *br_dev,
2878 bool flush_fdb);
Ido Schimmel4dc236c2016-01-27 15:20:16 +01002879
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002880static int mlxsw_sp_port_lag_leave(struct mlxsw_sp_port *mlxsw_sp_port,
2881 struct net_device *lag_dev)
2882{
2883 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
Ido Schimmel4dc236c2016-01-27 15:20:16 +01002884 struct mlxsw_sp_port *mlxsw_sp_vport;
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002885 struct mlxsw_sp_upper *lag;
2886 u16 lag_id = mlxsw_sp_port->lag_id;
2887 int err;
2888
2889 if (!mlxsw_sp_port->lagged)
2890 return 0;
2891 lag = mlxsw_sp_lag_get(mlxsw_sp, lag_id);
2892 WARN_ON(lag->ref_count == 0);
2893
2894 err = mlxsw_sp_lag_col_port_disable(mlxsw_sp_port, lag_id);
2895 if (err)
2896 return err;
Dan Carpenter82a06422015-12-09 13:33:51 +03002897 err = mlxsw_sp_lag_col_port_remove(mlxsw_sp_port, lag_id);
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002898 if (err)
2899 return err;
2900
Ido Schimmel4dc236c2016-01-27 15:20:16 +01002901 /* In case we leave a LAG device that has bridges built on top,
2902 * then their teardown sequence is never issued and we need to
2903 * invoke the necessary cleanup routines ourselves.
2904 */
2905 list_for_each_entry(mlxsw_sp_vport, &mlxsw_sp_port->vports_list,
2906 vport.list) {
2907 struct net_device *br_dev;
2908
2909 if (!mlxsw_sp_vport->bridged)
2910 continue;
2911
2912 br_dev = mlxsw_sp_vport_br_get(mlxsw_sp_vport);
Ido Schimmel039c49a2016-01-27 15:20:18 +01002913 mlxsw_sp_vport_bridge_leave(mlxsw_sp_vport, br_dev, false);
Ido Schimmel4dc236c2016-01-27 15:20:16 +01002914 }
2915
2916 if (mlxsw_sp_port->bridged) {
2917 mlxsw_sp_port_active_vlans_del(mlxsw_sp_port);
Ido Schimmel039c49a2016-01-27 15:20:18 +01002918 mlxsw_sp_port_bridge_leave(mlxsw_sp_port, false);
Ido Schimmel912b1c82016-03-07 15:15:29 +01002919 mlxsw_sp_master_bridge_dec(mlxsw_sp, NULL);
Ido Schimmel4dc236c2016-01-27 15:20:16 +01002920 }
2921
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002922 if (lag->ref_count == 1) {
Ido Schimmel039c49a2016-01-27 15:20:18 +01002923 if (mlxsw_sp_port_fdb_flush_by_lag_id(mlxsw_sp_port))
2924 netdev_err(mlxsw_sp_port->dev, "Failed to flush FDB\n");
Jiri Pirko0d65fc12015-12-03 12:12:28 +01002925 err = mlxsw_sp_lag_destroy(mlxsw_sp, lag_id);
2926 if (err)
2927 return err;
2928 }
2929
2930 mlxsw_core_lag_mapping_clear(mlxsw_sp->core, lag_id,
2931 mlxsw_sp_port->local_port);
2932 mlxsw_sp_port->lagged = 0;
2933 lag->ref_count--;
2934 return 0;
2935}
2936
Jiri Pirko74581202015-12-03 12:12:30 +01002937static int mlxsw_sp_lag_dist_port_add(struct mlxsw_sp_port *mlxsw_sp_port,
2938 u16 lag_id)
2939{
2940 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2941 char sldr_pl[MLXSW_REG_SLDR_LEN];
2942
2943 mlxsw_reg_sldr_lag_add_port_pack(sldr_pl, lag_id,
2944 mlxsw_sp_port->local_port);
2945 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sldr), sldr_pl);
2946}
2947
2948static int mlxsw_sp_lag_dist_port_remove(struct mlxsw_sp_port *mlxsw_sp_port,
2949 u16 lag_id)
2950{
2951 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2952 char sldr_pl[MLXSW_REG_SLDR_LEN];
2953
2954 mlxsw_reg_sldr_lag_remove_port_pack(sldr_pl, lag_id,
2955 mlxsw_sp_port->local_port);
2956 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sldr), sldr_pl);
2957}
2958
2959static int mlxsw_sp_port_lag_tx_en_set(struct mlxsw_sp_port *mlxsw_sp_port,
2960 bool lag_tx_enabled)
2961{
2962 if (lag_tx_enabled)
2963 return mlxsw_sp_lag_dist_port_add(mlxsw_sp_port,
2964 mlxsw_sp_port->lag_id);
2965 else
2966 return mlxsw_sp_lag_dist_port_remove(mlxsw_sp_port,
2967 mlxsw_sp_port->lag_id);
2968}
2969
2970static int mlxsw_sp_port_lag_changed(struct mlxsw_sp_port *mlxsw_sp_port,
2971 struct netdev_lag_lower_state_info *info)
2972{
2973 return mlxsw_sp_port_lag_tx_en_set(mlxsw_sp_port, info->tx_enabled);
2974}
2975
Ido Schimmel9589a7b52015-12-15 16:03:43 +01002976static int mlxsw_sp_port_vlan_link(struct mlxsw_sp_port *mlxsw_sp_port,
2977 struct net_device *vlan_dev)
2978{
2979 struct mlxsw_sp_port *mlxsw_sp_vport;
2980 u16 vid = vlan_dev_vlan_id(vlan_dev);
2981
2982 mlxsw_sp_vport = mlxsw_sp_port_vport_find(mlxsw_sp_port, vid);
Ido Schimmel423b9372016-06-20 23:04:03 +02002983 if (WARN_ON(!mlxsw_sp_vport))
Ido Schimmel9589a7b52015-12-15 16:03:43 +01002984 return -EINVAL;
Ido Schimmel9589a7b52015-12-15 16:03:43 +01002985
2986 mlxsw_sp_vport->dev = vlan_dev;
2987
2988 return 0;
2989}
2990
2991static int mlxsw_sp_port_vlan_unlink(struct mlxsw_sp_port *mlxsw_sp_port,
2992 struct net_device *vlan_dev)
2993{
2994 struct mlxsw_sp_port *mlxsw_sp_vport;
2995 u16 vid = vlan_dev_vlan_id(vlan_dev);
2996
2997 mlxsw_sp_vport = mlxsw_sp_port_vport_find(mlxsw_sp_port, vid);
Ido Schimmel423b9372016-06-20 23:04:03 +02002998 if (WARN_ON(!mlxsw_sp_vport))
Ido Schimmel9589a7b52015-12-15 16:03:43 +01002999 return -EINVAL;
Ido Schimmel9589a7b52015-12-15 16:03:43 +01003000
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003001 /* When removing a VLAN device while still bridged we should first
3002 * remove it from the bridge, as we receive the bridge's notification
3003 * when the vPort is already gone.
3004 */
3005 if (mlxsw_sp_vport->bridged) {
3006 struct net_device *br_dev;
3007
3008 br_dev = mlxsw_sp_vport_br_get(mlxsw_sp_vport);
Ido Schimmel039c49a2016-01-27 15:20:18 +01003009 mlxsw_sp_vport_bridge_leave(mlxsw_sp_vport, br_dev, true);
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003010 }
3011
Ido Schimmel9589a7b52015-12-15 16:03:43 +01003012 mlxsw_sp_vport->dev = mlxsw_sp_port->dev;
3013
3014 return 0;
3015}
3016
Jiri Pirko74581202015-12-03 12:12:30 +01003017static int mlxsw_sp_netdevice_port_upper_event(struct net_device *dev,
3018 unsigned long event, void *ptr)
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003019{
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003020 struct netdev_notifier_changeupper_info *info;
3021 struct mlxsw_sp_port *mlxsw_sp_port;
3022 struct net_device *upper_dev;
3023 struct mlxsw_sp *mlxsw_sp;
Ido Schimmel80bedf12016-06-20 23:03:59 +02003024 int err = 0;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003025
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003026 mlxsw_sp_port = netdev_priv(dev);
3027 mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
3028 info = ptr;
3029
3030 switch (event) {
3031 case NETDEV_PRECHANGEUPPER:
3032 upper_dev = info->upper_dev;
Ido Schimmel59fe9b32016-06-20 23:04:00 +02003033 if (!is_vlan_dev(upper_dev) &&
3034 !netif_is_lag_master(upper_dev) &&
3035 !netif_is_bridge_master(upper_dev))
3036 return -EINVAL;
Ido Schimmel6ec43902016-06-20 23:04:01 +02003037 if (!info->linking)
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003038 break;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003039 /* HW limitation forbids to put ports to multiple bridges. */
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003040 if (netif_is_bridge_master(upper_dev) &&
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003041 !mlxsw_sp_master_bridge_check(mlxsw_sp, upper_dev))
Ido Schimmel80bedf12016-06-20 23:03:59 +02003042 return -EINVAL;
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003043 if (netif_is_lag_master(upper_dev) &&
3044 !mlxsw_sp_master_lag_check(mlxsw_sp, upper_dev,
3045 info->upper_info))
Ido Schimmel80bedf12016-06-20 23:03:59 +02003046 return -EINVAL;
Ido Schimmel6ec43902016-06-20 23:04:01 +02003047 if (netif_is_lag_master(upper_dev) && vlan_uses_dev(dev))
3048 return -EINVAL;
3049 if (netif_is_lag_port(dev) && is_vlan_dev(upper_dev) &&
3050 !netif_is_lag_master(vlan_dev_real_dev(upper_dev)))
3051 return -EINVAL;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003052 break;
3053 case NETDEV_CHANGEUPPER:
3054 upper_dev = info->upper_dev;
Ido Schimmel9589a7b52015-12-15 16:03:43 +01003055 if (is_vlan_dev(upper_dev)) {
Ido Schimmel80bedf12016-06-20 23:03:59 +02003056 if (info->linking)
Ido Schimmel9589a7b52015-12-15 16:03:43 +01003057 err = mlxsw_sp_port_vlan_link(mlxsw_sp_port,
3058 upper_dev);
Ido Schimmel80bedf12016-06-20 23:03:59 +02003059 else
Ido Schimmel9589a7b52015-12-15 16:03:43 +01003060 err = mlxsw_sp_port_vlan_unlink(mlxsw_sp_port,
3061 upper_dev);
Ido Schimmel9589a7b52015-12-15 16:03:43 +01003062 } else if (netif_is_bridge_master(upper_dev)) {
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003063 if (info->linking) {
3064 err = mlxsw_sp_port_bridge_join(mlxsw_sp_port);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003065 mlxsw_sp_master_bridge_inc(mlxsw_sp, upper_dev);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003066 } else {
Ido Schimmel039c49a2016-01-27 15:20:18 +01003067 err = mlxsw_sp_port_bridge_leave(mlxsw_sp_port,
3068 true);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003069 mlxsw_sp_master_bridge_dec(mlxsw_sp, upper_dev);
3070 }
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003071 } else if (netif_is_lag_master(upper_dev)) {
Ido Schimmel80bedf12016-06-20 23:03:59 +02003072 if (info->linking)
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003073 err = mlxsw_sp_port_lag_join(mlxsw_sp_port,
3074 upper_dev);
Ido Schimmel80bedf12016-06-20 23:03:59 +02003075 else
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003076 err = mlxsw_sp_port_lag_leave(mlxsw_sp_port,
3077 upper_dev);
Ido Schimmel59fe9b32016-06-20 23:04:00 +02003078 } else {
3079 err = -EINVAL;
3080 WARN_ON(1);
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003081 }
3082 break;
3083 }
3084
Ido Schimmel80bedf12016-06-20 23:03:59 +02003085 return err;
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003086}
3087
Jiri Pirko74581202015-12-03 12:12:30 +01003088static int mlxsw_sp_netdevice_port_lower_event(struct net_device *dev,
3089 unsigned long event, void *ptr)
3090{
3091 struct netdev_notifier_changelowerstate_info *info;
3092 struct mlxsw_sp_port *mlxsw_sp_port;
3093 int err;
3094
3095 mlxsw_sp_port = netdev_priv(dev);
3096 info = ptr;
3097
3098 switch (event) {
3099 case NETDEV_CHANGELOWERSTATE:
3100 if (netif_is_lag_port(dev) && mlxsw_sp_port->lagged) {
3101 err = mlxsw_sp_port_lag_changed(mlxsw_sp_port,
3102 info->lower_state_info);
3103 if (err)
3104 netdev_err(dev, "Failed to reflect link aggregation lower state change\n");
3105 }
3106 break;
3107 }
3108
Ido Schimmel80bedf12016-06-20 23:03:59 +02003109 return 0;
Jiri Pirko74581202015-12-03 12:12:30 +01003110}
3111
3112static int mlxsw_sp_netdevice_port_event(struct net_device *dev,
3113 unsigned long event, void *ptr)
3114{
3115 switch (event) {
3116 case NETDEV_PRECHANGEUPPER:
3117 case NETDEV_CHANGEUPPER:
3118 return mlxsw_sp_netdevice_port_upper_event(dev, event, ptr);
3119 case NETDEV_CHANGELOWERSTATE:
3120 return mlxsw_sp_netdevice_port_lower_event(dev, event, ptr);
3121 }
3122
Ido Schimmel80bedf12016-06-20 23:03:59 +02003123 return 0;
Jiri Pirko74581202015-12-03 12:12:30 +01003124}
3125
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003126static int mlxsw_sp_netdevice_lag_event(struct net_device *lag_dev,
3127 unsigned long event, void *ptr)
3128{
3129 struct net_device *dev;
3130 struct list_head *iter;
3131 int ret;
3132
3133 netdev_for_each_lower_dev(lag_dev, dev, iter) {
3134 if (mlxsw_sp_port_dev_check(dev)) {
3135 ret = mlxsw_sp_netdevice_port_event(dev, event, ptr);
Ido Schimmel80bedf12016-06-20 23:03:59 +02003136 if (ret)
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003137 return ret;
3138 }
3139 }
3140
Ido Schimmel80bedf12016-06-20 23:03:59 +02003141 return 0;
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003142}
3143
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003144static struct mlxsw_sp_vfid *
3145mlxsw_sp_br_vfid_find(const struct mlxsw_sp *mlxsw_sp,
3146 const struct net_device *br_dev)
3147{
3148 struct mlxsw_sp_vfid *vfid;
3149
3150 list_for_each_entry(vfid, &mlxsw_sp->br_vfids.list, list) {
3151 if (vfid->br_dev == br_dev)
3152 return vfid;
3153 }
3154
3155 return NULL;
3156}
3157
3158static u16 mlxsw_sp_vfid_to_br_vfid(u16 vfid)
3159{
3160 return vfid - MLXSW_SP_VFID_PORT_MAX;
3161}
3162
3163static u16 mlxsw_sp_br_vfid_to_vfid(u16 br_vfid)
3164{
3165 return MLXSW_SP_VFID_PORT_MAX + br_vfid;
3166}
3167
3168static u16 mlxsw_sp_avail_br_vfid_get(const struct mlxsw_sp *mlxsw_sp)
3169{
3170 return find_first_zero_bit(mlxsw_sp->br_vfids.mapped,
3171 MLXSW_SP_VFID_BR_MAX);
3172}
3173
3174static struct mlxsw_sp_vfid *mlxsw_sp_br_vfid_create(struct mlxsw_sp *mlxsw_sp,
3175 struct net_device *br_dev)
3176{
3177 struct device *dev = mlxsw_sp->bus_info->dev;
3178 struct mlxsw_sp_vfid *vfid;
3179 u16 n_vfid;
3180 int err;
3181
3182 n_vfid = mlxsw_sp_br_vfid_to_vfid(mlxsw_sp_avail_br_vfid_get(mlxsw_sp));
3183 if (n_vfid == MLXSW_SP_VFID_MAX) {
3184 dev_err(dev, "No available vFIDs\n");
3185 return ERR_PTR(-ERANGE);
3186 }
3187
3188 err = __mlxsw_sp_vfid_create(mlxsw_sp, n_vfid);
3189 if (err) {
3190 dev_err(dev, "Failed to create vFID=%d\n", n_vfid);
3191 return ERR_PTR(err);
3192 }
3193
3194 vfid = kzalloc(sizeof(*vfid), GFP_KERNEL);
3195 if (!vfid)
3196 goto err_allocate_vfid;
3197
3198 vfid->vfid = n_vfid;
3199 vfid->br_dev = br_dev;
3200
3201 list_add(&vfid->list, &mlxsw_sp->br_vfids.list);
3202 set_bit(mlxsw_sp_vfid_to_br_vfid(n_vfid), mlxsw_sp->br_vfids.mapped);
3203
3204 return vfid;
3205
3206err_allocate_vfid:
3207 __mlxsw_sp_vfid_destroy(mlxsw_sp, n_vfid);
3208 return ERR_PTR(-ENOMEM);
3209}
3210
3211static void mlxsw_sp_br_vfid_destroy(struct mlxsw_sp *mlxsw_sp,
3212 struct mlxsw_sp_vfid *vfid)
3213{
3214 u16 br_vfid = mlxsw_sp_vfid_to_br_vfid(vfid->vfid);
3215
3216 clear_bit(br_vfid, mlxsw_sp->br_vfids.mapped);
3217 list_del(&vfid->list);
3218
3219 __mlxsw_sp_vfid_destroy(mlxsw_sp, vfid->vfid);
3220
3221 kfree(vfid);
3222}
3223
3224static int mlxsw_sp_vport_bridge_leave(struct mlxsw_sp_port *mlxsw_sp_vport,
Ido Schimmel039c49a2016-01-27 15:20:18 +01003225 struct net_device *br_dev,
3226 bool flush_fdb)
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003227{
3228 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_vport->mlxsw_sp;
3229 u16 vid = mlxsw_sp_vport_vid_get(mlxsw_sp_vport);
3230 struct net_device *dev = mlxsw_sp_vport->dev;
3231 struct mlxsw_sp_vfid *vfid, *new_vfid;
3232 int err;
3233
3234 vfid = mlxsw_sp_br_vfid_find(mlxsw_sp, br_dev);
Ido Schimmel423b9372016-06-20 23:04:03 +02003235 if (WARN_ON(!vfid))
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003236 return -EINVAL;
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003237
3238 /* We need a vFID to go back to after leaving the bridge's vFID. */
3239 new_vfid = mlxsw_sp_vfid_find(mlxsw_sp, vid);
3240 if (!new_vfid) {
3241 new_vfid = mlxsw_sp_vfid_create(mlxsw_sp, vid);
3242 if (IS_ERR(new_vfid)) {
3243 netdev_err(dev, "Failed to create vFID for VID=%d\n",
3244 vid);
3245 return PTR_ERR(new_vfid);
3246 }
3247 }
3248
3249 /* Invalidate existing {Port, VID} to vFID mapping and create a new
3250 * one for the new vFID.
3251 */
3252 err = mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_vport,
3253 MLXSW_REG_SVFA_MT_PORT_VID_TO_FID,
3254 false,
3255 mlxsw_sp_vfid_to_fid(vfid->vfid),
3256 vid);
3257 if (err) {
3258 netdev_err(dev, "Failed to invalidate {Port, VID} to vFID=%d mapping\n",
3259 vfid->vfid);
3260 goto err_port_vid_to_fid_invalidate;
3261 }
3262
3263 err = mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_vport,
3264 MLXSW_REG_SVFA_MT_PORT_VID_TO_FID,
3265 true,
3266 mlxsw_sp_vfid_to_fid(new_vfid->vfid),
3267 vid);
3268 if (err) {
3269 netdev_err(dev, "Failed to map {Port, VID} to vFID=%d\n",
3270 new_vfid->vfid);
3271 goto err_port_vid_to_fid_validate;
3272 }
3273
3274 err = mlxsw_sp_port_vid_learning_set(mlxsw_sp_vport, vid, false);
3275 if (err) {
3276 netdev_err(dev, "Failed to disable learning\n");
3277 goto err_port_vid_learning_set;
3278 }
3279
3280 err = mlxsw_sp_vport_flood_set(mlxsw_sp_vport, vfid->vfid, false,
3281 false);
3282 if (err) {
3283 netdev_err(dev, "Failed clear to clear flooding\n");
3284 goto err_vport_flood_set;
3285 }
3286
Ido Schimmel6a9863a2016-02-15 13:19:54 +01003287 err = mlxsw_sp_port_stp_state_set(mlxsw_sp_vport, vid,
3288 MLXSW_REG_SPMS_STATE_FORWARDING);
3289 if (err) {
3290 netdev_err(dev, "Failed to set STP state\n");
3291 goto err_port_stp_state_set;
3292 }
3293
Ido Schimmel039c49a2016-01-27 15:20:18 +01003294 if (flush_fdb && mlxsw_sp_vport_fdb_flush(mlxsw_sp_vport))
3295 netdev_err(dev, "Failed to flush FDB\n");
3296
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003297 /* Switch between the vFIDs and destroy the old one if needed. */
3298 new_vfid->nr_vports++;
3299 mlxsw_sp_vport->vport.vfid = new_vfid;
3300 vfid->nr_vports--;
3301 if (!vfid->nr_vports)
3302 mlxsw_sp_br_vfid_destroy(mlxsw_sp, vfid);
3303
3304 mlxsw_sp_vport->learning = 0;
3305 mlxsw_sp_vport->learning_sync = 0;
3306 mlxsw_sp_vport->uc_flood = 0;
3307 mlxsw_sp_vport->bridged = 0;
3308
3309 return 0;
3310
Ido Schimmel6a9863a2016-02-15 13:19:54 +01003311err_port_stp_state_set:
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003312err_vport_flood_set:
3313err_port_vid_learning_set:
3314err_port_vid_to_fid_validate:
3315err_port_vid_to_fid_invalidate:
3316 /* Rollback vFID only if new. */
3317 if (!new_vfid->nr_vports)
3318 mlxsw_sp_vfid_destroy(mlxsw_sp, new_vfid);
3319 return err;
3320}
3321
3322static int mlxsw_sp_vport_bridge_join(struct mlxsw_sp_port *mlxsw_sp_vport,
3323 struct net_device *br_dev)
3324{
3325 struct mlxsw_sp_vfid *old_vfid = mlxsw_sp_vport->vport.vfid;
3326 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_vport->mlxsw_sp;
3327 u16 vid = mlxsw_sp_vport_vid_get(mlxsw_sp_vport);
3328 struct net_device *dev = mlxsw_sp_vport->dev;
3329 struct mlxsw_sp_vfid *vfid;
3330 int err;
3331
3332 vfid = mlxsw_sp_br_vfid_find(mlxsw_sp, br_dev);
3333 if (!vfid) {
3334 vfid = mlxsw_sp_br_vfid_create(mlxsw_sp, br_dev);
3335 if (IS_ERR(vfid)) {
3336 netdev_err(dev, "Failed to create bridge vFID\n");
3337 return PTR_ERR(vfid);
3338 }
3339 }
3340
3341 err = mlxsw_sp_vport_flood_set(mlxsw_sp_vport, vfid->vfid, true, false);
3342 if (err) {
3343 netdev_err(dev, "Failed to setup flooding for vFID=%d\n",
3344 vfid->vfid);
3345 goto err_port_flood_set;
3346 }
3347
3348 err = mlxsw_sp_port_vid_learning_set(mlxsw_sp_vport, vid, true);
3349 if (err) {
3350 netdev_err(dev, "Failed to enable learning\n");
3351 goto err_port_vid_learning_set;
3352 }
3353
3354 /* We need to invalidate existing {Port, VID} to vFID mapping and
3355 * create a new one for the bridge's vFID.
3356 */
3357 err = mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_vport,
3358 MLXSW_REG_SVFA_MT_PORT_VID_TO_FID,
3359 false,
3360 mlxsw_sp_vfid_to_fid(old_vfid->vfid),
3361 vid);
3362 if (err) {
3363 netdev_err(dev, "Failed to invalidate {Port, VID} to vFID=%d mapping\n",
3364 old_vfid->vfid);
3365 goto err_port_vid_to_fid_invalidate;
3366 }
3367
3368 err = mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_vport,
3369 MLXSW_REG_SVFA_MT_PORT_VID_TO_FID,
3370 true,
3371 mlxsw_sp_vfid_to_fid(vfid->vfid),
3372 vid);
3373 if (err) {
3374 netdev_err(dev, "Failed to map {Port, VID} to vFID=%d\n",
3375 vfid->vfid);
3376 goto err_port_vid_to_fid_validate;
3377 }
3378
3379 /* Switch between the vFIDs and destroy the old one if needed. */
3380 vfid->nr_vports++;
3381 mlxsw_sp_vport->vport.vfid = vfid;
3382 old_vfid->nr_vports--;
3383 if (!old_vfid->nr_vports)
3384 mlxsw_sp_vfid_destroy(mlxsw_sp, old_vfid);
3385
3386 mlxsw_sp_vport->learning = 1;
3387 mlxsw_sp_vport->learning_sync = 1;
3388 mlxsw_sp_vport->uc_flood = 1;
3389 mlxsw_sp_vport->bridged = 1;
3390
3391 return 0;
3392
3393err_port_vid_to_fid_validate:
3394 mlxsw_sp_port_vid_to_fid_set(mlxsw_sp_vport,
3395 MLXSW_REG_SVFA_MT_PORT_VID_TO_FID, false,
3396 mlxsw_sp_vfid_to_fid(old_vfid->vfid), vid);
3397err_port_vid_to_fid_invalidate:
3398 mlxsw_sp_port_vid_learning_set(mlxsw_sp_vport, vid, false);
3399err_port_vid_learning_set:
3400 mlxsw_sp_vport_flood_set(mlxsw_sp_vport, vfid->vfid, false, false);
3401err_port_flood_set:
3402 if (!vfid->nr_vports)
3403 mlxsw_sp_br_vfid_destroy(mlxsw_sp, vfid);
3404 return err;
3405}
3406
3407static bool
3408mlxsw_sp_port_master_bridge_check(const struct mlxsw_sp_port *mlxsw_sp_port,
3409 const struct net_device *br_dev)
3410{
3411 struct mlxsw_sp_port *mlxsw_sp_vport;
3412
3413 list_for_each_entry(mlxsw_sp_vport, &mlxsw_sp_port->vports_list,
3414 vport.list) {
3415 if (mlxsw_sp_vport_br_get(mlxsw_sp_vport) == br_dev)
3416 return false;
3417 }
3418
3419 return true;
3420}
3421
3422static int mlxsw_sp_netdevice_vport_event(struct net_device *dev,
3423 unsigned long event, void *ptr,
3424 u16 vid)
3425{
3426 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
3427 struct netdev_notifier_changeupper_info *info = ptr;
3428 struct mlxsw_sp_port *mlxsw_sp_vport;
3429 struct net_device *upper_dev;
Ido Schimmel80bedf12016-06-20 23:03:59 +02003430 int err = 0;
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003431
3432 mlxsw_sp_vport = mlxsw_sp_port_vport_find(mlxsw_sp_port, vid);
3433
3434 switch (event) {
3435 case NETDEV_PRECHANGEUPPER:
3436 upper_dev = info->upper_dev;
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003437 if (!netif_is_bridge_master(upper_dev))
Ido Schimmel80bedf12016-06-20 23:03:59 +02003438 return -EINVAL;
Ido Schimmelddbe9932016-06-20 23:04:02 +02003439 if (!info->linking)
3440 break;
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003441 /* We can't have multiple VLAN interfaces configured on
3442 * the same port and being members in the same bridge.
3443 */
3444 if (!mlxsw_sp_port_master_bridge_check(mlxsw_sp_port,
3445 upper_dev))
Ido Schimmel80bedf12016-06-20 23:03:59 +02003446 return -EINVAL;
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003447 break;
3448 case NETDEV_CHANGEUPPER:
3449 upper_dev = info->upper_dev;
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003450 if (info->linking) {
Ido Schimmel423b9372016-06-20 23:04:03 +02003451 if (WARN_ON(!mlxsw_sp_vport))
Ido Schimmel80bedf12016-06-20 23:03:59 +02003452 return -EINVAL;
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003453 err = mlxsw_sp_vport_bridge_join(mlxsw_sp_vport,
3454 upper_dev);
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003455 } else {
3456 /* We ignore bridge's unlinking notifications if vPort
3457 * is gone, since we already left the bridge when the
3458 * VLAN device was unlinked from the real device.
3459 */
3460 if (!mlxsw_sp_vport)
Ido Schimmel80bedf12016-06-20 23:03:59 +02003461 return 0;
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003462 err = mlxsw_sp_vport_bridge_leave(mlxsw_sp_vport,
Ido Schimmel039c49a2016-01-27 15:20:18 +01003463 upper_dev, true);
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003464 }
3465 }
3466
Ido Schimmel80bedf12016-06-20 23:03:59 +02003467 return err;
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003468}
3469
Ido Schimmel272c4472015-12-15 16:03:47 +01003470static int mlxsw_sp_netdevice_lag_vport_event(struct net_device *lag_dev,
3471 unsigned long event, void *ptr,
3472 u16 vid)
3473{
3474 struct net_device *dev;
3475 struct list_head *iter;
3476 int ret;
3477
3478 netdev_for_each_lower_dev(lag_dev, dev, iter) {
3479 if (mlxsw_sp_port_dev_check(dev)) {
3480 ret = mlxsw_sp_netdevice_vport_event(dev, event, ptr,
3481 vid);
Ido Schimmel80bedf12016-06-20 23:03:59 +02003482 if (ret)
Ido Schimmel272c4472015-12-15 16:03:47 +01003483 return ret;
3484 }
3485 }
3486
Ido Schimmel80bedf12016-06-20 23:03:59 +02003487 return 0;
Ido Schimmel272c4472015-12-15 16:03:47 +01003488}
3489
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003490static int mlxsw_sp_netdevice_vlan_event(struct net_device *vlan_dev,
3491 unsigned long event, void *ptr)
3492{
3493 struct net_device *real_dev = vlan_dev_real_dev(vlan_dev);
3494 u16 vid = vlan_dev_vlan_id(vlan_dev);
3495
Ido Schimmel272c4472015-12-15 16:03:47 +01003496 if (mlxsw_sp_port_dev_check(real_dev))
3497 return mlxsw_sp_netdevice_vport_event(real_dev, event, ptr,
3498 vid);
3499 else if (netif_is_lag_master(real_dev))
3500 return mlxsw_sp_netdevice_lag_vport_event(real_dev, event, ptr,
3501 vid);
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003502
Ido Schimmel80bedf12016-06-20 23:03:59 +02003503 return 0;
Ido Schimmel26f0e7f2015-12-15 16:03:44 +01003504}
3505
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003506static int mlxsw_sp_netdevice_event(struct notifier_block *unused,
3507 unsigned long event, void *ptr)
3508{
3509 struct net_device *dev = netdev_notifier_info_to_dev(ptr);
Ido Schimmel80bedf12016-06-20 23:03:59 +02003510 int err = 0;
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003511
3512 if (mlxsw_sp_port_dev_check(dev))
Ido Schimmel80bedf12016-06-20 23:03:59 +02003513 err = mlxsw_sp_netdevice_port_event(dev, event, ptr);
3514 else if (netif_is_lag_master(dev))
3515 err = mlxsw_sp_netdevice_lag_event(dev, event, ptr);
3516 else if (is_vlan_dev(dev))
3517 err = mlxsw_sp_netdevice_vlan_event(dev, event, ptr);
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003518
Ido Schimmel80bedf12016-06-20 23:03:59 +02003519 return notifier_from_errno(err);
Jiri Pirko0d65fc12015-12-03 12:12:28 +01003520}
3521
Jiri Pirko56ade8f2015-10-16 14:01:37 +02003522static struct notifier_block mlxsw_sp_netdevice_nb __read_mostly = {
3523 .notifier_call = mlxsw_sp_netdevice_event,
3524};
3525
3526static int __init mlxsw_sp_module_init(void)
3527{
3528 int err;
3529
3530 register_netdevice_notifier(&mlxsw_sp_netdevice_nb);
3531 err = mlxsw_core_driver_register(&mlxsw_sp_driver);
3532 if (err)
3533 goto err_core_driver_register;
3534 return 0;
3535
3536err_core_driver_register:
3537 unregister_netdevice_notifier(&mlxsw_sp_netdevice_nb);
3538 return err;
3539}
3540
3541static void __exit mlxsw_sp_module_exit(void)
3542{
3543 mlxsw_core_driver_unregister(&mlxsw_sp_driver);
3544 unregister_netdevice_notifier(&mlxsw_sp_netdevice_nb);
3545}
3546
3547module_init(mlxsw_sp_module_init);
3548module_exit(mlxsw_sp_module_exit);
3549
3550MODULE_LICENSE("Dual BSD/GPL");
3551MODULE_AUTHOR("Jiri Pirko <jiri@mellanox.com>");
3552MODULE_DESCRIPTION("Mellanox Spectrum driver");
3553MODULE_MLXSW_DRIVER_ALIAS(MLXSW_DEVICE_KIND_SPECTRUM);