blob: 2db486666d91c7a99731daf2fb60babfcd91ccd4 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <ttm/ttm_bo_api.h>
33#include <ttm/ttm_bo_driver.h>
34#include <ttm/ttm_placement.h>
35#include <ttm/ttm_module.h>
Pauli Nieminen8d7cddc2010-04-01 12:44:59 +000036#include <ttm/ttm_page_alloc.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037#include <drm/drmP.h>
38#include <drm/radeon_drm.h>
Dave Airliefa8a1232009-08-26 13:13:37 +100039#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Chris Metcalf4cfe7622013-02-01 13:44:33 -050041#include <linux/swiotlb.h>
Christian König2014b562013-12-18 21:07:39 +010042#include <linux/debugfs.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043#include "radeon_reg.h"
44#include "radeon.h"
45
46#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
47
Dave Airliefa8a1232009-08-26 13:13:37 +100048static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
Christian König2014b562013-12-18 21:07:39 +010049static void radeon_ttm_debugfs_fini(struct radeon_device *rdev);
Dave Airliefa8a1232009-08-26 13:13:37 +100050
Jerome Glisse771fe6b2009-06-05 14:42:42 +020051static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
52{
53 struct radeon_mman *mman;
54 struct radeon_device *rdev;
55
56 mman = container_of(bdev, struct radeon_mman, bdev);
57 rdev = container_of(mman, struct radeon_device, mman);
58 return rdev;
59}
60
61
62/*
63 * Global memory.
64 */
Dave Airlieba4420c2010-03-09 10:56:52 +100065static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020066{
67 return ttm_mem_global_init(ref->object);
68}
69
Dave Airlieba4420c2010-03-09 10:56:52 +100070static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020071{
72 ttm_mem_global_release(ref->object);
73}
74
75static int radeon_ttm_global_init(struct radeon_device *rdev)
76{
Dave Airlieba4420c2010-03-09 10:56:52 +100077 struct drm_global_reference *global_ref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020078 int r;
79
80 rdev->mman.mem_global_referenced = false;
81 global_ref = &rdev->mman.mem_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +100082 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020083 global_ref->size = sizeof(struct ttm_mem_global);
84 global_ref->init = &radeon_ttm_mem_global_init;
85 global_ref->release = &radeon_ttm_mem_global_release;
Dave Airlieba4420c2010-03-09 10:56:52 +100086 r = drm_global_item_ref(global_ref);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020087 if (r != 0) {
Thomas Hellstroma987fca2009-08-18 16:51:56 +020088 DRM_ERROR("Failed setting up TTM memory accounting "
89 "subsystem.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090 return r;
91 }
Thomas Hellstroma987fca2009-08-18 16:51:56 +020092
93 rdev->mman.bo_global_ref.mem_glob =
94 rdev->mman.mem_global_ref.object;
95 global_ref = &rdev->mman.bo_global_ref.ref;
Dave Airlieba4420c2010-03-09 10:56:52 +100096 global_ref->global_type = DRM_GLOBAL_TTM_BO;
Thomas Hellstrom7f5f4db2009-08-20 10:29:08 +020097 global_ref->size = sizeof(struct ttm_bo_global);
Thomas Hellstroma987fca2009-08-18 16:51:56 +020098 global_ref->init = &ttm_bo_global_init;
99 global_ref->release = &ttm_bo_global_release;
Dave Airlieba4420c2010-03-09 10:56:52 +1000100 r = drm_global_item_ref(global_ref);
Thomas Hellstroma987fca2009-08-18 16:51:56 +0200101 if (r != 0) {
102 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Dave Airlieba4420c2010-03-09 10:56:52 +1000103 drm_global_item_unref(&rdev->mman.mem_global_ref);
Thomas Hellstroma987fca2009-08-18 16:51:56 +0200104 return r;
105 }
106
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107 rdev->mman.mem_global_referenced = true;
108 return 0;
109}
110
111static void radeon_ttm_global_fini(struct radeon_device *rdev)
112{
113 if (rdev->mman.mem_global_referenced) {
Dave Airlieba4420c2010-03-09 10:56:52 +1000114 drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
115 drm_global_item_unref(&rdev->mman.mem_global_ref);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200116 rdev->mman.mem_global_referenced = false;
117 }
118}
119
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200120static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
121{
122 return 0;
123}
124
125static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
126 struct ttm_mem_type_manager *man)
127{
128 struct radeon_device *rdev;
129
130 rdev = radeon_get_rdev(bdev);
131
132 switch (type) {
133 case TTM_PL_SYSTEM:
134 /* System memory */
135 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
136 man->available_caching = TTM_PL_MASK_CACHING;
137 man->default_caching = TTM_PL_FLAG_CACHED;
138 break;
139 case TTM_PL_TT:
Ben Skeggsd961db72010-08-05 10:48:18 +1000140 man->func = &ttm_bo_manager_func;
Jerome Glissed594e462010-02-17 21:54:29 +0000141 man->gpu_offset = rdev->mc.gtt_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142 man->available_caching = TTM_PL_MASK_CACHING;
143 man->default_caching = TTM_PL_FLAG_CACHED;
Michel Dänzer55c93272009-06-15 16:56:11 +0200144 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200145#if __OS_HAS_AGP
146 if (rdev->flags & RADEON_IS_AGP) {
Daniel Vetterd9906752013-12-11 11:34:35 +0100147 if (!rdev->ddev->agp) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148 DRM_ERROR("AGP is not enabled for memory type %u\n",
149 (unsigned)type);
150 return -EINVAL;
151 }
Michel Dänzer55c93272009-06-15 16:56:11 +0200152 if (!rdev->ddev->agp->cant_use_aperture)
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200153 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154 man->available_caching = TTM_PL_FLAG_UNCACHED |
155 TTM_PL_FLAG_WC;
156 man->default_caching = TTM_PL_FLAG_WC;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157 }
Jerome Glisse0c321c72010-04-07 10:21:27 +0000158#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 break;
160 case TTM_PL_VRAM:
161 /* "On-card" video ram */
Ben Skeggsd961db72010-08-05 10:48:18 +1000162 man->func = &ttm_bo_manager_func;
Jerome Glissed594e462010-02-17 21:54:29 +0000163 man->gpu_offset = rdev->mc.vram_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200165 TTM_MEMTYPE_FLAG_MAPPABLE;
166 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
167 man->default_caching = TTM_PL_FLAG_WC;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168 break;
169 default:
170 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
171 return -EINVAL;
172 }
173 return 0;
174}
175
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100176static void radeon_evict_flags(struct ttm_buffer_object *bo,
177 struct ttm_placement *placement)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200178{
Jerome Glissed03d8582009-12-14 21:02:09 +0100179 struct radeon_bo *rbo;
180 static u32 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
181
182 if (!radeon_ttm_bo_is_radeon_bo(bo)) {
183 placement->fpfn = 0;
184 placement->lpfn = 0;
185 placement->placement = &placements;
186 placement->busy_placement = &placements;
187 placement->num_placement = 1;
188 placement->num_busy_placement = 1;
189 return;
190 }
191 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192 switch (bo->mem.mem_type) {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100193 case TTM_PL_VRAM:
Christian Könige32eb502011-10-23 12:56:27 +0200194 if (rbo->rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready == false)
Dave Airlie9270eb12010-01-13 09:21:49 +1000195 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
196 else
197 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100198 break;
199 case TTM_PL_TT:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200 default:
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100201 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 }
Jerome Glisseeaa5fd12009-12-09 21:57:37 +0100203 *placement = rbo->placement;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204}
205
206static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
207{
David Herrmannacb46522013-08-25 18:28:59 +0200208 struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);
209
210 return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211}
212
213static void radeon_move_null(struct ttm_buffer_object *bo,
214 struct ttm_mem_reg *new_mem)
215{
216 struct ttm_mem_reg *old_mem = &bo->mem;
217
218 BUG_ON(old_mem->mm_node != NULL);
219 *old_mem = *new_mem;
220 new_mem->mm_node = NULL;
221}
222
223static int radeon_move_blit(struct ttm_buffer_object *bo,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000224 bool evict, bool no_wait_gpu,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000225 struct ttm_mem_reg *new_mem,
226 struct ttm_mem_reg *old_mem)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227{
228 struct radeon_device *rdev;
229 uint64_t old_start, new_start;
Christian König876dc9f2012-05-08 14:24:01 +0200230 struct radeon_fence *fence;
Christian König876dc9f2012-05-08 14:24:01 +0200231 int r, ridx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232
233 rdev = radeon_get_rdev(bo->bdev);
Christian König876dc9f2012-05-08 14:24:01 +0200234 ridx = radeon_copy_ring_index(rdev);
Ben Skeggsd961db72010-08-05 10:48:18 +1000235 old_start = old_mem->start << PAGE_SHIFT;
236 new_start = new_mem->start << PAGE_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237
238 switch (old_mem->mem_type) {
239 case TTM_PL_VRAM:
Jerome Glissed594e462010-02-17 21:54:29 +0000240 old_start += rdev->mc.vram_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241 break;
242 case TTM_PL_TT:
Jerome Glissed594e462010-02-17 21:54:29 +0000243 old_start += rdev->mc.gtt_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244 break;
245 default:
246 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
247 return -EINVAL;
248 }
249 switch (new_mem->mem_type) {
250 case TTM_PL_VRAM:
Jerome Glissed594e462010-02-17 21:54:29 +0000251 new_start += rdev->mc.vram_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252 break;
253 case TTM_PL_TT:
Jerome Glissed594e462010-02-17 21:54:29 +0000254 new_start += rdev->mc.gtt_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200255 break;
256 default:
257 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
258 return -EINVAL;
259 }
Christian König876dc9f2012-05-08 14:24:01 +0200260 if (!rdev->ring[ridx].ready) {
Alex Deucher3000bf32012-01-05 22:11:07 -0500261 DRM_ERROR("Trying to move memory with ring turned off.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262 return -EINVAL;
263 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400264
265 BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
266
Alex Deucher3000bf32012-01-05 22:11:07 -0500267 /* sync other rings */
Christian König876dc9f2012-05-08 14:24:01 +0200268 fence = bo->sync_obj;
Alex Deucher003cefe2011-09-16 12:04:08 -0400269 r = radeon_copy(rdev, old_start, new_start,
270 new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE), /* GPU pages */
Christian König876dc9f2012-05-08 14:24:01 +0200271 &fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272 /* FIXME: handle copy error */
Maarten Lankhorstb03640b2012-10-12 15:03:11 +0000273 r = ttm_bo_move_accel_cleanup(bo, (void *)fence,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000274 evict, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275 radeon_fence_unref(&fence);
276 return r;
277}
278
279static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000280 bool evict, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000281 bool no_wait_gpu,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282 struct ttm_mem_reg *new_mem)
283{
284 struct radeon_device *rdev;
285 struct ttm_mem_reg *old_mem = &bo->mem;
286 struct ttm_mem_reg tmp_mem;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100287 u32 placements;
288 struct ttm_placement placement;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289 int r;
290
291 rdev = radeon_get_rdev(bo->bdev);
292 tmp_mem = *new_mem;
293 tmp_mem.mm_node = NULL;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100294 placement.fpfn = 0;
295 placement.lpfn = 0;
296 placement.num_placement = 1;
297 placement.placement = &placements;
298 placement.num_busy_placement = 1;
299 placement.busy_placement = &placements;
300 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
301 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000302 interruptible, no_wait_gpu);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303 if (unlikely(r)) {
304 return r;
305 }
Dave Airliedf67bed2009-10-30 13:31:26 +1000306
307 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
308 if (unlikely(r)) {
309 goto out_cleanup;
310 }
311
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312 r = ttm_tt_bind(bo->ttm, &tmp_mem);
313 if (unlikely(r)) {
314 goto out_cleanup;
315 }
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000316 r = radeon_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317 if (unlikely(r)) {
318 goto out_cleanup;
319 }
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000320 r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321out_cleanup:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000322 ttm_bo_mem_put(bo, &tmp_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323 return r;
324}
325
326static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000327 bool evict, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000328 bool no_wait_gpu,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200329 struct ttm_mem_reg *new_mem)
330{
331 struct radeon_device *rdev;
332 struct ttm_mem_reg *old_mem = &bo->mem;
333 struct ttm_mem_reg tmp_mem;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100334 struct ttm_placement placement;
335 u32 placements;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200336 int r;
337
338 rdev = radeon_get_rdev(bo->bdev);
339 tmp_mem = *new_mem;
340 tmp_mem.mm_node = NULL;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100341 placement.fpfn = 0;
342 placement.lpfn = 0;
343 placement.num_placement = 1;
344 placement.placement = &placements;
345 placement.num_busy_placement = 1;
346 placement.busy_placement = &placements;
347 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000348 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
349 interruptible, no_wait_gpu);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200350 if (unlikely(r)) {
351 return r;
352 }
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000353 r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 if (unlikely(r)) {
355 goto out_cleanup;
356 }
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000357 r = radeon_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358 if (unlikely(r)) {
359 goto out_cleanup;
360 }
361out_cleanup:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000362 ttm_bo_mem_put(bo, &tmp_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363 return r;
364}
365
366static int radeon_bo_move(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000367 bool evict, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000368 bool no_wait_gpu,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000369 struct ttm_mem_reg *new_mem)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200370{
371 struct radeon_device *rdev;
372 struct ttm_mem_reg *old_mem = &bo->mem;
373 int r;
374
375 rdev = radeon_get_rdev(bo->bdev);
376 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
377 radeon_move_null(bo, new_mem);
378 return 0;
379 }
380 if ((old_mem->mem_type == TTM_PL_TT &&
381 new_mem->mem_type == TTM_PL_SYSTEM) ||
382 (old_mem->mem_type == TTM_PL_SYSTEM &&
383 new_mem->mem_type == TTM_PL_TT)) {
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200384 /* bind is enough */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385 radeon_move_null(bo, new_mem);
386 return 0;
387 }
Alex Deucher27cd7762012-02-23 17:53:42 -0500388 if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
389 rdev->asic->copy.copy == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200390 /* use memcpy */
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200391 goto memcpy;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200392 }
393
394 if (old_mem->mem_type == TTM_PL_VRAM &&
395 new_mem->mem_type == TTM_PL_SYSTEM) {
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200396 r = radeon_move_vram_ram(bo, evict, interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000397 no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200398 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
399 new_mem->mem_type == TTM_PL_VRAM) {
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200400 r = radeon_move_ram_vram(bo, evict, interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000401 no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402 } else {
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000403 r = radeon_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200404 }
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200405
406 if (r) {
407memcpy:
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000408 r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100409 if (r) {
410 return r;
411 }
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200412 }
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100413
414 /* update statistics */
415 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &rdev->num_bytes_moved);
416 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417}
418
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200419static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
420{
421 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
422 struct radeon_device *rdev = radeon_get_rdev(bdev);
423
424 mem->bus.addr = NULL;
425 mem->bus.offset = 0;
426 mem->bus.size = mem->num_pages << PAGE_SHIFT;
427 mem->bus.base = 0;
428 mem->bus.is_iomem = false;
429 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
430 return -EINVAL;
431 switch (mem->mem_type) {
432 case TTM_PL_SYSTEM:
433 /* system memory */
434 return 0;
435 case TTM_PL_TT:
436#if __OS_HAS_AGP
437 if (rdev->flags & RADEON_IS_AGP) {
438 /* RADEON_IS_AGP is set only if AGP is active */
Ben Skeggsd961db72010-08-05 10:48:18 +1000439 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200440 mem->bus.base = rdev->mc.agp_base;
Michel Dänzer365048f2010-05-19 12:46:22 +0200441 mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200442 }
443#endif
444 break;
445 case TTM_PL_VRAM:
Ben Skeggsd961db72010-08-05 10:48:18 +1000446 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200447 /* check if it's visible */
448 if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
449 return -EINVAL;
450 mem->bus.base = rdev->mc.aper_base;
451 mem->bus.is_iomem = true;
Jay Estabrookffb57c42011-07-06 23:57:13 +0000452#ifdef __alpha__
453 /*
454 * Alpha: use bus.addr to hold the ioremap() return,
455 * so we can modify bus.base below.
456 */
457 if (mem->placement & TTM_PL_FLAG_WC)
458 mem->bus.addr =
459 ioremap_wc(mem->bus.base + mem->bus.offset,
460 mem->bus.size);
461 else
462 mem->bus.addr =
463 ioremap_nocache(mem->bus.base + mem->bus.offset,
464 mem->bus.size);
465
466 /*
467 * Alpha: Use just the bus offset plus
468 * the hose/domain memory base for bus.base.
469 * It then can be used to build PTEs for VRAM
470 * access, as done in ttm_bo_vm_fault().
471 */
472 mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
473 rdev->ddev->hose->dense_mem_base;
474#endif
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200475 break;
476 default:
477 return -EINVAL;
478 }
479 return 0;
480}
481
482static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
483{
484}
485
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +0000486static int radeon_sync_obj_wait(void *sync_obj, bool lazy, bool interruptible)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487{
488 return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
489}
490
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +0000491static int radeon_sync_obj_flush(void *sync_obj)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492{
493 return 0;
494}
495
496static void radeon_sync_obj_unref(void **sync_obj)
497{
498 radeon_fence_unref((struct radeon_fence **)sync_obj);
499}
500
501static void *radeon_sync_obj_ref(void *sync_obj)
502{
503 return radeon_fence_ref((struct radeon_fence *)sync_obj);
504}
505
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +0000506static bool radeon_sync_obj_signaled(void *sync_obj)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200507{
508 return radeon_fence_signaled((struct radeon_fence *)sync_obj);
509}
510
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400511/*
512 * TTM backend functions.
513 */
514struct radeon_ttm_tt {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500515 struct ttm_dma_tt ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400516 struct radeon_device *rdev;
517 u64 offset;
518};
519
520static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
521 struct ttm_mem_reg *bo_mem)
522{
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500523 struct radeon_ttm_tt *gtt = (void*)ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400524 int r;
525
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400526 gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
527 if (!ttm->num_pages) {
528 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
529 ttm->num_pages, bo_mem, ttm);
530 }
531 r = radeon_gart_bind(gtt->rdev, gtt->offset,
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500532 ttm->num_pages, ttm->pages, gtt->ttm.dma_address);
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400533 if (r) {
534 DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
535 ttm->num_pages, (unsigned)gtt->offset);
536 return r;
537 }
538 return 0;
539}
540
541static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
542{
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500543 struct radeon_ttm_tt *gtt = (void *)ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400544
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400545 radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
546 return 0;
547}
548
549static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
550{
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500551 struct radeon_ttm_tt *gtt = (void *)ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400552
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500553 ttm_dma_tt_fini(&gtt->ttm);
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400554 kfree(gtt);
555}
556
557static struct ttm_backend_func radeon_backend_func = {
558 .bind = &radeon_ttm_backend_bind,
559 .unbind = &radeon_ttm_backend_unbind,
560 .destroy = &radeon_ttm_backend_destroy,
561};
562
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400563static struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400564 unsigned long size, uint32_t page_flags,
565 struct page *dummy_read_page)
566{
567 struct radeon_device *rdev;
568 struct radeon_ttm_tt *gtt;
569
570 rdev = radeon_get_rdev(bdev);
571#if __OS_HAS_AGP
572 if (rdev->flags & RADEON_IS_AGP) {
573 return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
574 size, page_flags, dummy_read_page);
575 }
576#endif
577
578 gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
579 if (gtt == NULL) {
580 return NULL;
581 }
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500582 gtt->ttm.ttm.func = &radeon_backend_func;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400583 gtt->rdev = rdev;
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500584 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
585 kfree(gtt);
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400586 return NULL;
587 }
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500588 return &gtt->ttm.ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400589}
590
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400591static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
592{
593 struct radeon_device *rdev;
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500594 struct radeon_ttm_tt *gtt = (void *)ttm;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400595 unsigned i;
596 int r;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400597 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400598
599 if (ttm->state != tt_unpopulated)
600 return 0;
601
Alex Deucher40f5cf92012-05-10 18:33:13 -0400602 if (slave && ttm->sg) {
603 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
604 gtt->ttm.dma_address, ttm->num_pages);
605 ttm->state = tt_unbound;
606 return 0;
607 }
608
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400609 rdev = radeon_get_rdev(ttm->bdev);
Jerome Glissedea7e0a2012-01-03 17:37:37 -0500610#if __OS_HAS_AGP
611 if (rdev->flags & RADEON_IS_AGP) {
612 return ttm_agp_tt_populate(ttm);
613 }
614#endif
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400615
616#ifdef CONFIG_SWIOTLB
617 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500618 return ttm_dma_populate(&gtt->ttm, rdev->dev);
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400619 }
620#endif
621
622 r = ttm_pool_populate(ttm);
623 if (r) {
624 return r;
625 }
626
627 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500628 gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
629 0, PAGE_SIZE,
630 PCI_DMA_BIDIRECTIONAL);
631 if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400632 while (--i) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500633 pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400634 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500635 gtt->ttm.dma_address[i] = 0;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400636 }
637 ttm_pool_unpopulate(ttm);
638 return -EFAULT;
639 }
640 }
641 return 0;
642}
643
644static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
645{
646 struct radeon_device *rdev;
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500647 struct radeon_ttm_tt *gtt = (void *)ttm;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400648 unsigned i;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400649 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
650
651 if (slave)
652 return;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400653
654 rdev = radeon_get_rdev(ttm->bdev);
Jerome Glissedea7e0a2012-01-03 17:37:37 -0500655#if __OS_HAS_AGP
656 if (rdev->flags & RADEON_IS_AGP) {
657 ttm_agp_tt_unpopulate(ttm);
658 return;
659 }
660#endif
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400661
662#ifdef CONFIG_SWIOTLB
663 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500664 ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400665 return;
666 }
667#endif
668
669 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500670 if (gtt->ttm.dma_address[i]) {
671 pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400672 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
673 }
674 }
675
676 ttm_pool_unpopulate(ttm);
677}
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400678
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200679static struct ttm_bo_driver radeon_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400680 .ttm_tt_create = &radeon_ttm_tt_create,
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400681 .ttm_tt_populate = &radeon_ttm_tt_populate,
682 .ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200683 .invalidate_caches = &radeon_invalidate_caches,
684 .init_mem_type = &radeon_init_mem_type,
685 .evict_flags = &radeon_evict_flags,
686 .move = &radeon_bo_move,
687 .verify_access = &radeon_verify_access,
688 .sync_obj_signaled = &radeon_sync_obj_signaled,
689 .sync_obj_wait = &radeon_sync_obj_wait,
690 .sync_obj_flush = &radeon_sync_obj_flush,
691 .sync_obj_unref = &radeon_sync_obj_unref,
692 .sync_obj_ref = &radeon_sync_obj_ref,
Dave Airliee024e112009-06-24 09:48:08 +1000693 .move_notify = &radeon_bo_move_notify,
694 .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200695 .io_mem_reserve = &radeon_ttm_io_mem_reserve,
696 .io_mem_free = &radeon_ttm_io_mem_free,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200697};
698
699int radeon_ttm_init(struct radeon_device *rdev)
700{
701 int r;
702
703 r = radeon_ttm_global_init(rdev);
704 if (r) {
705 return r;
706 }
707 /* No others user of address space so set it to 0 */
708 r = ttm_bo_device_init(&rdev->mman.bdev,
Thomas Hellstroma987fca2009-08-18 16:51:56 +0200709 rdev->mman.bo_global_ref.ref.object,
David Herrmann44d847b2013-08-13 19:10:30 +0200710 &radeon_bo_driver,
711 rdev->ddev->anon_inode->i_mapping,
712 DRM_FILE_PAGE_OFFSET,
Dave Airliead49f502009-07-10 22:36:26 +1000713 rdev->need_dma32);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200714 if (r) {
715 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
716 return r;
717 }
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100718 rdev->mman.initialized = true;
Jerome Glisse4c788672009-11-20 14:29:23 +0100719 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100720 rdev->mc.real_vram_size >> PAGE_SHIFT);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200721 if (r) {
722 DRM_ERROR("Failed initializing VRAM heap.\n");
723 return r;
724 }
Daniel Vetter441921d2011-02-18 17:59:16 +0100725 r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400726 RADEON_GEM_DOMAIN_VRAM,
727 NULL, &rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200728 if (r) {
729 return r;
730 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100731 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
732 if (r)
733 return r;
734 r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
735 radeon_bo_unreserve(rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200736 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100737 radeon_bo_unref(&rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200738 return r;
739 }
740 DRM_INFO("radeon: %uM of VRAM memory ready\n",
Niels Ole Salscheiderfc986032013-05-18 21:19:23 +0200741 (unsigned) (rdev->mc.real_vram_size / (1024 * 1024)));
Jerome Glisse4c788672009-11-20 14:29:23 +0100742 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100743 rdev->mc.gtt_size >> PAGE_SHIFT);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200744 if (r) {
745 DRM_ERROR("Failed initializing GTT heap.\n");
746 return r;
747 }
748 DRM_INFO("radeon: %uM of GTT memory ready.\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000749 (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
Dave Airliefa8a1232009-08-26 13:13:37 +1000750
751 r = radeon_ttm_debugfs_init(rdev);
752 if (r) {
753 DRM_ERROR("Failed to init debugfs\n");
754 return r;
755 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200756 return 0;
757}
758
759void radeon_ttm_fini(struct radeon_device *rdev)
760{
Jerome Glisse4c788672009-11-20 14:29:23 +0100761 int r;
762
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100763 if (!rdev->mman.initialized)
764 return;
Christian König2014b562013-12-18 21:07:39 +0100765 radeon_ttm_debugfs_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200766 if (rdev->stollen_vga_memory) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100767 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
768 if (r == 0) {
769 radeon_bo_unpin(rdev->stollen_vga_memory);
770 radeon_bo_unreserve(rdev->stollen_vga_memory);
771 }
772 radeon_bo_unref(&rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200773 }
774 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
775 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
776 ttm_bo_device_release(&rdev->mman.bdev);
777 radeon_gart_fini(rdev);
778 radeon_ttm_global_fini(rdev);
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100779 rdev->mman.initialized = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200780 DRM_INFO("radeon: ttm finalized\n");
781}
782
Dave Airlie53595332011-03-14 09:47:24 +1000783/* this should only be called at bootup or when userspace
784 * isn't running */
785void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
786{
787 struct ttm_mem_type_manager *man;
788
789 if (!rdev->mman.initialized)
790 return;
791
792 man = &rdev->mman.bdev.man[TTM_PL_VRAM];
793 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
794 man->size = size >> PAGE_SHIFT;
795}
796
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200797static struct vm_operations_struct radeon_ttm_vm_ops;
Alexey Dobriyanf0f37e22009-09-27 22:29:37 +0400798static const struct vm_operations_struct *ttm_vm_ops = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799
800static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
801{
802 struct ttm_buffer_object *bo;
Matthew Garrett5876dd22010-04-26 15:52:20 -0400803 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200804 int r;
805
Matthew Garrett5876dd22010-04-26 15:52:20 -0400806 bo = (struct ttm_buffer_object *)vma->vm_private_data;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200807 if (bo == NULL) {
808 return VM_FAULT_NOPAGE;
809 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400810 rdev = radeon_get_rdev(bo->bdev);
Christian Königdb7fce32012-05-11 14:57:18 +0200811 down_read(&rdev->pm.mclk_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812 r = ttm_vm_ops->fault(vma, vmf);
Christian Königdb7fce32012-05-11 14:57:18 +0200813 up_read(&rdev->pm.mclk_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814 return r;
815}
816
817int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
818{
819 struct drm_file *file_priv;
820 struct radeon_device *rdev;
821 int r;
822
823 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
824 return drm_mmap(filp, vma);
825 }
826
Joe Perches40b3be32010-09-04 18:52:42 -0700827 file_priv = filp->private_data;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828 rdev = file_priv->minor->dev->dev_private;
829 if (rdev == NULL) {
830 return -EINVAL;
831 }
832 r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
833 if (unlikely(r != 0)) {
834 return r;
835 }
836 if (unlikely(ttm_vm_ops == NULL)) {
837 ttm_vm_ops = vma->vm_ops;
838 radeon_ttm_vm_ops = *ttm_vm_ops;
839 radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
840 }
841 vma->vm_ops = &radeon_ttm_vm_ops;
842 return 0;
843}
844
Dave Airliefa8a1232009-08-26 13:13:37 +1000845#if defined(CONFIG_DEBUG_FS)
Christian König893d6e62013-12-12 09:42:40 +0100846
Dave Airliefa8a1232009-08-26 13:13:37 +1000847static int radeon_mm_dump_table(struct seq_file *m, void *data)
848{
849 struct drm_info_node *node = (struct drm_info_node *)m->private;
Christian König893d6e62013-12-12 09:42:40 +0100850 unsigned ttm_pl = *(int *)node->info_ent->data;
Dave Airliefa8a1232009-08-26 13:13:37 +1000851 struct drm_device *dev = node->minor->dev;
852 struct radeon_device *rdev = dev->dev_private;
Christian König893d6e62013-12-12 09:42:40 +0100853 struct drm_mm *mm = (struct drm_mm *)rdev->mman.bdev.man[ttm_pl].priv;
Dave Airliefa8a1232009-08-26 13:13:37 +1000854 int ret;
855 struct ttm_bo_global *glob = rdev->mman.bdev.glob;
856
857 spin_lock(&glob->lru_lock);
858 ret = drm_mm_dump_table(m, mm);
859 spin_unlock(&glob->lru_lock);
860 return ret;
861}
Christian König893d6e62013-12-12 09:42:40 +0100862
863static int ttm_pl_vram = TTM_PL_VRAM;
864static int ttm_pl_tt = TTM_PL_TT;
865
866static struct drm_info_list radeon_ttm_debugfs_list[] = {
867 {"radeon_vram_mm", radeon_mm_dump_table, 0, &ttm_pl_vram},
868 {"radeon_gtt_mm", radeon_mm_dump_table, 0, &ttm_pl_tt},
869 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
870#ifdef CONFIG_SWIOTLB
871 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
872#endif
873};
874
Christian König2014b562013-12-18 21:07:39 +0100875static int radeon_ttm_vram_open(struct inode *inode, struct file *filep)
876{
877 struct radeon_device *rdev = inode->i_private;
878 i_size_write(inode, rdev->mc.mc_vram_size);
879 filep->private_data = inode->i_private;
880 return 0;
881}
882
883static ssize_t radeon_ttm_vram_read(struct file *f, char __user *buf,
884 size_t size, loff_t *pos)
885{
886 struct radeon_device *rdev = f->private_data;
887 ssize_t result = 0;
888 int r;
889
890 if (size & 0x3 || *pos & 0x3)
891 return -EINVAL;
892
893 while (size) {
894 unsigned long flags;
895 uint32_t value;
896
897 if (*pos >= rdev->mc.mc_vram_size)
898 return result;
899
900 spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
901 WREG32(RADEON_MM_INDEX, ((uint32_t)*pos) | 0x80000000);
902 if (rdev->family >= CHIP_CEDAR)
903 WREG32(EVERGREEN_MM_INDEX_HI, *pos >> 31);
904 value = RREG32(RADEON_MM_DATA);
905 spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
906
907 r = put_user(value, (uint32_t *)buf);
908 if (r)
909 return r;
910
911 result += 4;
912 buf += 4;
913 *pos += 4;
914 size -= 4;
915 }
916
917 return result;
918}
919
920static const struct file_operations radeon_ttm_vram_fops = {
921 .owner = THIS_MODULE,
922 .open = radeon_ttm_vram_open,
923 .read = radeon_ttm_vram_read,
924 .llseek = default_llseek
925};
926
Christian Königdd66d202013-12-18 21:07:40 +0100927static int radeon_ttm_gtt_open(struct inode *inode, struct file *filep)
928{
929 struct radeon_device *rdev = inode->i_private;
930 i_size_write(inode, rdev->mc.gtt_size);
931 filep->private_data = inode->i_private;
932 return 0;
933}
934
935static ssize_t radeon_ttm_gtt_read(struct file *f, char __user *buf,
936 size_t size, loff_t *pos)
937{
938 struct radeon_device *rdev = f->private_data;
939 ssize_t result = 0;
940 int r;
941
942 while (size) {
943 loff_t p = *pos / PAGE_SIZE;
944 unsigned off = *pos & ~PAGE_MASK;
945 ssize_t cur_size = min(size, PAGE_SIZE - off);
946 struct page *page;
947 void *ptr;
948
949 if (p >= rdev->gart.num_cpu_pages)
950 return result;
951
952 page = rdev->gart.pages[p];
953 if (page) {
954 ptr = kmap(page);
955 ptr += off;
956
957 r = copy_to_user(buf, ptr, cur_size);
958 kunmap(rdev->gart.pages[p]);
959 } else
960 r = clear_user(buf, cur_size);
961
962 if (r)
963 return -EFAULT;
964
965 result += cur_size;
966 buf += cur_size;
967 *pos += cur_size;
968 size -= cur_size;
969 }
970
971 return result;
972}
973
974static const struct file_operations radeon_ttm_gtt_fops = {
975 .owner = THIS_MODULE,
976 .open = radeon_ttm_gtt_open,
977 .read = radeon_ttm_gtt_read,
978 .llseek = default_llseek
979};
980
Dave Airliefa8a1232009-08-26 13:13:37 +1000981#endif
982
983static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
984{
Mikael Petterssonf4e45d02009-09-28 18:27:23 +0200985#if defined(CONFIG_DEBUG_FS)
Christian König2014b562013-12-18 21:07:39 +0100986 unsigned count;
987
988 struct drm_minor *minor = rdev->ddev->primary;
989 struct dentry *ent, *root = minor->debugfs_root;
990
991 ent = debugfs_create_file("radeon_vram", S_IFREG | S_IRUGO, root,
992 rdev, &radeon_ttm_vram_fops);
993 if (IS_ERR(ent))
994 return PTR_ERR(ent);
995 rdev->mman.vram = ent;
996
Christian Königdd66d202013-12-18 21:07:40 +0100997 ent = debugfs_create_file("radeon_gtt", S_IFREG | S_IRUGO, root,
998 rdev, &radeon_ttm_gtt_fops);
999 if (IS_ERR(ent))
1000 return PTR_ERR(ent);
1001 rdev->mman.gtt = ent;
1002
Christian König2014b562013-12-18 21:07:39 +01001003 count = ARRAY_SIZE(radeon_ttm_debugfs_list);
Dave Airliefa8a1232009-08-26 13:13:37 +10001004
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001005#ifdef CONFIG_SWIOTLB
Christian König893d6e62013-12-12 09:42:40 +01001006 if (!swiotlb_nr_tbl())
1007 --count;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001008#endif
Dave Airliefa8a1232009-08-26 13:13:37 +10001009
Christian König893d6e62013-12-12 09:42:40 +01001010 return radeon_debugfs_add_files(rdev, radeon_ttm_debugfs_list, count);
1011#else
1012
Dave Airliefa8a1232009-08-26 13:13:37 +10001013 return 0;
Christian König893d6e62013-12-12 09:42:40 +01001014#endif
Dave Airliefa8a1232009-08-26 13:13:37 +10001015}
Christian König2014b562013-12-18 21:07:39 +01001016
1017static void radeon_ttm_debugfs_fini(struct radeon_device *rdev)
1018{
1019#if defined(CONFIG_DEBUG_FS)
1020
1021 debugfs_remove(rdev->mman.vram);
1022 rdev->mman.vram = NULL;
Christian Königdd66d202013-12-18 21:07:40 +01001023
1024 debugfs_remove(rdev->mman.gtt);
1025 rdev->mman.gtt = NULL;
Christian König2014b562013-12-18 21:07:39 +01001026#endif
1027}