blob: 3f70687a2dc68a2b22eab5bcbf04e1fd29f1df78 [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Brad Volkin44e895a2014-05-10 14:10:43 -07004#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01005#include "i915_gem_batch_pool.h"
Brad Volkin44e895a2014-05-10 14:10:43 -07006
7#define I915_CMD_HASH_ORDER 9
8
Oscar Mateo47122742014-07-24 17:04:28 +01009/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
10 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
11 * to give some inclination as to some of the magic values used in the various
12 * workarounds!
13 */
14#define CACHELINE_BYTES 64
Arun Siluvery17ee9502015-06-19 19:07:01 +010015#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Oscar Mateo47122742014-07-24 17:04:28 +010016
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020017/*
18 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
19 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
20 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
21 *
22 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
23 * cacheline, the Head Pointer must not be greater than the Tail
24 * Pointer."
25 */
26#define I915_RING_FREE_SPACE 64
27
Zou Nan hai8187a2b2010-05-21 09:08:55 +080028struct intel_hw_status_page {
Daniel Vetter4225d0f2012-04-26 23:28:16 +020029 u32 *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080030 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +000031 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080032};
33
Ben Widawskyb7287d82011-04-25 11:22:22 -070034#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
35#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080036
Ben Widawskyb7287d82011-04-25 11:22:22 -070037#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
38#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080039
Ben Widawskyb7287d82011-04-25 11:22:22 -070040#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
41#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080042
Ben Widawskyb7287d82011-04-25 11:22:22 -070043#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
44#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080045
Ben Widawskyb7287d82011-04-25 11:22:22 -070046#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
47#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020048
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053049#define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
Chris Wilson9991ae72014-04-02 16:36:07 +010050#define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053051
Ben Widawsky3e789982014-06-30 09:53:37 -070052/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
53 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
54 */
55#define i915_semaphore_seqno_size sizeof(uint64_t)
56#define GEN8_SIGNAL_OFFSET(__ring, to) \
57 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
58 ((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
59 (i915_semaphore_seqno_size * (to)))
60
61#define GEN8_WAIT_OFFSET(__ring, from) \
62 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
63 ((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
64 (i915_semaphore_seqno_size * (__ring)->id))
65
66#define GEN8_RING_SEMAPHORE_INIT do { \
67 if (!dev_priv->semaphore_obj) { \
68 break; \
69 } \
70 ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \
71 ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \
72 ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \
73 ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \
74 ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \
75 ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \
76 } while(0)
77
Jani Nikulaf2f4d822013-08-11 12:44:01 +030078enum intel_ring_hangcheck_action {
Mika Kuoppalada661462013-09-06 16:03:28 +030079 HANGCHECK_IDLE = 0,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030080 HANGCHECK_WAIT,
81 HANGCHECK_ACTIVE,
Mika Kuoppalaf260fe72014-08-05 17:16:26 +030082 HANGCHECK_ACTIVE_LOOP,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030083 HANGCHECK_KICK,
84 HANGCHECK_HUNG,
85};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030086
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020087#define HANGCHECK_SCORE_RING_HUNG 31
88
Mika Kuoppala92cab732013-05-24 17:16:07 +030089struct intel_ring_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +000090 u64 acthd;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +030091 u64 max_acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +030092 u32 seqno;
Mika Kuoppala05407ff2013-05-30 09:04:29 +030093 int score;
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030094 enum intel_ring_hangcheck_action action;
Chris Wilson4be17382014-06-06 10:22:29 +010095 int deadlock;
Mika Kuoppala92cab732013-05-24 17:16:07 +030096};
97
Oscar Mateo8ee14972014-05-22 14:13:34 +010098struct intel_ringbuffer {
99 struct drm_i915_gem_object *obj;
100 void __iomem *virtual_start;
101
Daniel Vetter0c7dd532014-08-11 16:17:44 +0200102 struct intel_engine_cs *ring;
103
Oscar Mateo8ee14972014-05-22 14:13:34 +0100104 u32 head;
105 u32 tail;
106 int space;
107 int size;
108 int effective_size;
John Harrison29b1b412015-06-18 13:10:09 +0100109 int reserved_size;
110 int reserved_tail;
111 bool reserved_in_use;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100112
113 /** We track the position of the requests in the ring buffer, and
114 * when each is retired we increment last_retired_head as the GPU
115 * must have finished processing the request and so we know we
116 * can advance the ringbuffer up to that position.
117 *
118 * last_retired_head is set to -1 after the value is consumed so
119 * we can detect new retirements.
120 */
121 u32 last_retired_head;
122};
123
Nick Hoath21076372015-01-15 13:10:38 +0000124struct intel_context;
Francisco Jerez4e86f722015-05-29 16:44:14 +0300125struct drm_i915_reg_descriptor;
Nick Hoath21076372015-01-15 13:10:38 +0000126
Arun Siluvery17ee9502015-06-19 19:07:01 +0100127/*
128 * we use a single page to load ctx workarounds so all of these
129 * values are referred in terms of dwords
130 *
131 * struct i915_wa_ctx_bb:
132 * offset: specifies batch starting position, also helpful in case
133 * if we want to have multiple batches at different offsets based on
134 * some criteria. It is not a requirement at the moment but provides
135 * an option for future use.
136 * size: size of the batch in DWORDS
137 */
138struct i915_ctx_workarounds {
139 struct i915_wa_ctx_bb {
140 u32 offset;
141 u32 size;
142 } indirect_ctx, per_ctx;
143 struct drm_i915_gem_object *obj;
144};
145
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100146struct intel_engine_cs {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800147 const char *name;
Chris Wilson92204342010-09-18 11:02:01 +0100148 enum intel_ring_id {
Daniel Vetter96154f22011-12-14 13:57:00 +0100149 RCS = 0x0,
150 VCS,
151 BCS,
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700152 VECS,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800153 VCS2
Chris Wilson92204342010-09-18 11:02:01 +0100154 } id;
Zhao Yakui845f74a2014-04-17 10:37:37 +0800155#define I915_NUM_RINGS 5
Zhao Yakuib1a93302014-04-17 10:37:36 +0800156#define LAST_USER_RING (VECS + 1)
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200157 u32 mmio_base;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800158 struct drm_device *dev;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100159 struct intel_ringbuffer *buffer;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800160
Chris Wilson06fbca72015-04-07 16:20:36 +0100161 /*
162 * A pool of objects to use as shadow copies of client batch buffers
163 * when the command parser is enabled. Prevents the client from
164 * modifying the batch contents after software parsing.
165 */
166 struct i915_gem_batch_pool batch_pool;
167
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800168 struct intel_hw_status_page status_page;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100169 struct i915_ctx_workarounds wa_ctx;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800170
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200171 unsigned irq_refcount; /* protected by dev_priv->irq_lock */
Daniel Vetter6a848cc2012-04-11 22:12:46 +0200172 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
John Harrison581c26e82014-11-24 18:49:39 +0000173 struct drm_i915_gem_request *trace_irq_req;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100174 bool __must_check (*irq_get)(struct intel_engine_cs *ring);
175 void (*irq_put)(struct intel_engine_cs *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800176
Daniel Vetterecfe00d2014-11-20 00:33:04 +0100177 int (*init_hw)(struct intel_engine_cs *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800178
John Harrison87531812015-05-29 17:43:44 +0100179 int (*init_context)(struct drm_i915_gem_request *req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100180
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100181 void (*write_tail)(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100182 u32 value);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100183 int __must_check (*flush)(struct intel_engine_cs *ring,
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000184 u32 invalidate_domains,
185 u32 flush_domains);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100186 int (*add_request)(struct intel_engine_cs *ring);
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100187 /* Some chipsets are not quite as coherent as advertised and need
188 * an expensive kick to force a true read of the up-to-date seqno.
189 * However, the up-to-date seqno is not always required and the last
190 * seen value is good enough. Note that the seqno will always be
191 * monotonic, even if not coherent.
192 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100193 u32 (*get_seqno)(struct intel_engine_cs *ring,
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100194 bool lazy_coherency);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100195 void (*set_seqno)(struct intel_engine_cs *ring,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200196 u32 seqno);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100197 int (*dispatch_execbuffer)(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -0700198 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +0000199 unsigned dispatch_flags);
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100200#define I915_DISPATCH_SECURE 0x1
Daniel Vetterb45305f2012-12-17 16:21:27 +0100201#define I915_DISPATCH_PINNED 0x2
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100202 void (*cleanup)(struct intel_engine_cs *ring);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700203
Ben Widawsky3e789982014-06-30 09:53:37 -0700204 /* GEN8 signal/wait table - never trust comments!
205 * signal to signal to signal to signal to signal to
206 * RCS VCS BCS VECS VCS2
207 * --------------------------------------------------------------------
208 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
209 * |-------------------------------------------------------------------
210 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
211 * |-------------------------------------------------------------------
212 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
213 * |-------------------------------------------------------------------
214 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
215 * |-------------------------------------------------------------------
216 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
217 * |-------------------------------------------------------------------
218 *
219 * Generalization:
220 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
221 * ie. transpose of g(x, y)
222 *
223 * sync from sync from sync from sync from sync from
224 * RCS VCS BCS VECS VCS2
225 * --------------------------------------------------------------------
226 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
227 * |-------------------------------------------------------------------
228 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
229 * |-------------------------------------------------------------------
230 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
231 * |-------------------------------------------------------------------
232 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
233 * |-------------------------------------------------------------------
234 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
235 * |-------------------------------------------------------------------
236 *
237 * Generalization:
238 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
239 * ie. transpose of f(x, y)
240 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700241 struct {
242 u32 sync_seqno[I915_NUM_RINGS-1];
Ben Widawsky78325f22014-04-29 14:52:29 -0700243
Ben Widawsky3e789982014-06-30 09:53:37 -0700244 union {
245 struct {
246 /* our mbox written by others */
247 u32 wait[I915_NUM_RINGS];
248 /* mboxes this ring signals to */
249 u32 signal[I915_NUM_RINGS];
250 } mbox;
251 u64 signal_ggtt[I915_NUM_RINGS];
252 };
Ben Widawsky78325f22014-04-29 14:52:29 -0700253
254 /* AKA wait() */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100255 int (*sync_to)(struct intel_engine_cs *ring,
256 struct intel_engine_cs *to,
Ben Widawsky78325f22014-04-29 14:52:29 -0700257 u32 seqno);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100258 int (*signal)(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700259 /* num_dwords needed by caller */
260 unsigned int num_dwords);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700261 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700262
Oscar Mateo4da46e12014-07-24 17:04:27 +0100263 /* Execlists */
Michel Thierryacdd8842014-07-24 17:04:38 +0100264 spinlock_t execlist_lock;
265 struct list_head execlist_queue;
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000266 struct list_head execlist_retired_req_list;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100267 u8 next_context_status_buffer;
Oscar Mateo73d477f2014-07-24 17:04:31 +0100268 u32 irq_keep_mask; /* bitmask for interrupts that should not be masked */
Nick Hoath72f95af2015-01-15 13:10:37 +0000269 int (*emit_request)(struct intel_ringbuffer *ringbuf,
270 struct drm_i915_gem_request *request);
Oscar Mateo47122742014-07-24 17:04:28 +0100271 int (*emit_flush)(struct intel_ringbuffer *ringbuf,
Nick Hoath21076372015-01-15 13:10:38 +0000272 struct intel_context *ctx,
Oscar Mateo47122742014-07-24 17:04:28 +0100273 u32 invalidate_domains,
274 u32 flush_domains);
Oscar Mateo15648582014-07-24 17:04:32 +0100275 int (*emit_bb_start)(struct intel_ringbuffer *ringbuf,
Nick Hoath21076372015-01-15 13:10:38 +0000276 struct intel_context *ctx,
John Harrison8e004ef2015-02-13 11:48:10 +0000277 u64 offset, unsigned dispatch_flags);
Oscar Mateo4da46e12014-07-24 17:04:27 +0100278
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800279 /**
280 * List of objects currently involved in rendering from the
281 * ringbuffer.
282 *
283 * Includes buffers having the contents of their GPU caches
John Harrison97b2a6a2014-11-24 18:49:26 +0000284 * flushed, not necessarily primitives. last_read_req
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800285 * represents when the rendering involved will be completed.
286 *
287 * A reference is held on the buffer while on this list.
288 */
289 struct list_head active_list;
290
291 /**
292 * List of breadcrumbs associated with GPU requests currently
293 * outstanding.
294 */
295 struct list_head request_list;
296
Chris Wilsona56ba562010-09-28 10:07:56 +0100297 /**
298 * Do we have some not yet emitted requests outstanding?
299 */
John Harrison6259cea2014-11-24 18:49:29 +0000300 struct drm_i915_gem_request *outstanding_lazy_request;
Daniel Vettercc889e02012-06-13 20:45:19 +0200301 bool gpu_caches_dirty;
Chris Wilsona56ba562010-09-28 10:07:56 +0100302
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800303 wait_queue_head_t irq_queue;
Zou Nan hai8d192152010-11-02 16:31:01 +0800304
Oscar Mateo273497e2014-05-22 14:13:37 +0100305 struct intel_context *default_context;
306 struct intel_context *last_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700307
Mika Kuoppala92cab732013-05-24 17:16:07 +0300308 struct intel_ring_hangcheck hangcheck;
309
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100310 struct {
311 struct drm_i915_gem_object *obj;
312 u32 gtt_offset;
313 volatile u32 *cpu_page;
314 } scratch;
Brad Volkin351e3db2014-02-18 10:15:46 -0800315
Brad Volkin44e895a2014-05-10 14:10:43 -0700316 bool needs_cmd_parser;
317
Brad Volkin351e3db2014-02-18 10:15:46 -0800318 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700319 * Table of commands the command parser needs to know about
Brad Volkin351e3db2014-02-18 10:15:46 -0800320 * for this ring.
321 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700322 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800323
324 /*
325 * Table of registers allowed in commands that read/write registers.
326 */
Francisco Jerez4e86f722015-05-29 16:44:14 +0300327 const struct drm_i915_reg_descriptor *reg_table;
Brad Volkin351e3db2014-02-18 10:15:46 -0800328 int reg_count;
329
330 /*
331 * Table of registers allowed in commands that read/write registers, but
332 * only from the DRM master.
333 */
Francisco Jerez4e86f722015-05-29 16:44:14 +0300334 const struct drm_i915_reg_descriptor *master_reg_table;
Brad Volkin351e3db2014-02-18 10:15:46 -0800335 int master_reg_count;
336
337 /*
338 * Returns the bitmask for the length field of the specified command.
339 * Return 0 for an unrecognized/invalid command.
340 *
341 * If the command parser finds an entry for a command in the ring's
342 * cmd_tables, it gets the command's length based on the table entry.
343 * If not, it calls this function to determine the per-ring length field
344 * encoding for the command (i.e. certain opcode ranges use certain bits
345 * to encode the command length in the header).
346 */
347 u32 (*get_cmd_length_mask)(u32 cmd_header);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800348};
349
Oscar Mateo48d82382014-07-24 17:04:23 +0100350bool intel_ring_initialized(struct intel_engine_cs *ring);
Chris Wilsonb4519512012-05-11 14:29:30 +0100351
Daniel Vetter96154f22011-12-14 13:57:00 +0100352static inline unsigned
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100353intel_ring_flag(struct intel_engine_cs *ring)
Daniel Vetter96154f22011-12-14 13:57:00 +0100354{
355 return 1 << ring->id;
356}
357
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800358static inline u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100359intel_ring_sync_index(struct intel_engine_cs *ring,
360 struct intel_engine_cs *other)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000361{
362 int idx;
363
364 /*
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -0700365 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
366 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
367 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
368 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
369 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000370 */
371
372 idx = (other - ring) - 1;
373 if (idx < 0)
374 idx += I915_NUM_RINGS;
375
376 return idx;
377}
378
379static inline u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100380intel_read_status_page(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100381 int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800382{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200383 /* Ensure that the compiler doesn't optimize away the load. */
384 barrier();
385 return ring->status_page.page_addr[reg];
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800386}
387
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200388static inline void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100389intel_write_status_page(struct intel_engine_cs *ring,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200390 int reg, u32 value)
391{
392 ring->status_page.page_addr[reg] = value;
393}
394
Chris Wilson311bd682011-01-13 19:06:50 +0000395/**
396 * Reads a dword out of the status page, which is written to from the command
397 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
398 * MI_STORE_DATA_IMM.
399 *
400 * The following dwords have a reserved meaning:
401 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
402 * 0x04: ring 0 head pointer
403 * 0x05: ring 1 head pointer (915-class)
404 * 0x06: ring 2 head pointer (915-class)
405 * 0x10-0x1b: Context status DWords (GM45)
406 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000407 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000408 *
Thomas Danielb07da532015-02-18 11:48:21 +0000409 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000410 */
Thomas Danielb07da532015-02-18 11:48:21 +0000411#define I915_GEM_HWS_INDEX 0x30
412#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700413#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000414
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000415void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
416int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
417 struct intel_ringbuffer *ringbuf);
Oscar Mateo84c23772014-07-24 17:04:15 +0100418void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
419int intel_alloc_ringbuffer_obj(struct drm_device *dev,
420 struct intel_ringbuffer *ringbuf);
421
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100422void intel_stop_ring_buffer(struct intel_engine_cs *ring);
423void intel_cleanup_ring_buffer(struct intel_engine_cs *ring);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700424
John Harrison6689cb22015-03-19 12:30:08 +0000425int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request);
426
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100427int __must_check intel_ring_begin(struct intel_engine_cs *ring, int n);
428int __must_check intel_ring_cacheline_align(struct intel_engine_cs *ring);
429static inline void intel_ring_emit(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100430 u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100431{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100432 struct intel_ringbuffer *ringbuf = ring->buffer;
433 iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
434 ringbuf->tail += 4;
Chris Wilsone898cd22010-08-04 15:18:14 +0100435}
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100436static inline void intel_ring_advance(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +0100437{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100438 struct intel_ringbuffer *ringbuf = ring->buffer;
439 ringbuf->tail &= ringbuf->size - 1;
Chris Wilson09246732013-08-10 22:16:32 +0100440}
Oscar Mateo82e104c2014-07-24 17:04:26 +0100441int __intel_ring_space(int head, int tail, int size);
Dave Gordonebd0fd42014-11-27 11:22:49 +0000442void intel_ring_update_space(struct intel_ringbuffer *ringbuf);
Oscar Mateo82e104c2014-07-24 17:04:26 +0100443int intel_ring_space(struct intel_ringbuffer *ringbuf);
444bool intel_ring_stopped(struct intel_engine_cs *ring);
Chris Wilson09246732013-08-10 22:16:32 +0100445
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100446int __must_check intel_ring_idle(struct intel_engine_cs *ring);
447void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno);
John Harrison4866d722015-05-29 17:43:55 +0100448int intel_ring_flush_all_caches(struct drm_i915_gem_request *req);
John Harrison2f200552015-05-29 17:43:53 +0100449int intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800450
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100451void intel_fini_pipe_control(struct intel_engine_cs *ring);
452int intel_init_pipe_control(struct intel_engine_cs *ring);
453
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800454int intel_init_render_ring_buffer(struct drm_device *dev);
455int intel_init_bsd_ring_buffer(struct drm_device *dev);
Zhao Yakui845f74a2014-04-17 10:37:37 +0800456int intel_init_bsd2_ring_buffer(struct drm_device *dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100457int intel_init_blt_ring_buffer(struct drm_device *dev);
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700458int intel_init_vebox_ring_buffer(struct drm_device *dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100460u64 intel_ring_get_active_head(struct intel_engine_cs *ring);
Daniel Vetter79f321b2010-09-24 21:20:10 +0200461
Michel Thierry771b9a52014-11-11 16:47:33 +0000462int init_workarounds_ring(struct intel_engine_cs *ring);
463
Oscar Mateo1b5d0632014-07-03 16:28:04 +0100464static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
Chris Wilsona71d8d92012-02-15 11:25:36 +0000465{
Oscar Mateo1b5d0632014-07-03 16:28:04 +0100466 return ringbuf->tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +0000467}
468
John Harrisonb793a002014-11-24 18:49:25 +0000469static inline struct drm_i915_gem_request *
470intel_ring_get_request(struct intel_engine_cs *ring)
471{
John Harrison6259cea2014-11-24 18:49:29 +0000472 BUG_ON(ring->outstanding_lazy_request == NULL);
473 return ring->outstanding_lazy_request;
John Harrisonb793a002014-11-24 18:49:25 +0000474}
475
John Harrison29b1b412015-06-18 13:10:09 +0100476/*
477 * Arbitrary size for largest possible 'add request' sequence. The code paths
478 * are complex and variable. Empirical measurement shows that the worst case
479 * is ILK at 136 words. Reserving too much is better than reserving too little
480 * as that allows for corner cases that might have been missed. So the figure
481 * has been rounded up to 160 words.
482 */
483#define MIN_SPACE_FOR_ADD_REQUEST 160
484
485/*
486 * Reserve space in the ring to guarantee that the i915_add_request() call
487 * will always have sufficient room to do its stuff. The request creation
488 * code calls this automatically.
489 */
490void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size);
491/* Cancel the reservation, e.g. because the request is being discarded. */
492void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf);
493/* Use the reserved space - for use by i915_add_request() only. */
494void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf);
495/* Finish with the reserved space - for use by i915_add_request() only. */
496void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf);
497
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800498#endif /* _INTEL_RINGBUFFER_H_ */