blob: e17330ae0aee5f8f2ee39240772ba183a5fdbeff [file] [log] [blame]
Matt Porter7ff71d62005-09-22 22:31:15 -07001/*
2 * EHCI HCD (Host Controller Driver) PCI Bus Glue.
3 *
4 * Copyright (c) 2000-2004 by David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#ifndef CONFIG_PCI
22#error "This file is PCI bus glue. CONFIG_PCI must be defined."
23#endif
24
Dirk Brandewie4f683842010-11-17 07:43:09 -080025/* defined here to avoid adding to pci_ids.h for single instance use */
26#define PCI_DEVICE_ID_INTEL_CE4100_USB 0x2e70
27
Matt Porter7ff71d62005-09-22 22:31:15 -070028/*-------------------------------------------------------------------------*/
29
David Brownell18807522005-11-23 15:45:37 -080030/* called after powerup, by probe or system-pm "wakeup" */
31static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
32{
David Brownell18807522005-11-23 15:45:37 -080033 int retval;
David Brownell18807522005-11-23 15:45:37 -080034
David Brownell401feaf2006-01-24 07:15:30 -080035 /* we expect static quirk code to handle the "extended capabilities"
36 * (currently just BIOS handoff) allowed starting with EHCI 0.96
37 */
David Brownell18807522005-11-23 15:45:37 -080038
39 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
40 retval = pci_set_mwi(pdev);
41 if (!retval)
42 ehci_dbg(ehci, "MWI active\n");
43
David Brownell18807522005-11-23 15:45:37 -080044 return 0;
45}
46
David Brownell8926bfa2005-11-28 08:40:38 -080047/* called during probe() after chip reset completes */
48static int ehci_pci_setup(struct usb_hcd *hcd)
Matt Porter7ff71d62005-09-22 22:31:15 -070049{
David Brownellabcc944802005-11-23 15:45:32 -080050 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
51 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xub09bc6c2008-11-14 11:42:29 +080052 struct pci_dev *p_smbus;
53 u8 rev;
Matt Porter7ff71d62005-09-22 22:31:15 -070054 u32 temp;
David Brownell18807522005-11-23 15:45:37 -080055 int retval;
Matt Porter7ff71d62005-09-22 22:31:15 -070056
Alan Stern1a49e2a2012-07-09 15:55:14 -040057 ehci->caps = hcd->regs;
58
59 /*
60 * ehci_init() causes memory for DMA transfers to be
61 * allocated. Thus, any vendor-specific workarounds based on
62 * limiting the type of memory used for DMA transfers must
63 * happen before ehci_setup() is called.
64 *
65 * Most other workarounds can be done either before or after
66 * init and reset; they are located here too.
67 */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +110068 switch (pdev->vendor) {
69 case PCI_VENDOR_ID_TOSHIBA_2:
70 /* celleb's companion chip */
71 if (pdev->device == 0x01b5) {
72#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
73 ehci->big_endian_mmio = 1;
74#else
75 ehci_warn(ehci,
76 "unsupported big endian Toshiba quirk\n");
77#endif
78 }
79 break;
Paul Sericec32ba302006-06-07 10:23:38 -070080 case PCI_VENDOR_ID_NVIDIA:
81 /* NVidia reports that certain chips don't handle
82 * QH, ITD, or SITD addresses above 2GB. (But TD,
83 * data buffer, and periodic schedule are normal.)
84 */
85 switch (pdev->device) {
86 case 0x003c: /* MCP04 */
87 case 0x005b: /* CK804 */
88 case 0x00d8: /* CK8 */
89 case 0x00e8: /* CK8S */
90 if (pci_set_consistent_dma_mask(pdev,
Yang Hongyang929a22a2009-04-06 19:01:16 -070091 DMA_BIT_MASK(31)) < 0)
Paul Sericec32ba302006-06-07 10:23:38 -070092 ehci_warn(ehci, "can't enable NVidia "
93 "workaround for >2GB RAM\n");
94 break;
Alan Stern1a49e2a2012-07-09 15:55:14 -040095
96 /* Some NForce2 chips have problems with selective suspend;
97 * fixed in newer silicon.
98 */
99 case 0x0068:
100 if (pdev->revision < 0xa4)
101 ehci->no_selective_suspend = 1;
102 break;
Paul Sericec32ba302006-06-07 10:23:38 -0700103 }
104 break;
Alek Du403dbd32009-07-13 17:30:41 +0800105 case PCI_VENDOR_ID_INTEL:
Alan Stern1a49e2a2012-07-09 15:55:14 -0400106 if (pdev->device == PCI_DEVICE_ID_INTEL_CE4100_USB)
Dirk Brandewie4f683842010-11-17 07:43:09 -0800107 hcd->has_tt = 1;
Alek Du403dbd32009-07-13 17:30:41 +0800108 break;
David Brownellabcc944802005-11-23 15:45:32 -0800109 case PCI_VENDOR_ID_TDI:
Alan Stern1a49e2a2012-07-09 15:55:14 -0400110 if (pdev->device == PCI_DEVICE_ID_TDI_EHCI)
Alan Stern7329e212008-04-03 18:02:56 -0400111 hcd->has_tt = 1;
David Brownellabcc944802005-11-23 15:45:32 -0800112 break;
113 case PCI_VENDOR_ID_AMD:
Andiry Xuad935622011-03-01 14:57:05 +0800114 /* AMD PLL quirk */
115 if (usb_amd_find_chipset_info())
116 ehci->amd_pll_fix = 1;
David Brownellabcc944802005-11-23 15:45:32 -0800117 /* AMD8111 EHCI doesn't work, according to AMD errata */
118 if (pdev->device == 0x7463) {
119 ehci_info(ehci, "ignoring AMD8111 (errata)\n");
David Brownell8926bfa2005-11-28 08:40:38 -0800120 retval = -EIO;
121 goto done;
David Brownellabcc944802005-11-23 15:45:32 -0800122 }
Brian J. Tarriconea85b4e72010-11-21 21:15:52 -0800123
Alan Stern1a49e2a2012-07-09 15:55:14 -0400124 /*
125 * EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may
126 * read/write memory space which does not belong to it when
127 * there is NULL pointer with T-bit set to 1 in the frame list
128 * table. To avoid the issue, the frame list link pointer
129 * should always contain a valid pointer to a inactive qh.
Brian J. Tarriconea85b4e72010-11-21 21:15:52 -0800130 */
Alan Stern1a49e2a2012-07-09 15:55:14 -0400131 if (pdev->device == 0x7808) {
132 ehci->use_dummy_qh = 1;
133 ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI dummy qh workaround\n");
Matt Porter7ff71d62005-09-22 22:31:15 -0700134 }
David Brownellabcc944802005-11-23 15:45:32 -0800135 break;
Rene Herman055b93c2008-03-20 00:58:16 -0700136 case PCI_VENDOR_ID_VIA:
137 if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) {
138 u8 tmp;
139
140 /* The VT6212 defaults to a 1 usec EHCI sleep time which
141 * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
142 * that sleep time use the conventional 10 usec.
143 */
144 pci_read_config_byte(pdev, 0x4b, &tmp);
145 if (tmp & 0x20)
146 break;
147 pci_write_config_byte(pdev, 0x4b, tmp | 0x20);
148 }
149 break;
Andiry Xub09bc6c2008-11-14 11:42:29 +0800150 case PCI_VENDOR_ID_ATI:
Andiry Xuad935622011-03-01 14:57:05 +0800151 /* AMD PLL quirk */
152 if (usb_amd_find_chipset_info())
153 ehci->amd_pll_fix = 1;
Alan Stern1a49e2a2012-07-09 15:55:14 -0400154
155 /*
156 * EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may
157 * read/write memory space which does not belong to it when
158 * there is NULL pointer with T-bit set to 1 in the frame list
159 * table. To avoid the issue, the frame list link pointer
160 * should always contain a valid pointer to a inactive qh.
161 */
162 if (pdev->device == 0x4396) {
163 ehci->use_dummy_qh = 1;
164 ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI dummy qh workaround\n");
165 }
Shane Huang0a99e8a2008-11-25 15:12:33 +0800166 /* SB600 and old version of SB700 have a bug in EHCI controller,
Andiry Xub09bc6c2008-11-14 11:42:29 +0800167 * which causes usb devices lose response in some cases.
168 */
Shane Huang0a99e8a2008-11-25 15:12:33 +0800169 if ((pdev->device == 0x4386) || (pdev->device == 0x4396)) {
Andiry Xub09bc6c2008-11-14 11:42:29 +0800170 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
171 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
172 NULL);
173 if (!p_smbus)
174 break;
175 rev = p_smbus->revision;
Shane Huang0a99e8a2008-11-25 15:12:33 +0800176 if ((pdev->device == 0x4386) || (rev == 0x3a)
177 || (rev == 0x3b)) {
Andiry Xub09bc6c2008-11-14 11:42:29 +0800178 u8 tmp;
Shane Huang0a99e8a2008-11-25 15:12:33 +0800179 ehci_info(ehci, "applying AMD SB600/SB700 USB "
180 "freeze workaround\n");
Andiry Xub09bc6c2008-11-14 11:42:29 +0800181 pci_read_config_byte(pdev, 0x53, &tmp);
182 pci_write_config_byte(pdev, 0x53, tmp | (1<<3));
183 }
184 pci_dev_put(p_smbus);
185 }
186 break;
Alan Stern68aa95d2011-10-12 10:39:14 -0400187 case PCI_VENDOR_ID_NETMOS:
188 /* MosChip frame-index-register bug */
189 ehci_info(ehci, "applying MosChip frame-index workaround\n");
190 ehci->frame_index_bug = 1;
191 break;
David Brownellabcc944802005-11-23 15:45:32 -0800192 }
Matt Porter7ff71d62005-09-22 22:31:15 -0700193
Alan Stern1a49e2a2012-07-09 15:55:14 -0400194 retval = ehci_setup(hcd);
195 if (retval)
196 return retval;
197
198 /* These workarounds need to be applied after ehci_setup() */
199 switch (pdev->vendor) {
200 case PCI_VENDOR_ID_NEC:
201 ehci->need_io_watchdog = 0;
202 break;
203 case PCI_VENDOR_ID_INTEL:
204 ehci->need_io_watchdog = 0;
Alan Stern1a49e2a2012-07-09 15:55:14 -0400205 break;
206 case PCI_VENDOR_ID_NVIDIA:
207 switch (pdev->device) {
208 /* MCP89 chips on the MacBookAir3,1 give EPROTO when
209 * fetching device descriptors unless LPM is disabled.
210 * There are also intermittent problems enumerating
211 * devices with PPCD enabled.
212 */
213 case 0x0d9d:
Alan Stern4968f952012-10-31 13:12:11 -0400214 ehci_info(ehci, "disable ppcd for nvidia mcp89\n");
Alan Stern1a49e2a2012-07-09 15:55:14 -0400215 ehci->has_ppcd = 0;
216 ehci->command &= ~CMD_PPCEE;
217 break;
218 }
219 break;
220 }
221
Jason Wessel8d053c72009-08-20 15:39:54 -0500222 /* optional debug port, normally in the first BAR */
223 temp = pci_find_capability(pdev, 0x0a);
224 if (temp) {
225 pci_read_config_dword(pdev, temp, &temp);
226 temp >>= 16;
227 if ((temp & (3 << 13)) == (1 << 13)) {
228 temp &= 0x1fff;
Alan Stern1a49e2a2012-07-09 15:55:14 -0400229 ehci->debug = hcd->regs + temp;
Jason Wessel8d053c72009-08-20 15:39:54 -0500230 temp = ehci_readl(ehci, &ehci->debug->control);
231 ehci_info(ehci, "debug port %d%s\n",
232 HCS_DEBUG_PORT(ehci->hcs_params),
233 (temp & DBGP_ENABLED)
234 ? " IN USE"
235 : "");
236 if (!(temp & DBGP_ENABLED))
237 ehci->debug = NULL;
238 }
239 }
240
Matt Porter7ff71d62005-09-22 22:31:15 -0700241 /* at least the Genesys GL880S needs fixup here */
242 temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
243 temp &= 0x0f;
244 if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
David Brownellabcc944802005-11-23 15:45:32 -0800245 ehci_dbg(ehci, "bogus port configuration: "
Matt Porter7ff71d62005-09-22 22:31:15 -0700246 "cc=%d x pcc=%d < ports=%d\n",
247 HCS_N_CC(ehci->hcs_params),
248 HCS_N_PCC(ehci->hcs_params),
249 HCS_N_PORTS(ehci->hcs_params));
250
David Brownellabcc944802005-11-23 15:45:32 -0800251 switch (pdev->vendor) {
252 case 0x17a0: /* GENESYS */
253 /* GL880S: should be PORTS=2 */
254 temp |= (ehci->hcs_params & ~0xf);
255 ehci->hcs_params = temp;
256 break;
257 case PCI_VENDOR_ID_NVIDIA:
258 /* NF4: should be PCC=10 */
259 break;
Matt Porter7ff71d62005-09-22 22:31:15 -0700260 }
261 }
262
David Brownellabcc944802005-11-23 15:45:32 -0800263 /* Serial Bus Release Number is at PCI 0x60 offset */
Alessandro Rubini3a0bac02012-01-06 13:33:28 +0100264 if (pdev->vendor == PCI_VENDOR_ID_STMICRO
265 && pdev->device == PCI_DEVICE_ID_STMICRO_USB_HOST)
Alan Stern1a49e2a2012-07-09 15:55:14 -0400266 ; /* ConneXT has no sbrn register */
267 else
268 pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
Matt Porter7ff71d62005-09-22 22:31:15 -0700269
Alan Stern6fd90862008-12-17 17:20:38 -0500270 /* Keep this around for a while just in case some EHCI
271 * implementation uses legacy PCI PM support. This test
272 * can be removed on 17 Dec 2009 if the dev_warn() hasn't
273 * been triggered by then.
David Brownell2c1c3c42005-11-07 15:24:46 -0800274 */
275 if (!device_can_wakeup(&pdev->dev)) {
276 u16 port_wake;
277
278 pci_read_config_word(pdev, 0x62, &port_wake);
Alan Stern6fd90862008-12-17 17:20:38 -0500279 if (port_wake & 0x0001) {
280 dev_warn(&pdev->dev, "Enabling legacy PCI PM\n");
Alan Sternbcca06e2009-01-13 11:35:54 -0500281 device_set_wakeup_capable(&pdev->dev, 1);
Alan Stern6fd90862008-12-17 17:20:38 -0500282 }
David Brownell2c1c3c42005-11-07 15:24:46 -0800283 }
Matt Porter7ff71d62005-09-22 22:31:15 -0700284
David Brownellf8aeb3b2006-01-20 13:55:14 -0800285#ifdef CONFIG_USB_SUSPEND
286 /* REVISIT: the controller works fine for wakeup iff the root hub
287 * itself is "globally" suspended, but usbcore currently doesn't
288 * understand such things.
289 *
290 * System suspend currently expects to be able to suspend the entire
291 * device tree, device-at-a-time. If we failed selective suspend
292 * reports, system suspend would fail; so the root hub code must claim
Anand Gadiyar411c9402009-07-07 15:24:23 +0530293 * success. That's lying to usbcore, and it matters for runtime
David Brownellf8aeb3b2006-01-20 13:55:14 -0800294 * PM scenarios with selective suspend and remote wakeup...
295 */
296 if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
297 ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
298#endif
299
Alan Sternaff6d182008-04-18 11:11:26 -0400300 ehci_port_power(ehci, 1);
David Brownell18807522005-11-23 15:45:37 -0800301 retval = ehci_pci_reinit(ehci, pdev);
David Brownell8926bfa2005-11-28 08:40:38 -0800302done:
303 return retval;
Matt Porter7ff71d62005-09-22 22:31:15 -0700304}
305
306/*-------------------------------------------------------------------------*/
307
308#ifdef CONFIG_PM
309
310/* suspend/resume, section 4.3 */
311
David Brownellf03c17f2005-11-23 15:45:28 -0800312/* These routines rely on the PCI bus glue
Matt Porter7ff71d62005-09-22 22:31:15 -0700313 * to handle powerdown and wakeup, and currently also on
314 * transceivers that don't need any software attention to set up
315 * the right sort of wakeup.
David Brownellf03c17f2005-11-23 15:45:28 -0800316 * Also they depend on separate root hub suspend/resume.
Matt Porter7ff71d62005-09-22 22:31:15 -0700317 */
318
Alan Stern41472002010-06-25 14:02:14 -0400319static int ehci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
Matt Porter7ff71d62005-09-22 22:31:15 -0700320{
Alan Sternc5cf9212012-06-28 11:19:02 -0400321 return ehci_suspend(hcd, do_wakeup);
Matt Porter7ff71d62005-09-22 22:31:15 -0700322}
323
Sarah Sharp69e848c2011-02-22 09:57:15 -0800324static bool usb_is_intel_switchable_ehci(struct pci_dev *pdev)
325{
326 return pdev->class == PCI_CLASS_SERIAL_USB_EHCI &&
327 pdev->vendor == PCI_VENDOR_ID_INTEL &&
Sarah Sharp1c124432012-02-09 15:55:13 -0800328 (pdev->device == 0x1E26 ||
329 pdev->device == 0x8C2D ||
330 pdev->device == 0x8C26);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800331}
332
333static void ehci_enable_xhci_companion(void)
334{
335 struct pci_dev *companion = NULL;
336
337 /* The xHCI and EHCI controllers are not on the same PCI slot */
338 for_each_pci_dev(companion) {
339 if (!usb_is_intel_switchable_xhci(companion))
340 continue;
341 usb_enable_xhci_ports(companion);
342 return;
343 }
344}
345
Alan Stern6ec4beb2009-04-27 13:33:41 -0400346static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated)
Matt Porter7ff71d62005-09-22 22:31:15 -0700347{
David Brownellabcc944802005-11-23 15:45:32 -0800348 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
David Brownell18807522005-11-23 15:45:37 -0800349 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Matt Porter7ff71d62005-09-22 22:31:15 -0700350
Sarah Sharp69e848c2011-02-22 09:57:15 -0800351 /* The BIOS on systems with the Intel Panther Point chipset may or may
352 * not support xHCI natively. That means that during system resume, it
353 * may switch the ports back to EHCI so that users can use their
354 * keyboard to select a kernel from GRUB after resume from hibernate.
355 *
356 * The BIOS is supposed to remember whether the OS had xHCI ports
357 * enabled before resume, and switch the ports back to xHCI when the
358 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
359 * writers.
360 *
361 * Unconditionally switch the ports back to xHCI after a system resume.
362 * We can't tell whether the EHCI or xHCI controller will be resumed
363 * first, so we have to do the port switchover in both drivers. Writing
364 * a '1' to the port switchover registers should have no effect if the
365 * port was already switched over.
366 */
367 if (usb_is_intel_switchable_ehci(pdev))
368 ehci_enable_xhci_companion();
369
Alan Sternc5cf9212012-06-28 11:19:02 -0400370 if (ehci_resume(hcd, hibernated) != 0)
371 (void) ehci_pci_reinit(ehci, pdev);
Alan Stern8c033562006-11-09 14:42:16 -0500372 return 0;
Matt Porter7ff71d62005-09-22 22:31:15 -0700373}
374#endif
375
376static const struct hc_driver ehci_pci_hc_driver = {
377 .description = hcd_name,
378 .product_desc = "EHCI Host Controller",
379 .hcd_priv_size = sizeof(struct ehci_hcd),
380
381 /*
382 * generic hardware linkage
383 */
384 .irq = ehci_irq,
385 .flags = HCD_MEMORY | HCD_USB2,
386
387 /*
388 * basic lifecycle operations
389 */
David Brownell8926bfa2005-11-28 08:40:38 -0800390 .reset = ehci_pci_setup,
David Brownell18807522005-11-23 15:45:37 -0800391 .start = ehci_run,
Matt Porter7ff71d62005-09-22 22:31:15 -0700392#ifdef CONFIG_PM
Alan Stern7be7d742008-04-03 18:03:06 -0400393 .pci_suspend = ehci_pci_suspend,
394 .pci_resume = ehci_pci_resume,
Matt Porter7ff71d62005-09-22 22:31:15 -0700395#endif
David Brownell18807522005-11-23 15:45:37 -0800396 .stop = ehci_stop,
Aleksey Gorelov64a21d02006-08-08 17:24:08 -0700397 .shutdown = ehci_shutdown,
Matt Porter7ff71d62005-09-22 22:31:15 -0700398
399 /*
400 * managing i/o requests and associated device resources
401 */
402 .urb_enqueue = ehci_urb_enqueue,
403 .urb_dequeue = ehci_urb_dequeue,
404 .endpoint_disable = ehci_endpoint_disable,
Alan Sternb18ffd42009-05-27 18:21:56 -0400405 .endpoint_reset = ehci_endpoint_reset,
Matt Porter7ff71d62005-09-22 22:31:15 -0700406
407 /*
408 * scheduling support
409 */
410 .get_frame_number = ehci_get_frame,
411
412 /*
413 * root hub support
414 */
415 .hub_status_data = ehci_hub_status_data,
416 .hub_control = ehci_hub_control,
Alan Stern0c0382e2005-10-13 17:08:02 -0400417 .bus_suspend = ehci_bus_suspend,
418 .bus_resume = ehci_bus_resume,
Alan Sterna8e51772008-05-20 16:58:11 -0400419 .relinquish_port = ehci_relinquish_port,
Alan Stern3a311552008-05-20 16:58:29 -0400420 .port_handed_over = ehci_port_handed_over,
Alan Stern914b7012009-06-29 10:47:30 -0400421
422 .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
Matt Porter7ff71d62005-09-22 22:31:15 -0700423};
424
425/*-------------------------------------------------------------------------*/
426
427/* PCI driver selection metadata; PCI hotplugging uses this */
428static const struct pci_device_id pci_ids [] = { {
429 /* handle any USB 2.0 EHCI controller */
Jean Delvarec67808e2006-04-09 20:07:35 +0200430 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
Matt Porter7ff71d62005-09-22 22:31:15 -0700431 .driver_data = (unsigned long) &ehci_pci_hc_driver,
Alessandro Rubini3a0bac02012-01-06 13:33:28 +0100432 }, {
433 PCI_VDEVICE(STMICRO, PCI_DEVICE_ID_STMICRO_USB_HOST),
434 .driver_data = (unsigned long) &ehci_pci_hc_driver,
Matt Porter7ff71d62005-09-22 22:31:15 -0700435 },
436 { /* end: all zeroes */ }
437};
David Brownellabcc944802005-11-23 15:45:32 -0800438MODULE_DEVICE_TABLE(pci, pci_ids);
Matt Porter7ff71d62005-09-22 22:31:15 -0700439
440/* pci driver glue; this is a "new style" PCI driver module */
441static struct pci_driver ehci_pci_driver = {
442 .name = (char *) hcd_name,
443 .id_table = pci_ids,
Matt Porter7ff71d62005-09-22 22:31:15 -0700444
445 .probe = usb_hcd_pci_probe,
446 .remove = usb_hcd_pci_remove,
Aleksey Gorelov64a21d02006-08-08 17:24:08 -0700447 .shutdown = usb_hcd_pci_shutdown,
Alan Sternabb30642009-04-27 13:33:24 -0400448
449#ifdef CONFIG_PM_SLEEP
450 .driver = {
451 .pm = &usb_hcd_pci_pm_ops
452 },
453#endif
Matt Porter7ff71d62005-09-22 22:31:15 -0700454};