blob: 259e5f1adf4754ba270b22f8d32cc992695a28be [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsebb945a2012-07-20 08:17:34 +100030#include <core/engine.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100031
Ben Skeggsebb945a2012-07-20 08:17:34 +100032#include <subdev/fb.h>
33#include <subdev/vm.h>
34#include <subdev/bar.h>
35
36#include "nouveau_drm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100037#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100038#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100039
Ben Skeggsebb945a2012-07-20 08:17:34 +100040#include "nouveau_bo.h"
41#include "nouveau_ttm.h"
42#include "nouveau_gem.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010043
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100044/*
45 * NV10-NV40 tiling helpers
46 */
47
48static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100049nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
50 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100051{
Ben Skeggs77145f12012-07-31 16:16:21 +100052 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100053 int i = reg - drm->tile.reg;
54 struct nouveau_fb *pfb = nouveau_fb(drm->device);
55 struct nouveau_fb_tile *tile = &pfb->tile.region[i];
56 struct nouveau_engine *engine;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100057
Ben Skeggsebb945a2012-07-20 08:17:34 +100058 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100059
60 if (tile->pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100061 pfb->tile.fini(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100062
63 if (pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100064 pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100065
Ben Skeggsebb945a2012-07-20 08:17:34 +100066 pfb->tile.prog(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100067
Ben Skeggsebb945a2012-07-20 08:17:34 +100068 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
69 engine->tile_prog(engine, i);
70 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
71 engine->tile_prog(engine, i);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100072}
73
Ben Skeggsebb945a2012-07-20 08:17:34 +100074static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100075nv10_bo_get_tile_region(struct drm_device *dev, int i)
76{
Ben Skeggs77145f12012-07-31 16:16:21 +100077 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100078 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100079
Ben Skeggsebb945a2012-07-20 08:17:34 +100080 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100081
82 if (!tile->used &&
83 (!tile->fence || nouveau_fence_done(tile->fence)))
84 tile->used = true;
85 else
86 tile = NULL;
87
Ben Skeggsebb945a2012-07-20 08:17:34 +100088 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100089 return tile;
90}
91
92static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100093nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
94 struct nouveau_fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100095{
Ben Skeggs77145f12012-07-31 16:16:21 +100096 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100097
98 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100099 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000100 if (fence) {
101 /* Mark it as pending. */
102 tile->fence = fence;
103 nouveau_fence_ref(fence);
104 }
105
106 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000107 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000108 }
109}
110
Ben Skeggsebb945a2012-07-20 08:17:34 +1000111static struct nouveau_drm_tile *
112nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
113 u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000114{
Ben Skeggs77145f12012-07-31 16:16:21 +1000115 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000116 struct nouveau_fb *pfb = nouveau_fb(drm->device);
117 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000118 int i;
119
Ben Skeggsebb945a2012-07-20 08:17:34 +1000120 for (i = 0; i < pfb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000121 tile = nv10_bo_get_tile_region(dev, i);
122
123 if (pitch && !found) {
124 found = tile;
125 continue;
126
Ben Skeggsebb945a2012-07-20 08:17:34 +1000127 } else if (tile && pfb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000128 /* Kill an unused tile region. */
129 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
130 }
131
132 nv10_bo_put_tile_region(dev, tile, NULL);
133 }
134
135 if (found)
136 nv10_bo_update_tile_region(dev, found, addr, size,
137 pitch, flags);
138 return found;
139}
140
Ben Skeggs6ee73862009-12-11 19:24:15 +1000141static void
142nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
143{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000144 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
145 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000146 struct nouveau_bo *nvbo = nouveau_bo(bo);
147
Ben Skeggs6ee73862009-12-11 19:24:15 +1000148 if (unlikely(nvbo->gem))
149 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000150 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000151 kfree(nvbo);
152}
153
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100154static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000155nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +1000156 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100157{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000158 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
159 struct nouveau_device *device = nv_device(drm->device);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100160
Ben Skeggsebb945a2012-07-20 08:17:34 +1000161 if (device->card_type < NV_50) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000162 if (nvbo->tile_mode) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000163 if (device->chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100164 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000165 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100166
Ben Skeggsebb945a2012-07-20 08:17:34 +1000167 } else if (device->chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100168 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000169 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100170
Ben Skeggsebb945a2012-07-20 08:17:34 +1000171 } else if (device->chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100172 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000173 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100174
Ben Skeggsebb945a2012-07-20 08:17:34 +1000175 } else if (device->chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100176 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000177 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100178 }
179 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000180 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000181 *size = roundup(*size, (1 << nvbo->page_shift));
182 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100183 }
184
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100185 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100186}
187
Ben Skeggs6ee73862009-12-11 19:24:15 +1000188int
Ben Skeggs7375c952011-06-07 14:21:29 +1000189nouveau_bo_new(struct drm_device *dev, int size, int align,
190 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Dave Airlie22b33e82012-04-02 11:53:06 +0100191 struct sg_table *sg,
Ben Skeggs7375c952011-06-07 14:21:29 +1000192 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000193{
Ben Skeggs77145f12012-07-31 16:16:21 +1000194 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000195 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500196 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000197 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100198 int type = ttm_bo_type_device;
199
200 if (sg)
201 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000202
203 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
204 if (!nvbo)
205 return -ENOMEM;
206 INIT_LIST_HEAD(&nvbo->head);
207 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000208 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000209 nvbo->tile_mode = tile_mode;
210 nvbo->tile_flags = tile_flags;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000211 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000212
Ben Skeggsf91bac52011-06-06 14:15:46 +1000213 nvbo->page_shift = 12;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000214 if (drm->client.base.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000215 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000216 nvbo->page_shift = drm->client.base.vm->vmm->lpg_shift;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000217 }
218
219 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000220 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
221 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000222
Ben Skeggsebb945a2012-07-20 08:17:34 +1000223 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500224 sizeof(struct nouveau_bo));
225
Ben Skeggsebb945a2012-07-20 08:17:34 +1000226 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100227 type, &nvbo->placement,
228 align >> PAGE_SHIFT, 0, false, NULL, acc_size, sg,
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000229 nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000230 if (ret) {
231 /* ttm will call nouveau_bo_del_ttm if it fails.. */
232 return ret;
233 }
234
Ben Skeggs6ee73862009-12-11 19:24:15 +1000235 *pnvbo = nvbo;
236 return 0;
237}
238
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100239static void
240set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000241{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100242 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100244 if (type & TTM_PL_FLAG_VRAM)
245 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
246 if (type & TTM_PL_FLAG_TT)
247 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
248 if (type & TTM_PL_FLAG_SYSTEM)
249 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
250}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000251
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200252static void
253set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
254{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000255 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
256 struct nouveau_fb *pfb = nouveau_fb(drm->device);
257 u32 vram_pages = pfb->ram.size >> PAGE_SHIFT;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200258
Ben Skeggsebb945a2012-07-20 08:17:34 +1000259 if (nv_device(drm->device)->card_type == NV_10 &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100260 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100261 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200262 /*
263 * Make sure that the color and depth buffers are handled
264 * by independent memory controller units. Up to a 9x
265 * speed up when alpha-blending and depth-test are enabled
266 * at the same time.
267 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200268 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
269 nvbo->placement.fpfn = vram_pages / 2;
270 nvbo->placement.lpfn = ~0;
271 } else {
272 nvbo->placement.fpfn = 0;
273 nvbo->placement.lpfn = vram_pages / 2;
274 }
275 }
276}
277
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100278void
279nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
280{
281 struct ttm_placement *pl = &nvbo->placement;
282 uint32_t flags = TTM_PL_MASK_CACHING |
283 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
284
285 pl->placement = nvbo->placements;
286 set_placement_list(nvbo->placements, &pl->num_placement,
287 type, flags);
288
289 pl->busy_placement = nvbo->busy_placements;
290 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
291 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200292
293 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000294}
295
296int
297nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
298{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000299 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000300 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100301 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000302
303 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000304 NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000305 1 << bo->mem.mem_type, memtype);
306 return -EINVAL;
307 }
308
309 if (nvbo->pin_refcnt++)
310 return 0;
311
312 ret = ttm_bo_reserve(bo, false, false, false, 0);
313 if (ret)
314 goto out;
315
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100316 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317
Ben Skeggs7a45d762010-11-22 08:50:27 +1000318 ret = nouveau_bo_validate(nvbo, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000319 if (ret == 0) {
320 switch (bo->mem.mem_type) {
321 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000322 drm->gem.vram_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000323 break;
324 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000325 drm->gem.gart_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000326 break;
327 default:
328 break;
329 }
330 }
331 ttm_bo_unreserve(bo);
332out:
333 if (unlikely(ret))
334 nvbo->pin_refcnt--;
335 return ret;
336}
337
338int
339nouveau_bo_unpin(struct nouveau_bo *nvbo)
340{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000341 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000342 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100343 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000344
345 if (--nvbo->pin_refcnt)
346 return 0;
347
348 ret = ttm_bo_reserve(bo, false, false, false, 0);
349 if (ret)
350 return ret;
351
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100352 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000353
Ben Skeggs7a45d762010-11-22 08:50:27 +1000354 ret = nouveau_bo_validate(nvbo, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000355 if (ret == 0) {
356 switch (bo->mem.mem_type) {
357 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000358 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000359 break;
360 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000361 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000362 break;
363 default:
364 break;
365 }
366 }
367
368 ttm_bo_unreserve(bo);
369 return ret;
370}
371
372int
373nouveau_bo_map(struct nouveau_bo *nvbo)
374{
375 int ret;
376
377 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
378 if (ret)
379 return ret;
380
381 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
382 ttm_bo_unreserve(&nvbo->bo);
383 return ret;
384}
385
386void
387nouveau_bo_unmap(struct nouveau_bo *nvbo)
388{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000389 if (nvbo)
390 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000391}
392
Ben Skeggs7a45d762010-11-22 08:50:27 +1000393int
394nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
395 bool no_wait_reserve, bool no_wait_gpu)
396{
397 int ret;
398
399 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, interruptible,
400 no_wait_reserve, no_wait_gpu);
401 if (ret)
402 return ret;
403
404 return 0;
405}
406
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407u16
408nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
409{
410 bool is_iomem;
411 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
412 mem = &mem[index];
413 if (is_iomem)
414 return ioread16_native((void __force __iomem *)mem);
415 else
416 return *mem;
417}
418
419void
420nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
421{
422 bool is_iomem;
423 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
424 mem = &mem[index];
425 if (is_iomem)
426 iowrite16_native(val, (void __force __iomem *)mem);
427 else
428 *mem = val;
429}
430
431u32
432nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
433{
434 bool is_iomem;
435 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
436 mem = &mem[index];
437 if (is_iomem)
438 return ioread32_native((void __force __iomem *)mem);
439 else
440 return *mem;
441}
442
443void
444nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
445{
446 bool is_iomem;
447 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
448 mem = &mem[index];
449 if (is_iomem)
450 iowrite32_native(val, (void __force __iomem *)mem);
451 else
452 *mem = val;
453}
454
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400455static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000456nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
457 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000458{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000459 struct nouveau_drm *drm = nouveau_bdev(bdev);
460 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000461
Ben Skeggsebb945a2012-07-20 08:17:34 +1000462 if (drm->agp.stat == ENABLED) {
463 return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
464 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000465 }
466
Ben Skeggsebb945a2012-07-20 08:17:34 +1000467 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000468}
469
470static int
471nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
472{
473 /* We'll do this from user space. */
474 return 0;
475}
476
477static int
478nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
479 struct ttm_mem_type_manager *man)
480{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000481 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000482
483 switch (type) {
484 case TTM_PL_SYSTEM:
485 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
486 man->available_caching = TTM_PL_MASK_CACHING;
487 man->default_caching = TTM_PL_FLAG_CACHED;
488 break;
489 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000490 if (nv_device(drm->device)->card_type >= NV_50) {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000491 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000492 man->io_reserve_fastpath = false;
493 man->use_io_reserve_lru = true;
494 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000495 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000496 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000497 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glissef32f02f2010-04-09 14:39:25 +0200498 TTM_MEMTYPE_FLAG_MAPPABLE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000499 man->available_caching = TTM_PL_FLAG_UNCACHED |
500 TTM_PL_FLAG_WC;
501 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000502 break;
503 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000504 if (nv_device(drm->device)->card_type >= NV_50)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000505 man->func = &nouveau_gart_manager;
506 else
Ben Skeggsebb945a2012-07-20 08:17:34 +1000507 if (drm->agp.stat != ENABLED)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000508 man->func = &nv04_gart_manager;
509 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000510 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000511
512 if (drm->agp.stat == ENABLED) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200513 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100514 man->available_caching = TTM_PL_FLAG_UNCACHED |
515 TTM_PL_FLAG_WC;
516 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000517 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000518 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
519 TTM_MEMTYPE_FLAG_CMA;
520 man->available_caching = TTM_PL_MASK_CACHING;
521 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000522 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000523
Ben Skeggs6ee73862009-12-11 19:24:15 +1000524 break;
525 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000526 return -EINVAL;
527 }
528 return 0;
529}
530
531static void
532nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
533{
534 struct nouveau_bo *nvbo = nouveau_bo(bo);
535
536 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100537 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100538 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
539 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100540 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000541 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100542 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000543 break;
544 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100545
546 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000547}
548
549
550/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
551 * TTM_PL_{VRAM,TT} directly.
552 */
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100553
Ben Skeggs6ee73862009-12-11 19:24:15 +1000554static int
555nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000556 struct nouveau_bo *nvbo, bool evict,
557 bool no_wait_reserve, bool no_wait_gpu,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000558 struct ttm_mem_reg *new_mem)
559{
560 struct nouveau_fence *fence = NULL;
561 int ret;
562
Ben Skeggsd375e7d52012-04-30 13:30:00 +1000563 ret = nouveau_fence_new(chan, &fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000564 if (ret)
565 return ret;
566
Francisco Jerez64798812010-09-21 19:02:01 +0200567 ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, NULL, evict,
Francisco Jerez311ab692010-07-04 12:54:23 +0200568 no_wait_reserve, no_wait_gpu, new_mem);
Marcin Slusarz382d62e2010-10-20 21:50:24 +0200569 nouveau_fence_unref(&fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000570 return ret;
571}
572
Ben Skeggs6ee73862009-12-11 19:24:15 +1000573static int
Ben Skeggs49981042012-08-06 19:38:25 +1000574nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
575{
576 int ret = RING_SPACE(chan, 2);
577 if (ret == 0) {
578 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
579 OUT_RING (chan, handle);
580 FIRE_RING (chan);
581 }
582 return ret;
583}
584
585static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000586nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
587 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
588{
589 struct nouveau_mem *node = old_mem->mm_node;
590 int ret = RING_SPACE(chan, 10);
591 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000592 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000593 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
594 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
595 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
596 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
597 OUT_RING (chan, PAGE_SIZE);
598 OUT_RING (chan, PAGE_SIZE);
599 OUT_RING (chan, PAGE_SIZE);
600 OUT_RING (chan, new_mem->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000601 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000602 }
603 return ret;
604}
605
606static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000607nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
608{
609 int ret = RING_SPACE(chan, 2);
610 if (ret == 0) {
611 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
612 OUT_RING (chan, handle);
613 }
614 return ret;
615}
616
617static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000618nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
619 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
620{
621 struct nouveau_mem *node = old_mem->mm_node;
622 u64 src_offset = node->vma[0].offset;
623 u64 dst_offset = node->vma[1].offset;
624 u32 page_count = new_mem->num_pages;
625 int ret;
626
627 page_count = new_mem->num_pages;
628 while (page_count) {
629 int line_count = (page_count > 8191) ? 8191 : page_count;
630
631 ret = RING_SPACE(chan, 11);
632 if (ret)
633 return ret;
634
635 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
636 OUT_RING (chan, upper_32_bits(src_offset));
637 OUT_RING (chan, lower_32_bits(src_offset));
638 OUT_RING (chan, upper_32_bits(dst_offset));
639 OUT_RING (chan, lower_32_bits(dst_offset));
640 OUT_RING (chan, PAGE_SIZE);
641 OUT_RING (chan, PAGE_SIZE);
642 OUT_RING (chan, PAGE_SIZE);
643 OUT_RING (chan, line_count);
644 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
645 OUT_RING (chan, 0x00000110);
646
647 page_count -= line_count;
648 src_offset += (PAGE_SIZE * line_count);
649 dst_offset += (PAGE_SIZE * line_count);
650 }
651
652 return 0;
653}
654
655static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000656nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
657 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
658{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000659 struct nouveau_mem *node = old_mem->mm_node;
660 u64 src_offset = node->vma[0].offset;
661 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000662 u32 page_count = new_mem->num_pages;
663 int ret;
664
Ben Skeggs183720b2010-12-09 15:17:10 +1000665 page_count = new_mem->num_pages;
666 while (page_count) {
667 int line_count = (page_count > 2047) ? 2047 : page_count;
668
669 ret = RING_SPACE(chan, 12);
670 if (ret)
671 return ret;
672
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000673 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000674 OUT_RING (chan, upper_32_bits(dst_offset));
675 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000676 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000677 OUT_RING (chan, upper_32_bits(src_offset));
678 OUT_RING (chan, lower_32_bits(src_offset));
679 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
680 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
681 OUT_RING (chan, PAGE_SIZE); /* line_length */
682 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000683 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000684 OUT_RING (chan, 0x00100110);
685
686 page_count -= line_count;
687 src_offset += (PAGE_SIZE * line_count);
688 dst_offset += (PAGE_SIZE * line_count);
689 }
690
691 return 0;
692}
693
694static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000695nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
696 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
697{
698 struct nouveau_mem *node = old_mem->mm_node;
699 u64 src_offset = node->vma[0].offset;
700 u64 dst_offset = node->vma[1].offset;
701 u32 page_count = new_mem->num_pages;
702 int ret;
703
704 page_count = new_mem->num_pages;
705 while (page_count) {
706 int line_count = (page_count > 8191) ? 8191 : page_count;
707
708 ret = RING_SPACE(chan, 11);
709 if (ret)
710 return ret;
711
712 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
713 OUT_RING (chan, upper_32_bits(src_offset));
714 OUT_RING (chan, lower_32_bits(src_offset));
715 OUT_RING (chan, upper_32_bits(dst_offset));
716 OUT_RING (chan, lower_32_bits(dst_offset));
717 OUT_RING (chan, PAGE_SIZE);
718 OUT_RING (chan, PAGE_SIZE);
719 OUT_RING (chan, PAGE_SIZE);
720 OUT_RING (chan, line_count);
721 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
722 OUT_RING (chan, 0x00000110);
723
724 page_count -= line_count;
725 src_offset += (PAGE_SIZE * line_count);
726 dst_offset += (PAGE_SIZE * line_count);
727 }
728
729 return 0;
730}
731
732static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000733nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
734 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
735{
736 struct nouveau_mem *node = old_mem->mm_node;
737 int ret = RING_SPACE(chan, 7);
738 if (ret == 0) {
739 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
740 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
741 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
742 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
743 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
744 OUT_RING (chan, 0x00000000 /* COPY */);
745 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
746 }
747 return ret;
748}
749
750static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000751nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
752 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
753{
754 struct nouveau_mem *node = old_mem->mm_node;
755 int ret = RING_SPACE(chan, 7);
756 if (ret == 0) {
757 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
758 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
759 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
760 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
761 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
762 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
763 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
764 }
765 return ret;
766}
767
768static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000769nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
770{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000771 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000772 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000773 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
774 OUT_RING (chan, handle);
775 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
776 OUT_RING (chan, NvNotify0);
777 OUT_RING (chan, NvDmaFB);
778 OUT_RING (chan, NvDmaFB);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000779 }
780
781 return ret;
782}
783
784static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000785nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
786 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000787{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000788 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000789 struct nouveau_bo *nvbo = nouveau_bo(bo);
790 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000791 u64 src_offset = node->vma[0].offset;
792 u64 dst_offset = node->vma[1].offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000793 int ret;
794
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000795 while (length) {
796 u32 amount, stride, height;
797
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000798 amount = min(length, (u64)(4 * 1024 * 1024));
799 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000800 height = amount / stride;
801
Francisco Jerezf13b3262010-10-10 06:01:08 +0200802 if (new_mem->mem_type == TTM_PL_VRAM &&
803 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000804 ret = RING_SPACE(chan, 8);
805 if (ret)
806 return ret;
807
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000808 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000809 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000810 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000811 OUT_RING (chan, stride);
812 OUT_RING (chan, height);
813 OUT_RING (chan, 1);
814 OUT_RING (chan, 0);
815 OUT_RING (chan, 0);
816 } else {
817 ret = RING_SPACE(chan, 2);
818 if (ret)
819 return ret;
820
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000821 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000822 OUT_RING (chan, 1);
823 }
Francisco Jerezf13b3262010-10-10 06:01:08 +0200824 if (old_mem->mem_type == TTM_PL_VRAM &&
825 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000826 ret = RING_SPACE(chan, 8);
827 if (ret)
828 return ret;
829
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000830 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000831 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000832 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000833 OUT_RING (chan, stride);
834 OUT_RING (chan, height);
835 OUT_RING (chan, 1);
836 OUT_RING (chan, 0);
837 OUT_RING (chan, 0);
838 } else {
839 ret = RING_SPACE(chan, 2);
840 if (ret)
841 return ret;
842
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000843 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000844 OUT_RING (chan, 1);
845 }
846
847 ret = RING_SPACE(chan, 14);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000848 if (ret)
849 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000850
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000851 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000852 OUT_RING (chan, upper_32_bits(src_offset));
853 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000854 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000855 OUT_RING (chan, lower_32_bits(src_offset));
856 OUT_RING (chan, lower_32_bits(dst_offset));
857 OUT_RING (chan, stride);
858 OUT_RING (chan, stride);
859 OUT_RING (chan, stride);
860 OUT_RING (chan, height);
861 OUT_RING (chan, 0x00000101);
862 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000863 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000864 OUT_RING (chan, 0);
865
866 length -= amount;
867 src_offset += amount;
868 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000869 }
870
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000871 return 0;
872}
873
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000874static int
875nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
876{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000877 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000878 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000879 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
880 OUT_RING (chan, handle);
881 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
882 OUT_RING (chan, NvNotify0);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000883 }
884
885 return ret;
886}
887
Ben Skeggsa6704782011-02-16 09:10:20 +1000888static inline uint32_t
889nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
890 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
891{
892 if (mem->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000893 return NvDmaTT;
894 return NvDmaFB;
Ben Skeggsa6704782011-02-16 09:10:20 +1000895}
896
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000897static int
898nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
899 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
900{
Ben Skeggsd961db72010-08-05 10:48:18 +1000901 u32 src_offset = old_mem->start << PAGE_SHIFT;
902 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000903 u32 page_count = new_mem->num_pages;
904 int ret;
905
906 ret = RING_SPACE(chan, 3);
907 if (ret)
908 return ret;
909
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000910 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000911 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
912 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
913
Ben Skeggs6ee73862009-12-11 19:24:15 +1000914 page_count = new_mem->num_pages;
915 while (page_count) {
916 int line_count = (page_count > 2047) ? 2047 : page_count;
917
Ben Skeggs6ee73862009-12-11 19:24:15 +1000918 ret = RING_SPACE(chan, 11);
919 if (ret)
920 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000921
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000922 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000923 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000924 OUT_RING (chan, src_offset);
925 OUT_RING (chan, dst_offset);
926 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
927 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
928 OUT_RING (chan, PAGE_SIZE); /* line_length */
929 OUT_RING (chan, line_count);
930 OUT_RING (chan, 0x00000101);
931 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000932 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000933 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000934
935 page_count -= line_count;
936 src_offset += (PAGE_SIZE * line_count);
937 dst_offset += (PAGE_SIZE * line_count);
938 }
939
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000940 return 0;
941}
942
943static int
Ben Skeggsd2f966662011-06-06 20:54:42 +1000944nouveau_vma_getmap(struct nouveau_channel *chan, struct nouveau_bo *nvbo,
945 struct ttm_mem_reg *mem, struct nouveau_vma *vma)
946{
947 struct nouveau_mem *node = mem->mm_node;
948 int ret;
949
Ben Skeggsebb945a2012-07-20 08:17:34 +1000950 ret = nouveau_vm_get(nv_client(chan->cli)->vm, mem->num_pages <<
951 PAGE_SHIFT, node->page_shift,
952 NV_MEM_ACCESS_RW, vma);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000953 if (ret)
954 return ret;
955
956 if (mem->mem_type == TTM_PL_VRAM)
957 nouveau_vm_map(vma, node);
958 else
Ben Skeggsf7b24c42011-12-22 15:20:21 +1000959 nouveau_vm_map_sg(vma, 0, mem->num_pages << PAGE_SHIFT, node);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000960
961 return 0;
962}
963
964static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000965nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
966 bool no_wait_reserve, bool no_wait_gpu,
967 struct ttm_mem_reg *new_mem)
968{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000969 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
970 struct nouveau_channel *chan = chan = drm->channel;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000971 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs3425df42011-02-10 11:22:12 +1000972 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000973 int ret;
974
Ben Skeggsebb945a2012-07-20 08:17:34 +1000975 mutex_lock(&chan->cli->mutex);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000976
Ben Skeggsd2f966662011-06-06 20:54:42 +1000977 /* create temporary vmas for the transfer and attach them to the
978 * old nouveau_mem node, these will get cleaned up after ttm has
979 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +1000980 */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000981 if (nv_device(drm->device)->card_type >= NV_50) {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000982 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggs3425df42011-02-10 11:22:12 +1000983
Ben Skeggsd2f966662011-06-06 20:54:42 +1000984 ret = nouveau_vma_getmap(chan, nvbo, old_mem, &node->vma[0]);
985 if (ret)
986 goto out;
Ben Skeggs3425df42011-02-10 11:22:12 +1000987
Ben Skeggsd2f966662011-06-06 20:54:42 +1000988 ret = nouveau_vma_getmap(chan, nvbo, new_mem, &node->vma[1]);
989 if (ret)
990 goto out;
Ben Skeggs3425df42011-02-10 11:22:12 +1000991 }
992
Ben Skeggsebb945a2012-07-20 08:17:34 +1000993 ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000994 if (ret == 0) {
995 ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
996 no_wait_reserve,
997 no_wait_gpu, new_mem);
998 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000999
Ben Skeggs3425df42011-02-10 11:22:12 +10001000out:
Ben Skeggsebb945a2012-07-20 08:17:34 +10001001 mutex_unlock(&chan->cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001002 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001003}
1004
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001005void
Ben Skeggs49981042012-08-06 19:38:25 +10001006nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001007{
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001008 static const struct {
1009 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +10001010 int engine;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001011 u32 oclass;
1012 int (*exec)(struct nouveau_channel *,
1013 struct ttm_buffer_object *,
1014 struct ttm_mem_reg *, struct ttm_mem_reg *);
1015 int (*init)(struct nouveau_channel *, u32 handle);
1016 } _methods[] = {
Ben Skeggs49981042012-08-06 19:38:25 +10001017 { "COPY", 0, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1018 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +10001019 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
1020 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
1021 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
1022 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1023 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1024 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1025 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001026 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001027 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001028 }, *mthd = _methods;
1029 const char *name = "CPU";
1030 int ret;
1031
1032 do {
Ben Skeggsebb945a2012-07-20 08:17:34 +10001033 struct nouveau_object *object;
Ben Skeggs49981042012-08-06 19:38:25 +10001034 struct nouveau_channel *chan;
Ben Skeggs1a460982012-05-04 15:17:28 +10001035 u32 handle = (mthd->engine << 16) | mthd->oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001036
Ben Skeggs49981042012-08-06 19:38:25 +10001037 if (mthd->init == nve0_bo_move_init)
1038 chan = drm->cechan;
1039 else
1040 chan = drm->channel;
1041 if (chan == NULL)
1042 continue;
1043
1044 ret = nouveau_object_new(nv_object(drm), chan->handle, handle,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001045 mthd->oclass, NULL, 0, &object);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001046 if (ret == 0) {
Ben Skeggs1a460982012-05-04 15:17:28 +10001047 ret = mthd->init(chan, handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001048 if (ret) {
Ben Skeggs49981042012-08-06 19:38:25 +10001049 nouveau_object_del(nv_object(drm),
Ben Skeggsebb945a2012-07-20 08:17:34 +10001050 chan->handle, handle);
1051 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001052 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001053
1054 drm->ttm.move = mthd->exec;
1055 name = mthd->name;
1056 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001057 }
1058 } while ((++mthd)->exec);
1059
Ben Skeggsebb945a2012-07-20 08:17:34 +10001060 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001061}
1062
Ben Skeggs6ee73862009-12-11 19:24:15 +10001063static int
1064nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +00001065 bool no_wait_reserve, bool no_wait_gpu,
1066 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001067{
1068 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1069 struct ttm_placement placement;
1070 struct ttm_mem_reg tmp_mem;
1071 int ret;
1072
1073 placement.fpfn = placement.lpfn = 0;
1074 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001075 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001076
1077 tmp_mem = *new_mem;
1078 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +00001079 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001080 if (ret)
1081 return ret;
1082
1083 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
1084 if (ret)
1085 goto out;
1086
Jerome Glisse9d87fa22010-04-07 10:21:19 +00001087 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001088 if (ret)
1089 goto out;
1090
Ben Skeggsb8884da2011-02-14 13:51:28 +10001091 ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001092out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001093 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001094 return ret;
1095}
1096
1097static int
1098nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +00001099 bool no_wait_reserve, bool no_wait_gpu,
1100 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001101{
1102 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1103 struct ttm_placement placement;
1104 struct ttm_mem_reg tmp_mem;
1105 int ret;
1106
1107 placement.fpfn = placement.lpfn = 0;
1108 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001109 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001110
1111 tmp_mem = *new_mem;
1112 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +00001113 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001114 if (ret)
1115 return ret;
1116
Ben Skeggsb8884da2011-02-14 13:51:28 +10001117 ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001118 if (ret)
1119 goto out;
1120
Ben Skeggsb8884da2011-02-14 13:51:28 +10001121 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001122 if (ret)
1123 goto out;
1124
1125out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001126 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001127 return ret;
1128}
1129
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001130static void
1131nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
1132{
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001133 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001134 struct nouveau_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001135
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001136 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1137 if (bo->destroy != nouveau_bo_del_ttm)
1138 return;
1139
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001140 list_for_each_entry(vma, &nvbo->vma_list, head) {
Jerome Glissedc97b342011-11-18 11:47:03 -05001141 if (new_mem && new_mem->mem_type == TTM_PL_VRAM) {
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001142 nouveau_vm_map(vma, new_mem->mm_node);
1143 } else
Jerome Glissedc97b342011-11-18 11:47:03 -05001144 if (new_mem && new_mem->mem_type == TTM_PL_TT &&
Ben Skeggsebb945a2012-07-20 08:17:34 +10001145 nvbo->page_shift == vma->vm->vmm->spg_shift) {
Dave Airlie22b33e82012-04-02 11:53:06 +01001146 if (((struct nouveau_mem *)new_mem->mm_node)->sg)
1147 nouveau_vm_map_sg_table(vma, 0, new_mem->
1148 num_pages << PAGE_SHIFT,
1149 new_mem->mm_node);
1150 else
1151 nouveau_vm_map_sg(vma, 0, new_mem->
1152 num_pages << PAGE_SHIFT,
1153 new_mem->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001154 } else {
1155 nouveau_vm_unmap(vma);
1156 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001157 }
1158}
1159
Ben Skeggs6ee73862009-12-11 19:24:15 +10001160static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001161nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001162 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001163{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001164 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1165 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001166 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001167 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001168
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001169 *new_tile = NULL;
1170 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001171 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001172
Ben Skeggsebb945a2012-07-20 08:17:34 +10001173 if (nv_device(drm->device)->card_type >= NV_10) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001174 *new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001175 nvbo->tile_mode,
1176 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001177 }
1178
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001179 return 0;
1180}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001181
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001182static void
1183nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001184 struct nouveau_drm_tile *new_tile,
1185 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001186{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001187 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1188 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001189
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001190 nv10_bo_put_tile_region(dev, *old_tile, bo->sync_obj);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001191 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001192}
1193
1194static int
1195nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +00001196 bool no_wait_reserve, bool no_wait_gpu,
1197 struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001198{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001199 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001200 struct nouveau_bo *nvbo = nouveau_bo(bo);
1201 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001202 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001203 int ret = 0;
1204
Ben Skeggsebb945a2012-07-20 08:17:34 +10001205 if (nv_device(drm->device)->card_type < NV_50) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001206 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
1207 if (ret)
1208 return ret;
1209 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001210
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001211 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001212 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1213 BUG_ON(bo->mem.mm_node != NULL);
1214 bo->mem = *new_mem;
1215 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001216 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001217 }
1218
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001219 /* CPU copy if we have no accelerated method available */
Ben Skeggsebb945a2012-07-20 08:17:34 +10001220 if (!drm->ttm.move) {
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001221 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
1222 goto out;
1223 }
1224
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001225 /* Hardware assisted copy. */
1226 if (new_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +00001227 ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001228 else if (old_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +00001229 ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001230 else
Jerome Glisse9d87fa22010-04-07 10:21:19 +00001231 ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001232
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001233 if (!ret)
1234 goto out;
1235
1236 /* Fallback to software copy. */
Jerome Glisse9d87fa22010-04-07 10:21:19 +00001237 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001238
1239out:
Ben Skeggsebb945a2012-07-20 08:17:34 +10001240 if (nv_device(drm->device)->card_type < NV_50) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001241 if (ret)
1242 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1243 else
1244 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1245 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001246
1247 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001248}
1249
1250static int
1251nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1252{
1253 return 0;
1254}
1255
Jerome Glissef32f02f2010-04-09 14:39:25 +02001256static int
1257nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1258{
1259 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001260 struct nouveau_drm *drm = nouveau_bdev(bdev);
1261 struct drm_device *dev = drm->dev;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001262 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001263
1264 mem->bus.addr = NULL;
1265 mem->bus.offset = 0;
1266 mem->bus.size = mem->num_pages << PAGE_SHIFT;
1267 mem->bus.base = 0;
1268 mem->bus.is_iomem = false;
1269 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1270 return -EINVAL;
1271 switch (mem->mem_type) {
1272 case TTM_PL_SYSTEM:
1273 /* System memory */
1274 return 0;
1275 case TTM_PL_TT:
1276#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001277 if (drm->agp.stat == ENABLED) {
Ben Skeggsd961db72010-08-05 10:48:18 +10001278 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001279 mem->bus.base = drm->agp.base;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001280 mem->bus.is_iomem = true;
1281 }
1282#endif
1283 break;
1284 case TTM_PL_VRAM:
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001285 mem->bus.offset = mem->start << PAGE_SHIFT;
Jordan Crouse01d73a62010-05-27 13:40:24 -06001286 mem->bus.base = pci_resource_start(dev->pdev, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001287 mem->bus.is_iomem = true;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001288 if (nv_device(drm->device)->card_type >= NV_50) {
1289 struct nouveau_bar *bar = nouveau_bar(drm->device);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001290 struct nouveau_mem *node = mem->mm_node;
1291
Ben Skeggsebb945a2012-07-20 08:17:34 +10001292 ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001293 &node->bar_vma);
1294 if (ret)
1295 return ret;
1296
1297 mem->bus.offset = node->bar_vma.offset;
1298 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001299 break;
1300 default:
1301 return -EINVAL;
1302 }
1303 return 0;
1304}
1305
1306static void
1307nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1308{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001309 struct nouveau_drm *drm = nouveau_bdev(bdev);
1310 struct nouveau_bar *bar = nouveau_bar(drm->device);
Ben Skeggsd5f42392011-02-10 12:22:52 +10001311 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001312
Ben Skeggsd5f42392011-02-10 12:22:52 +10001313 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001314 return;
1315
Ben Skeggsebb945a2012-07-20 08:17:34 +10001316 bar->unmap(bar, &node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001317}
1318
1319static int
1320nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1321{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001322 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001323 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001324 struct nouveau_device *device = nv_device(drm->device);
1325 u32 mappable = pci_resource_len(device->pdev, 1) >> PAGE_SHIFT;
Ben Skeggse1429b42010-09-10 11:12:25 +10001326
1327 /* as long as the bo isn't in vram, and isn't tiled, we've got
1328 * nothing to do here.
1329 */
1330 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggsebb945a2012-07-20 08:17:34 +10001331 if (nv_device(drm->device)->card_type < NV_50 ||
Francisco Jerezf13b3262010-10-10 06:01:08 +02001332 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001333 return 0;
1334 }
1335
1336 /* make sure bo is in mappable vram */
Ben Skeggsebb945a2012-07-20 08:17:34 +10001337 if (bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001338 return 0;
1339
1340
1341 nvbo->placement.fpfn = 0;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001342 nvbo->placement.lpfn = mappable;
Dave Airliec2848152012-05-18 15:31:12 +01001343 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Ben Skeggs7a45d762010-11-22 08:50:27 +10001344 return nouveau_bo_validate(nvbo, false, true, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001345}
1346
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001347static int
1348nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1349{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001350 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001351 struct nouveau_drm *drm;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001352 struct drm_device *dev;
1353 unsigned i;
1354 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001355 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001356
1357 if (ttm->state != tt_unpopulated)
1358 return 0;
1359
Dave Airlie22b33e82012-04-02 11:53:06 +01001360 if (slave && ttm->sg) {
1361 /* make userspace faulting work */
1362 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1363 ttm_dma->dma_address, ttm->num_pages);
1364 ttm->state = tt_unbound;
1365 return 0;
1366 }
1367
Ben Skeggsebb945a2012-07-20 08:17:34 +10001368 drm = nouveau_bdev(ttm->bdev);
1369 dev = drm->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001370
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001371#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001372 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001373 return ttm_agp_tt_populate(ttm);
1374 }
1375#endif
1376
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001377#ifdef CONFIG_SWIOTLB
1378 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001379 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001380 }
1381#endif
1382
1383 r = ttm_pool_populate(ttm);
1384 if (r) {
1385 return r;
1386 }
1387
1388 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001389 ttm_dma->dma_address[i] = pci_map_page(dev->pdev, ttm->pages[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001390 0, PAGE_SIZE,
1391 PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001392 if (pci_dma_mapping_error(dev->pdev, ttm_dma->dma_address[i])) {
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001393 while (--i) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001394 pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001395 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001396 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001397 }
1398 ttm_pool_unpopulate(ttm);
1399 return -EFAULT;
1400 }
1401 }
1402 return 0;
1403}
1404
1405static void
1406nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1407{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001408 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001409 struct nouveau_drm *drm;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001410 struct drm_device *dev;
1411 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001412 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1413
1414 if (slave)
1415 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001416
Ben Skeggsebb945a2012-07-20 08:17:34 +10001417 drm = nouveau_bdev(ttm->bdev);
1418 dev = drm->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001419
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001420#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001421 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001422 ttm_agp_tt_unpopulate(ttm);
1423 return;
1424 }
1425#endif
1426
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001427#ifdef CONFIG_SWIOTLB
1428 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001429 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001430 return;
1431 }
1432#endif
1433
1434 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001435 if (ttm_dma->dma_address[i]) {
1436 pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001437 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1438 }
1439 }
1440
1441 ttm_pool_unpopulate(ttm);
1442}
1443
Ben Skeggs875ac342012-04-30 12:51:48 +10001444void
1445nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
1446{
1447 struct nouveau_fence *old_fence = NULL;
1448
1449 if (likely(fence))
1450 nouveau_fence_ref(fence);
1451
1452 spin_lock(&nvbo->bo.bdev->fence_lock);
1453 old_fence = nvbo->bo.sync_obj;
1454 nvbo->bo.sync_obj = fence;
1455 spin_unlock(&nvbo->bo.bdev->fence_lock);
1456
1457 nouveau_fence_unref(&old_fence);
1458}
1459
1460static void
1461nouveau_bo_fence_unref(void **sync_obj)
1462{
1463 nouveau_fence_unref((struct nouveau_fence **)sync_obj);
1464}
1465
1466static void *
1467nouveau_bo_fence_ref(void *sync_obj)
1468{
1469 return nouveau_fence_ref(sync_obj);
1470}
1471
1472static bool
1473nouveau_bo_fence_signalled(void *sync_obj, void *sync_arg)
1474{
Ben Skeggsd375e7d52012-04-30 13:30:00 +10001475 return nouveau_fence_done(sync_obj);
Ben Skeggs875ac342012-04-30 12:51:48 +10001476}
1477
1478static int
1479nouveau_bo_fence_wait(void *sync_obj, void *sync_arg, bool lazy, bool intr)
1480{
1481 return nouveau_fence_wait(sync_obj, lazy, intr);
1482}
1483
1484static int
1485nouveau_bo_fence_flush(void *sync_obj, void *sync_arg)
1486{
1487 return 0;
1488}
1489
Ben Skeggs6ee73862009-12-11 19:24:15 +10001490struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001491 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001492 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1493 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001494 .invalidate_caches = nouveau_bo_invalidate_caches,
1495 .init_mem_type = nouveau_bo_init_mem_type,
1496 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001497 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001498 .move = nouveau_bo_move,
1499 .verify_access = nouveau_bo_verify_access,
Ben Skeggs875ac342012-04-30 12:51:48 +10001500 .sync_obj_signaled = nouveau_bo_fence_signalled,
1501 .sync_obj_wait = nouveau_bo_fence_wait,
1502 .sync_obj_flush = nouveau_bo_fence_flush,
1503 .sync_obj_unref = nouveau_bo_fence_unref,
1504 .sync_obj_ref = nouveau_bo_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001505 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1506 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1507 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001508};
1509
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001510struct nouveau_vma *
1511nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
1512{
1513 struct nouveau_vma *vma;
1514 list_for_each_entry(vma, &nvbo->vma_list, head) {
1515 if (vma->vm == vm)
1516 return vma;
1517 }
1518
1519 return NULL;
1520}
1521
1522int
1523nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
1524 struct nouveau_vma *vma)
1525{
1526 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
1527 struct nouveau_mem *node = nvbo->bo.mem.mm_node;
1528 int ret;
1529
1530 ret = nouveau_vm_get(vm, size, nvbo->page_shift,
1531 NV_MEM_ACCESS_RW, vma);
1532 if (ret)
1533 return ret;
1534
1535 if (nvbo->bo.mem.mem_type == TTM_PL_VRAM)
1536 nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
Dave Airlie22b33e82012-04-02 11:53:06 +01001537 else if (nvbo->bo.mem.mem_type == TTM_PL_TT) {
1538 if (node->sg)
1539 nouveau_vm_map_sg_table(vma, 0, size, node);
1540 else
1541 nouveau_vm_map_sg(vma, 0, size, node);
1542 }
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001543
1544 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001545 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001546 return 0;
1547}
1548
1549void
1550nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
1551{
1552 if (vma->node) {
1553 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM) {
1554 spin_lock(&nvbo->bo.bdev->fence_lock);
Dave Airlie1717c0e2011-10-27 18:28:37 +02001555 ttm_bo_wait(&nvbo->bo, false, false, false);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001556 spin_unlock(&nvbo->bo.bdev->fence_lock);
1557 nouveau_vm_unmap(vma);
1558 }
1559
1560 nouveau_vm_put(vma);
1561 list_del(&vma->head);
1562 }
1563}