blob: 7f700610b3cbf761fca39f7db71ec1b140f170a9 [file] [log] [blame]
Jarkko Nikula2e747962008-04-25 13:55:19 +02001/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +03006 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
Peter Ujfalusi56a87422011-05-03 18:14:06 +03007 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Jarkko Nikula2e747962008-04-25 13:55:19 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
28#include <sound/core.h>
29#include <sound/pcm.h>
30#include <sound/pcm_params.h>
31#include <sound/initval.h>
32#include <sound/soc.h>
33
Tony Lindgrence491cf2009-10-20 09:40:47 -070034#include <plat/dma.h>
35#include <plat/mcbsp.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020036#include "omap-mcbsp.h"
37#include "omap-pcm.h"
38
Jarkko Nikula0b604852008-11-12 17:05:51 +020039#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
Jarkko Nikula2e747962008-04-25 13:55:19 +020040
Ilkka Koskinen83905c12010-02-22 12:21:12 +000041#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
42 xhandler_get, xhandler_put) \
43{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
44 .info = omap_mcbsp_st_info_volsw, \
45 .get = xhandler_get, .put = xhandler_put, \
46 .private_value = (unsigned long) &(struct soc_mixer_control) \
47 {.min = xmin, .max = xmax} }
48
Jarkko Nikula2e747962008-04-25 13:55:19 +020049struct omap_mcbsp_data {
50 unsigned int bus_id;
51 struct omap_mcbsp_reg_cfg regs;
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +030052 unsigned int fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +020053 /*
54 * Flags indicating is the bus already activated and configured by
55 * another substream
56 */
57 int active;
58 int configured;
Graeme Gregory5f63ef92009-11-09 19:02:15 +000059 unsigned int in_freq;
60 int clk_div;
Peter Ujfalusi3f024032010-06-03 07:39:35 +030061 int wlen;
Jarkko Nikula2e747962008-04-25 13:55:19 +020062};
63
Jarkko Nikula2e747962008-04-25 13:55:19 +020064static struct omap_mcbsp_data mcbsp_data[NUM_LINKS];
65
66/*
67 * Stream DMA parameters. DMA request line and port address are set runtime
68 * since they are different between OMAP1 and later OMAPs
69 */
Jarkko Nikula2e897132008-10-09 15:57:21 +030070static struct omap_pcm_dma_data omap_mcbsp_dai_dma_params[NUM_LINKS][2];
Jarkko Nikula2e747962008-04-25 13:55:19 +020071
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030072static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
73{
74 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000075 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
76 struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030077 struct omap_pcm_dma_data *dma_data;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030078 int dma_op_mode = omap_mcbsp_get_dma_op_mode(mcbsp_data->bus_id);
Peter Ujfalusi3f024032010-06-03 07:39:35 +030079 int words;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030080
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000081 dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030082
Eduardo Valentina0a499c2009-08-20 16:18:26 +030083 /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
84 if (dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
Peter Ujfalusicf80e152010-07-29 09:51:27 +030085 /*
86 * Configure McBSP threshold based on either:
87 * packet_size, when the sDMA is in packet mode, or
88 * based on the period size.
89 */
90 if (dma_data->packet_size)
91 words = dma_data->packet_size;
92 else
93 words = snd_pcm_lib_period_bytes(substream) /
Peter Ujfalusi3f024032010-06-03 07:39:35 +030094 (mcbsp_data->wlen / 8);
Eduardo Valentina0a499c2009-08-20 16:18:26 +030095 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +030096 words = 1;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030097
98 /* Configure McBSP internal buffer usage */
99 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi3f024032010-06-03 07:39:35 +0300100 omap_mcbsp_set_tx_threshold(mcbsp_data->bus_id, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300101 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +0300102 omap_mcbsp_set_rx_threshold(mcbsp_data->bus_id, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300103}
104
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300105static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
106 struct snd_pcm_hw_rule *rule)
107{
108 struct snd_interval *buffer_size = hw_param_interval(params,
109 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
110 struct snd_interval *channels = hw_param_interval(params,
111 SNDRV_PCM_HW_PARAM_CHANNELS);
112 struct omap_mcbsp_data *mcbsp_data = rule->private;
113 struct snd_interval frames;
114 int size;
115
116 snd_interval_any(&frames);
117 size = omap_mcbsp_get_fifo_size(mcbsp_data->bus_id);
118
119 frames.min = size / channels->min;
120 frames.integer = 1;
121 return snd_interval_refine(buffer_size, &frames);
122}
123
Mark Browndee89c42008-11-18 22:11:38 +0000124static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000125 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200126{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000127 struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300128 int bus_id = mcbsp_data->bus_id;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200129 int err = 0;
130
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300131 if (!cpu_dai->active)
132 err = omap_mcbsp_request(bus_id);
133
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300134 /*
135 * OMAP3 McBSP FIFO is word structured.
136 * McBSP2 has 1024 + 256 = 1280 word long buffer,
137 * McBSP1,3,4,5 has 128 word long buffer
138 * This means that the size of the FIFO depends on the sample format.
139 * For example on McBSP3:
140 * 16bit samples: size is 128 * 2 = 256 bytes
141 * 32bit samples: size is 128 * 4 = 512 bytes
142 * It is simpler to place constraint for buffer and period based on
143 * channels.
144 * McBSP3 as example again (16 or 32 bit samples):
145 * 1 channel (mono): size is 128 frames (128 words)
146 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
147 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
148 */
Sanjeev Premid4912972011-05-11 19:25:35 +0530149 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Jarkko Nikula69849922009-03-27 15:32:01 +0200150 /*
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300151 * Rule for the buffer size. We should not allow
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300152 * smaller buffer than the FIFO size to avoid underruns
153 */
154 snd_pcm_hw_rule_add(substream->runtime, 0,
155 SNDRV_PCM_HW_PARAM_CHANNELS,
156 omap_mcbsp_hwrule_min_buffersize,
157 mcbsp_data,
158 SNDRV_PCM_HW_PARAM_BUFFER_SIZE, -1);
159
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300160 /* Make sure, that the period size is always even */
161 snd_pcm_hw_constraint_step(substream->runtime, 0,
162 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300163 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200164
165 return err;
166}
167
Mark Browndee89c42008-11-18 22:11:38 +0000168static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000169 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200170{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000171 struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200172
173 if (!cpu_dai->active) {
174 omap_mcbsp_free(mcbsp_data->bus_id);
175 mcbsp_data->configured = 0;
176 }
177}
178
Mark Browndee89c42008-11-18 22:11:38 +0000179static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000180 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200181{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000182 struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300183 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200184
185 switch (cmd) {
186 case SNDRV_PCM_TRIGGER_START:
187 case SNDRV_PCM_TRIGGER_RESUME:
188 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300189 mcbsp_data->active++;
190 omap_mcbsp_start(mcbsp_data->bus_id, play, !play);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200191 break;
192
193 case SNDRV_PCM_TRIGGER_STOP:
194 case SNDRV_PCM_TRIGGER_SUSPEND:
195 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300196 omap_mcbsp_stop(mcbsp_data->bus_id, play, !play);
197 mcbsp_data->active--;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200198 break;
199 default:
200 err = -EINVAL;
201 }
202
203 return err;
204}
205
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200206static snd_pcm_sframes_t omap_mcbsp_dai_delay(
207 struct snd_pcm_substream *substream,
208 struct snd_soc_dai *dai)
209{
210 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000211 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
212 struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200213 u16 fifo_use;
214 snd_pcm_sframes_t delay;
215
216 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
217 fifo_use = omap_mcbsp_get_tx_delay(mcbsp_data->bus_id);
218 else
219 fifo_use = omap_mcbsp_get_rx_delay(mcbsp_data->bus_id);
220
221 /*
222 * Divide the used locations with the channel count to get the
223 * FIFO usage in samples (don't care about partial samples in the
224 * buffer).
225 */
226 delay = fifo_use / substream->runtime->channels;
227
228 return delay;
229}
230
Jarkko Nikula2e747962008-04-25 13:55:19 +0200231static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000232 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000233 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200234{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000235 struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200236 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300237 struct omap_pcm_dma_data *dma_data;
238 int dma, bus_id = mcbsp_data->bus_id;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300239 int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300240 int pkt_size = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200241 unsigned long port;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000242 unsigned int format, div, framesize, master;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200243
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300244 dma_data = &omap_mcbsp_dai_dma_params[cpu_dai->id][substream->stream];
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530245
246 dma = omap_mcbsp_dma_ch_params(bus_id, substream->stream);
247 port = omap_mcbsp_dma_reg_params(bus_id, substream->stream);
248
Sergey Lapind98508a2010-05-13 19:48:16 +0400249 switch (params_format(params)) {
250 case SNDRV_PCM_FORMAT_S16_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300251 dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300252 wlen = 16;
Sergey Lapind98508a2010-05-13 19:48:16 +0400253 break;
254 case SNDRV_PCM_FORMAT_S32_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300255 dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300256 wlen = 32;
Sergey Lapind98508a2010-05-13 19:48:16 +0400257 break;
258 default:
259 return -EINVAL;
260 }
Sanjeev Premid4912972011-05-11 19:25:35 +0530261 if (cpu_is_omap34xx()) {
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300262 dma_data->set_threshold = omap_mcbsp_set_threshold;
263 /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
264 if (omap_mcbsp_get_dma_op_mode(bus_id) ==
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300265 MCBSP_DMA_MODE_THRESHOLD) {
266 int period_words, max_thrsh;
267
268 period_words = params_period_bytes(params) / (wlen / 8);
269 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
270 max_thrsh = omap_mcbsp_get_max_tx_threshold(
271 mcbsp_data->bus_id);
272 else
273 max_thrsh = omap_mcbsp_get_max_rx_threshold(
274 mcbsp_data->bus_id);
275 /*
276 * If the period contains less or equal number of words,
277 * we are using the original threshold mode setup:
278 * McBSP threshold = sDMA frame size = period_size
279 * Otherwise we switch to sDMA packet mode:
280 * McBSP threshold = sDMA packet size
281 * sDMA frame size = period size
282 */
283 if (period_words > max_thrsh) {
284 int divider = 0;
285
286 /*
287 * Look for the biggest threshold value, which
288 * divides the period size evenly.
289 */
290 divider = period_words / max_thrsh;
291 if (period_words % max_thrsh)
292 divider++;
293 while (period_words % divider &&
294 divider < period_words)
295 divider++;
296 if (divider == period_words)
297 return -EINVAL;
298
299 pkt_size = period_words / divider;
300 sync_mode = OMAP_DMA_SYNC_PACKET;
301 } else {
302 sync_mode = OMAP_DMA_SYNC_FRAME;
303 }
304 }
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300305 }
306
307 dma_data->name = substream->stream ? "Audio Capture" : "Audio Playback";
308 dma_data->dma_req = dma;
309 dma_data->port_addr = port;
310 dma_data->sync_mode = sync_mode;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300311 dma_data->packet_size = pkt_size;
Daniel Mackfd23b7d2010-03-19 14:52:55 +0000312
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300313 snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200314
315 if (mcbsp_data->configured) {
316 /* McBSP already configured by another stream */
317 return 0;
318 }
319
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300320 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
321 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
322 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
323 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300324 format = mcbsp_data->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
325 wpf = channels = params_channels(params);
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200326 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
327 format == SND_SOC_DAIFMT_LEFT_J)) {
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000328 /* Use dual-phase frames */
329 regs->rcr2 |= RPHASE;
330 regs->xcr2 |= XPHASE;
331 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
332 wpf--;
333 regs->rcr2 |= RFRLEN2(wpf - 1);
334 regs->xcr2 |= XFRLEN2(wpf - 1);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200335 }
336
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000337 regs->rcr1 |= RFRLEN1(wpf - 1);
338 regs->xcr1 |= XFRLEN1(wpf - 1);
339
Jarkko Nikula2e747962008-04-25 13:55:19 +0200340 switch (params_format(params)) {
341 case SNDRV_PCM_FORMAT_S16_LE:
342 /* Set word lengths */
343 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
344 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
345 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
346 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200347 break;
Sergey Lapind98508a2010-05-13 19:48:16 +0400348 case SNDRV_PCM_FORMAT_S32_LE:
349 /* Set word lengths */
Sergey Lapind98508a2010-05-13 19:48:16 +0400350 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
351 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
352 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
353 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
354 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200355 default:
356 /* Unsupported PCM format */
357 return -EINVAL;
358 }
359
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000360 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
361 * by _counting_ BCLKs. Calculate frame size in BCLKs */
362 master = mcbsp_data->fmt & SND_SOC_DAIFMT_MASTER_MASK;
363 if (master == SND_SOC_DAIFMT_CBS_CFS) {
364 div = mcbsp_data->clk_div ? mcbsp_data->clk_div : 1;
365 framesize = (mcbsp_data->in_freq / div) / params_rate(params);
366
367 if (framesize < wlen * channels) {
368 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
369 "channels\n", __func__);
370 return -EINVAL;
371 }
372 } else
373 framesize = wlen * channels;
374
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300375 /* Set FS period and length in terms of bit clock periods */
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300376 regs->srgr2 &= ~FPER(0xfff);
377 regs->srgr1 &= ~FWID(0xff);
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300378 switch (format) {
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300379 case SND_SOC_DAIFMT_I2S:
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200380 case SND_SOC_DAIFMT_LEFT_J:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000381 regs->srgr2 |= FPER(framesize - 1);
382 regs->srgr1 |= FWID((framesize >> 1) - 1);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300383 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300384 case SND_SOC_DAIFMT_DSP_A:
Jarkko Nikulabd258672008-12-22 10:21:36 +0200385 case SND_SOC_DAIFMT_DSP_B:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000386 regs->srgr2 |= FPER(framesize - 1);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300387 regs->srgr1 |= FWID(0);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300388 break;
389 }
390
Jarkko Nikula2e747962008-04-25 13:55:19 +0200391 omap_mcbsp_config(bus_id, &mcbsp_data->regs);
Peter Ujfalusi3f024032010-06-03 07:39:35 +0300392 mcbsp_data->wlen = wlen;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200393 mcbsp_data->configured = 1;
394
395 return 0;
396}
397
398/*
399 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
400 * cache is initialized here
401 */
Liam Girdwood8687eb82008-07-07 16:08:07 +0100402static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200403 unsigned int fmt)
404{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000405 struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200406 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300407 bool inv_fs = false;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200408
409 if (mcbsp_data->configured)
410 return 0;
411
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300412 mcbsp_data->fmt = fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200413 memset(regs, 0, sizeof(*regs));
414 /* Generic McBSP register settings */
415 regs->spcr2 |= XINTM(3) | FREE;
416 regs->spcr1 |= RINTM(3);
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300417 /* RFIG and XFIG are not defined in 34xx */
Jorge Eduardo Candelariad4686c62010-12-20 11:32:47 -0600418 if (!cpu_is_omap34xx() && !cpu_is_omap44xx()) {
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300419 regs->rcr2 |= RFIG;
420 regs->xcr2 |= XFIG;
421 }
Jorge Eduardo Candelariad4686c62010-12-20 11:32:47 -0600422 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Jarkko Nikula32080af2009-08-23 12:24:26 +0300423 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
424 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
Misael Lopez Cruzef390c02009-01-29 13:29:46 +0200425 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200426
427 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
428 case SND_SOC_DAIFMT_I2S:
429 /* 1-bit data delay */
430 regs->rcr2 |= RDATDLY(1);
431 regs->xcr2 |= XDATDLY(1);
432 break;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200433 case SND_SOC_DAIFMT_LEFT_J:
434 /* 0-bit data delay */
435 regs->rcr2 |= RDATDLY(0);
436 regs->xcr2 |= XDATDLY(0);
437 regs->spcr1 |= RJUST(2);
438 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300439 inv_fs = true;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200440 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300441 case SND_SOC_DAIFMT_DSP_A:
442 /* 1-bit data delay */
443 regs->rcr2 |= RDATDLY(1);
444 regs->xcr2 |= XDATDLY(1);
445 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300446 inv_fs = true;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300447 break;
Jarkko Nikulabd258672008-12-22 10:21:36 +0200448 case SND_SOC_DAIFMT_DSP_B:
Arun KS3336c5b2008-10-02 15:07:06 +0530449 /* 0-bit data delay */
450 regs->rcr2 |= RDATDLY(0);
451 regs->xcr2 |= XDATDLY(0);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300452 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300453 inv_fs = true;
Arun KS3336c5b2008-10-02 15:07:06 +0530454 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200455 default:
456 /* Unsupported data format */
457 return -EINVAL;
458 }
459
460 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
461 case SND_SOC_DAIFMT_CBS_CFS:
462 /* McBSP master. Set FS and bit clocks as outputs */
463 regs->pcr0 |= FSXM | FSRM |
464 CLKXM | CLKRM;
465 /* Sample rate generator drives the FS */
466 regs->srgr2 |= FSGM;
467 break;
468 case SND_SOC_DAIFMT_CBM_CFM:
469 /* McBSP slave */
470 break;
471 default:
472 /* Unsupported master/slave configuration */
473 return -EINVAL;
474 }
475
476 /* Set bit clock (CLKX/CLKR) and FS polarities */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300477 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200478 case SND_SOC_DAIFMT_NB_NF:
479 /*
480 * Normal BCLK + FS.
481 * FS active low. TX data driven on falling edge of bit clock
482 * and RX data sampled on rising edge of bit clock.
483 */
484 regs->pcr0 |= FSXP | FSRP |
485 CLKXP | CLKRP;
486 break;
487 case SND_SOC_DAIFMT_NB_IF:
488 regs->pcr0 |= CLKXP | CLKRP;
489 break;
490 case SND_SOC_DAIFMT_IB_NF:
491 regs->pcr0 |= FSXP | FSRP;
492 break;
493 case SND_SOC_DAIFMT_IB_IF:
494 break;
495 default:
496 return -EINVAL;
497 }
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300498 if (inv_fs == true)
499 regs->pcr0 ^= FSXP | FSRP;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200500
501 return 0;
502}
503
Liam Girdwood8687eb82008-07-07 16:08:07 +0100504static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200505 int div_id, int div)
506{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000507 struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200508 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
509
510 if (div_id != OMAP_MCBSP_CLKGDV)
511 return -ENODEV;
512
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000513 mcbsp_data->clk_div = div;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300514 regs->srgr1 &= ~CLKGDV(0xff);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200515 regs->srgr1 |= CLKGDV(div - 1);
516
517 return 0;
518}
519
Liam Girdwood8687eb82008-07-07 16:08:07 +0100520static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200521 int clk_id, unsigned int freq,
522 int dir)
523{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000524 struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200525 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
526 int err = 0;
527
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300528 if (mcbsp_data->active) {
Jarkko Nikula34c86982011-09-23 11:19:13 +0300529 if (freq == mcbsp_data->in_freq)
530 return 0;
531 else
532 return -EBUSY;
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300533 }
Jarkko Nikula34c86982011-09-23 11:19:13 +0300534
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600535 /* The McBSP signal muxing functions are only available on McBSP1 */
536 if (clk_id == OMAP_MCBSP_CLKR_SRC_CLKR ||
537 clk_id == OMAP_MCBSP_CLKR_SRC_CLKX ||
538 clk_id == OMAP_MCBSP_FSR_SRC_FSR ||
539 clk_id == OMAP_MCBSP_FSR_SRC_FSX)
540 if (cpu_class_is_omap1() || mcbsp_data->bus_id != 0)
541 return -EINVAL;
542
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000543 mcbsp_data->in_freq = freq;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300544 regs->srgr2 &= ~CLKSM;
545 regs->pcr0 &= ~SCLKME;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000546
Jarkko Nikula2e747962008-04-25 13:55:19 +0200547 switch (clk_id) {
548 case OMAP_MCBSP_SYSCLK_CLK:
549 regs->srgr2 |= CLKSM;
550 break;
551 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600552 if (cpu_class_is_omap1()) {
553 err = -EINVAL;
554 break;
555 }
556 err = omap2_mcbsp_set_clks_src(mcbsp_data->bus_id,
557 MCBSP_CLKS_PRCM_SRC);
558 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200559 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600560 if (cpu_class_is_omap1()) {
561 err = 0;
562 break;
563 }
564 err = omap2_mcbsp_set_clks_src(mcbsp_data->bus_id,
565 MCBSP_CLKS_PAD_SRC);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200566 break;
567
568 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
569 regs->srgr2 |= CLKSM;
570 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
571 regs->pcr0 |= SCLKME;
572 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300573
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600574
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300575 case OMAP_MCBSP_CLKR_SRC_CLKR:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100576 if (cpu_class_is_omap1())
577 break;
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600578 omap2_mcbsp1_mux_clkr_src(CLKR_SRC_CLKR);
579 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300580 case OMAP_MCBSP_CLKR_SRC_CLKX:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100581 if (cpu_class_is_omap1())
582 break;
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600583 omap2_mcbsp1_mux_clkr_src(CLKR_SRC_CLKX);
584 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300585 case OMAP_MCBSP_FSR_SRC_FSR:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100586 if (cpu_class_is_omap1())
587 break;
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600588 omap2_mcbsp1_mux_fsr_src(FSR_SRC_FSR);
589 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300590 case OMAP_MCBSP_FSR_SRC_FSX:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100591 if (cpu_class_is_omap1())
592 break;
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600593 omap2_mcbsp1_mux_fsr_src(FSR_SRC_FSX);
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300594 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200595 default:
596 err = -ENODEV;
597 }
598
599 return err;
600}
601
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000602static struct snd_soc_dai_ops mcbsp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800603 .startup = omap_mcbsp_dai_startup,
604 .shutdown = omap_mcbsp_dai_shutdown,
605 .trigger = omap_mcbsp_dai_trigger,
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200606 .delay = omap_mcbsp_dai_delay,
Eric Miao6335d052009-03-03 09:41:00 +0800607 .hw_params = omap_mcbsp_dai_hw_params,
608 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
609 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
610 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
611};
612
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000613static int mcbsp_dai_probe(struct snd_soc_dai *dai)
614{
615 mcbsp_data[dai->id].bus_id = dai->id;
616 snd_soc_dai_set_drvdata(dai, &mcbsp_data[dai->id].bus_id);
617 return 0;
Jarkko Nikula8def4642008-10-09 15:57:22 +0300618}
619
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000620static struct snd_soc_dai_driver omap_mcbsp_dai =
621{
622 .probe = mcbsp_dai_probe,
623 .playback = {
624 .channels_min = 1,
625 .channels_max = 16,
626 .rates = OMAP_MCBSP_RATES,
627 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
628 },
629 .capture = {
630 .channels_min = 1,
631 .channels_max = 16,
632 .rates = OMAP_MCBSP_RATES,
633 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
634 },
635 .ops = &mcbsp_dai_ops,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200636};
Jarkko Nikula8def4642008-10-09 15:57:22 +0300637
G, Manjunath Kondaiah34844572010-09-08 08:53:43 +0530638static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000639 struct snd_ctl_elem_info *uinfo)
640{
641 struct soc_mixer_control *mc =
642 (struct soc_mixer_control *)kcontrol->private_value;
643 int max = mc->max;
644 int min = mc->min;
645
646 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
647 uinfo->count = 1;
648 uinfo->value.integer.min = min;
649 uinfo->value.integer.max = max;
650 return 0;
651}
652
653#define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(id, channel) \
654static int \
655omap_mcbsp##id##_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
656 struct snd_ctl_elem_value *uc) \
657{ \
658 struct soc_mixer_control *mc = \
659 (struct soc_mixer_control *)kc->private_value; \
660 int max = mc->max; \
661 int min = mc->min; \
662 int val = uc->value.integer.value[0]; \
663 \
664 if (val < min || val > max) \
665 return -EINVAL; \
666 \
667 /* OMAP McBSP implementation uses index values 0..4 */ \
668 return omap_st_set_chgain((id)-1, channel, val); \
669}
670
671#define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(id, channel) \
672static int \
673omap_mcbsp##id##_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
674 struct snd_ctl_elem_value *uc) \
675{ \
676 s16 chgain; \
677 \
678 if (omap_st_get_chgain((id)-1, channel, &chgain)) \
679 return -EAGAIN; \
680 \
681 uc->value.integer.value[0] = chgain; \
682 return 0; \
683}
684
685OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(2, 0)
686OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(2, 1)
687OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(3, 0)
688OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(3, 1)
689OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(2, 0)
690OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(2, 1)
691OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(3, 0)
692OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(3, 1)
693
694static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
695 struct snd_ctl_elem_value *ucontrol)
696{
697 struct soc_mixer_control *mc =
698 (struct soc_mixer_control *)kcontrol->private_value;
699 u8 value = ucontrol->value.integer.value[0];
700
701 if (value == omap_st_is_enabled(mc->reg))
702 return 0;
703
704 if (value)
705 omap_st_enable(mc->reg);
706 else
707 omap_st_disable(mc->reg);
708
709 return 1;
710}
711
712static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
713 struct snd_ctl_elem_value *ucontrol)
714{
715 struct soc_mixer_control *mc =
716 (struct soc_mixer_control *)kcontrol->private_value;
717
718 ucontrol->value.integer.value[0] = omap_st_is_enabled(mc->reg);
719 return 0;
720}
721
722static const struct snd_kcontrol_new omap_mcbsp2_st_controls[] = {
723 SOC_SINGLE_EXT("McBSP2 Sidetone Switch", 1, 0, 1, 0,
724 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
725 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 0 Volume",
726 -32768, 32767,
727 omap_mcbsp2_get_st_ch0_volume,
728 omap_mcbsp2_set_st_ch0_volume),
729 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 1 Volume",
730 -32768, 32767,
731 omap_mcbsp2_get_st_ch1_volume,
732 omap_mcbsp2_set_st_ch1_volume),
733};
734
735static const struct snd_kcontrol_new omap_mcbsp3_st_controls[] = {
736 SOC_SINGLE_EXT("McBSP3 Sidetone Switch", 2, 0, 1, 0,
737 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
738 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 0 Volume",
739 -32768, 32767,
740 omap_mcbsp3_get_st_ch0_volume,
741 omap_mcbsp3_set_st_ch0_volume),
742 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 1 Volume",
743 -32768, 32767,
744 omap_mcbsp3_get_st_ch1_volume,
745 omap_mcbsp3_set_st_ch1_volume),
746};
747
748int omap_mcbsp_st_add_controls(struct snd_soc_codec *codec, int mcbsp_id)
749{
750 if (!cpu_is_omap34xx())
751 return -ENODEV;
752
753 switch (mcbsp_id) {
754 case 1: /* McBSP 2 */
755 return snd_soc_add_controls(codec, omap_mcbsp2_st_controls,
756 ARRAY_SIZE(omap_mcbsp2_st_controls));
757 case 2: /* McBSP 3 */
758 return snd_soc_add_controls(codec, omap_mcbsp3_st_controls,
759 ARRAY_SIZE(omap_mcbsp3_st_controls));
760 default:
761 break;
762 }
763
764 return -EINVAL;
765}
766EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
767
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000768static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
769{
770 return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
771}
772
773static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
774{
775 snd_soc_unregister_dai(&pdev->dev);
776 return 0;
777}
778
779static struct platform_driver asoc_mcbsp_driver = {
780 .driver = {
781 .name = "omap-mcbsp-dai",
782 .owner = THIS_MODULE,
783 },
784
785 .probe = asoc_mcbsp_probe,
786 .remove = __devexit_p(asoc_mcbsp_remove),
787};
788
Takashi Iwaif73f2a62008-12-10 07:59:33 +0100789static int __init snd_omap_mcbsp_init(void)
Mark Brown3f4b7832008-12-03 19:26:35 +0000790{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000791 return platform_driver_register(&asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000792}
Takashi Iwaif73f2a62008-12-10 07:59:33 +0100793module_init(snd_omap_mcbsp_init);
Mark Brown3f4b7832008-12-03 19:26:35 +0000794
Takashi Iwaif73f2a62008-12-10 07:59:33 +0100795static void __exit snd_omap_mcbsp_exit(void)
Mark Brown3f4b7832008-12-03 19:26:35 +0000796{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000797 platform_driver_unregister(&asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000798}
Takashi Iwaif73f2a62008-12-10 07:59:33 +0100799module_exit(snd_omap_mcbsp_exit);
Mark Brown3f4b7832008-12-03 19:26:35 +0000800
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +0300801MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
Jarkko Nikula2e747962008-04-25 13:55:19 +0200802MODULE_DESCRIPTION("OMAP I2S SoC Interface");
803MODULE_LICENSE("GPL");