blob: afad3e1c183882a257814b1aa3ca6c9a77b730ba [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02002 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01003 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01004 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01005
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01006 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
8 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
9 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
10 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
11 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
12 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010013 <http://rt2x00.serialmonkey.com>
14
15 This program is free software; you can redistribute it and/or modify
16 it under the terms of the GNU General Public License as published by
17 the Free Software Foundation; either version 2 of the License, or
18 (at your option) any later version.
19
20 This program is distributed in the hope that it will be useful,
21 but WITHOUT ANY WARRANTY; without even the implied warranty of
22 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 GNU General Public License for more details.
24
25 You should have received a copy of the GNU General Public License
26 along with this program; if not, write to the
27 Free Software Foundation, Inc.,
28 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
29 */
30
31/*
32 Module: rt2800lib
33 Abstract: rt2800 generic device routines.
34 */
35
36#include <linux/kernel.h>
37#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010039
40#include "rt2x00.h"
41#include "rt2800lib.h"
42#include "rt2800.h"
43
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010044/*
45 * Register access.
46 * All access to the CSR registers will go through the methods
47 * rt2800_register_read and rt2800_register_write.
48 * BBP and RF register require indirect register access,
49 * and use the CSR registers BBPCSR and RFCSR to achieve this.
50 * These indirect registers work with busy bits,
51 * and we will try maximal REGISTER_BUSY_COUNT times to access
52 * the register while taking a REGISTER_BUSY_DELAY us delay
53 * between each attampt. When the busy bit is still set at that time,
54 * the access attempt is considered to have failed,
55 * and we will print an error.
56 * The _lock versions must be used if you already hold the csr_mutex
57 */
58#define WAIT_FOR_BBP(__dev, __reg) \
59 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
60#define WAIT_FOR_RFCSR(__dev, __reg) \
61 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RF(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
64#define WAIT_FOR_MCU(__dev, __reg) \
65 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
66 H2M_MAILBOX_CSR_OWNER, (__reg))
67
Helmut Schaabaff8002010-04-28 09:58:59 +020068static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
69{
70 /* check for rt2872 on SoC */
71 if (!rt2x00_is_soc(rt2x00dev) ||
72 !rt2x00_rt(rt2x00dev, RT2872))
73 return false;
74
75 /* we know for sure that these rf chipsets are used on rt305x boards */
76 if (rt2x00_rf(rt2x00dev, RF3020) ||
77 rt2x00_rf(rt2x00dev, RF3021) ||
78 rt2x00_rf(rt2x00dev, RF3022))
79 return true;
80
81 NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
82 return false;
83}
84
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010085static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
86 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010087{
88 u32 reg;
89
90 mutex_lock(&rt2x00dev->csr_mutex);
91
92 /*
93 * Wait until the BBP becomes available, afterwards we
94 * can safely write the new data into the register.
95 */
96 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
97 reg = 0;
98 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
99 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100103
104 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
105 }
106
107 mutex_unlock(&rt2x00dev->csr_mutex);
108}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100109
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100110static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
111 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100112{
113 u32 reg;
114
115 mutex_lock(&rt2x00dev->csr_mutex);
116
117 /*
118 * Wait until the BBP becomes available, afterwards we
119 * can safely write the read request into the register.
120 * After the data has been written, we wait until hardware
121 * returns the correct value, if at any time the register
122 * doesn't become available in time, reg will be 0xffffffff
123 * which means we return 0xff to the caller.
124 */
125 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
126 reg = 0;
127 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
128 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100131
132 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
133
134 WAIT_FOR_BBP(rt2x00dev, &reg);
135 }
136
137 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
138
139 mutex_unlock(&rt2x00dev->csr_mutex);
140}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100141
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100142static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
143 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100144{
145 u32 reg;
146
147 mutex_lock(&rt2x00dev->csr_mutex);
148
149 /*
150 * Wait until the RFCSR becomes available, afterwards we
151 * can safely write the new data into the register.
152 */
153 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
154 reg = 0;
155 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
156 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
157 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
159
160 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
161 }
162
163 mutex_unlock(&rt2x00dev->csr_mutex);
164}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100165
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100166static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
167 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100168{
169 u32 reg;
170
171 mutex_lock(&rt2x00dev->csr_mutex);
172
173 /*
174 * Wait until the RFCSR becomes available, afterwards we
175 * can safely write the read request into the register.
176 * After the data has been written, we wait until hardware
177 * returns the correct value, if at any time the register
178 * doesn't become available in time, reg will be 0xffffffff
179 * which means we return 0xff to the caller.
180 */
181 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
182 reg = 0;
183 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
184 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
185 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
186
187 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
188
189 WAIT_FOR_RFCSR(rt2x00dev, &reg);
190 }
191
192 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
193
194 mutex_unlock(&rt2x00dev->csr_mutex);
195}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100196
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100197static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
198 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100199{
200 u32 reg;
201
202 mutex_lock(&rt2x00dev->csr_mutex);
203
204 /*
205 * Wait until the RF becomes available, afterwards we
206 * can safely write the new data into the register.
207 */
208 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
209 reg = 0;
210 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
211 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
214
215 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
216 rt2x00_rf_write(rt2x00dev, word, value);
217 }
218
219 mutex_unlock(&rt2x00dev->csr_mutex);
220}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100221
222void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
223 const u8 command, const u8 token,
224 const u8 arg0, const u8 arg1)
225{
226 u32 reg;
227
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100228 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100229 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100230 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100231 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100232 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100233
234 mutex_lock(&rt2x00dev->csr_mutex);
235
236 /*
237 * Wait until the MCU becomes available, afterwards we
238 * can safely write the new data into the register.
239 */
240 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
241 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
242 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
243 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
244 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
245 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
246
247 reg = 0;
248 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
249 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
250 }
251
252 mutex_unlock(&rt2x00dev->csr_mutex);
253}
254EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100255
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100256int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
257{
258 unsigned int i;
259 u32 reg;
260
261 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
262 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
263 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
264 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
265 return 0;
266
267 msleep(1);
268 }
269
270 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
271 return -EACCES;
272}
273EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
274
Gertjan van Wingerde0b8004a2010-06-03 10:51:45 +0200275void rt2800_write_txwi(__le32 *txwi, struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200276{
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200277 u32 word;
278
279 /*
280 * Initialize TX Info descriptor
281 */
282 rt2x00_desc_read(txwi, 0, &word);
283 rt2x00_set_field32(&word, TXWI_W0_FRAG,
284 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
285 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
286 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
287 rt2x00_set_field32(&word, TXWI_W0_TS,
288 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
289 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
290 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
291 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
292 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
293 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
294 rt2x00_set_field32(&word, TXWI_W0_BW,
295 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
296 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
297 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
298 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
299 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
300 rt2x00_desc_write(txwi, 0, word);
301
302 rt2x00_desc_read(txwi, 1, &word);
303 rt2x00_set_field32(&word, TXWI_W1_ACK,
304 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
305 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
306 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
307 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
308 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
309 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
310 txdesc->key_idx : 0xff);
311 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
312 txdesc->length);
313 rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
314 rt2x00_desc_write(txwi, 1, word);
315
316 /*
317 * Always write 0 to IV/EIV fields, hardware will insert the IV
318 * from the IVEIV register when TXD_W3_WIV is set to 0.
319 * When TXD_W3_WIV is set to 1 it will use the IV data
320 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
321 * crypto entry in the registers should be used to encrypt the frame.
322 */
323 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
324 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
325}
326EXPORT_SYMBOL_GPL(rt2800_write_txwi);
327
Ivo van Doorn74861922010-07-11 12:23:50 +0200328static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200329{
Ivo van Doorn74861922010-07-11 12:23:50 +0200330 int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
331 int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
332 int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
333 u16 eeprom;
334 u8 offset0;
335 u8 offset1;
336 u8 offset2;
337
338 if (rt2x00dev->rx_status.band == IEEE80211_BAND_2GHZ) {
339 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
340 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
341 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
342 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
343 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
344 } else {
345 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
346 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
347 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
348 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
349 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
350 }
351
352 /*
353 * Convert the value from the descriptor into the RSSI value
354 * If the value in the descriptor is 0, it is considered invalid
355 * and the default (extremely low) rssi value is assumed
356 */
357 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
358 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
359 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
360
361 /*
362 * mac80211 only accepts a single RSSI value. Calculating the
363 * average doesn't deliver a fair answer either since -60:-60 would
364 * be considered equally good as -50:-70 while the second is the one
365 * which gives less energy...
366 */
367 rssi0 = max(rssi0, rssi1);
368 return max(rssi0, rssi2);
369}
370
371void rt2800_process_rxwi(struct queue_entry *entry,
372 struct rxdone_entry_desc *rxdesc)
373{
374 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200375 u32 word;
376
377 rt2x00_desc_read(rxwi, 0, &word);
378
379 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
380 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
381
382 rt2x00_desc_read(rxwi, 1, &word);
383
384 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
385 rxdesc->flags |= RX_FLAG_SHORT_GI;
386
387 if (rt2x00_get_field32(word, RXWI_W1_BW))
388 rxdesc->flags |= RX_FLAG_40MHZ;
389
390 /*
391 * Detect RX rate, always use MCS as signal type.
392 */
393 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
394 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
395 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
396
397 /*
398 * Mask of 0x8 bit to remove the short preamble flag.
399 */
400 if (rxdesc->rate_mode == RATE_MODE_CCK)
401 rxdesc->signal &= ~0x8;
402
403 rt2x00_desc_read(rxwi, 2, &word);
404
Ivo van Doorn74861922010-07-11 12:23:50 +0200405 /*
406 * Convert descriptor AGC value to RSSI value.
407 */
408 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200409
410 /*
411 * Remove RXWI descriptor from start of buffer.
412 */
Ivo van Doorn74861922010-07-11 12:23:50 +0200413 skb_pull(entry->skb, RXWI_DESC_SIZE);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200414}
415EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
416
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200417void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
418{
419 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
420 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
421 unsigned int beacon_base;
422 u32 reg;
423
424 /*
425 * Disable beaconing while we are reloading the beacon data,
426 * otherwise we might be sending out invalid data.
427 */
428 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
429 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
430 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
431
432 /*
433 * Add space for the TXWI in front of the skb.
434 */
435 skb_push(entry->skb, TXWI_DESC_SIZE);
436 memset(entry->skb, 0, TXWI_DESC_SIZE);
437
438 /*
439 * Register descriptor details in skb frame descriptor.
440 */
441 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
442 skbdesc->desc = entry->skb->data;
443 skbdesc->desc_len = TXWI_DESC_SIZE;
444
445 /*
446 * Add the TXWI for the beacon to the skb.
447 */
448 rt2800_write_txwi((__le32 *)entry->skb->data, txdesc);
449
450 /*
451 * Dump beacon to userspace through debugfs.
452 */
453 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
454
455 /*
456 * Write entire beacon with TXWI to register.
457 */
458 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
459 rt2800_register_multiwrite(rt2x00dev, beacon_base,
460 entry->skb->data, entry->skb->len);
461
462 /*
463 * Enable beaconing again.
464 */
465 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
466 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
467 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
468 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
469
470 /*
471 * Clean up beacon skb.
472 */
473 dev_kfree_skb_any(entry->skb);
474 entry->skb = NULL;
475}
Ivo van Doorn50e888e2010-07-11 12:26:12 +0200476EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200477
Helmut Schaafdb87252010-06-29 21:48:06 +0200478static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
479 unsigned int beacon_base)
480{
481 int i;
482
483 /*
484 * For the Beacon base registers we only need to clear
485 * the whole TXWI which (when set to 0) will invalidate
486 * the entire beacon.
487 */
488 for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
489 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
490}
491
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100492#ifdef CONFIG_RT2X00_LIB_DEBUGFS
493const struct rt2x00debug rt2800_rt2x00debug = {
494 .owner = THIS_MODULE,
495 .csr = {
496 .read = rt2800_register_read,
497 .write = rt2800_register_write,
498 .flags = RT2X00DEBUGFS_OFFSET,
499 .word_base = CSR_REG_BASE,
500 .word_size = sizeof(u32),
501 .word_count = CSR_REG_SIZE / sizeof(u32),
502 },
503 .eeprom = {
504 .read = rt2x00_eeprom_read,
505 .write = rt2x00_eeprom_write,
506 .word_base = EEPROM_BASE,
507 .word_size = sizeof(u16),
508 .word_count = EEPROM_SIZE / sizeof(u16),
509 },
510 .bbp = {
511 .read = rt2800_bbp_read,
512 .write = rt2800_bbp_write,
513 .word_base = BBP_BASE,
514 .word_size = sizeof(u8),
515 .word_count = BBP_SIZE / sizeof(u8),
516 },
517 .rf = {
518 .read = rt2x00_rf_read,
519 .write = rt2800_rf_write,
520 .word_base = RF_BASE,
521 .word_size = sizeof(u32),
522 .word_count = RF_SIZE / sizeof(u32),
523 },
524};
525EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
526#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
527
528int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
529{
530 u32 reg;
531
532 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
533 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
534}
535EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
536
537#ifdef CONFIG_RT2X00_LIB_LEDS
538static void rt2800_brightness_set(struct led_classdev *led_cdev,
539 enum led_brightness brightness)
540{
541 struct rt2x00_led *led =
542 container_of(led_cdev, struct rt2x00_led, led_dev);
543 unsigned int enabled = brightness != LED_OFF;
544 unsigned int bg_mode =
545 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
546 unsigned int polarity =
547 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
548 EEPROM_FREQ_LED_POLARITY);
549 unsigned int ledmode =
550 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
551 EEPROM_FREQ_LED_MODE);
552
553 if (led->type == LED_TYPE_RADIO) {
554 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
555 enabled ? 0x20 : 0);
556 } else if (led->type == LED_TYPE_ASSOC) {
557 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
558 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
559 } else if (led->type == LED_TYPE_QUALITY) {
560 /*
561 * The brightness is divided into 6 levels (0 - 5),
562 * The specs tell us the following levels:
563 * 0, 1 ,3, 7, 15, 31
564 * to determine the level in a simple way we can simply
565 * work with bitshifting:
566 * (1 << level) - 1
567 */
568 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
569 (1 << brightness / (LED_FULL / 6)) - 1,
570 polarity);
571 }
572}
573
574static int rt2800_blink_set(struct led_classdev *led_cdev,
575 unsigned long *delay_on, unsigned long *delay_off)
576{
577 struct rt2x00_led *led =
578 container_of(led_cdev, struct rt2x00_led, led_dev);
579 u32 reg;
580
581 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
582 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
583 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100584 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
585
586 return 0;
587}
588
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +0100589static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100590 struct rt2x00_led *led, enum led_type type)
591{
592 led->rt2x00dev = rt2x00dev;
593 led->type = type;
594 led->led_dev.brightness_set = rt2800_brightness_set;
595 led->led_dev.blink_set = rt2800_blink_set;
596 led->flags = LED_INITIALIZED;
597}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100598#endif /* CONFIG_RT2X00_LIB_LEDS */
599
600/*
601 * Configuration handlers.
602 */
603static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
604 struct rt2x00lib_crypto *crypto,
605 struct ieee80211_key_conf *key)
606{
607 struct mac_wcid_entry wcid_entry;
608 struct mac_iveiv_entry iveiv_entry;
609 u32 offset;
610 u32 reg;
611
612 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
613
Ivo van Doorne4a0ab32010-06-14 22:14:19 +0200614 if (crypto->cmd == SET_KEY) {
615 rt2800_register_read(rt2x00dev, offset, &reg);
616 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
617 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
618 /*
619 * Both the cipher as the BSS Idx numbers are split in a main
620 * value of 3 bits, and a extended field for adding one additional
621 * bit to the value.
622 */
623 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
624 (crypto->cipher & 0x7));
625 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
626 (crypto->cipher & 0x8) >> 3);
627 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
628 (crypto->bssidx & 0x7));
629 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
630 (crypto->bssidx & 0x8) >> 3);
631 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
632 rt2800_register_write(rt2x00dev, offset, reg);
633 } else {
634 rt2800_register_write(rt2x00dev, offset, 0);
635 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100636
637 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
638
639 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
640 if ((crypto->cipher == CIPHER_TKIP) ||
641 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
642 (crypto->cipher == CIPHER_AES))
643 iveiv_entry.iv[3] |= 0x20;
644 iveiv_entry.iv[3] |= key->keyidx << 6;
645 rt2800_register_multiwrite(rt2x00dev, offset,
646 &iveiv_entry, sizeof(iveiv_entry));
647
648 offset = MAC_WCID_ENTRY(key->hw_key_idx);
649
650 memset(&wcid_entry, 0, sizeof(wcid_entry));
651 if (crypto->cmd == SET_KEY)
652 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
653 rt2800_register_multiwrite(rt2x00dev, offset,
654 &wcid_entry, sizeof(wcid_entry));
655}
656
657int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
658 struct rt2x00lib_crypto *crypto,
659 struct ieee80211_key_conf *key)
660{
661 struct hw_key_entry key_entry;
662 struct rt2x00_field32 field;
663 u32 offset;
664 u32 reg;
665
666 if (crypto->cmd == SET_KEY) {
667 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
668
669 memcpy(key_entry.key, crypto->key,
670 sizeof(key_entry.key));
671 memcpy(key_entry.tx_mic, crypto->tx_mic,
672 sizeof(key_entry.tx_mic));
673 memcpy(key_entry.rx_mic, crypto->rx_mic,
674 sizeof(key_entry.rx_mic));
675
676 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
677 rt2800_register_multiwrite(rt2x00dev, offset,
678 &key_entry, sizeof(key_entry));
679 }
680
681 /*
682 * The cipher types are stored over multiple registers
683 * starting with SHARED_KEY_MODE_BASE each word will have
684 * 32 bits and contains the cipher types for 2 bssidx each.
685 * Using the correct defines correctly will cause overhead,
686 * so just calculate the correct offset.
687 */
688 field.bit_offset = 4 * (key->hw_key_idx % 8);
689 field.bit_mask = 0x7 << field.bit_offset;
690
691 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
692
693 rt2800_register_read(rt2x00dev, offset, &reg);
694 rt2x00_set_field32(&reg, field,
695 (crypto->cmd == SET_KEY) * crypto->cipher);
696 rt2800_register_write(rt2x00dev, offset, reg);
697
698 /*
699 * Update WCID information
700 */
701 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
702
703 return 0;
704}
705EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
706
707int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
708 struct rt2x00lib_crypto *crypto,
709 struct ieee80211_key_conf *key)
710{
711 struct hw_key_entry key_entry;
712 u32 offset;
713
714 if (crypto->cmd == SET_KEY) {
715 /*
716 * 1 pairwise key is possible per AID, this means that the AID
717 * equals our hw_key_idx. Make sure the WCID starts _after_ the
718 * last possible shared key entry.
719 */
720 if (crypto->aid > (256 - 32))
721 return -ENOSPC;
722
723 key->hw_key_idx = 32 + crypto->aid;
724
725 memcpy(key_entry.key, crypto->key,
726 sizeof(key_entry.key));
727 memcpy(key_entry.tx_mic, crypto->tx_mic,
728 sizeof(key_entry.tx_mic));
729 memcpy(key_entry.rx_mic, crypto->rx_mic,
730 sizeof(key_entry.rx_mic));
731
732 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
733 rt2800_register_multiwrite(rt2x00dev, offset,
734 &key_entry, sizeof(key_entry));
735 }
736
737 /*
738 * Update WCID information
739 */
740 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
741
742 return 0;
743}
744EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
745
746void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
747 const unsigned int filter_flags)
748{
749 u32 reg;
750
751 /*
752 * Start configuration steps.
753 * Note that the version error will always be dropped
754 * and broadcast frames will always be accepted since
755 * there is no filter for it at this time.
756 */
757 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
758 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
759 !(filter_flags & FIF_FCSFAIL));
760 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
761 !(filter_flags & FIF_PLCPFAIL));
762 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
763 !(filter_flags & FIF_PROMISC_IN_BSS));
764 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
765 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
766 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
767 !(filter_flags & FIF_ALLMULTI));
768 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
769 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
770 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
771 !(filter_flags & FIF_CONTROL));
772 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
773 !(filter_flags & FIF_CONTROL));
774 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
775 !(filter_flags & FIF_CONTROL));
776 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
777 !(filter_flags & FIF_CONTROL));
778 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
779 !(filter_flags & FIF_CONTROL));
780 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
781 !(filter_flags & FIF_PSPOLL));
782 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
783 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
784 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
785 !(filter_flags & FIF_CONTROL));
786 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
787}
788EXPORT_SYMBOL_GPL(rt2800_config_filter);
789
790void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
791 struct rt2x00intf_conf *conf, const unsigned int flags)
792{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100793 u32 reg;
794
795 if (flags & CONFIG_UPDATE_TYPE) {
796 /*
797 * Clear current synchronisation setup.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100798 */
Helmut Schaafdb87252010-06-29 21:48:06 +0200799 rt2800_clear_beacon(rt2x00dev,
800 HW_BEACON_OFFSET(intf->beacon->entry_idx));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100801 /*
802 * Enable synchronisation.
803 */
804 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
805 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
806 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Josef Bacik6a62e5ef2009-11-15 21:33:18 -0500807 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
808 (conf->sync == TSF_SYNC_BEACON));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100809 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
810 }
811
812 if (flags & CONFIG_UPDATE_MAC) {
813 reg = le32_to_cpu(conf->mac[1]);
814 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
815 conf->mac[1] = cpu_to_le32(reg);
816
817 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
818 conf->mac, sizeof(conf->mac));
819 }
820
821 if (flags & CONFIG_UPDATE_BSSID) {
822 reg = le32_to_cpu(conf->bssid[1]);
Ivo van Doornd440cb92010-06-29 21:45:31 +0200823 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
824 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100825 conf->bssid[1] = cpu_to_le32(reg);
826
827 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
828 conf->bssid, sizeof(conf->bssid));
829 }
830}
831EXPORT_SYMBOL_GPL(rt2800_config_intf);
832
833void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
834{
835 u32 reg;
836
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100837 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
838 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
839 !!erp->short_preamble);
840 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
841 !!erp->short_preamble);
842 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
843
844 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
845 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
846 erp->cts_protection ? 2 : 0);
847 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
848
849 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
850 erp->basic_rates);
851 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
852
853 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
854 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100855 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
856
857 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100858 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100859 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
860
861 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
862 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
863 erp->beacon_int * 16);
864 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
865}
866EXPORT_SYMBOL_GPL(rt2800_config_erp);
867
868void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
869{
870 u8 r1;
871 u8 r3;
872
873 rt2800_bbp_read(rt2x00dev, 1, &r1);
874 rt2800_bbp_read(rt2x00dev, 3, &r3);
875
876 /*
877 * Configure the TX antenna.
878 */
879 switch ((int)ant->tx) {
880 case 1:
881 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100882 break;
883 case 2:
884 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
885 break;
886 case 3:
Ivo van Doorne22557f2010-06-29 21:49:05 +0200887 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100888 break;
889 }
890
891 /*
892 * Configure the RX antenna.
893 */
894 switch ((int)ant->rx) {
895 case 1:
896 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
897 break;
898 case 2:
899 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
900 break;
901 case 3:
902 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
903 break;
904 }
905
906 rt2800_bbp_write(rt2x00dev, 3, r3);
907 rt2800_bbp_write(rt2x00dev, 1, r1);
908}
909EXPORT_SYMBOL_GPL(rt2800_config_ant);
910
911static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
912 struct rt2x00lib_conf *libconf)
913{
914 u16 eeprom;
915 short lna_gain;
916
917 if (libconf->rf.channel <= 14) {
918 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
919 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
920 } else if (libconf->rf.channel <= 64) {
921 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
922 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
923 } else if (libconf->rf.channel <= 128) {
924 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
925 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
926 } else {
927 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
928 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
929 }
930
931 rt2x00dev->lna_gain = lna_gain;
932}
933
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +0200934static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
935 struct ieee80211_conf *conf,
936 struct rf_channel *rf,
937 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100938{
939 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
940
941 if (rt2x00dev->default_ant.tx == 1)
942 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
943
944 if (rt2x00dev->default_ant.rx == 1) {
945 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
946 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
947 } else if (rt2x00dev->default_ant.rx == 2)
948 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
949
950 if (rf->channel > 14) {
951 /*
952 * When TX power is below 0, we should increase it by 7 to
953 * make it a positive value (Minumum value is -7).
954 * However this means that values between 0 and 7 have
955 * double meaning, and we should set a 7DBm boost flag.
956 */
957 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
958 (info->tx_power1 >= 0));
959
960 if (info->tx_power1 < 0)
961 info->tx_power1 += 7;
962
963 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
964 TXPOWER_A_TO_DEV(info->tx_power1));
965
966 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
967 (info->tx_power2 >= 0));
968
969 if (info->tx_power2 < 0)
970 info->tx_power2 += 7;
971
972 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
973 TXPOWER_A_TO_DEV(info->tx_power2));
974 } else {
975 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
976 TXPOWER_G_TO_DEV(info->tx_power1));
977 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
978 TXPOWER_G_TO_DEV(info->tx_power2));
979 }
980
981 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
982
983 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
984 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
985 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
986 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
987
988 udelay(200);
989
990 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
991 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
992 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
993 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
994
995 udelay(200);
996
997 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
998 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
999 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1000 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1001}
1002
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001003static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1004 struct ieee80211_conf *conf,
1005 struct rf_channel *rf,
1006 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001007{
1008 u8 rfcsr;
1009
1010 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Gertjan van Wingerde41a26172009-11-09 22:59:04 +01001011 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001012
1013 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001014 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001015 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1016
1017 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
1018 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
1019 TXPOWER_G_TO_DEV(info->tx_power1));
1020 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1021
Helmut Schaa5a673962010-04-23 15:54:43 +02001022 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
1023 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
1024 TXPOWER_G_TO_DEV(info->tx_power2));
1025 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1026
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001027 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1028 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1029 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1030
1031 rt2800_rfcsr_write(rt2x00dev, 24,
1032 rt2x00dev->calibration[conf_is_ht40(conf)]);
1033
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001034 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001035 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001036 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001037}
1038
1039static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
1040 struct ieee80211_conf *conf,
1041 struct rf_channel *rf,
1042 struct channel_info *info)
1043{
1044 u32 reg;
1045 unsigned int tx_pin;
1046 u8 bbp;
1047
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001048 if (rt2x00_rf(rt2x00dev, RF2020) ||
1049 rt2x00_rf(rt2x00dev, RF3020) ||
1050 rt2x00_rf(rt2x00dev, RF3021) ||
1051 rt2x00_rf(rt2x00dev, RF3022))
1052 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerdefa6f6322009-11-09 22:59:58 +01001053 else
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001054 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001055
1056 /*
1057 * Change BBP settings
1058 */
1059 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
1060 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
1061 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
1062 rt2800_bbp_write(rt2x00dev, 86, 0);
1063
1064 if (rf->channel <= 14) {
1065 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
1066 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1067 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1068 } else {
1069 rt2800_bbp_write(rt2x00dev, 82, 0x84);
1070 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1071 }
1072 } else {
1073 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
1074
1075 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
1076 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1077 else
1078 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1079 }
1080
1081 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001082 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001083 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
1084 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
1085 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
1086
1087 tx_pin = 0;
1088
1089 /* Turn on unused PA or LNA when not using 1T or 1R */
1090 if (rt2x00dev->default_ant.tx != 1) {
1091 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
1092 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
1093 }
1094
1095 /* Turn on unused PA or LNA when not using 1T or 1R */
1096 if (rt2x00dev->default_ant.rx != 1) {
1097 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
1098 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
1099 }
1100
1101 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
1102 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
1103 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
1104 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
1105 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
1106 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
1107
1108 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
1109
1110 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1111 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
1112 rt2800_bbp_write(rt2x00dev, 4, bbp);
1113
1114 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001115 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001116 rt2800_bbp_write(rt2x00dev, 3, bbp);
1117
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001118 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001119 if (conf_is_ht40(conf)) {
1120 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
1121 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1122 rt2800_bbp_write(rt2x00dev, 73, 0x16);
1123 } else {
1124 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1125 rt2800_bbp_write(rt2x00dev, 70, 0x08);
1126 rt2800_bbp_write(rt2x00dev, 73, 0x11);
1127 }
1128 }
1129
1130 msleep(1);
1131}
1132
1133static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
Helmut Schaa5e846002010-07-11 12:23:09 +02001134 const int max_txpower)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001135{
Helmut Schaa5e846002010-07-11 12:23:09 +02001136 u8 txpower;
1137 u8 max_value = (u8)max_txpower;
1138 u16 eeprom;
1139 int i;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001140 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001141 u8 r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02001142 u32 offset;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001143
Helmut Schaa5e846002010-07-11 12:23:09 +02001144 /*
1145 * set to normal tx power mode: +/- 0dBm
1146 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001147 rt2800_bbp_read(rt2x00dev, 1, &r1);
Helmut Schaaa3f84ca2010-06-14 22:11:32 +02001148 rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001149 rt2800_bbp_write(rt2x00dev, 1, r1);
1150
Helmut Schaa5e846002010-07-11 12:23:09 +02001151 /*
1152 * The eeprom contains the tx power values for each rate. These
1153 * values map to 100% tx power. Each 16bit word contains four tx
1154 * power values and the order is the same as used in the TX_PWR_CFG
1155 * registers.
1156 */
1157 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001158
Helmut Schaa5e846002010-07-11 12:23:09 +02001159 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
1160 /* just to be safe */
1161 if (offset > TX_PWR_CFG_4)
1162 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001163
Helmut Schaa5e846002010-07-11 12:23:09 +02001164 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001165
Helmut Schaa5e846002010-07-11 12:23:09 +02001166 /* read the next four txpower values */
1167 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
1168 &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001169
Helmut Schaa5e846002010-07-11 12:23:09 +02001170 /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
1171 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
1172 * TX_PWR_CFG_4: unknown */
1173 txpower = rt2x00_get_field16(eeprom,
1174 EEPROM_TXPOWER_BYRATE_RATE0);
1175 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
1176 min(txpower, max_value));
1177
1178 /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
1179 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
1180 * TX_PWR_CFG_4: unknown */
1181 txpower = rt2x00_get_field16(eeprom,
1182 EEPROM_TXPOWER_BYRATE_RATE1);
1183 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
1184 min(txpower, max_value));
1185
1186 /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
1187 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
1188 * TX_PWR_CFG_4: unknown */
1189 txpower = rt2x00_get_field16(eeprom,
1190 EEPROM_TXPOWER_BYRATE_RATE2);
1191 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
1192 min(txpower, max_value));
1193
1194 /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
1195 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
1196 * TX_PWR_CFG_4: unknown */
1197 txpower = rt2x00_get_field16(eeprom,
1198 EEPROM_TXPOWER_BYRATE_RATE3);
1199 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
1200 min(txpower, max_value));
1201
1202 /* read the next four txpower values */
1203 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
1204 &eeprom);
1205
1206 /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
1207 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
1208 * TX_PWR_CFG_4: unknown */
1209 txpower = rt2x00_get_field16(eeprom,
1210 EEPROM_TXPOWER_BYRATE_RATE0);
1211 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
1212 min(txpower, max_value));
1213
1214 /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
1215 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
1216 * TX_PWR_CFG_4: unknown */
1217 txpower = rt2x00_get_field16(eeprom,
1218 EEPROM_TXPOWER_BYRATE_RATE1);
1219 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
1220 min(txpower, max_value));
1221
1222 /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
1223 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
1224 * TX_PWR_CFG_4: unknown */
1225 txpower = rt2x00_get_field16(eeprom,
1226 EEPROM_TXPOWER_BYRATE_RATE2);
1227 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
1228 min(txpower, max_value));
1229
1230 /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
1231 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
1232 * TX_PWR_CFG_4: unknown */
1233 txpower = rt2x00_get_field16(eeprom,
1234 EEPROM_TXPOWER_BYRATE_RATE3);
1235 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
1236 min(txpower, max_value));
1237
1238 rt2800_register_write(rt2x00dev, offset, reg);
1239
1240 /* next TX_PWR_CFG register */
1241 offset += 4;
1242 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001243}
1244
1245static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1246 struct rt2x00lib_conf *libconf)
1247{
1248 u32 reg;
1249
1250 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1251 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1252 libconf->conf->short_frame_max_tx_count);
1253 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1254 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001255 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1256}
1257
1258static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
1259 struct rt2x00lib_conf *libconf)
1260{
1261 enum dev_state state =
1262 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1263 STATE_SLEEP : STATE_AWAKE;
1264 u32 reg;
1265
1266 if (state == STATE_SLEEP) {
1267 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
1268
1269 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1270 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1271 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1272 libconf->conf->listen_interval - 1);
1273 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
1274 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
1275
1276 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1277 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001278 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1279 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1280 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1281 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
1282 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02001283
1284 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001285 }
1286}
1287
1288void rt2800_config(struct rt2x00_dev *rt2x00dev,
1289 struct rt2x00lib_conf *libconf,
1290 const unsigned int flags)
1291{
1292 /* Always recalculate LNA gain before changing configuration */
1293 rt2800_config_lna_gain(rt2x00dev, libconf);
1294
1295 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1296 rt2800_config_channel(rt2x00dev, libconf->conf,
1297 &libconf->rf, &libconf->channel);
1298 if (flags & IEEE80211_CONF_CHANGE_POWER)
1299 rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
1300 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1301 rt2800_config_retry_limit(rt2x00dev, libconf);
1302 if (flags & IEEE80211_CONF_CHANGE_PS)
1303 rt2800_config_ps(rt2x00dev, libconf);
1304}
1305EXPORT_SYMBOL_GPL(rt2800_config);
1306
1307/*
1308 * Link tuning
1309 */
1310void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1311{
1312 u32 reg;
1313
1314 /*
1315 * Update FCS error count from register.
1316 */
1317 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1318 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1319}
1320EXPORT_SYMBOL_GPL(rt2800_link_stats);
1321
1322static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1323{
1324 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001325 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001326 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001327 rt2x00_rt(rt2x00dev, RT3090) ||
1328 rt2x00_rt(rt2x00dev, RT3390))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001329 return 0x1c + (2 * rt2x00dev->lna_gain);
1330 else
1331 return 0x2e + rt2x00dev->lna_gain;
1332 }
1333
1334 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1335 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1336 else
1337 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1338}
1339
1340static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
1341 struct link_qual *qual, u8 vgc_level)
1342{
1343 if (qual->vgc_level != vgc_level) {
1344 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
1345 qual->vgc_level = vgc_level;
1346 qual->vgc_level_reg = vgc_level;
1347 }
1348}
1349
1350void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1351{
1352 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
1353}
1354EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
1355
1356void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
1357 const u32 count)
1358{
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001359 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001360 return;
1361
1362 /*
1363 * When RSSI is better then -80 increase VGC level with 0x10
1364 */
1365 rt2800_set_vgc(rt2x00dev, qual,
1366 rt2800_get_default_vgc(rt2x00dev) +
1367 ((qual->rssi > -80) * 0x10));
1368}
1369EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001370
1371/*
1372 * Initialization functions.
1373 */
1374int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
1375{
1376 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001377 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001378 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001379 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001380
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001381 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1382 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1383 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1384 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1385 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1386 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
1387 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1388
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001389 ret = rt2800_drv_init_registers(rt2x00dev);
1390 if (ret)
1391 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001392
1393 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
1394 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1395 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1396 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1397 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
1398 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
1399
1400 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
1401 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1402 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1403 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1404 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
1405 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
1406
1407 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1408 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1409
1410 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1411
1412 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1413 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1414 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1415 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1416 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1417 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1418 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
1419 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1420
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001421 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
1422
1423 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1424 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
1425 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
1426 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1427
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001428 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001429 rt2x00_rt(rt2x00dev, RT3090) ||
1430 rt2x00_rt(rt2x00dev, RT3390)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001431 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1432 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001433 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001434 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1435 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001436 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1437 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
1438 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1439 0x0000002c);
1440 else
1441 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1442 0x0000000f);
1443 } else {
1444 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1445 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001446 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001447 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001448
1449 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
1450 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1451 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
1452 } else {
1453 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1454 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1455 }
Helmut Schaac295a812010-06-03 10:52:13 +02001456 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1457 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1458 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1459 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001460 } else {
1461 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1462 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1463 }
1464
1465 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
1466 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1467 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1468 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1469 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1470 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1471 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1472 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1473 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
1474 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
1475
1476 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
1477 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001478 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001479 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
1480 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
1481
1482 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
1483 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001484 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001485 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001486 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001487 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1488 else
1489 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1490 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1491 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
1492 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
1493
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001494 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1495 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
1496 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
1497 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
1498 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
1499 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
1500 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
1501 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
1502 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1503
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001504 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
1505
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001506 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1507 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
1508 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
1509 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1510 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1511 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1512 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
1513 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1514
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001515 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1516 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001517 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001518 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1519 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001520 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001521 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1522 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
1523 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1524
1525 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001526 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001527 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1528 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1529 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1530 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1531 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001532 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001533 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001534 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1535 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001536 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
1537
1538 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001539 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001540 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1541 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1542 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1543 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1544 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001545 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001546 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001547 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1548 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001549 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1550
1551 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1552 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1553 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1554 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1555 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1556 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1557 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1558 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1559 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1560 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001561 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001562 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1563
1564 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1565 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001566 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
1567 !rt2x00_is_usb(rt2x00dev));
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001568 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1569 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1570 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1571 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1572 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1573 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1574 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001575 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001576 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1577
1578 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1579 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1580 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1581 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1582 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1583 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1584 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1585 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1586 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1587 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001588 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001589 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1590
1591 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1592 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1593 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1594 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1595 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1596 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1597 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1598 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1599 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1600 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001601 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001602 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1603
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001604 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001605 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
1606
1607 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1608 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1609 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1610 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1611 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1612 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
1613 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
1614 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
1615 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
1616 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
1617 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1618 }
1619
1620 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1621 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
1622
1623 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
1624 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1625 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1626 IEEE80211_MAX_RTS_THRESHOLD);
1627 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
1628 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
1629
1630 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001631
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02001632 /*
1633 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
1634 * time should be set to 16. However, the original Ralink driver uses
1635 * 16 for both and indeed using a value of 10 for CCK SIFS results in
1636 * connection problems with 11g + CTS protection. Hence, use the same
1637 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
1638 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001639 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02001640 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
1641 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001642 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
1643 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
1644 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
1645 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1646
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001647 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
1648
1649 /*
1650 * ASIC will keep garbage value after boot, clear encryption keys.
1651 */
1652 for (i = 0; i < 4; i++)
1653 rt2800_register_write(rt2x00dev,
1654 SHARED_KEY_MODE_ENTRY(i), 0);
1655
1656 for (i = 0; i < 256; i++) {
1657 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
1658 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
1659 wcid, sizeof(wcid));
1660
1661 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1662 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
1663 }
1664
1665 /*
1666 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001667 */
Helmut Schaafdb87252010-06-29 21:48:06 +02001668 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
1669 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
1670 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
1671 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
1672 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
1673 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
1674 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
1675 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001676
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001677 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02001678 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
1679 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
1680 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001681 }
1682
1683 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
1684 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1685 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1686 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1687 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1688 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1689 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1690 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1691 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
1692 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
1693
1694 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
1695 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1696 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1697 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1698 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1699 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1700 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1701 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1702 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
1703 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
1704
1705 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
1706 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1707 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1708 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1709 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1710 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1711 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1712 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1713 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
1714 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
1715
1716 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
1717 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1718 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1719 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1720 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
1721 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
1722
1723 /*
1724 * We must clear the error counters.
1725 * These registers are cleared on read,
1726 * so we may pass a useless variable to store the value.
1727 */
1728 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1729 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1730 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1731 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1732 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1733 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
1734
1735 return 0;
1736}
1737EXPORT_SYMBOL_GPL(rt2800_init_registers);
1738
1739static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1740{
1741 unsigned int i;
1742 u32 reg;
1743
1744 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1745 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
1746 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1747 return 0;
1748
1749 udelay(REGISTER_BUSY_DELAY);
1750 }
1751
1752 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1753 return -EACCES;
1754}
1755
1756static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1757{
1758 unsigned int i;
1759 u8 value;
1760
1761 /*
1762 * BBP was enabled after firmware was loaded,
1763 * but we need to reactivate it now.
1764 */
1765 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1766 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
1767 msleep(1);
1768
1769 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1770 rt2800_bbp_read(rt2x00dev, 0, &value);
1771 if ((value != 0xff) && (value != 0x00))
1772 return 0;
1773 udelay(REGISTER_BUSY_DELAY);
1774 }
1775
1776 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1777 return -EACCES;
1778}
1779
1780int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
1781{
1782 unsigned int i;
1783 u16 eeprom;
1784 u8 reg_id;
1785 u8 value;
1786
1787 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
1788 rt2800_wait_bbp_ready(rt2x00dev)))
1789 return -EACCES;
1790
Helmut Schaabaff8002010-04-28 09:58:59 +02001791 if (rt2800_is_305x_soc(rt2x00dev))
1792 rt2800_bbp_write(rt2x00dev, 31, 0x08);
1793
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001794 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1795 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001796
1797 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
1798 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1799 rt2800_bbp_write(rt2x00dev, 73, 0x12);
1800 } else {
1801 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1802 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1803 }
1804
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001805 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001806
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001807 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001808 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001809 rt2x00_rt(rt2x00dev, RT3090) ||
1810 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001811 rt2800_bbp_write(rt2x00dev, 79, 0x13);
1812 rt2800_bbp_write(rt2x00dev, 80, 0x05);
1813 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Helmut Schaabaff8002010-04-28 09:58:59 +02001814 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1815 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
1816 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001817 } else {
1818 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1819 }
1820
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001821 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1822 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001823
Gertjan van Wingerde5ed8f452010-06-03 10:51:57 +02001824 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001825 rt2800_bbp_write(rt2x00dev, 84, 0x19);
1826 else
1827 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1828
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001829 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1830 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1831 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001832
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001833 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001834 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001835 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02001836 rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
1837 rt2800_is_305x_soc(rt2x00dev))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001838 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
1839 else
1840 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1841
Helmut Schaabaff8002010-04-28 09:58:59 +02001842 if (rt2800_is_305x_soc(rt2x00dev))
1843 rt2800_bbp_write(rt2x00dev, 105, 0x01);
1844 else
1845 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001846 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001847
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001848 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001849 rt2x00_rt(rt2x00dev, RT3090) ||
1850 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001851 rt2800_bbp_read(rt2x00dev, 138, &value);
1852
1853 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1854 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
1855 value |= 0x20;
1856 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
1857 value &= ~0x02;
1858
1859 rt2800_bbp_write(rt2x00dev, 138, value);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001860 }
1861
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001862
1863 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1864 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1865
1866 if (eeprom != 0xffff && eeprom != 0x0000) {
1867 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1868 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
1869 rt2800_bbp_write(rt2x00dev, reg_id, value);
1870 }
1871 }
1872
1873 return 0;
1874}
1875EXPORT_SYMBOL_GPL(rt2800_init_bbp);
1876
1877static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1878 bool bw40, u8 rfcsr24, u8 filter_target)
1879{
1880 unsigned int i;
1881 u8 bbp;
1882 u8 rfcsr;
1883 u8 passband;
1884 u8 stopband;
1885 u8 overtuned = 0;
1886
1887 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1888
1889 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1890 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
1891 rt2800_bbp_write(rt2x00dev, 4, bbp);
1892
1893 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
1894 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
1895 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
1896
1897 /*
1898 * Set power & frequency of passband test tone
1899 */
1900 rt2800_bbp_write(rt2x00dev, 24, 0);
1901
1902 for (i = 0; i < 100; i++) {
1903 rt2800_bbp_write(rt2x00dev, 25, 0x90);
1904 msleep(1);
1905
1906 rt2800_bbp_read(rt2x00dev, 55, &passband);
1907 if (passband)
1908 break;
1909 }
1910
1911 /*
1912 * Set power & frequency of stopband test tone
1913 */
1914 rt2800_bbp_write(rt2x00dev, 24, 0x06);
1915
1916 for (i = 0; i < 100; i++) {
1917 rt2800_bbp_write(rt2x00dev, 25, 0x90);
1918 msleep(1);
1919
1920 rt2800_bbp_read(rt2x00dev, 55, &stopband);
1921
1922 if ((passband - stopband) <= filter_target) {
1923 rfcsr24++;
1924 overtuned += ((passband - stopband) == filter_target);
1925 } else
1926 break;
1927
1928 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1929 }
1930
1931 rfcsr24 -= !!overtuned;
1932
1933 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1934 return rfcsr24;
1935}
1936
1937int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1938{
1939 u8 rfcsr;
1940 u8 bbp;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001941 u32 reg;
1942 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001943
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001944 if (!rt2x00_rt(rt2x00dev, RT3070) &&
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001945 !rt2x00_rt(rt2x00dev, RT3071) &&
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001946 !rt2x00_rt(rt2x00dev, RT3090) &&
Helmut Schaa23812382010-04-26 13:48:45 +02001947 !rt2x00_rt(rt2x00dev, RT3390) &&
Helmut Schaabaff8002010-04-28 09:58:59 +02001948 !rt2800_is_305x_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001949 return 0;
1950
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001951 /*
1952 * Init RF calibration.
1953 */
1954 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1955 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1956 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1957 msleep(1);
1958 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1959 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1960
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001961 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001962 rt2x00_rt(rt2x00dev, RT3071) ||
1963 rt2x00_rt(rt2x00dev, RT3090)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001964 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1965 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1966 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1967 rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
1968 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001969 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001970 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1971 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
1972 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1973 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1974 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1975 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1976 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1977 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1978 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1979 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1980 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
1981 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001982 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001983 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
1984 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
1985 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
1986 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
1987 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001988 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001989 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
1990 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
1991 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
1992 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
1993 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
1994 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001995 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001996 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
1997 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001998 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001999 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
2000 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
2001 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
2002 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
2003 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
2004 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
2005 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002006 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002007 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002008 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002009 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2010 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2011 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2012 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
2013 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
2014 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
2015 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Helmut Schaabaff8002010-04-28 09:58:59 +02002016 } else if (rt2800_is_305x_soc(rt2x00dev)) {
Helmut Schaa23812382010-04-26 13:48:45 +02002017 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
2018 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
2019 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
2020 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
2021 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2022 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2023 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
2024 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
2025 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
2026 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
2027 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
2028 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2029 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
2030 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
2031 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2032 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2033 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2034 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2035 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2036 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2037 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2038 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2039 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
2040 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
2041 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
2042 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2043 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
2044 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
2045 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
2046 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Helmut Schaabaff8002010-04-28 09:58:59 +02002047 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
2048 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
2049 return 0;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002050 }
2051
2052 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
2053 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2054 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
2055 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2056 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002057 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
2058 rt2x00_rt(rt2x00dev, RT3090)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002059 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2060 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
2061 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2062
2063 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
2064
2065 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2066 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002067 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
2068 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002069 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2070 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
2071 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2072 else
2073 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
2074 }
2075 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002076 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2077 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
2078 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
2079 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002080 }
2081
2082 /*
2083 * Set RX Filter calibration for 20MHz and 40MHz
2084 */
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002085 if (rt2x00_rt(rt2x00dev, RT3070)) {
2086 rt2x00dev->calibration[0] =
2087 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
2088 rt2x00dev->calibration[1] =
2089 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002090 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002091 rt2x00_rt(rt2x00dev, RT3090) ||
2092 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002093 rt2x00dev->calibration[0] =
2094 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
2095 rt2x00dev->calibration[1] =
2096 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002097 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002098
2099 /*
2100 * Set back to initial state
2101 */
2102 rt2800_bbp_write(rt2x00dev, 24, 0);
2103
2104 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2105 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
2106 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2107
2108 /*
2109 * set BBP back to BW20
2110 */
2111 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2112 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
2113 rt2800_bbp_write(rt2x00dev, 4, bbp);
2114
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002115 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002116 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002117 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2118 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002119 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
2120
2121 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
2122 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
2123 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
2124
2125 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
2126 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002127 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002128 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2129 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerde8440c292010-06-03 10:52:02 +02002130 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002131 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
2132 }
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002133 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
2134 if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
2135 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
2136 rt2x00_get_field16(eeprom,
2137 EEPROM_TXMIXER_GAIN_BG_VAL));
2138 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
2139
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002140 if (rt2x00_rt(rt2x00dev, RT3090)) {
2141 rt2800_bbp_read(rt2x00dev, 138, &bbp);
2142
2143 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2144 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
2145 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
2146 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
2147 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
2148
2149 rt2800_bbp_write(rt2x00dev, 138, bbp);
2150 }
2151
2152 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002153 rt2x00_rt(rt2x00dev, RT3090) ||
2154 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002155 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2156 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2157 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2158 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2159 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2160 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2161 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2162
2163 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
2164 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
2165 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
2166
2167 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
2168 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
2169 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
2170
2171 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
2172 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
2173 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
2174 }
2175
2176 if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002177 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002178 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
2179 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002180 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
2181 else
2182 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
2183 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
2184 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
2185 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
2186 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
2187 }
2188
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002189 return 0;
2190}
2191EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002192
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002193int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
2194{
2195 u32 reg;
2196
2197 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
2198
2199 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
2200}
2201EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
2202
2203static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
2204{
2205 u32 reg;
2206
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002207 mutex_lock(&rt2x00dev->csr_mutex);
2208
2209 rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002210 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
2211 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
2212 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002213 rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002214
2215 /* Wait until the EEPROM has been loaded */
2216 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
2217
2218 /* Apparently the data is read from end to start */
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002219 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
2220 (u32 *)&rt2x00dev->eeprom[i]);
2221 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
2222 (u32 *)&rt2x00dev->eeprom[i + 2]);
2223 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
2224 (u32 *)&rt2x00dev->eeprom[i + 4]);
2225 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
2226 (u32 *)&rt2x00dev->eeprom[i + 6]);
2227
2228 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002229}
2230
2231void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
2232{
2233 unsigned int i;
2234
2235 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
2236 rt2800_efuse_read(rt2x00dev, i);
2237}
2238EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
2239
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002240int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2241{
2242 u16 word;
2243 u8 *mac;
2244 u8 default_lna_gain;
2245
2246 /*
2247 * Start validation of the data that has been read.
2248 */
2249 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2250 if (!is_valid_ether_addr(mac)) {
2251 random_ether_addr(mac);
2252 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2253 }
2254
2255 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2256 if (word == 0xffff) {
2257 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2258 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2259 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2260 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2261 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002262 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02002263 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002264 /*
2265 * There is a max of 2 RX streams for RT28x0 series
2266 */
2267 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2268 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2269 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2270 }
2271
2272 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2273 if (word == 0xffff) {
2274 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2275 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2276 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2277 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2278 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2279 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2280 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2281 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2282 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2283 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002284 rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
2285 rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002286 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2287 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2288 }
2289
2290 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2291 if ((word & 0x00ff) == 0x00ff) {
2292 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002293 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2294 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2295 }
2296 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002297 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2298 LED_MODE_TXRX_ACTIVITY);
2299 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2300 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2301 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2302 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2303 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002304 EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002305 }
2306
2307 /*
2308 * During the LNA validation we are going to use
2309 * lna0 as correct value. Note that EEPROM_LNA
2310 * is never validated.
2311 */
2312 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2313 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2314
2315 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2316 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2317 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2318 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2319 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2320 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2321
2322 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2323 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2324 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2325 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2326 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2327 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2328 default_lna_gain);
2329 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2330
2331 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2332 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2333 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2334 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2335 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2336 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2337
2338 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2339 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2340 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2341 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2342 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2343 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2344 default_lna_gain);
2345 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2346
2347 return 0;
2348}
2349EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
2350
2351int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
2352{
2353 u32 reg;
2354 u16 value;
2355 u16 eeprom;
2356
2357 /*
2358 * Read EEPROM word for configuration.
2359 */
2360 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2361
2362 /*
2363 * Identify RF chipset.
2364 */
2365 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
2366 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
2367
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002368 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
2369 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01002370
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002371 if (!rt2x00_rt(rt2x00dev, RT2860) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002372 !rt2x00_rt(rt2x00dev, RT2872) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002373 !rt2x00_rt(rt2x00dev, RT2883) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002374 !rt2x00_rt(rt2x00dev, RT3070) &&
2375 !rt2x00_rt(rt2x00dev, RT3071) &&
2376 !rt2x00_rt(rt2x00dev, RT3090) &&
2377 !rt2x00_rt(rt2x00dev, RT3390) &&
2378 !rt2x00_rt(rt2x00dev, RT3572)) {
2379 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
2380 return -ENODEV;
2381 }
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002382
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002383 if (!rt2x00_rf(rt2x00dev, RF2820) &&
2384 !rt2x00_rf(rt2x00dev, RF2850) &&
2385 !rt2x00_rf(rt2x00dev, RF2720) &&
2386 !rt2x00_rf(rt2x00dev, RF2750) &&
2387 !rt2x00_rf(rt2x00dev, RF3020) &&
2388 !rt2x00_rf(rt2x00dev, RF2020) &&
2389 !rt2x00_rf(rt2x00dev, RF3021) &&
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01002390 !rt2x00_rf(rt2x00dev, RF3022) &&
2391 !rt2x00_rf(rt2x00dev, RF3052)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002392 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2393 return -ENODEV;
2394 }
2395
2396 /*
2397 * Identify default antenna configuration.
2398 */
2399 rt2x00dev->default_ant.tx =
2400 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2401 rt2x00dev->default_ant.rx =
2402 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2403
2404 /*
2405 * Read frequency offset and RF programming sequence.
2406 */
2407 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2408 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2409
2410 /*
2411 * Read external LNA informations.
2412 */
2413 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2414
2415 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2416 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2417 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2418 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2419
2420 /*
2421 * Detect if this device has an hardware controlled radio.
2422 */
2423 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2424 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2425
2426 /*
2427 * Store led settings, for correct led behaviour.
2428 */
2429#ifdef CONFIG_RT2X00_LIB_LEDS
2430 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2431 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2432 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2433
2434 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2435#endif /* CONFIG_RT2X00_LIB_LEDS */
2436
2437 return 0;
2438}
2439EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
2440
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002441/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02002442 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002443 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2444 */
2445static const struct rf_channel rf_vals[] = {
2446 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2447 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2448 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2449 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2450 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2451 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2452 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2453 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2454 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2455 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2456 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2457 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2458 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2459 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2460
2461 /* 802.11 UNI / HyperLan 2 */
2462 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2463 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2464 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2465 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2466 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2467 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2468 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2469 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2470 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2471 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2472 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2473 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2474
2475 /* 802.11 HyperLan 2 */
2476 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2477 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2478 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2479 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2480 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2481 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2482 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2483 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2484 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2485 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2486 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2487 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2488 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2489 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2490 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2491 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2492
2493 /* 802.11 UNII */
2494 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2495 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2496 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2497 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2498 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2499 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2500 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2501 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
2502 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
2503 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
2504 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
2505
2506 /* 802.11 Japan */
2507 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2508 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2509 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2510 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2511 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2512 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2513 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2514};
2515
2516/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02002517 * RF value list for rt3xxx
2518 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002519 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02002520static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002521 {1, 241, 2, 2 },
2522 {2, 241, 2, 7 },
2523 {3, 242, 2, 2 },
2524 {4, 242, 2, 7 },
2525 {5, 243, 2, 2 },
2526 {6, 243, 2, 7 },
2527 {7, 244, 2, 2 },
2528 {8, 244, 2, 7 },
2529 {9, 245, 2, 2 },
2530 {10, 245, 2, 7 },
2531 {11, 246, 2, 2 },
2532 {12, 246, 2, 7 },
2533 {13, 247, 2, 2 },
2534 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02002535
2536 /* 802.11 UNI / HyperLan 2 */
2537 {36, 0x56, 0, 4},
2538 {38, 0x56, 0, 6},
2539 {40, 0x56, 0, 8},
2540 {44, 0x57, 0, 0},
2541 {46, 0x57, 0, 2},
2542 {48, 0x57, 0, 4},
2543 {52, 0x57, 0, 8},
2544 {54, 0x57, 0, 10},
2545 {56, 0x58, 0, 0},
2546 {60, 0x58, 0, 4},
2547 {62, 0x58, 0, 6},
2548 {64, 0x58, 0, 8},
2549
2550 /* 802.11 HyperLan 2 */
2551 {100, 0x5b, 0, 8},
2552 {102, 0x5b, 0, 10},
2553 {104, 0x5c, 0, 0},
2554 {108, 0x5c, 0, 4},
2555 {110, 0x5c, 0, 6},
2556 {112, 0x5c, 0, 8},
2557 {116, 0x5d, 0, 0},
2558 {118, 0x5d, 0, 2},
2559 {120, 0x5d, 0, 4},
2560 {124, 0x5d, 0, 8},
2561 {126, 0x5d, 0, 10},
2562 {128, 0x5e, 0, 0},
2563 {132, 0x5e, 0, 4},
2564 {134, 0x5e, 0, 6},
2565 {136, 0x5e, 0, 8},
2566 {140, 0x5f, 0, 0},
2567
2568 /* 802.11 UNII */
2569 {149, 0x5f, 0, 9},
2570 {151, 0x5f, 0, 11},
2571 {153, 0x60, 0, 1},
2572 {157, 0x60, 0, 5},
2573 {159, 0x60, 0, 7},
2574 {161, 0x60, 0, 9},
2575 {165, 0x61, 0, 1},
2576 {167, 0x61, 0, 3},
2577 {169, 0x61, 0, 5},
2578 {171, 0x61, 0, 7},
2579 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002580};
2581
2582int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2583{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002584 struct hw_mode_spec *spec = &rt2x00dev->spec;
2585 struct channel_info *info;
2586 char *tx_power1;
2587 char *tx_power2;
2588 unsigned int i;
2589 u16 eeprom;
2590
2591 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002592 * Disable powersaving as default on PCI devices.
2593 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002594 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002595 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
2596
2597 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002598 * Initialize all hw fields.
2599 */
2600 rt2x00dev->hw->flags =
2601 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2602 IEEE80211_HW_SIGNAL_DBM |
2603 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02002604 IEEE80211_HW_PS_NULLFUNC_STACK |
2605 IEEE80211_HW_AMPDU_AGGREGATION;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002606
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002607 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2608 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2609 rt2x00_eeprom_addr(rt2x00dev,
2610 EEPROM_MAC_ADDR_0));
2611
Helmut Schaa3f2bee22010-06-14 22:12:01 +02002612 /*
2613 * As rt2800 has a global fallback table we cannot specify
2614 * more then one tx rate per frame but since the hw will
2615 * try several rates (based on the fallback table) we should
2616 * still initialize max_rates to the maximum number of rates
2617 * we are going to try. Otherwise mac80211 will truncate our
2618 * reported tx rates and the rc algortihm will end up with
2619 * incorrect data.
2620 */
2621 rt2x00dev->hw->max_rates = 7;
2622 rt2x00dev->hw->max_rate_tries = 1;
2623
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002624 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2625
2626 /*
2627 * Initialize hw_mode information.
2628 */
2629 spec->supported_bands = SUPPORT_BAND_2GHZ;
2630 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2631
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002632 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02002633 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002634 spec->num_channels = 14;
2635 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02002636 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
2637 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002638 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2639 spec->num_channels = ARRAY_SIZE(rf_vals);
2640 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002641 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
2642 rt2x00_rf(rt2x00dev, RF2020) ||
2643 rt2x00_rf(rt2x00dev, RF3021) ||
2644 rt2x00_rf(rt2x00dev, RF3022)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02002645 spec->num_channels = 14;
2646 spec->channels = rf_vals_3x;
2647 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
2648 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2649 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
2650 spec->channels = rf_vals_3x;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002651 }
2652
2653 /*
2654 * Initialize HT information.
2655 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002656 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01002657 spec->ht.ht_supported = true;
2658 else
2659 spec->ht.ht_supported = false;
2660
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002661 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02002662 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002663 IEEE80211_HT_CAP_GRN_FLD |
2664 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02002665 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02002666
2667 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
2668 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
2669
Ivo van Doornaa674632010-06-29 21:48:37 +02002670 spec->ht.cap |=
2671 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
2672 IEEE80211_HT_CAP_RX_STBC_SHIFT;
2673
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002674 spec->ht.ampdu_factor = 3;
2675 spec->ht.ampdu_density = 4;
2676 spec->ht.mcs.tx_params =
2677 IEEE80211_HT_MCS_TX_DEFINED |
2678 IEEE80211_HT_MCS_TX_RX_DIFF |
2679 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2680 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2681
2682 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2683 case 3:
2684 spec->ht.mcs.rx_mask[2] = 0xff;
2685 case 2:
2686 spec->ht.mcs.rx_mask[1] = 0xff;
2687 case 1:
2688 spec->ht.mcs.rx_mask[0] = 0xff;
2689 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2690 break;
2691 }
2692
2693 /*
2694 * Create channel information array
2695 */
2696 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2697 if (!info)
2698 return -ENOMEM;
2699
2700 spec->channels_info = info;
2701
2702 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2703 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2704
2705 for (i = 0; i < 14; i++) {
2706 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2707 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2708 }
2709
2710 if (spec->num_channels > 14) {
2711 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2712 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2713
2714 for (i = 14; i < spec->num_channels; i++) {
2715 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2716 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2717 }
2718 }
2719
2720 return 0;
2721}
2722EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
2723
2724/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002725 * IEEE80211 stack callback functions.
2726 */
2727static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
2728 u32 *iv32, u16 *iv16)
2729{
2730 struct rt2x00_dev *rt2x00dev = hw->priv;
2731 struct mac_iveiv_entry iveiv_entry;
2732 u32 offset;
2733
2734 offset = MAC_IVEIV_ENTRY(hw_key_idx);
2735 rt2800_register_multiread(rt2x00dev, offset,
2736 &iveiv_entry, sizeof(iveiv_entry));
2737
Julia Lawall855da5e2009-12-13 17:07:45 +01002738 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
2739 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002740}
2741
2742static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
2743{
2744 struct rt2x00_dev *rt2x00dev = hw->priv;
2745 u32 reg;
2746 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
2747
2748 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
2749 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
2750 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
2751
2752 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
2753 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
2754 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
2755
2756 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
2757 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
2758 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
2759
2760 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
2761 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
2762 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
2763
2764 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
2765 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
2766 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
2767
2768 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
2769 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
2770 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
2771
2772 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
2773 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
2774 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
2775
2776 return 0;
2777}
2778
2779static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2780 const struct ieee80211_tx_queue_params *params)
2781{
2782 struct rt2x00_dev *rt2x00dev = hw->priv;
2783 struct data_queue *queue;
2784 struct rt2x00_field32 field;
2785 int retval;
2786 u32 reg;
2787 u32 offset;
2788
2789 /*
2790 * First pass the configuration through rt2x00lib, that will
2791 * update the queue settings and validate the input. After that
2792 * we are free to update the registers based on the value
2793 * in the queue parameter.
2794 */
2795 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2796 if (retval)
2797 return retval;
2798
2799 /*
2800 * We only need to perform additional register initialization
2801 * for WMM queues/
2802 */
2803 if (queue_idx >= 4)
2804 return 0;
2805
2806 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2807
2808 /* Update WMM TXOP register */
2809 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
2810 field.bit_offset = (queue_idx & 1) * 16;
2811 field.bit_mask = 0xffff << field.bit_offset;
2812
2813 rt2800_register_read(rt2x00dev, offset, &reg);
2814 rt2x00_set_field32(&reg, field, queue->txop);
2815 rt2800_register_write(rt2x00dev, offset, reg);
2816
2817 /* Update WMM registers */
2818 field.bit_offset = queue_idx * 4;
2819 field.bit_mask = 0xf << field.bit_offset;
2820
2821 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
2822 rt2x00_set_field32(&reg, field, queue->aifs);
2823 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
2824
2825 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
2826 rt2x00_set_field32(&reg, field, queue->cw_min);
2827 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
2828
2829 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
2830 rt2x00_set_field32(&reg, field, queue->cw_max);
2831 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
2832
2833 /* Update EDCA registers */
2834 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
2835
2836 rt2800_register_read(rt2x00dev, offset, &reg);
2837 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
2838 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
2839 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
2840 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
2841 rt2800_register_write(rt2x00dev, offset, reg);
2842
2843 return 0;
2844}
2845
2846static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
2847{
2848 struct rt2x00_dev *rt2x00dev = hw->priv;
2849 u64 tsf;
2850 u32 reg;
2851
2852 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
2853 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
2854 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
2855 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
2856
2857 return tsf;
2858}
2859
Helmut Schaa1df90802010-06-29 21:38:12 +02002860static int rt2800_ampdu_action(struct ieee80211_hw *hw,
2861 struct ieee80211_vif *vif,
2862 enum ieee80211_ampdu_mlme_action action,
2863 struct ieee80211_sta *sta,
2864 u16 tid, u16 *ssn)
2865{
Helmut Schaa1df90802010-06-29 21:38:12 +02002866 int ret = 0;
2867
2868 switch (action) {
2869 case IEEE80211_AMPDU_RX_START:
2870 case IEEE80211_AMPDU_RX_STOP:
2871 /* we don't support RX aggregation yet */
2872 ret = -ENOTSUPP;
2873 break;
2874 case IEEE80211_AMPDU_TX_START:
2875 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2876 break;
2877 case IEEE80211_AMPDU_TX_STOP:
2878 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2879 break;
2880 case IEEE80211_AMPDU_TX_OPERATIONAL:
2881 break;
2882 default:
Ivo van Doorn4e9e58c2010-06-29 21:49:50 +02002883 WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02002884 }
2885
2886 return ret;
2887}
2888
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002889const struct ieee80211_ops rt2800_mac80211_ops = {
2890 .tx = rt2x00mac_tx,
2891 .start = rt2x00mac_start,
2892 .stop = rt2x00mac_stop,
2893 .add_interface = rt2x00mac_add_interface,
2894 .remove_interface = rt2x00mac_remove_interface,
2895 .config = rt2x00mac_config,
2896 .configure_filter = rt2x00mac_configure_filter,
2897 .set_tim = rt2x00mac_set_tim,
2898 .set_key = rt2x00mac_set_key,
Ivo van Doornd8147f92010-07-11 12:24:47 +02002899 .sw_scan_start = rt2x00mac_sw_scan_start,
2900 .sw_scan_complete = rt2x00mac_sw_scan_complete,
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002901 .get_stats = rt2x00mac_get_stats,
2902 .get_tkip_seq = rt2800_get_tkip_seq,
2903 .set_rts_threshold = rt2800_set_rts_threshold,
2904 .bss_info_changed = rt2x00mac_bss_info_changed,
2905 .conf_tx = rt2800_conf_tx,
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002906 .get_tsf = rt2800_get_tsf,
2907 .rfkill_poll = rt2x00mac_rfkill_poll,
Helmut Schaa1df90802010-06-29 21:38:12 +02002908 .ampdu_action = rt2800_ampdu_action,
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002909};
2910EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02002911
2912MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
2913MODULE_VERSION(DRV_VERSION);
2914MODULE_DESCRIPTION("Ralink RT2800 library");
2915MODULE_LICENSE("GPL");