Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 1 | /* |
Anson Huang | e95dddb | 2013-03-20 19:39:42 -0400 | [diff] [blame] | 2 | * Copyright 2011-2013 Freescale Semiconductor, Inc. |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 3 | * Copyright 2011 Linaro Ltd. |
| 4 | * |
| 5 | * The code contained herein is licensed under the GNU General Public |
| 6 | * License. You may obtain a copy of the GNU General Public License |
| 7 | * Version 2 or later at the following locations: |
| 8 | * |
| 9 | * http://www.opensource.org/licenses/gpl-license.html |
| 10 | * http://www.gnu.org/copyleft/gpl.html |
| 11 | */ |
| 12 | |
Richard Zhao | a258561 | 2012-04-24 14:19:13 +0800 | [diff] [blame] | 13 | #include <linux/clk.h> |
| 14 | #include <linux/clkdev.h> |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 15 | #include <linux/cpu.h> |
Tim Harvey | 4bb1d09 | 2013-10-22 21:51:28 -0700 | [diff] [blame] | 16 | #include <linux/delay.h> |
Robert Lee | b9d18dc | 2012-05-21 17:50:30 -0500 | [diff] [blame] | 17 | #include <linux/export.h> |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 18 | #include <linux/init.h> |
Shawn Guo | 0575fb7 | 2011-12-09 00:51:26 +0100 | [diff] [blame] | 19 | #include <linux/io.h> |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 20 | #include <linux/irq.h> |
Rob Herring | 0529e315 | 2012-11-05 16:18:28 -0600 | [diff] [blame] | 21 | #include <linux/irqchip.h> |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 22 | #include <linux/of.h> |
Shawn Guo | 0575fb7 | 2011-12-09 00:51:26 +0100 | [diff] [blame] | 23 | #include <linux/of_address.h> |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 24 | #include <linux/of_irq.h> |
| 25 | #include <linux/of_platform.h> |
Nishanth Menon | e4db1c7 | 2013-09-19 16:03:52 -0500 | [diff] [blame] | 26 | #include <linux/pm_opp.h> |
Tim Harvey | 4bb1d09 | 2013-10-22 21:51:28 -0700 | [diff] [blame] | 27 | #include <linux/pci.h> |
Richard Zhao | 477fce4 | 2011-12-14 09:26:47 +0800 | [diff] [blame] | 28 | #include <linux/phy.h> |
Robin Holt | 7b6d864 | 2013-07-08 16:01:40 -0700 | [diff] [blame] | 29 | #include <linux/reboot.h> |
Dong Aisheng | baa6415 | 2012-09-05 10:57:15 +0800 | [diff] [blame] | 30 | #include <linux/regmap.h> |
Richard Zhao | 477fce4 | 2011-12-14 09:26:47 +0800 | [diff] [blame] | 31 | #include <linux/micrel_phy.h> |
Dong Aisheng | baa6415 | 2012-09-05 10:57:15 +0800 | [diff] [blame] | 32 | #include <linux/mfd/syscon.h> |
Philipp Zabel | 6d6fc50 | 2013-06-26 15:08:49 +0200 | [diff] [blame] | 33 | #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h> |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 34 | #include <asm/mach/arch.h> |
Shawn Guo | 3e549a6 | 2013-01-17 16:37:42 +0800 | [diff] [blame] | 35 | #include <asm/mach/map.h> |
David Howells | 9f97da7 | 2012-03-28 18:30:01 +0100 | [diff] [blame] | 36 | #include <asm/system_misc.h> |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 37 | |
Shawn Guo | e337247 | 2012-09-13 21:01:00 +0800 | [diff] [blame] | 38 | #include "common.h" |
Shawn Guo | e29248c | 2012-09-13 21:12:50 +0800 | [diff] [blame] | 39 | #include "cpuidle.h" |
Shawn Guo | 50f2de6 | 2012-09-14 14:14:45 +0800 | [diff] [blame] | 40 | #include "hardware.h" |
Robert Lee | b9d18dc | 2012-05-21 17:50:30 -0500 | [diff] [blame] | 41 | |
Richard Zhao | 477fce4 | 2011-12-14 09:26:47 +0800 | [diff] [blame] | 42 | /* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */ |
| 43 | static int ksz9021rn_phy_fixup(struct phy_device *phydev) |
| 44 | { |
Arnd Bergmann | 9f9ba0f | 2012-08-16 07:42:50 +0000 | [diff] [blame] | 45 | if (IS_BUILTIN(CONFIG_PHYLIB)) { |
Shawn Guo | ef44180 | 2012-05-08 21:39:33 +0800 | [diff] [blame] | 46 | /* min rx data delay */ |
Dinh Nguyen | dc76a1a | 2013-08-13 09:59:00 -0500 | [diff] [blame] | 47 | phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL, |
| 48 | 0x8000 | MICREL_KSZ9021_RGMII_RX_DATA_PAD_SCEW); |
| 49 | phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0x0000); |
Richard Zhao | 477fce4 | 2011-12-14 09:26:47 +0800 | [diff] [blame] | 50 | |
Shawn Guo | ef44180 | 2012-05-08 21:39:33 +0800 | [diff] [blame] | 51 | /* max rx/tx clock delay, min rx/tx control delay */ |
Dinh Nguyen | dc76a1a | 2013-08-13 09:59:00 -0500 | [diff] [blame] | 52 | phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL, |
| 53 | 0x8000 | MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW); |
| 54 | phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0xf0f0); |
| 55 | phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL, |
| 56 | MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW); |
Shawn Guo | ef44180 | 2012-05-08 21:39:33 +0800 | [diff] [blame] | 57 | } |
Richard Zhao | 477fce4 | 2011-12-14 09:26:47 +0800 | [diff] [blame] | 58 | |
| 59 | return 0; |
| 60 | } |
| 61 | |
Sascha Hauer | dbf6719 | 2013-06-20 17:34:33 +0200 | [diff] [blame] | 62 | static void mmd_write_reg(struct phy_device *dev, int device, int reg, int val) |
Richard Zhao | a258561 | 2012-04-24 14:19:13 +0800 | [diff] [blame] | 63 | { |
Sascha Hauer | dbf6719 | 2013-06-20 17:34:33 +0200 | [diff] [blame] | 64 | phy_write(dev, 0x0d, device); |
| 65 | phy_write(dev, 0x0e, reg); |
| 66 | phy_write(dev, 0x0d, (1 << 14) | device); |
| 67 | phy_write(dev, 0x0e, val); |
Richard Zhao | a258561 | 2012-04-24 14:19:13 +0800 | [diff] [blame] | 68 | } |
| 69 | |
Sascha Hauer | dbf6719 | 2013-06-20 17:34:33 +0200 | [diff] [blame] | 70 | static int ksz9031rn_phy_fixup(struct phy_device *dev) |
Richard Zhao | 071dea5 | 2012-04-27 15:02:59 +0800 | [diff] [blame] | 71 | { |
Sascha Hauer | dbf6719 | 2013-06-20 17:34:33 +0200 | [diff] [blame] | 72 | /* |
| 73 | * min rx data delay, max rx/tx clock delay, |
| 74 | * min rx/tx control delay |
| 75 | */ |
| 76 | mmd_write_reg(dev, 2, 4, 0); |
| 77 | mmd_write_reg(dev, 2, 5, 0); |
| 78 | mmd_write_reg(dev, 2, 8, 0x003ff); |
| 79 | |
| 80 | return 0; |
| 81 | } |
| 82 | |
Tim Harvey | 4bb1d09 | 2013-10-22 21:51:28 -0700 | [diff] [blame] | 83 | /* |
| 84 | * fixup for PLX PEX8909 bridge to configure GPIO1-7 as output High |
| 85 | * as they are used for slots1-7 PERST# |
| 86 | */ |
| 87 | static void ventana_pciesw_early_fixup(struct pci_dev *dev) |
| 88 | { |
| 89 | u32 dw; |
| 90 | |
| 91 | if (!of_machine_is_compatible("gw,ventana")) |
| 92 | return; |
| 93 | |
| 94 | if (dev->devfn != 0) |
| 95 | return; |
| 96 | |
| 97 | pci_read_config_dword(dev, 0x62c, &dw); |
| 98 | dw |= 0xaaa8; // GPIO1-7 outputs |
| 99 | pci_write_config_dword(dev, 0x62c, dw); |
| 100 | |
| 101 | pci_read_config_dword(dev, 0x644, &dw); |
| 102 | dw |= 0xfe; // GPIO1-7 output high |
| 103 | pci_write_config_dword(dev, 0x644, dw); |
| 104 | |
| 105 | msleep(100); |
| 106 | } |
| 107 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8609, ventana_pciesw_early_fixup); |
| 108 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8606, ventana_pciesw_early_fixup); |
| 109 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8604, ventana_pciesw_early_fixup); |
| 110 | |
Sascha Hauer | 12da484 | 2013-06-20 17:34:32 +0200 | [diff] [blame] | 111 | static int ar8031_phy_fixup(struct phy_device *dev) |
| 112 | { |
| 113 | u16 val; |
| 114 | |
| 115 | /* To enable AR8031 output a 125MHz clk from CLK_25M */ |
| 116 | phy_write(dev, 0xd, 0x7); |
| 117 | phy_write(dev, 0xe, 0x8016); |
| 118 | phy_write(dev, 0xd, 0x4007); |
| 119 | |
| 120 | val = phy_read(dev, 0xe); |
| 121 | val &= 0xffe3; |
| 122 | val |= 0x18; |
| 123 | phy_write(dev, 0xe, val); |
| 124 | |
| 125 | /* introduce tx clock delay */ |
| 126 | phy_write(dev, 0x1d, 0x5); |
| 127 | val = phy_read(dev, 0x1e); |
| 128 | val |= 0x0100; |
| 129 | phy_write(dev, 0x1e, val); |
| 130 | |
| 131 | return 0; |
| 132 | } |
| 133 | |
Sascha Hauer | 12da484 | 2013-06-20 17:34:32 +0200 | [diff] [blame] | 134 | #define PHY_ID_AR8031 0x004dd074 |
| 135 | |
Russell King | 208d7baf | 2013-09-27 20:07:26 +0100 | [diff] [blame] | 136 | static int ar8035_phy_fixup(struct phy_device *dev) |
| 137 | { |
| 138 | u16 val; |
| 139 | |
| 140 | /* Ar803x phy SmartEEE feature cause link status generates glitch, |
| 141 | * which cause ethernet link down/up issue, so disable SmartEEE |
| 142 | */ |
| 143 | phy_write(dev, 0xd, 0x3); |
| 144 | phy_write(dev, 0xe, 0x805d); |
| 145 | phy_write(dev, 0xd, 0x4003); |
| 146 | |
| 147 | val = phy_read(dev, 0xe); |
| 148 | phy_write(dev, 0xe, val & ~(1 << 8)); |
| 149 | |
| 150 | /* |
| 151 | * Enable 125MHz clock from CLK_25M on the AR8031. This |
| 152 | * is fed in to the IMX6 on the ENET_REF_CLK (V22) pad. |
| 153 | * Also, introduce a tx clock delay. |
| 154 | * |
| 155 | * This is the same as is the AR8031 fixup. |
| 156 | */ |
| 157 | ar8031_phy_fixup(dev); |
| 158 | |
| 159 | /*check phy power*/ |
| 160 | val = phy_read(dev, 0x0); |
| 161 | if (val & BMCR_PDOWN) |
| 162 | phy_write(dev, 0x0, val & ~BMCR_PDOWN); |
| 163 | |
| 164 | return 0; |
| 165 | } |
| 166 | |
| 167 | #define PHY_ID_AR8035 0x004dd072 |
| 168 | |
Sascha Hauer | 1407829 | 2013-06-20 17:34:31 +0200 | [diff] [blame] | 169 | static void __init imx6q_enet_phy_init(void) |
Richard Zhao | 071dea5 | 2012-04-27 15:02:59 +0800 | [diff] [blame] | 170 | { |
Sascha Hauer | 1407829 | 2013-06-20 17:34:31 +0200 | [diff] [blame] | 171 | if (IS_BUILTIN(CONFIG_PHYLIB)) { |
Shawn Guo | ef44180 | 2012-05-08 21:39:33 +0800 | [diff] [blame] | 172 | phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK, |
Richard Zhao | 071dea5 | 2012-04-27 15:02:59 +0800 | [diff] [blame] | 173 | ksz9021rn_phy_fixup); |
Sascha Hauer | dbf6719 | 2013-06-20 17:34:33 +0200 | [diff] [blame] | 174 | phy_register_fixup_for_uid(PHY_ID_KSZ9031, MICREL_PHY_ID_MASK, |
| 175 | ksz9031rn_phy_fixup); |
Fabio Estevam | 4edd601 | 2016-10-24 10:32:12 -0200 | [diff] [blame] | 176 | phy_register_fixup_for_uid(PHY_ID_AR8031, 0xffffffef, |
Sascha Hauer | 12da484 | 2013-06-20 17:34:32 +0200 | [diff] [blame] | 177 | ar8031_phy_fixup); |
Russell King | 208d7baf | 2013-09-27 20:07:26 +0100 | [diff] [blame] | 178 | phy_register_fixup_for_uid(PHY_ID_AR8035, 0xffffffef, |
| 179 | ar8035_phy_fixup); |
Nicolin Chen | e7eccc7 | 2013-06-13 19:50:56 +0800 | [diff] [blame] | 180 | } |
Nicolin Chen | e7eccc7 | 2013-06-13 19:50:56 +0800 | [diff] [blame] | 181 | } |
| 182 | |
Frank Li | d6e0d9f | 2012-10-30 18:25:22 +0000 | [diff] [blame] | 183 | static void __init imx6q_1588_init(void) |
| 184 | { |
Shawn Guo | 810c0ca | 2014-02-06 13:22:02 +0800 | [diff] [blame] | 185 | struct device_node *np; |
| 186 | struct clk *ptp_clk; |
| 187 | struct clk *enet_ref; |
Frank Li | d6e0d9f | 2012-10-30 18:25:22 +0000 | [diff] [blame] | 188 | struct regmap *gpr; |
Shawn Guo | 810c0ca | 2014-02-06 13:22:02 +0800 | [diff] [blame] | 189 | u32 clksel; |
Frank Li | d6e0d9f | 2012-10-30 18:25:22 +0000 | [diff] [blame] | 190 | |
Shawn Guo | 810c0ca | 2014-02-06 13:22:02 +0800 | [diff] [blame] | 191 | np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-fec"); |
| 192 | if (!np) { |
| 193 | pr_warn("%s: failed to find fec node\n", __func__); |
| 194 | return; |
| 195 | } |
| 196 | |
| 197 | ptp_clk = of_clk_get(np, 2); |
| 198 | if (IS_ERR(ptp_clk)) { |
| 199 | pr_warn("%s: failed to get ptp clock\n", __func__); |
| 200 | goto put_node; |
| 201 | } |
| 202 | |
| 203 | enet_ref = clk_get_sys(NULL, "enet_ref"); |
| 204 | if (IS_ERR(enet_ref)) { |
| 205 | pr_warn("%s: failed to get enet clock\n", __func__); |
| 206 | goto put_ptp_clk; |
| 207 | } |
| 208 | |
| 209 | /* |
| 210 | * If enet_ref from ANATOP/CCM is the PTP clock source, we need to |
| 211 | * set bit IOMUXC_GPR1[21]. Or the PTP clock must be from pad |
| 212 | * (external OSC), and we need to clear the bit. |
| 213 | */ |
Shawn Guo | a51139f | 2015-02-25 22:53:32 +0800 | [diff] [blame] | 214 | clksel = clk_is_match(ptp_clk, enet_ref) ? |
| 215 | IMX6Q_GPR1_ENET_CLK_SEL_ANATOP : |
| 216 | IMX6Q_GPR1_ENET_CLK_SEL_PAD; |
Frank Li | d6e0d9f | 2012-10-30 18:25:22 +0000 | [diff] [blame] | 217 | gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr"); |
| 218 | if (!IS_ERR(gpr)) |
Philipp Zabel | 6d6fc50 | 2013-06-26 15:08:49 +0200 | [diff] [blame] | 219 | regmap_update_bits(gpr, IOMUXC_GPR1, |
| 220 | IMX6Q_GPR1_ENET_CLK_SEL_MASK, |
Shawn Guo | 810c0ca | 2014-02-06 13:22:02 +0800 | [diff] [blame] | 221 | clksel); |
Frank Li | d6e0d9f | 2012-10-30 18:25:22 +0000 | [diff] [blame] | 222 | else |
Jean Guyomarc'h | ac4bbb4 | 2016-05-23 17:16:25 +0200 | [diff] [blame] | 223 | pr_err("failed to find fsl,imx6q-iomuxc-gpr regmap\n"); |
Frank Li | d6e0d9f | 2012-10-30 18:25:22 +0000 | [diff] [blame] | 224 | |
Shawn Guo | 810c0ca | 2014-02-06 13:22:02 +0800 | [diff] [blame] | 225 | clk_put(enet_ref); |
| 226 | put_ptp_clk: |
| 227 | clk_put(ptp_clk); |
| 228 | put_node: |
| 229 | of_node_put(np); |
Frank Li | d6e0d9f | 2012-10-30 18:25:22 +0000 | [diff] [blame] | 230 | } |
Richard Zhao | 396bf1c | 2012-07-12 10:25:24 +0800 | [diff] [blame] | 231 | |
Philipp Zabel | 7ea653e | 2014-02-24 14:51:50 +0100 | [diff] [blame] | 232 | static void __init imx6q_axi_init(void) |
| 233 | { |
| 234 | struct regmap *gpr; |
| 235 | unsigned int mask; |
| 236 | |
| 237 | gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr"); |
| 238 | if (!IS_ERR(gpr)) { |
| 239 | /* |
| 240 | * Enable the cacheable attribute of VPU and IPU |
| 241 | * AXI transactions. |
| 242 | */ |
| 243 | mask = IMX6Q_GPR4_VPU_WR_CACHE_SEL | |
| 244 | IMX6Q_GPR4_VPU_RD_CACHE_SEL | |
| 245 | IMX6Q_GPR4_VPU_P_WR_CACHE_VAL | |
| 246 | IMX6Q_GPR4_VPU_P_RD_CACHE_VAL_MASK | |
| 247 | IMX6Q_GPR4_IPU_WR_CACHE_CTL | |
| 248 | IMX6Q_GPR4_IPU_RD_CACHE_CTL; |
| 249 | regmap_update_bits(gpr, IOMUXC_GPR4, mask, mask); |
| 250 | |
| 251 | /* Increase IPU read QoS priority */ |
| 252 | regmap_update_bits(gpr, IOMUXC_GPR6, |
| 253 | IMX6Q_GPR6_IPU1_ID00_RD_QOS_MASK | |
| 254 | IMX6Q_GPR6_IPU1_ID01_RD_QOS_MASK, |
| 255 | (0xf << 16) | (0x7 << 20)); |
| 256 | regmap_update_bits(gpr, IOMUXC_GPR7, |
| 257 | IMX6Q_GPR7_IPU2_ID00_RD_QOS_MASK | |
| 258 | IMX6Q_GPR7_IPU2_ID01_RD_QOS_MASK, |
| 259 | (0xf << 16) | (0x7 << 20)); |
| 260 | } else { |
| 261 | pr_warn("failed to find fsl,imx6q-iomuxc-gpr regmap\n"); |
| 262 | } |
| 263 | } |
| 264 | |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 265 | static void __init imx6q_init_machine(void) |
| 266 | { |
Shawn Guo | a288754 | 2013-08-13 16:59:28 +0800 | [diff] [blame] | 267 | struct device *parent; |
| 268 | |
Bai Ping | c5a890a | 2016-02-02 18:01:38 +0800 | [diff] [blame] | 269 | if (cpu_is_imx6q() && imx_get_soc_revision() == IMX_CHIP_REVISION_2_0) |
| 270 | imx_print_silicon_rev("i.MX6QP", IMX_CHIP_REVISION_1_0); |
| 271 | else |
| 272 | imx_print_silicon_rev(cpu_is_imx6dl() ? "i.MX6DL" : "i.MX6Q", |
| 273 | imx_get_soc_revision()); |
Sebastian Hesselbarth | 4d9d18a | 2013-08-27 14:50:00 +0200 | [diff] [blame] | 274 | |
Shawn Guo | a288754 | 2013-08-13 16:59:28 +0800 | [diff] [blame] | 275 | parent = imx_soc_device_init(); |
| 276 | if (parent == NULL) |
| 277 | pr_warn("failed to initialize soc device\n"); |
| 278 | |
Sascha Hauer | 1407829 | 2013-06-20 17:34:31 +0200 | [diff] [blame] | 279 | imx6q_enet_phy_init(); |
Richard Zhao | 477fce4 | 2011-12-14 09:26:47 +0800 | [diff] [blame] | 280 | |
Kefeng Wang | 435ebcb | 2016-06-01 14:53:05 +0800 | [diff] [blame] | 281 | of_platform_default_populate(NULL, NULL, parent); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 282 | |
Anson Huang | e95dddb | 2013-03-20 19:39:42 -0400 | [diff] [blame] | 283 | imx_anatop_init(); |
Anson Huang | df59574 | 2014-01-17 11:39:05 +0800 | [diff] [blame] | 284 | cpu_is_imx6q() ? imx6q_pm_init() : imx6dl_pm_init(); |
Frank Li | d6e0d9f | 2012-10-30 18:25:22 +0000 | [diff] [blame] | 285 | imx6q_1588_init(); |
Philipp Zabel | 7ea653e | 2014-02-24 14:51:50 +0100 | [diff] [blame] | 286 | imx6q_axi_init(); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 287 | } |
| 288 | |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 289 | #define OCOTP_CFG3 0x440 |
| 290 | #define OCOTP_CFG3_SPEED_SHIFT 16 |
| 291 | #define OCOTP_CFG3_SPEED_1P2GHZ 0x3 |
Anson Huang | c962a09 | 2014-02-12 17:57:03 +0800 | [diff] [blame] | 292 | #define OCOTP_CFG3_SPEED_996MHZ 0x2 |
| 293 | #define OCOTP_CFG3_SPEED_852MHZ 0x1 |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 294 | |
Anson Huang | c962a09 | 2014-02-12 17:57:03 +0800 | [diff] [blame] | 295 | static void __init imx6q_opp_check_speed_grading(struct device *cpu_dev) |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 296 | { |
| 297 | struct device_node *np; |
| 298 | void __iomem *base; |
| 299 | u32 val; |
| 300 | |
| 301 | np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp"); |
| 302 | if (!np) { |
| 303 | pr_warn("failed to find ocotp node\n"); |
| 304 | return; |
| 305 | } |
| 306 | |
| 307 | base = of_iomap(np, 0); |
| 308 | if (!base) { |
| 309 | pr_warn("failed to map ocotp\n"); |
| 310 | goto put_node; |
| 311 | } |
| 312 | |
Anson Huang | c962a09 | 2014-02-12 17:57:03 +0800 | [diff] [blame] | 313 | /* |
| 314 | * SPEED_GRADING[1:0] defines the max speed of ARM: |
| 315 | * 2b'11: 1200000000Hz; |
| 316 | * 2b'10: 996000000Hz; |
| 317 | * 2b'01: 852000000Hz; -- i.MX6Q Only, exclusive with 996MHz. |
| 318 | * 2b'00: 792000000Hz; |
| 319 | * We need to set the max speed of ARM according to fuse map. |
| 320 | */ |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 321 | val = readl_relaxed(base + OCOTP_CFG3); |
| 322 | val >>= OCOTP_CFG3_SPEED_SHIFT; |
Anson Huang | c962a09 | 2014-02-12 17:57:03 +0800 | [diff] [blame] | 323 | val &= 0x3; |
| 324 | |
Fabio Estevam | a49fb63 | 2014-07-01 00:12:52 -0300 | [diff] [blame] | 325 | if ((val != OCOTP_CFG3_SPEED_1P2GHZ) && cpu_is_imx6q()) |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 326 | if (dev_pm_opp_disable(cpu_dev, 1200000000)) |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 327 | pr_warn("failed to disable 1.2 GHz OPP\n"); |
Anson Huang | c962a09 | 2014-02-12 17:57:03 +0800 | [diff] [blame] | 328 | if (val < OCOTP_CFG3_SPEED_996MHZ) |
| 329 | if (dev_pm_opp_disable(cpu_dev, 996000000)) |
| 330 | pr_warn("failed to disable 996 MHz OPP\n"); |
| 331 | if (cpu_is_imx6q()) { |
| 332 | if (val != OCOTP_CFG3_SPEED_852MHZ) |
| 333 | if (dev_pm_opp_disable(cpu_dev, 852000000)) |
| 334 | pr_warn("failed to disable 852 MHz OPP\n"); |
| 335 | } |
Sebastian Andrzej Siewior | 23bec17 | 2015-01-13 18:46:53 +0100 | [diff] [blame] | 336 | iounmap(base); |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 337 | put_node: |
| 338 | of_node_put(np); |
| 339 | } |
| 340 | |
Sudeep KarkadaNagesha | b494b48 | 2013-09-10 18:59:47 +0100 | [diff] [blame] | 341 | static void __init imx6q_opp_init(void) |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 342 | { |
| 343 | struct device_node *np; |
Sudeep KarkadaNagesha | b494b48 | 2013-09-10 18:59:47 +0100 | [diff] [blame] | 344 | struct device *cpu_dev = get_cpu_device(0); |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 345 | |
Sudeep KarkadaNagesha | b494b48 | 2013-09-10 18:59:47 +0100 | [diff] [blame] | 346 | if (!cpu_dev) { |
| 347 | pr_warn("failed to get cpu0 device\n"); |
| 348 | return; |
| 349 | } |
Sudeep KarkadaNagesha | cdc58d6 | 2013-06-17 14:58:48 +0100 | [diff] [blame] | 350 | np = of_node_get(cpu_dev->of_node); |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 351 | if (!np) { |
| 352 | pr_warn("failed to find cpu0 node\n"); |
| 353 | return; |
| 354 | } |
| 355 | |
Viresh Kumar | 8f8d37b | 2015-09-04 13:47:24 +0530 | [diff] [blame] | 356 | if (dev_pm_opp_of_add_table(cpu_dev)) { |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 357 | pr_warn("failed to init OPP table\n"); |
| 358 | goto put_node; |
| 359 | } |
| 360 | |
Anson Huang | c962a09 | 2014-02-12 17:57:03 +0800 | [diff] [blame] | 361 | imx6q_opp_check_speed_grading(cpu_dev); |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 362 | |
| 363 | put_node: |
| 364 | of_node_put(np); |
| 365 | } |
| 366 | |
Fabio Estevam | f8c11b2 | 2013-03-25 09:20:44 -0300 | [diff] [blame] | 367 | static struct platform_device imx6q_cpufreq_pdev = { |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 368 | .name = "imx6q-cpufreq", |
| 369 | }; |
| 370 | |
Robert Lee | b9d18dc | 2012-05-21 17:50:30 -0500 | [diff] [blame] | 371 | static void __init imx6q_init_late(void) |
| 372 | { |
Shawn Guo | e5f9dec | 2012-12-04 22:55:15 +0800 | [diff] [blame] | 373 | /* |
| 374 | * WAIT mode is broken on TO 1.0 and 1.1, so there is no point |
| 375 | * to run cpuidle on them. |
| 376 | */ |
Shawn Guo | 3f75978 | 2013-08-13 14:10:29 +0800 | [diff] [blame] | 377 | if (imx_get_soc_revision() > IMX_CHIP_REVISION_1_1) |
Shawn Guo | e5f9dec | 2012-12-04 22:55:15 +0800 | [diff] [blame] | 378 | imx6q_cpuidle_init(); |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 379 | |
| 380 | if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) { |
Sudeep KarkadaNagesha | b494b48 | 2013-09-10 18:59:47 +0100 | [diff] [blame] | 381 | imx6q_opp_init(); |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 382 | platform_device_register(&imx6q_cpufreq_pdev); |
| 383 | } |
Robert Lee | b9d18dc | 2012-05-21 17:50:30 -0500 | [diff] [blame] | 384 | } |
| 385 | |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 386 | static void __init imx6q_map_io(void) |
| 387 | { |
Shawn Guo | 3e549a6 | 2013-01-17 16:37:42 +0800 | [diff] [blame] | 388 | debug_ll_io_init(); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 389 | imx_scu_map_io(); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 390 | } |
| 391 | |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 392 | static void __init imx6q_init_irq(void) |
| 393 | { |
Marc Zyngier | 1451756 | 2015-03-13 16:05:37 +0000 | [diff] [blame] | 394 | imx_gpc_check_dt(); |
Shawn Guo | f1c6f31 | 2013-08-13 14:59:43 +0800 | [diff] [blame] | 395 | imx_init_revision_from_anatop(); |
Shawn Guo | e6a0756 | 2013-07-08 21:45:20 +0800 | [diff] [blame] | 396 | imx_init_l2cache(); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 397 | imx_src_init(); |
Rob Herring | 0529e315 | 2012-11-05 16:18:28 -0600 | [diff] [blame] | 398 | irqchip_init(); |
Shawn Guo | 35e2916 | 2015-04-29 13:07:03 +0800 | [diff] [blame] | 399 | imx6_pm_ccm_init("fsl,imx6q-ccm"); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 400 | } |
| 401 | |
Shawn Guo | 8756dd9 | 2014-07-01 16:03:00 +0800 | [diff] [blame] | 402 | static const char * const imx6q_dt_compat[] __initconst = { |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 403 | "fsl,imx6dl", |
Sascha Hauer | 3f8976d | 2012-02-17 12:07:00 +0100 | [diff] [blame] | 404 | "fsl,imx6q", |
Bai Ping | c5a890a | 2016-02-02 18:01:38 +0800 | [diff] [blame] | 405 | "fsl,imx6qp", |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 406 | NULL, |
| 407 | }; |
| 408 | |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 409 | DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad/DualLite (Device Tree)") |
Andrey Smirnov | 510aca6 | 2016-06-18 18:09:31 -0700 | [diff] [blame] | 410 | .l2c_aux_val = 0, |
| 411 | .l2c_aux_mask = ~0, |
Marc Zyngier | e4f2d97 | 2011-09-08 13:15:22 +0100 | [diff] [blame] | 412 | .smp = smp_ops(imx_smp_ops), |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 413 | .map_io = imx6q_map_io, |
| 414 | .init_irq = imx6q_init_irq, |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 415 | .init_machine = imx6q_init_machine, |
Robert Lee | b9d18dc | 2012-05-21 17:50:30 -0500 | [diff] [blame] | 416 | .init_late = imx6q_init_late, |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 417 | .dt_compat = imx6q_dt_compat, |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 418 | MACHINE_END |