blob: 5470948836060d4dfa8cf72f11d4b5c5af4d42e6 [file] [log] [blame]
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -07001/*
2 * OMAP4 specific common source file.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Author:
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 *
8 *
9 * This program is free software,you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/io.h>
Colin Crosscd8ce152012-10-18 12:20:08 +030017#include <linux/irq.h>
Rob Herring0529e3152012-11-05 16:18:28 -060018#include <linux/irqchip.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070019#include <linux/platform_device.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070020#include <linux/memblock.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070021#include <linux/of_irq.h>
22#include <linux/of_platform.h>
23#include <linux/export.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060024#include <linux/irqchip/arm-gic.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070025
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070026#include <asm/hardware/cache-l2x0.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070027#include <asm/mach/map.h>
Russell King716a3dc2012-01-13 15:00:51 +000028#include <asm/memblock.h>
Colin Crosscd8ce152012-10-18 12:20:08 +030029#include <asm/smp_twd.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070030
Tony Lindgren732231a2012-09-20 11:41:16 -070031#include "omap-wakeupgen.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070032#include "soc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060033#include "iomap.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010034#include "common.h"
Tony Lindgren68f39e72012-10-15 12:09:43 -070035#include "mmc.h"
Balaji T K1ee47b02012-04-25 17:27:46 +053036#include "hsmmc.h"
Paul Walmsley2f334a32012-10-29 20:56:07 -060037#include "prminst44xx.h"
Paul Walmsleyd9a16f92012-10-29 20:57:39 -060038#include "prcm_mpu44xx.h"
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053039#include "omap4-sar-layout.h"
Lokesh Vutlaf7a9b8a2012-10-02 00:17:06 +053040#include "omap-secure.h"
Tony Lindgrenbb772092012-10-29 09:35:35 -070041#include "sram.h"
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070042
43#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +053044static void __iomem *l2cache_base;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070045#endif
46
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053047static void __iomem *sar_ram_base;
Santosh Shilimkarff999b82012-10-18 12:20:05 +030048static void __iomem *gic_dist_base_addr;
Colin Crosscd8ce152012-10-18 12:20:08 +030049static void __iomem *twd_base;
50
51#define IRQ_LOCALTIMER 29
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053052
Santosh Shilimkar137d1052011-06-25 18:04:31 -070053#ifdef CONFIG_OMAP4_ERRATA_I688
54/* Used to implement memory barrier on DRAM path */
55#define OMAP4_DRAM_BARRIER_VA 0xfe600000
56
57void __iomem *dram_sync, *sram_sync;
58
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053059static phys_addr_t paddr;
60static u32 size;
61
Santosh Shilimkar137d1052011-06-25 18:04:31 -070062void omap_bus_sync(void)
63{
64 if (dram_sync && sram_sync) {
65 writel_relaxed(readl_relaxed(dram_sync), dram_sync);
66 writel_relaxed(readl_relaxed(sram_sync), sram_sync);
67 isb();
68 }
69}
R Sricharancc4ad902012-03-02 16:31:18 +053070EXPORT_SYMBOL(omap_bus_sync);
Santosh Shilimkar137d1052011-06-25 18:04:31 -070071
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053072/* Steal one page physical memory for barrier implementation */
73int __init omap_barrier_reserve_memblock(void)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070074{
Santosh Shilimkar137d1052011-06-25 18:04:31 -070075
76 size = ALIGN(PAGE_SIZE, SZ_1M);
Russell King716a3dc2012-01-13 15:00:51 +000077 paddr = arm_memblock_steal(size, SZ_1M);
78
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053079 return 0;
80}
81
82void __init omap_barriers_init(void)
83{
84 struct map_desc dram_io_desc[1];
85
Santosh Shilimkar137d1052011-06-25 18:04:31 -070086 dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
87 dram_io_desc[0].pfn = __phys_to_pfn(paddr);
88 dram_io_desc[0].length = size;
89 dram_io_desc[0].type = MT_MEMORY_SO;
90 iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
91 dram_sync = (void __iomem *) dram_io_desc[0].virtual;
92 sram_sync = (void __iomem *) OMAP4_SRAM_VA;
93
94 pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
95 (long long) paddr, dram_io_desc[0].virtual);
96
Santosh Shilimkar137d1052011-06-25 18:04:31 -070097}
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053098#else
99void __init omap_barriers_init(void)
100{}
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700101#endif
102
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700103void __init gic_init_irq(void)
104{
Marc Zyngierab65be22011-11-15 17:22:45 +0000105 void __iomem *omap_irq_base;
Marc Zyngierab65be22011-11-15 17:22:45 +0000106
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700107 /* Static mapping, never released */
108 gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
109 BUG_ON(!gic_dist_base_addr);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700110
Colin Crosscd8ce152012-10-18 12:20:08 +0300111 twd_base = ioremap(OMAP44XX_LOCAL_TWD_BASE, SZ_4K);
112 BUG_ON(!twd_base);
113
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700114 /* Static mapping, never released */
Tony Lindgren741e3a82011-05-17 03:51:26 -0700115 omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
116 BUG_ON(!omap_irq_base);
Russell Kingb580b892010-12-04 15:55:14 +0000117
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530118 omap_wakeupgen_init();
119
Tony Lindgren741e3a82011-05-17 03:51:26 -0700120 gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700121}
122
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300123void gic_dist_disable(void)
124{
125 if (gic_dist_base_addr)
126 __raw_writel(0x0, gic_dist_base_addr + GIC_DIST_CTRL);
127}
128
Colin Crosscd8ce152012-10-18 12:20:08 +0300129bool gic_dist_disabled(void)
130{
131 return !(__raw_readl(gic_dist_base_addr + GIC_DIST_CTRL) & 0x1);
132}
133
134void gic_timer_retrigger(void)
135{
136 u32 twd_int = __raw_readl(twd_base + TWD_TIMER_INTSTAT);
137 u32 gic_int = __raw_readl(gic_dist_base_addr + GIC_DIST_PENDING_SET);
138 u32 twd_ctrl = __raw_readl(twd_base + TWD_TIMER_CONTROL);
139
140 if (twd_int && !(gic_int & BIT(IRQ_LOCALTIMER))) {
141 /*
142 * The local timer interrupt got lost while the distributor was
143 * disabled. Ack the pending interrupt, and retrigger it.
144 */
145 pr_warn("%s: lost localtimer interrupt\n", __func__);
146 __raw_writel(1, twd_base + TWD_TIMER_INTSTAT);
147 if (!(twd_ctrl & TWD_TIMER_CONTROL_PERIODIC)) {
148 __raw_writel(1, twd_base + TWD_TIMER_COUNTER);
149 twd_ctrl |= TWD_TIMER_CONTROL_ENABLE;
150 __raw_writel(twd_ctrl, twd_base + TWD_TIMER_CONTROL);
151 }
152 }
153}
154
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700155#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530156
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +0530157void __iomem *omap4_get_l2cache_base(void)
158{
159 return l2cache_base;
160}
161
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530162static void omap4_l2x0_disable(void)
163{
164 /* Disable PL310 L2 Cache controller */
165 omap_smc1(0x102, 0x0);
166}
167
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100168static void omap4_l2x0_set_debug(unsigned long val)
169{
170 /* Program PL310 L2 Cache controller debug register */
171 omap_smc1(0x100, val);
172}
173
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700174static int __init omap_l2_cache_init(void)
175{
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530176 u32 aux_ctrl = 0;
177
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700178 /*
179 * To avoid code running on other OMAPs in
180 * multi-omap builds
181 */
182 if (!cpu_is_omap44xx())
183 return -ENODEV;
184
185 /* Static mapping, never released */
186 l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
Santosh Shilimkar0db18032011-03-03 17:36:52 +0530187 if (WARN_ON(!l2cache_base))
188 return -ENOMEM;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700189
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700190 /*
Santosh Shilimkara777b722010-09-16 18:44:47 +0530191 * 16-way associativity, parity disabled
192 * Way size - 32KB (es1.0)
193 * Way size - 64KB (es2.0 +)
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700194 */
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530195 aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
196 (0x1 << 25) |
197 (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
198 (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
199
Mans Rullgard11e02642010-11-19 23:01:04 +0530200 if (omap_rev() == OMAP4430_REV_ES1_0) {
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530201 aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
Mans Rullgard11e02642010-11-19 23:01:04 +0530202 } else {
203 aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
Santosh Shilimkarb0f20ff2010-11-19 23:01:05 +0530204 (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
Mans Rullgard11e02642010-11-19 23:01:04 +0530205 (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
Santosh Shilimkarb89cd712010-11-19 23:01:06 +0530206 (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
207 (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
Mans Rullgard11e02642010-11-19 23:01:04 +0530208 }
209 if (omap_rev() != OMAP4430_REV_ES1_0)
210 omap_smc1(0x109, aux_ctrl);
211
212 /* Enable PL310 L2 Cache controller */
213 omap_smc1(0x102, 0x1);
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530214
Santosh Shilimkar926fd452012-07-04 17:57:34 +0530215 if (of_have_populated_dt())
216 l2x0_of_init(aux_ctrl, L2X0_AUX_CTRL_MASK);
217 else
218 l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700219
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530220 /*
221 * Override default outer_cache.disable with a OMAP4
222 * specific one
223 */
224 outer_cache.disable = omap4_l2x0_disable;
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100225 outer_cache.set_debug = omap4_l2x0_set_debug;
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530226
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700227 return 0;
228}
229early_initcall(omap_l2_cache_init);
230#endif
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530231
232void __iomem *omap4_get_sar_ram_base(void)
233{
234 return sar_ram_base;
235}
236
237/*
238 * SAR RAM used to save and restore the HW
239 * context in low power modes
240 */
241static int __init omap4_sar_ram_init(void)
242{
243 /*
244 * To avoid code running on other OMAPs in
245 * multi-omap builds
246 */
247 if (!cpu_is_omap44xx())
248 return -ENOMEM;
249
250 /* Static mapping, never released */
251 sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K);
252 if (WARN_ON(!sar_ram_base))
253 return -ENOMEM;
254
255 return 0;
256}
257early_initcall(omap4_sar_ram_init);
Balaji T K1ee47b02012-04-25 17:27:46 +0530258
R Sricharanc4082d42012-06-05 16:31:06 +0530259void __init omap_gic_of_init(void)
260{
261 omap_wakeupgen_init();
Rob Herring0529e3152012-11-05 16:18:28 -0600262 irqchip_init();
R Sricharanc4082d42012-06-05 16:31:06 +0530263}
264
Balaji T K1ee47b02012-04-25 17:27:46 +0530265#if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
266static int omap4_twl6030_hsmmc_late_init(struct device *dev)
267{
268 int irq = 0;
269 struct platform_device *pdev = container_of(dev,
270 struct platform_device, dev);
271 struct omap_mmc_platform_data *pdata = dev->platform_data;
272
273 /* Setting MMC1 Card detect Irq */
274 if (pdev->id == 0) {
275 irq = twl6030_mmc_card_detect_config();
276 if (irq < 0) {
277 dev_err(dev, "%s: Error card detect config(%d)\n",
278 __func__, irq);
279 return irq;
280 }
281 pdata->slots[0].card_detect_irq = irq;
282 pdata->slots[0].card_detect = twl6030_mmc_card_detect;
283 }
284 return 0;
285}
286
287static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev)
288{
289 struct omap_mmc_platform_data *pdata;
290
291 /* dev can be null if CONFIG_MMC_OMAP_HS is not set */
292 if (!dev) {
293 pr_err("Failed %s\n", __func__);
294 return;
295 }
296 pdata = dev->platform_data;
297 pdata->init = omap4_twl6030_hsmmc_late_init;
298}
299
300int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
301{
302 struct omap2_hsmmc_info *c;
303
304 omap_hsmmc_init(controllers);
305 for (c = controllers; c->mmc; c++) {
306 /* pdev can be null if CONFIG_MMC_OMAP_HS is not set */
307 if (!c->pdev)
308 continue;
309 omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev);
310 }
311
312 return 0;
313}
314#else
315int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
316{
317 return 0;
318}
319#endif
Paul Walmsley2f334a32012-10-29 20:56:07 -0600320
321/**
322 * omap44xx_restart - trigger a software restart of the SoC
323 * @mode: the "reboot mode", see arch/arm/kernel/{setup,process}.c
324 * @cmd: passed from the userspace program rebooting the system (if provided)
325 *
326 * Resets the SoC. For @cmd, see the 'reboot' syscall in
327 * kernel/sys.c. No return value.
328 */
329void omap44xx_restart(char mode, const char *cmd)
330{
331 /* XXX Should save 'cmd' into scratchpad for use after reboot */
332 omap4_prminst_global_warm_sw_reset(); /* never returns */
333 while (1);
334}
335