blob: 9d450973677231120877434465f261f781a75201 [file] [log] [blame]
Paolo Ciarrocchid4413732008-02-19 23:51:27 +01001/*
Robert Richter6852fd92008-07-22 21:09:08 +02002 * @file op_model_amd.c
Barry Kasindorfbd87f1f2007-12-18 18:05:58 +01003 * athlon / K7 / K8 / Family 10h model-specific MSR operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Robert Richterae735e92008-12-25 17:26:07 +01005 * @remark Copyright 2002-2009 OProfile authors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * @remark Read the file COPYING
7 *
8 * @author John Levon
9 * @author Philippe Elie
10 * @author Graydon Hoare
Robert Richteradf5ec02008-07-22 21:08:48 +020011 * @author Robert Richter <robert.richter@amd.com>
Jason Yeh4d4036e2009-07-08 13:49:38 +020012 * @author Barry Kasindorf <barry.kasindorf@amd.com>
13 * @author Jason Yeh <jason.yeh@amd.com>
14 * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com>
Robert Richterae735e92008-12-25 17:26:07 +010015 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#include <linux/oprofile.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020018#include <linux/device.h>
19#include <linux/pci.h>
Jason Yeh4d4036e2009-07-08 13:49:38 +020020#include <linux/percpu.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/ptrace.h>
23#include <asm/msr.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020024#include <asm/nmi.h>
Robert Richter013cfc52010-01-28 18:05:26 +010025#include <asm/apic.h>
Robert Richter64683da2010-02-04 10:57:23 +010026#include <asm/processor.h>
27#include <asm/cpufeature.h>
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010028
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include "op_x86_model.h"
30#include "op_counter.h"
31
Robert Richter4c168ea2008-09-24 11:08:52 +020032#define NUM_COUNTERS 4
Jason Yeh4d4036e2009-07-08 13:49:38 +020033#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
34#define NUM_VIRT_COUNTERS 32
Jason Yeh4d4036e2009-07-08 13:49:38 +020035#else
36#define NUM_VIRT_COUNTERS NUM_COUNTERS
Jason Yeh4d4036e2009-07-08 13:49:38 +020037#endif
38
Robert Richter3370d352009-05-25 15:10:32 +020039#define OP_EVENT_MASK 0x0FFF
Robert Richter42399ad2009-05-25 17:59:06 +020040#define OP_CTR_OVERFLOW (1ULL<<31)
Robert Richter3370d352009-05-25 15:10:32 +020041
42#define MSR_AMD_EVENTSEL_RESERVED ((0xFFFFFCF0ULL<<32)|(1ULL<<21))
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Jason Yeh4d4036e2009-07-08 13:49:38 +020044static unsigned long reset_value[NUM_VIRT_COUNTERS];
Robert Richter852402c2008-07-22 21:09:06 +020045
Robert Richterc572ae42009-06-03 20:10:39 +020046#define IBS_FETCH_SIZE 6
47#define IBS_OP_SIZE 12
Barry Kasindorf56784f12008-07-22 21:08:55 +020048
Robert Richter64683da2010-02-04 10:57:23 +010049static u32 ibs_caps;
Barry Kasindorf56784f12008-07-22 21:08:55 +020050
Robert Richter53b39e92010-09-21 17:58:15 +020051struct ibs_config {
Barry Kasindorf56784f12008-07-22 21:08:55 +020052 unsigned long op_enabled;
53 unsigned long fetch_enabled;
54 unsigned long max_cnt_fetch;
55 unsigned long max_cnt_op;
56 unsigned long rand_en;
57 unsigned long dispatched_ops;
58};
59
Robert Richter53b39e92010-09-21 17:58:15 +020060struct ibs_state {
61 u64 ibs_op_ctl;
62};
63
64static struct ibs_config ibs_config;
65static struct ibs_state ibs_state;
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010066
Robert Richter64683da2010-02-04 10:57:23 +010067/*
68 * IBS cpuid feature detection
69 */
70
71#define IBS_CPUID_FEATURES 0x8000001b
72
73/*
74 * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but
75 * bit 0 is used to indicate the existence of IBS.
76 */
Robert Richter4ac945f2010-09-21 15:58:32 +020077#define IBS_CAPS_AVAIL (1U<<0)
78#define IBS_CAPS_FETCHSAM (1U<<1)
79#define IBS_CAPS_OPSAM (1U<<2)
80#define IBS_CAPS_RDWROPCNT (1U<<3)
81#define IBS_CAPS_OPCNT (1U<<4)
82
83#define IBS_CAPS_DEFAULT (IBS_CAPS_AVAIL \
84 | IBS_CAPS_FETCHSAM \
85 | IBS_CAPS_OPSAM)
86
87/*
88 * IBS APIC setup
89 */
90#define IBSCTL 0x1cc
91#define IBSCTL_LVT_OFFSET_VALID (1ULL<<8)
92#define IBSCTL_LVT_OFFSET_MASK 0x0F
Robert Richter64683da2010-02-04 10:57:23 +010093
Robert Richterba520782010-02-23 15:46:49 +010094/*
95 * IBS randomization macros
96 */
97#define IBS_RANDOM_BITS 12
98#define IBS_RANDOM_MASK ((1ULL << IBS_RANDOM_BITS) - 1)
99#define IBS_RANDOM_MAXCNT_OFFSET (1ULL << (IBS_RANDOM_BITS - 5))
100
Robert Richter64683da2010-02-04 10:57:23 +0100101static u32 get_ibs_caps(void)
102{
103 u32 ibs_caps;
104 unsigned int max_level;
105
106 if (!boot_cpu_has(X86_FEATURE_IBS))
107 return 0;
108
109 /* check IBS cpuid feature flags */
110 max_level = cpuid_eax(0x80000000);
111 if (max_level < IBS_CPUID_FEATURES)
Robert Richter4ac945f2010-09-21 15:58:32 +0200112 return IBS_CAPS_DEFAULT;
Robert Richter64683da2010-02-04 10:57:23 +0100113
114 ibs_caps = cpuid_eax(IBS_CPUID_FEATURES);
115 if (!(ibs_caps & IBS_CAPS_AVAIL))
116 /* cpuid flags not valid */
Robert Richter4ac945f2010-09-21 15:58:32 +0200117 return IBS_CAPS_DEFAULT;
Robert Richter64683da2010-02-04 10:57:23 +0100118
119 return ibs_caps;
120}
121
Suravee Suthikulpanitf125be12010-01-18 11:25:45 -0600122/*
123 * 16-bit Linear Feedback Shift Register (LFSR)
124 *
125 * 16 14 13 11
126 * Feedback polynomial = X + X + X + X + 1
127 */
128static unsigned int lfsr_random(void)
129{
130 static unsigned int lfsr_value = 0xF00D;
131 unsigned int bit;
132
133 /* Compute next bit to shift in */
134 bit = ((lfsr_value >> 0) ^
135 (lfsr_value >> 2) ^
136 (lfsr_value >> 3) ^
137 (lfsr_value >> 5)) & 0x0001;
138
139 /* Advance to next register value */
140 lfsr_value = (lfsr_value >> 1) | (bit << 15);
141
142 return lfsr_value;
143}
144
Robert Richterba520782010-02-23 15:46:49 +0100145/*
146 * IBS software randomization
147 *
148 * The IBS periodic op counter is randomized in software. The lower 12
149 * bits of the 20 bit counter are randomized. IbsOpCurCnt is
150 * initialized with a 12 bit random value.
151 */
152static inline u64 op_amd_randomize_ibs_op(u64 val)
153{
154 unsigned int random = lfsr_random();
155
156 if (!(ibs_caps & IBS_CAPS_RDWROPCNT))
157 /*
158 * Work around if the hw can not write to IbsOpCurCnt
159 *
160 * Randomize the lower 8 bits of the 16 bit
161 * IbsOpMaxCnt [15:0] value in the range of -128 to
162 * +127 by adding/subtracting an offset to the
163 * maximum count (IbsOpMaxCnt).
164 *
165 * To avoid over or underflows and protect upper bits
166 * starting at bit 16, the initial value for
167 * IbsOpMaxCnt must fit in the range from 0x0081 to
168 * 0xff80.
169 */
170 val += (s8)(random >> 4);
171 else
172 val |= (u64)(random & IBS_RANDOM_MASK) << 32;
173
174 return val;
175}
176
Andrew Morton4680e642009-06-23 12:36:08 -0700177static inline void
Robert Richter7939d2b2008-07-22 21:08:56 +0200178op_amd_handle_ibs(struct pt_regs * const regs,
179 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
Robert Richterc572ae42009-06-03 20:10:39 +0200181 u64 val, ctl;
Robert Richter1acda872009-01-05 10:35:31 +0100182 struct op_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
Robert Richter64683da2010-02-04 10:57:23 +0100184 if (!ibs_caps)
Andrew Morton4680e642009-06-23 12:36:08 -0700185 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
Robert Richter7939d2b2008-07-22 21:08:56 +0200187 if (ibs_config.fetch_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200188 rdmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
189 if (ctl & IBS_FETCH_VAL) {
190 rdmsrl(MSR_AMD64_IBSFETCHLINAD, val);
191 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100192 IBS_FETCH_CODE, IBS_FETCH_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200193 oprofile_add_data64(&entry, val);
194 oprofile_add_data64(&entry, ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200195 rdmsrl(MSR_AMD64_IBSFETCHPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200196 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100197 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200198
Robert Richterfd13f6c2008-10-19 21:00:09 +0200199 /* reenable the IRQ */
Robert Richtera163b102010-02-25 19:43:07 +0100200 ctl &= ~(IBS_FETCH_VAL | IBS_FETCH_CNT);
Robert Richterc572ae42009-06-03 20:10:39 +0200201 ctl |= IBS_FETCH_ENABLE;
202 wrmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200203 }
204 }
205
Robert Richter7939d2b2008-07-22 21:08:56 +0200206 if (ibs_config.op_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200207 rdmsrl(MSR_AMD64_IBSOPCTL, ctl);
208 if (ctl & IBS_OP_VAL) {
209 rdmsrl(MSR_AMD64_IBSOPRIP, val);
210 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100211 IBS_OP_CODE, IBS_OP_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200212 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200213 rdmsrl(MSR_AMD64_IBSOPDATA, val);
Robert Richter51563a02009-06-03 20:54:56 +0200214 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200215 rdmsrl(MSR_AMD64_IBSOPDATA2, val);
Robert Richter51563a02009-06-03 20:54:56 +0200216 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200217 rdmsrl(MSR_AMD64_IBSOPDATA3, val);
Robert Richter51563a02009-06-03 20:54:56 +0200218 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200219 rdmsrl(MSR_AMD64_IBSDCLINAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200220 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200221 rdmsrl(MSR_AMD64_IBSDCPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200222 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100223 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200224
225 /* reenable the IRQ */
Robert Richter53b39e92010-09-21 17:58:15 +0200226 ctl = op_amd_randomize_ibs_op(ibs_state.ibs_op_ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200227 wrmsrl(MSR_AMD64_IBSOPCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200228 }
229 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230}
231
Robert Richter90637592009-03-10 19:15:57 +0100232static inline void op_amd_start_ibs(void)
233{
Robert Richterc572ae42009-06-03 20:10:39 +0200234 u64 val;
Robert Richter64683da2010-02-04 10:57:23 +0100235
236 if (!ibs_caps)
237 return;
238
Robert Richter53b39e92010-09-21 17:58:15 +0200239 memset(&ibs_state, 0, sizeof(ibs_state));
240
Robert Richter64683da2010-02-04 10:57:23 +0100241 if (ibs_config.fetch_enabled) {
Robert Richtera163b102010-02-25 19:43:07 +0100242 val = (ibs_config.max_cnt_fetch >> 4) & IBS_FETCH_MAX_CNT;
Robert Richterc572ae42009-06-03 20:10:39 +0200243 val |= ibs_config.rand_en ? IBS_FETCH_RAND_EN : 0;
244 val |= IBS_FETCH_ENABLE;
245 wrmsrl(MSR_AMD64_IBSFETCHCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100246 }
247
Robert Richter64683da2010-02-04 10:57:23 +0100248 if (ibs_config.op_enabled) {
Robert Richter53b39e92010-09-21 17:58:15 +0200249 val = ibs_config.max_cnt_op >> 4;
Robert Richterba520782010-02-23 15:46:49 +0100250 if (!(ibs_caps & IBS_CAPS_RDWROPCNT)) {
251 /*
252 * IbsOpCurCnt not supported. See
253 * op_amd_randomize_ibs_op() for details.
254 */
Robert Richter53b39e92010-09-21 17:58:15 +0200255 val = clamp(val, 0x0081ULL, 0xFF80ULL);
Robert Richterba520782010-02-23 15:46:49 +0100256 } else {
257 /*
258 * The start value is randomized with a
259 * positive offset, we need to compensate it
260 * with the half of the randomized range. Also
261 * avoid underflows.
262 */
Robert Richter53b39e92010-09-21 17:58:15 +0200263 val = min(val + IBS_RANDOM_MAXCNT_OFFSET,
264 IBS_OP_MAX_CNT);
Robert Richterba520782010-02-23 15:46:49 +0100265 }
Robert Richter53b39e92010-09-21 17:58:15 +0200266 val |= ibs_config.dispatched_ops ? IBS_OP_CNT_CTL : 0;
267 val |= IBS_OP_ENABLE;
268 ibs_state.ibs_op_ctl = val;
269 val = op_amd_randomize_ibs_op(ibs_state.ibs_op_ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200270 wrmsrl(MSR_AMD64_IBSOPCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100271 }
272}
273
274static void op_amd_stop_ibs(void)
275{
Robert Richter64683da2010-02-04 10:57:23 +0100276 if (!ibs_caps)
277 return;
278
279 if (ibs_config.fetch_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100280 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200281 wrmsrl(MSR_AMD64_IBSFETCHCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100282
Robert Richter64683da2010-02-04 10:57:23 +0100283 if (ibs_config.op_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100284 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200285 wrmsrl(MSR_AMD64_IBSOPCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100286}
287
Robert Richterda759fe2010-02-26 10:54:56 +0100288#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
289
290static void op_mux_switch_ctrl(struct op_x86_model_spec const *model,
291 struct op_msrs const * const msrs)
292{
293 u64 val;
294 int i;
295
296 /* enable active counters */
297 for (i = 0; i < NUM_COUNTERS; ++i) {
298 int virt = op_x86_phys_to_virt(i);
299 if (!reset_value[virt])
300 continue;
301 rdmsrl(msrs->controls[i].addr, val);
302 val &= model->reserved;
303 val |= op_x86_get_ctrl(model, &counter_config[virt]);
304 wrmsrl(msrs->controls[i].addr, val);
305 }
306}
307
308#endif
309
310/* functions for op_amd_spec */
311
312static void op_amd_shutdown(struct op_msrs const * const msrs)
313{
314 int i;
315
316 for (i = 0; i < NUM_COUNTERS; ++i) {
317 if (!msrs->counters[i].addr)
318 continue;
319 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
320 release_evntsel_nmi(MSR_K7_EVNTSEL0 + i);
321 }
322}
323
324static int op_amd_fill_in_addresses(struct op_msrs * const msrs)
325{
326 int i;
327
328 for (i = 0; i < NUM_COUNTERS; i++) {
329 if (!reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i))
330 goto fail;
331 if (!reserve_evntsel_nmi(MSR_K7_EVNTSEL0 + i)) {
332 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
333 goto fail;
334 }
335 /* both registers must be reserved */
336 msrs->counters[i].addr = MSR_K7_PERFCTR0 + i;
337 msrs->controls[i].addr = MSR_K7_EVNTSEL0 + i;
338 continue;
339 fail:
340 if (!counter_config[i].enabled)
341 continue;
342 op_x86_warn_reserved(i);
343 op_amd_shutdown(msrs);
344 return -EBUSY;
345 }
346
347 return 0;
348}
349
350static void op_amd_setup_ctrs(struct op_x86_model_spec const *model,
351 struct op_msrs const * const msrs)
352{
353 u64 val;
354 int i;
355
356 /* setup reset_value */
357 for (i = 0; i < NUM_VIRT_COUNTERS; ++i) {
358 if (counter_config[i].enabled
359 && msrs->counters[op_x86_virt_to_phys(i)].addr)
360 reset_value[i] = counter_config[i].count;
361 else
362 reset_value[i] = 0;
363 }
364
365 /* clear all counters */
366 for (i = 0; i < NUM_COUNTERS; ++i) {
367 if (!msrs->controls[i].addr)
368 continue;
369 rdmsrl(msrs->controls[i].addr, val);
370 if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
371 op_x86_warn_in_use(i);
372 val &= model->reserved;
373 wrmsrl(msrs->controls[i].addr, val);
374 /*
375 * avoid a false detection of ctr overflows in NMI
376 * handler
377 */
378 wrmsrl(msrs->counters[i].addr, -1LL);
379 }
380
381 /* enable active counters */
382 for (i = 0; i < NUM_COUNTERS; ++i) {
383 int virt = op_x86_phys_to_virt(i);
384 if (!reset_value[virt])
385 continue;
386
387 /* setup counter registers */
388 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
389
390 /* setup control registers */
391 rdmsrl(msrs->controls[i].addr, val);
392 val &= model->reserved;
393 val |= op_x86_get_ctrl(model, &counter_config[virt]);
394 wrmsrl(msrs->controls[i].addr, val);
395 }
Robert Richterbae663b2010-05-05 17:47:17 +0200396
397 if (ibs_caps)
398 setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_NMI, 0);
399}
400
401static void op_amd_cpu_shutdown(void)
402{
403 if (ibs_caps)
404 setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_FIX, 1);
Robert Richterda759fe2010-02-26 10:54:56 +0100405}
406
Robert Richter7939d2b2008-07-22 21:08:56 +0200407static int op_amd_check_ctrs(struct pt_regs * const regs,
408 struct op_msrs const * const msrs)
409{
Robert Richter42399ad2009-05-25 17:59:06 +0200410 u64 val;
Robert Richter7939d2b2008-07-22 21:08:56 +0200411 int i;
412
Robert Richter6e63ea42009-07-07 19:25:39 +0200413 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200414 int virt = op_x86_phys_to_virt(i);
415 if (!reset_value[virt])
Robert Richter7939d2b2008-07-22 21:08:56 +0200416 continue;
Robert Richter42399ad2009-05-25 17:59:06 +0200417 rdmsrl(msrs->counters[i].addr, val);
418 /* bit is clear if overflowed: */
419 if (val & OP_CTR_OVERFLOW)
420 continue;
Robert Richterd8471ad2009-07-16 13:04:43 +0200421 oprofile_add_sample(regs, virt);
422 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
Robert Richter7939d2b2008-07-22 21:08:56 +0200423 }
424
425 op_amd_handle_ibs(regs, msrs);
426
427 /* See op_model_ppro.c */
428 return 1;
429}
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100430
Robert Richter6657fe42008-07-22 21:08:50 +0200431static void op_amd_start(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432{
Robert Richterdea37662009-05-25 18:11:52 +0200433 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 int i;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200435
Robert Richter6e63ea42009-07-07 19:25:39 +0200436 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200437 if (!reset_value[op_x86_phys_to_virt(i)])
438 continue;
439 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100440 val |= ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richterd8471ad2009-07-16 13:04:43 +0200441 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 }
Robert Richter852402c2008-07-22 21:09:06 +0200443
Robert Richter90637592009-03-10 19:15:57 +0100444 op_amd_start_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445}
446
Robert Richter6657fe42008-07-22 21:08:50 +0200447static void op_amd_stop(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448{
Robert Richterdea37662009-05-25 18:11:52 +0200449 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 int i;
451
Robert Richterfd13f6c2008-10-19 21:00:09 +0200452 /*
453 * Subtle: stop on all counters to avoid race with setting our
454 * pm callback
455 */
Robert Richter6e63ea42009-07-07 19:25:39 +0200456 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200457 if (!reset_value[op_x86_phys_to_virt(i)])
Don Zickuscb9c4482006-09-26 10:52:26 +0200458 continue;
Robert Richterdea37662009-05-25 18:11:52 +0200459 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100460 val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richterdea37662009-05-25 18:11:52 +0200461 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 }
Barry Kasindorf56784f12008-07-22 21:08:55 +0200463
Robert Richter90637592009-03-10 19:15:57 +0100464 op_amd_stop_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465}
466
Robert Richterbae663b2010-05-05 17:47:17 +0200467static int __init_ibs_nmi(void)
Robert Richter7d77f2d2008-07-22 21:08:57 +0200468{
469#define IBSCTL_LVTOFFSETVAL (1 << 8)
470#define IBSCTL 0x1cc
471 struct pci_dev *cpu_cfg;
472 int nodes;
473 u32 value = 0;
Robert Richterbae663b2010-05-05 17:47:17 +0200474 u8 ibs_eilvt_off;
Robert Richter7d77f2d2008-07-22 21:08:57 +0200475
Robert Richterbae663b2010-05-05 17:47:17 +0200476 ibs_eilvt_off = setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_FIX, 1);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200477
478 nodes = 0;
479 cpu_cfg = NULL;
480 do {
481 cpu_cfg = pci_get_device(PCI_VENDOR_ID_AMD,
482 PCI_DEVICE_ID_AMD_10H_NB_MISC,
483 cpu_cfg);
484 if (!cpu_cfg)
485 break;
486 ++nodes;
487 pci_write_config_dword(cpu_cfg, IBSCTL, ibs_eilvt_off
488 | IBSCTL_LVTOFFSETVAL);
489 pci_read_config_dword(cpu_cfg, IBSCTL, &value);
490 if (value != (ibs_eilvt_off | IBSCTL_LVTOFFSETVAL)) {
Robert Richter83bd9242008-12-15 15:09:50 +0100491 pci_dev_put(cpu_cfg);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200492 printk(KERN_DEBUG "Failed to setup IBS LVT offset, "
493 "IBSCTL = 0x%08x", value);
494 return 1;
495 }
496 } while (1);
497
498 if (!nodes) {
499 printk(KERN_DEBUG "No CPU node configured for IBS");
500 return 1;
501 }
502
Robert Richter7d77f2d2008-07-22 21:08:57 +0200503 return 0;
504}
505
Robert Richterfd13f6c2008-10-19 21:00:09 +0200506/* initialize the APIC for the IBS interrupts if available */
Robert Richterbae663b2010-05-05 17:47:17 +0200507static void init_ibs(void)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200508{
Robert Richter64683da2010-02-04 10:57:23 +0100509 ibs_caps = get_ibs_caps();
Barry Kasindorf56784f12008-07-22 21:08:55 +0200510
Robert Richter64683da2010-02-04 10:57:23 +0100511 if (!ibs_caps)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200512 return;
513
Robert Richterbae663b2010-05-05 17:47:17 +0200514 if (__init_ibs_nmi()) {
Robert Richter64683da2010-02-04 10:57:23 +0100515 ibs_caps = 0;
Robert Richter852402c2008-07-22 21:09:06 +0200516 return;
517 }
518
Robert Richter64683da2010-02-04 10:57:23 +0100519 printk(KERN_INFO "oprofile: AMD IBS detected (0x%08x)\n",
520 (unsigned)ibs_caps);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200521}
522
Robert Richter25ad29132008-09-05 17:12:36 +0200523static int (*create_arch_files)(struct super_block *sb, struct dentry *root);
Robert Richter270d3e12008-07-22 21:09:01 +0200524
Robert Richter25ad29132008-09-05 17:12:36 +0200525static int setup_ibs_files(struct super_block *sb, struct dentry *root)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200526{
Barry Kasindorf56784f12008-07-22 21:08:55 +0200527 struct dentry *dir;
Robert Richter270d3e12008-07-22 21:09:01 +0200528 int ret = 0;
529
530 /* architecture specific files */
531 if (create_arch_files)
532 ret = create_arch_files(sb, root);
533
534 if (ret)
535 return ret;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200536
Robert Richter64683da2010-02-04 10:57:23 +0100537 if (!ibs_caps)
Robert Richter270d3e12008-07-22 21:09:01 +0200538 return ret;
539
540 /* model specific files */
Barry Kasindorf56784f12008-07-22 21:08:55 +0200541
542 /* setup some reasonable defaults */
543 ibs_config.max_cnt_fetch = 250000;
544 ibs_config.fetch_enabled = 0;
545 ibs_config.max_cnt_op = 250000;
546 ibs_config.op_enabled = 0;
Robert Richter64683da2010-02-04 10:57:23 +0100547 ibs_config.dispatched_ops = 0;
Robert Richter2d55a472008-07-18 17:56:05 +0200548
Robert Richter4ac945f2010-09-21 15:58:32 +0200549 if (ibs_caps & IBS_CAPS_FETCHSAM) {
550 dir = oprofilefs_mkdir(sb, root, "ibs_fetch");
551 oprofilefs_create_ulong(sb, dir, "enable",
552 &ibs_config.fetch_enabled);
553 oprofilefs_create_ulong(sb, dir, "max_count",
554 &ibs_config.max_cnt_fetch);
555 oprofilefs_create_ulong(sb, dir, "rand_enable",
556 &ibs_config.rand_en);
557 }
Robert Richter2d55a472008-07-18 17:56:05 +0200558
Robert Richter4ac945f2010-09-21 15:58:32 +0200559 if (ibs_caps & IBS_CAPS_OPSAM) {
560 dir = oprofilefs_mkdir(sb, root, "ibs_op");
561 oprofilefs_create_ulong(sb, dir, "enable",
562 &ibs_config.op_enabled);
563 oprofilefs_create_ulong(sb, dir, "max_count",
564 &ibs_config.max_cnt_op);
565 if (ibs_caps & IBS_CAPS_OPCNT)
566 oprofilefs_create_ulong(sb, dir, "dispatched_ops",
567 &ibs_config.dispatched_ops);
568 }
Robert Richterfc2bd732008-07-22 21:09:00 +0200569
570 return 0;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200571}
572
Robert Richteradf5ec02008-07-22 21:08:48 +0200573static int op_amd_init(struct oprofile_operations *ops)
574{
Robert Richterbae663b2010-05-05 17:47:17 +0200575 init_ibs();
Robert Richter270d3e12008-07-22 21:09:01 +0200576 create_arch_files = ops->create_files;
577 ops->create_files = setup_ibs_files;
Robert Richteradf5ec02008-07-22 21:08:48 +0200578 return 0;
579}
580
Robert Richter259a83a2009-07-09 15:12:35 +0200581struct op_x86_model_spec op_amd_spec = {
Robert Richterc92960f2008-09-05 17:12:36 +0200582 .num_counters = NUM_COUNTERS,
Robert Richterd0e41202010-03-23 19:33:21 +0100583 .num_controls = NUM_COUNTERS,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200584 .num_virt_counters = NUM_VIRT_COUNTERS,
Robert Richter3370d352009-05-25 15:10:32 +0200585 .reserved = MSR_AMD_EVENTSEL_RESERVED,
586 .event_mask = OP_EVENT_MASK,
587 .init = op_amd_init,
Robert Richterc92960f2008-09-05 17:12:36 +0200588 .fill_in_addresses = &op_amd_fill_in_addresses,
589 .setup_ctrs = &op_amd_setup_ctrs,
Robert Richterbae663b2010-05-05 17:47:17 +0200590 .cpu_down = &op_amd_cpu_shutdown,
Robert Richterc92960f2008-09-05 17:12:36 +0200591 .check_ctrs = &op_amd_check_ctrs,
592 .start = &op_amd_start,
593 .stop = &op_amd_stop,
Robert Richter3370d352009-05-25 15:10:32 +0200594 .shutdown = &op_amd_shutdown,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200595#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
Robert Richter7e7478c2009-07-16 13:09:53 +0200596 .switch_ctrl = &op_mux_switch_ctrl,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200597#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598};