blob: 176f424975ac291f296b871a970e803e82171fc1 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/radeon_drm.h>
Ben Skeggs68adac52010-04-28 11:46:42 +100029#include <drm/drm_fixed.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "radeon.h"
31#include "atom.h"
32#include "atom-bits.h"
33
Jerome Glissec93bb852009-07-13 21:04:08 +020034static void atombios_overscan_setup(struct drm_crtc *crtc,
35 struct drm_display_mode *mode,
36 struct drm_display_mode *adjusted_mode)
37{
38 struct drm_device *dev = crtc->dev;
39 struct radeon_device *rdev = dev->dev_private;
40 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
42 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
43 int a1, a2;
44
45 memset(&args, 0, sizeof(args));
46
Jerome Glissec93bb852009-07-13 21:04:08 +020047 args.ucCRTC = radeon_crtc->crtc_id;
48
49 switch (radeon_crtc->rmx_type) {
50 case RMX_CENTER:
51 args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
52 args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
53 args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
54 args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
Jerome Glissec93bb852009-07-13 21:04:08 +020055 break;
56 case RMX_ASPECT:
57 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
58 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
59
60 if (a1 > a2) {
61 args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
62 args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
63 } else if (a2 > a1) {
64 args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
65 args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
66 }
Jerome Glissec93bb852009-07-13 21:04:08 +020067 break;
68 case RMX_FULL:
69 default:
Alex Deucher5b1714d2010-08-03 19:59:20 -040070 args.usOverscanRight = radeon_crtc->h_border;
71 args.usOverscanLeft = radeon_crtc->h_border;
72 args.usOverscanBottom = radeon_crtc->v_border;
73 args.usOverscanTop = radeon_crtc->v_border;
Jerome Glissec93bb852009-07-13 21:04:08 +020074 break;
75 }
Alex Deucher5b1714d2010-08-03 19:59:20 -040076 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glissec93bb852009-07-13 21:04:08 +020077}
78
79static void atombios_scaler_setup(struct drm_crtc *crtc)
80{
81 struct drm_device *dev = crtc->dev;
82 struct radeon_device *rdev = dev->dev_private;
83 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
84 ENABLE_SCALER_PS_ALLOCATION args;
85 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
Dave Airlie4ce001a2009-08-13 16:32:14 +100086
Jerome Glissec93bb852009-07-13 21:04:08 +020087 /* fixme - fill in enc_priv for atom dac */
88 enum radeon_tv_std tv_std = TV_STD_NTSC;
Dave Airlie4ce001a2009-08-13 16:32:14 +100089 bool is_tv = false, is_cv = false;
90 struct drm_encoder *encoder;
Jerome Glissec93bb852009-07-13 21:04:08 +020091
92 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
93 return;
94
Dave Airlie4ce001a2009-08-13 16:32:14 +100095 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
96 /* find tv std */
97 if (encoder->crtc == crtc) {
98 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
99 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
100 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
101 tv_std = tv_dac->tv_std;
102 is_tv = true;
103 }
104 }
105 }
106
Jerome Glissec93bb852009-07-13 21:04:08 +0200107 memset(&args, 0, sizeof(args));
108
109 args.ucScaler = radeon_crtc->crtc_id;
110
Dave Airlie4ce001a2009-08-13 16:32:14 +1000111 if (is_tv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200112 switch (tv_std) {
113 case TV_STD_NTSC:
114 default:
115 args.ucTVStandard = ATOM_TV_NTSC;
116 break;
117 case TV_STD_PAL:
118 args.ucTVStandard = ATOM_TV_PAL;
119 break;
120 case TV_STD_PAL_M:
121 args.ucTVStandard = ATOM_TV_PALM;
122 break;
123 case TV_STD_PAL_60:
124 args.ucTVStandard = ATOM_TV_PAL60;
125 break;
126 case TV_STD_NTSC_J:
127 args.ucTVStandard = ATOM_TV_NTSCJ;
128 break;
129 case TV_STD_SCART_PAL:
130 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
131 break;
132 case TV_STD_SECAM:
133 args.ucTVStandard = ATOM_TV_SECAM;
134 break;
135 case TV_STD_PAL_CN:
136 args.ucTVStandard = ATOM_TV_PALCN;
137 break;
138 }
139 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000140 } else if (is_cv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200141 args.ucTVStandard = ATOM_TV_CV;
142 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
143 } else {
144 switch (radeon_crtc->rmx_type) {
145 case RMX_FULL:
146 args.ucEnable = ATOM_SCALER_EXPANSION;
147 break;
148 case RMX_CENTER:
149 args.ucEnable = ATOM_SCALER_CENTER;
150 break;
151 case RMX_ASPECT:
152 args.ucEnable = ATOM_SCALER_EXPANSION;
153 break;
154 default:
155 if (ASIC_IS_AVIVO(rdev))
156 args.ucEnable = ATOM_SCALER_DISABLE;
157 else
158 args.ucEnable = ATOM_SCALER_CENTER;
159 break;
160 }
161 }
162 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000163 if ((is_tv || is_cv)
164 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
165 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200166 }
167}
168
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
170{
171 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
172 struct drm_device *dev = crtc->dev;
173 struct radeon_device *rdev = dev->dev_private;
174 int index =
175 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
176 ENABLE_CRTC_PS_ALLOCATION args;
177
178 memset(&args, 0, sizeof(args));
179
180 args.ucCRTC = radeon_crtc->crtc_id;
181 args.ucEnable = lock;
182
183 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
184}
185
186static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
187{
188 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
189 struct drm_device *dev = crtc->dev;
190 struct radeon_device *rdev = dev->dev_private;
191 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
192 ENABLE_CRTC_PS_ALLOCATION args;
193
194 memset(&args, 0, sizeof(args));
195
196 args.ucCRTC = radeon_crtc->crtc_id;
197 args.ucEnable = state;
198
199 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
200}
201
202static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
203{
204 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
205 struct drm_device *dev = crtc->dev;
206 struct radeon_device *rdev = dev->dev_private;
207 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
208 ENABLE_CRTC_PS_ALLOCATION args;
209
210 memset(&args, 0, sizeof(args));
211
212 args.ucCRTC = radeon_crtc->crtc_id;
213 args.ucEnable = state;
214
215 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
216}
217
218static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
219{
220 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
221 struct drm_device *dev = crtc->dev;
222 struct radeon_device *rdev = dev->dev_private;
223 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
224 BLANK_CRTC_PS_ALLOCATION args;
225
226 memset(&args, 0, sizeof(args));
227
228 args.ucCRTC = radeon_crtc->crtc_id;
229 args.ucBlanking = state;
230
231 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
232}
233
234void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
235{
236 struct drm_device *dev = crtc->dev;
237 struct radeon_device *rdev = dev->dev_private;
Alex Deucher500b7582009-12-02 11:46:52 -0500238 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239
240 switch (mode) {
241 case DRM_MODE_DPMS_ON:
Alex Deucherd7311172010-05-03 01:13:14 -0400242 radeon_crtc->enabled = true;
243 /* adjust pm to dpms changes BEFORE enabling crtcs */
244 radeon_pm_compute_clocks(rdev);
Alex Deucher37b43902010-02-09 12:04:43 -0500245 atombios_enable_crtc(crtc, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246 if (ASIC_IS_DCE3(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500247 atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
248 atombios_blank_crtc(crtc, ATOM_DISABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -0400249 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
Alex Deucher500b7582009-12-02 11:46:52 -0500250 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251 break;
252 case DRM_MODE_DPMS_STANDBY:
253 case DRM_MODE_DPMS_SUSPEND:
254 case DRM_MODE_DPMS_OFF:
Alex Deucher45f9a392010-03-24 13:55:51 -0400255 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
Alex Deucher37b43902010-02-09 12:04:43 -0500256 atombios_blank_crtc(crtc, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257 if (ASIC_IS_DCE3(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500258 atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
259 atombios_enable_crtc(crtc, ATOM_DISABLE);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400260 radeon_crtc->enabled = false;
Alex Deucherd7311172010-05-03 01:13:14 -0400261 /* adjust pm to dpms changes AFTER disabling crtcs */
262 radeon_pm_compute_clocks(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263 break;
264 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265}
266
267static void
268atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400269 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400271 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272 struct drm_device *dev = crtc->dev;
273 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400274 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400276 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400278 memset(&args, 0, sizeof(args));
Alex Deucher5b1714d2010-08-03 19:59:20 -0400279 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400280 args.usH_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400281 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
282 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400283 args.usV_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400284 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400285 args.usH_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400286 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400287 args.usH_SyncWidth =
288 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
289 args.usV_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400290 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400291 args.usV_SyncWidth =
292 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400293 args.ucH_Border = radeon_crtc->h_border;
294 args.ucV_Border = radeon_crtc->v_border;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400295
296 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
297 misc |= ATOM_VSYNC_POLARITY;
298 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
299 misc |= ATOM_HSYNC_POLARITY;
300 if (mode->flags & DRM_MODE_FLAG_CSYNC)
301 misc |= ATOM_COMPOSITESYNC;
302 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
303 misc |= ATOM_INTERLACE;
304 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
305 misc |= ATOM_DOUBLE_CLOCK_MODE;
306
307 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
308 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400310 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200311}
312
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400313static void atombios_crtc_set_timing(struct drm_crtc *crtc,
314 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200315{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400316 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317 struct drm_device *dev = crtc->dev;
318 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400319 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400321 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400323 memset(&args, 0, sizeof(args));
324 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
325 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
326 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
327 args.usH_SyncWidth =
328 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
329 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
330 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
331 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
332 args.usV_SyncWidth =
333 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
334
Alex Deucher54bfe492010-09-03 15:52:53 -0400335 args.ucOverscanRight = radeon_crtc->h_border;
336 args.ucOverscanLeft = radeon_crtc->h_border;
337 args.ucOverscanBottom = radeon_crtc->v_border;
338 args.ucOverscanTop = radeon_crtc->v_border;
339
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400340 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
341 misc |= ATOM_VSYNC_POLARITY;
342 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
343 misc |= ATOM_HSYNC_POLARITY;
344 if (mode->flags & DRM_MODE_FLAG_CSYNC)
345 misc |= ATOM_COMPOSITESYNC;
346 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
347 misc |= ATOM_INTERLACE;
348 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
349 misc |= ATOM_DOUBLE_CLOCK_MODE;
350
351 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
352 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400354 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355}
356
Alex Deucherb7922102010-03-06 10:57:30 -0500357static void atombios_disable_ss(struct drm_crtc *crtc)
358{
359 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
360 struct drm_device *dev = crtc->dev;
361 struct radeon_device *rdev = dev->dev_private;
362 u32 ss_cntl;
363
364 if (ASIC_IS_DCE4(rdev)) {
365 switch (radeon_crtc->pll_id) {
366 case ATOM_PPLL1:
367 ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
368 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
369 WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
370 break;
371 case ATOM_PPLL2:
372 ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
373 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
374 WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
375 break;
376 case ATOM_DCPLL:
377 case ATOM_PPLL_INVALID:
378 return;
379 }
380 } else if (ASIC_IS_AVIVO(rdev)) {
381 switch (radeon_crtc->pll_id) {
382 case ATOM_PPLL1:
383 ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
384 ss_cntl &= ~1;
385 WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
386 break;
387 case ATOM_PPLL2:
388 ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
389 ss_cntl &= ~1;
390 WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
391 break;
392 case ATOM_DCPLL:
393 case ATOM_PPLL_INVALID:
394 return;
395 }
396 }
397}
398
399
Alex Deucher26b9fc32010-02-01 16:39:11 -0500400union atom_enable_ss {
Alex Deucherba032a52010-10-04 17:13:01 -0400401 ENABLE_LVDS_SS_PARAMETERS lvds_ss;
402 ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500403 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
Alex Deucherba032a52010-10-04 17:13:01 -0400404 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500405};
406
Alex Deucherba032a52010-10-04 17:13:01 -0400407static void atombios_crtc_program_ss(struct drm_crtc *crtc,
408 int enable,
409 int pll_id,
410 struct radeon_atom_ss *ss)
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400411{
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400412 struct drm_device *dev = crtc->dev;
413 struct radeon_device *rdev = dev->dev_private;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400414 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
Alex Deucher26b9fc32010-02-01 16:39:11 -0500415 union atom_enable_ss args;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400416
Alex Deucher26b9fc32010-02-01 16:39:11 -0500417 memset(&args, 0, sizeof(args));
Alex Deucherba032a52010-10-04 17:13:01 -0400418
419 if (ASIC_IS_DCE4(rdev)) {
420 args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
421 args.v2.ucSpreadSpectrumType = ss->type;
422 switch (pll_id) {
423 case ATOM_PPLL1:
424 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
425 args.v2.usSpreadSpectrumAmount = ss->amount;
426 args.v2.usSpreadSpectrumStep = ss->step;
427 break;
428 case ATOM_PPLL2:
429 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
430 args.v2.usSpreadSpectrumAmount = ss->amount;
431 args.v2.usSpreadSpectrumStep = ss->step;
432 break;
433 case ATOM_DCPLL:
434 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
435 args.v2.usSpreadSpectrumAmount = 0;
436 args.v2.usSpreadSpectrumStep = 0;
437 break;
438 case ATOM_PPLL_INVALID:
439 return;
440 }
441 args.v2.ucEnable = enable;
442 } else if (ASIC_IS_DCE3(rdev)) {
443 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
444 args.v1.ucSpreadSpectrumType = ss->type;
445 args.v1.ucSpreadSpectrumStep = ss->step;
446 args.v1.ucSpreadSpectrumDelay = ss->delay;
447 args.v1.ucSpreadSpectrumRange = ss->range;
448 args.v1.ucPpll = pll_id;
449 args.v1.ucEnable = enable;
450 } else if (ASIC_IS_AVIVO(rdev)) {
451 if (enable == ATOM_DISABLE) {
452 atombios_disable_ss(crtc);
453 return;
454 }
455 args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
456 args.lvds_ss_2.ucSpreadSpectrumType = ss->type;
457 args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
458 args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
459 args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
460 args.lvds_ss_2.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400461 } else {
Alex Deucherba032a52010-10-04 17:13:01 -0400462 if (enable == ATOM_DISABLE) {
463 atombios_disable_ss(crtc);
464 return;
465 }
466 args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
467 args.lvds_ss.ucSpreadSpectrumType = ss->type;
468 args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
469 args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
470 args.lvds_ss.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400471 }
Alex Deucher26b9fc32010-02-01 16:39:11 -0500472 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400473}
474
Alex Deucher4eaeca32010-01-19 17:32:27 -0500475union adjust_pixel_clock {
476 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500477 ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500478};
479
480static u32 atombios_adjust_pll(struct drm_crtc *crtc,
481 struct drm_display_mode *mode,
Alex Deucherba032a52010-10-04 17:13:01 -0400482 struct radeon_pll *pll,
483 bool ss_enabled,
484 struct radeon_atom_ss *ss)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200486 struct drm_device *dev = crtc->dev;
487 struct radeon_device *rdev = dev->dev_private;
488 struct drm_encoder *encoder = NULL;
489 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500490 u32 adjusted_clock = mode->clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500491 int encoder_mode = 0;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400492 u32 dp_clock = mode->clock;
493 int bpc = 8;
Alex Deucherfc103322010-01-19 17:16:10 -0500494
Alex Deucher4eaeca32010-01-19 17:32:27 -0500495 /* reset the pll flags */
496 pll->flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497
498 if (ASIC_IS_AVIVO(rdev)) {
Alex Deuchereb1300b2009-07-13 11:09:56 -0400499 if ((rdev->family == CHIP_RS600) ||
500 (rdev->family == CHIP_RS690) ||
501 (rdev->family == CHIP_RS740))
Alex Deucher2ff776c2010-06-08 19:44:36 -0400502 pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
Alex Deucherfc103322010-01-19 17:16:10 -0500503 RADEON_PLL_PREFER_CLOSEST_LOWER);
Dave Airlie5480f722010-10-19 10:36:47 +1000504
505 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
506 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
507 else
508 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
509 } else {
Alex Deucherfc103322010-01-19 17:16:10 -0500510 pll->flags |= RADEON_PLL_LEGACY;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511
Dave Airlie5480f722010-10-19 10:36:47 +1000512 if (mode->clock > 200000) /* range limits??? */
513 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
514 else
515 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
516
517 }
518
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200519 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
520 if (encoder->crtc == crtc) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500521 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500522 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucherfbee67a2010-08-16 12:44:47 -0400523 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
524 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
525 if (connector) {
526 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
527 struct radeon_connector_atom_dig *dig_connector =
528 radeon_connector->con_priv;
529
530 dp_clock = dig_connector->dp_clock;
531 }
532 }
533
Alex Deucherba032a52010-10-04 17:13:01 -0400534 /* use recommended ref_div for ss */
535 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
536 if (ss_enabled) {
537 if (ss->refdiv) {
538 pll->flags |= RADEON_PLL_USE_REF_DIV;
539 pll->reference_div = ss->refdiv;
540 }
541 }
542 }
543
Alex Deucher4eaeca32010-01-19 17:32:27 -0500544 if (ASIC_IS_AVIVO(rdev)) {
545 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
546 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
547 adjusted_clock = mode->clock * 2;
Alex Deucher48dfaae2010-09-29 11:37:41 -0400548 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Alex Deuchera1a4b232010-04-09 15:31:56 -0400549 pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500550 } else {
551 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
Alex Deucherfc103322010-01-19 17:16:10 -0500552 pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500553 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
Alex Deucherfc103322010-01-19 17:16:10 -0500554 pll->flags |= RADEON_PLL_USE_REF_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000556 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557 }
558 }
559
Alex Deucher2606c882009-10-08 13:36:21 -0400560 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
561 * accordingly based on the encoder/transmitter to work around
562 * special hw requirements.
563 */
564 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500565 union adjust_pixel_clock args;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500566 u8 frev, crev;
567 int index;
Alex Deucher2606c882009-10-08 13:36:21 -0400568
Alex Deucher2606c882009-10-08 13:36:21 -0400569 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400570 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
571 &crev))
572 return adjusted_clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500573
574 memset(&args, 0, sizeof(args));
575
576 switch (frev) {
577 case 1:
578 switch (crev) {
579 case 1:
580 case 2:
581 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
582 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500583 args.v1.ucEncodeMode = encoder_mode;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400584 if (encoder_mode == ATOM_ENCODER_MODE_DP) {
Alex Deucherba032a52010-10-04 17:13:01 -0400585 if (ss_enabled)
586 args.v1.ucConfig |=
587 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400588 } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
589 args.v1.ucConfig |=
590 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
591 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500592
593 atom_execute_table(rdev->mode_info.atom_context,
594 index, (uint32_t *)&args);
595 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
596 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500597 case 3:
598 args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
599 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
600 args.v3.sInput.ucEncodeMode = encoder_mode;
601 args.v3.sInput.ucDispPllConfig = 0;
602 if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
603 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400604 if (encoder_mode == ATOM_ENCODER_MODE_DP) {
Alex Deucherba032a52010-10-04 17:13:01 -0400605 if (ss_enabled)
606 args.v3.sInput.ucDispPllConfig |=
607 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500608 args.v3.sInput.ucDispPllConfig |=
609 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400610 /* 16200 or 27000 */
611 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
612 } else {
613 if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
614 /* deep color support */
615 args.v3.sInput.usPixelClock =
616 cpu_to_le16((mode->clock * bpc / 8) / 10);
617 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500618 if (dig->coherent_mode)
619 args.v3.sInput.ucDispPllConfig |=
620 DISPPLL_CONFIG_COHERENT_MODE;
621 if (mode->clock > 165000)
622 args.v3.sInput.ucDispPllConfig |=
623 DISPPLL_CONFIG_DUAL_LINK;
624 }
625 } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherfbee67a2010-08-16 12:44:47 -0400626 if (encoder_mode == ATOM_ENCODER_MODE_DP) {
Alex Deucherba032a52010-10-04 17:13:01 -0400627 if (ss_enabled)
628 args.v3.sInput.ucDispPllConfig |=
629 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500630 args.v3.sInput.ucDispPllConfig |=
Alex Deucher9f998ad2010-03-29 21:37:08 -0400631 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400632 /* 16200 or 27000 */
633 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
634 } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
Alex Deucherba032a52010-10-04 17:13:01 -0400635 if (ss_enabled)
636 args.v3.sInput.ucDispPllConfig |=
637 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400638 } else {
Alex Deucher9f998ad2010-03-29 21:37:08 -0400639 if (mode->clock > 165000)
640 args.v3.sInput.ucDispPllConfig |=
641 DISPPLL_CONFIG_DUAL_LINK;
642 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500643 }
644 atom_execute_table(rdev->mode_info.atom_context,
645 index, (uint32_t *)&args);
646 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
647 if (args.v3.sOutput.ucRefDiv) {
648 pll->flags |= RADEON_PLL_USE_REF_DIV;
649 pll->reference_div = args.v3.sOutput.ucRefDiv;
650 }
651 if (args.v3.sOutput.ucPostDiv) {
652 pll->flags |= RADEON_PLL_USE_POST_DIV;
653 pll->post_div = args.v3.sOutput.ucPostDiv;
654 }
655 break;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500656 default:
657 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
658 return adjusted_clock;
659 }
660 break;
661 default:
662 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
663 return adjusted_clock;
664 }
Alex Deucherd56ef9c2009-10-27 12:11:09 -0400665 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500666 return adjusted_clock;
667}
668
669union set_pixel_clock {
670 SET_PIXEL_CLOCK_PS_ALLOCATION base;
671 PIXEL_CLOCK_PARAMETERS v1;
672 PIXEL_CLOCK_PARAMETERS_V2 v2;
673 PIXEL_CLOCK_PARAMETERS_V3 v3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500674 PIXEL_CLOCK_PARAMETERS_V5 v5;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500675};
676
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500677static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
678{
679 struct drm_device *dev = crtc->dev;
680 struct radeon_device *rdev = dev->dev_private;
681 u8 frev, crev;
682 int index;
683 union set_pixel_clock args;
684
685 memset(&args, 0, sizeof(args));
686
687 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400688 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
689 &crev))
690 return;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500691
692 switch (frev) {
693 case 1:
694 switch (crev) {
695 case 5:
696 /* if the default dcpll clock is specified,
697 * SetPixelClock provides the dividers
698 */
699 args.v5.ucCRTC = ATOM_CRTC_INVALID;
700 args.v5.usPixelClock = rdev->clock.default_dispclk;
701 args.v5.ucPpll = ATOM_DCPLL;
702 break;
703 default:
704 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
705 return;
706 }
707 break;
708 default:
709 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
710 return;
711 }
712 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
713}
714
Alex Deucher37f90032010-06-11 17:58:38 -0400715static void atombios_crtc_program_pll(struct drm_crtc *crtc,
716 int crtc_id,
717 int pll_id,
718 u32 encoder_mode,
719 u32 encoder_id,
720 u32 clock,
721 u32 ref_div,
722 u32 fb_div,
723 u32 frac_fb_div,
724 u32 post_div)
725{
726 struct drm_device *dev = crtc->dev;
727 struct radeon_device *rdev = dev->dev_private;
728 u8 frev, crev;
729 int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
730 union set_pixel_clock args;
731
732 memset(&args, 0, sizeof(args));
733
734 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
735 &crev))
736 return;
737
738 switch (frev) {
739 case 1:
740 switch (crev) {
741 case 1:
742 if (clock == ATOM_DISABLE)
743 return;
744 args.v1.usPixelClock = cpu_to_le16(clock / 10);
745 args.v1.usRefDiv = cpu_to_le16(ref_div);
746 args.v1.usFbDiv = cpu_to_le16(fb_div);
747 args.v1.ucFracFbDiv = frac_fb_div;
748 args.v1.ucPostDiv = post_div;
749 args.v1.ucPpll = pll_id;
750 args.v1.ucCRTC = crtc_id;
751 args.v1.ucRefDivSrc = 1;
752 break;
753 case 2:
754 args.v2.usPixelClock = cpu_to_le16(clock / 10);
755 args.v2.usRefDiv = cpu_to_le16(ref_div);
756 args.v2.usFbDiv = cpu_to_le16(fb_div);
757 args.v2.ucFracFbDiv = frac_fb_div;
758 args.v2.ucPostDiv = post_div;
759 args.v2.ucPpll = pll_id;
760 args.v2.ucCRTC = crtc_id;
761 args.v2.ucRefDivSrc = 1;
762 break;
763 case 3:
764 args.v3.usPixelClock = cpu_to_le16(clock / 10);
765 args.v3.usRefDiv = cpu_to_le16(ref_div);
766 args.v3.usFbDiv = cpu_to_le16(fb_div);
767 args.v3.ucFracFbDiv = frac_fb_div;
768 args.v3.ucPostDiv = post_div;
769 args.v3.ucPpll = pll_id;
770 args.v3.ucMiscInfo = (pll_id << 2);
771 args.v3.ucTransmitterId = encoder_id;
772 args.v3.ucEncoderMode = encoder_mode;
773 break;
774 case 5:
775 args.v5.ucCRTC = crtc_id;
776 args.v5.usPixelClock = cpu_to_le16(clock / 10);
777 args.v5.ucRefDiv = ref_div;
778 args.v5.usFbDiv = cpu_to_le16(fb_div);
779 args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
780 args.v5.ucPostDiv = post_div;
781 args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
782 args.v5.ucTransmitterID = encoder_id;
783 args.v5.ucEncoderMode = encoder_mode;
784 args.v5.ucPpll = pll_id;
785 break;
786 default:
787 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
788 return;
789 }
790 break;
791 default:
792 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
793 return;
794 }
795
796 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
797}
798
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500799static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
Alex Deucher4eaeca32010-01-19 17:32:27 -0500800{
801 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
802 struct drm_device *dev = crtc->dev;
803 struct radeon_device *rdev = dev->dev_private;
804 struct drm_encoder *encoder = NULL;
805 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500806 u32 pll_clock = mode->clock;
807 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
808 struct radeon_pll *pll;
809 u32 adjusted_clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500810 int encoder_mode = 0;
Alex Deucherba032a52010-10-04 17:13:01 -0400811 struct radeon_atom_ss ss;
812 bool ss_enabled = false;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500813
Alex Deucher4eaeca32010-01-19 17:32:27 -0500814 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
815 if (encoder->crtc == crtc) {
816 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500817 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500818 break;
819 }
820 }
821
822 if (!radeon_encoder)
823 return;
824
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500825 switch (radeon_crtc->pll_id) {
826 case ATOM_PPLL1:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500827 pll = &rdev->clock.p1pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500828 break;
829 case ATOM_PPLL2:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500830 pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500831 break;
832 case ATOM_DCPLL:
833 case ATOM_PPLL_INVALID:
Stefan Richter921d98b2010-05-26 10:27:44 +1000834 default:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500835 pll = &rdev->clock.dcpll;
836 break;
837 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500838
Alex Deucherba032a52010-10-04 17:13:01 -0400839 if (radeon_encoder->active_device &
840 (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
841 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
842 struct drm_connector *connector =
843 radeon_get_connector_for_encoder(encoder);
844 struct radeon_connector *radeon_connector =
845 to_radeon_connector(connector);
846 struct radeon_connector_atom_dig *dig_connector =
847 radeon_connector->con_priv;
848 int dp_clock;
849
850 switch (encoder_mode) {
851 case ATOM_ENCODER_MODE_DP:
852 /* DP/eDP */
853 dp_clock = dig_connector->dp_clock / 10;
854 if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
855 if (ASIC_IS_DCE4(rdev))
856 ss_enabled =
857 radeon_atombios_get_asic_ss_info(rdev, &ss,
858 dig->lcd_ss_id,
859 dp_clock);
860 else
861 ss_enabled =
862 radeon_atombios_get_ppll_ss_info(rdev, &ss,
863 dig->lcd_ss_id);
864 } else {
865 if (ASIC_IS_DCE4(rdev))
866 ss_enabled =
867 radeon_atombios_get_asic_ss_info(rdev, &ss,
868 ASIC_INTERNAL_SS_ON_DP,
869 dp_clock);
870 else {
871 if (dp_clock == 16200) {
872 ss_enabled =
873 radeon_atombios_get_ppll_ss_info(rdev, &ss,
874 ATOM_DP_SS_ID2);
875 if (!ss_enabled)
876 ss_enabled =
877 radeon_atombios_get_ppll_ss_info(rdev, &ss,
878 ATOM_DP_SS_ID1);
879 } else
880 ss_enabled =
881 radeon_atombios_get_ppll_ss_info(rdev, &ss,
882 ATOM_DP_SS_ID1);
883 }
884 }
885 break;
886 case ATOM_ENCODER_MODE_LVDS:
887 if (ASIC_IS_DCE4(rdev))
888 ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
889 dig->lcd_ss_id,
890 mode->clock / 10);
891 else
892 ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
893 dig->lcd_ss_id);
894 break;
895 case ATOM_ENCODER_MODE_DVI:
896 if (ASIC_IS_DCE4(rdev))
897 ss_enabled =
898 radeon_atombios_get_asic_ss_info(rdev, &ss,
899 ASIC_INTERNAL_SS_ON_TMDS,
900 mode->clock / 10);
901 break;
902 case ATOM_ENCODER_MODE_HDMI:
903 if (ASIC_IS_DCE4(rdev))
904 ss_enabled =
905 radeon_atombios_get_asic_ss_info(rdev, &ss,
906 ASIC_INTERNAL_SS_ON_HDMI,
907 mode->clock / 10);
908 break;
909 default:
910 break;
911 }
912 }
913
Alex Deucher4eaeca32010-01-19 17:32:27 -0500914 /* adjust pixel clock as needed */
Alex Deucherba032a52010-10-04 17:13:01 -0400915 adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
Alex Deucher2606c882009-10-08 13:36:21 -0400916
Alex Deucher7c27f872010-02-02 12:05:01 -0500917 radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
918 &ref_div, &post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200919
Alex Deucherba032a52010-10-04 17:13:01 -0400920 atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
921
Alex Deucher37f90032010-06-11 17:58:38 -0400922 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
923 encoder_mode, radeon_encoder->encoder_id, mode->clock,
924 ref_div, fb_div, frac_fb_div, post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200925
Alex Deucherba032a52010-10-04 17:13:01 -0400926 if (ss_enabled) {
927 /* calculate ss amount and step size */
928 if (ASIC_IS_DCE4(rdev)) {
929 u32 step_size;
930 u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
931 ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
932 ss.amount |= ((amount - (ss.amount * 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
933 ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
934 if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
935 step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
936 (125 * 25 * pll->reference_freq / 100);
937 else
938 step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
939 (125 * 25 * pll->reference_freq / 100);
940 ss.step = step_size;
941 }
942
943 atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
944 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200945}
946
Chris Ball4dd19b02010-09-26 06:47:23 -0500947static int evergreen_crtc_do_set_base(struct drm_crtc *crtc,
948 struct drm_framebuffer *fb,
949 int x, int y, int atomic)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500950{
951 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
952 struct drm_device *dev = crtc->dev;
953 struct radeon_device *rdev = dev->dev_private;
954 struct radeon_framebuffer *radeon_fb;
Chris Ball4dd19b02010-09-26 06:47:23 -0500955 struct drm_framebuffer *target_fb;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500956 struct drm_gem_object *obj;
957 struct radeon_bo *rbo;
958 uint64_t fb_location;
959 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
960 int r;
961
962 /* no fb bound */
Chris Ball4dd19b02010-09-26 06:47:23 -0500963 if (!atomic && !crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000964 DRM_DEBUG_KMS("No FB bound\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500965 return 0;
966 }
967
Chris Ball4dd19b02010-09-26 06:47:23 -0500968 if (atomic) {
969 radeon_fb = to_radeon_framebuffer(fb);
970 target_fb = fb;
971 }
972 else {
973 radeon_fb = to_radeon_framebuffer(crtc->fb);
974 target_fb = crtc->fb;
975 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500976
Chris Ball4dd19b02010-09-26 06:47:23 -0500977 /* If atomic, assume fb object is pinned & idle & fenced and
978 * just update base pointers
979 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500980 obj = radeon_fb->obj;
981 rbo = obj->driver_private;
982 r = radeon_bo_reserve(rbo, false);
983 if (unlikely(r != 0))
984 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -0500985
986 if (atomic)
987 fb_location = radeon_bo_gpu_offset(rbo);
988 else {
989 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
990 if (unlikely(r != 0)) {
991 radeon_bo_unreserve(rbo);
992 return -EINVAL;
993 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500994 }
Chris Ball4dd19b02010-09-26 06:47:23 -0500995
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500996 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
997 radeon_bo_unreserve(rbo);
998
Chris Ball4dd19b02010-09-26 06:47:23 -0500999 switch (target_fb->bits_per_pixel) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001000 case 8:
1001 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1002 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1003 break;
1004 case 15:
1005 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1006 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
1007 break;
1008 case 16:
1009 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1010 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
1011 break;
1012 case 24:
1013 case 32:
1014 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1015 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
1016 break;
1017 default:
1018 DRM_ERROR("Unsupported screen depth %d\n",
Chris Ball4dd19b02010-09-26 06:47:23 -05001019 target_fb->bits_per_pixel);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001020 return -EINVAL;
1021 }
1022
Alex Deucher97d66322010-05-20 12:12:48 -04001023 if (tiling_flags & RADEON_TILING_MACRO)
1024 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
1025 else if (tiling_flags & RADEON_TILING_MICRO)
1026 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1027
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001028 switch (radeon_crtc->crtc_id) {
1029 case 0:
1030 WREG32(AVIVO_D1VGA_CONTROL, 0);
1031 break;
1032 case 1:
1033 WREG32(AVIVO_D2VGA_CONTROL, 0);
1034 break;
1035 case 2:
1036 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1037 break;
1038 case 3:
1039 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1040 break;
1041 case 4:
1042 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1043 break;
1044 case 5:
1045 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1046 break;
1047 default:
1048 break;
1049 }
1050
1051 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1052 upper_32_bits(fb_location));
1053 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1054 upper_32_bits(fb_location));
1055 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1056 (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1057 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1058 (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1059 WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1060
1061 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1062 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1063 WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1064 WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001065 WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1066 WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001067
Chris Ball4dd19b02010-09-26 06:47:23 -05001068 fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001069 WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1070 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1071
1072 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1073 crtc->mode.vdisplay);
1074 x &= ~3;
1075 y &= ~1;
1076 WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1077 (x << 16) | y);
1078 WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1079 (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
1080
1081 if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
1082 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
1083 EVERGREEN_INTERLEAVE_EN);
1084 else
1085 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1086
Chris Ball4dd19b02010-09-26 06:47:23 -05001087 if (!atomic && fb && fb != crtc->fb) {
1088 radeon_fb = to_radeon_framebuffer(fb);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001089 rbo = radeon_fb->obj->driver_private;
1090 r = radeon_bo_reserve(rbo, false);
1091 if (unlikely(r != 0))
1092 return r;
1093 radeon_bo_unpin(rbo);
1094 radeon_bo_unreserve(rbo);
1095 }
1096
1097 /* Bytes per pixel may have changed */
1098 radeon_bandwidth_update(rdev);
1099
1100 return 0;
1101}
1102
Chris Ball4dd19b02010-09-26 06:47:23 -05001103static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1104 struct drm_framebuffer *fb,
1105 int x, int y, int atomic)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001106{
1107 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1108 struct drm_device *dev = crtc->dev;
1109 struct radeon_device *rdev = dev->dev_private;
1110 struct radeon_framebuffer *radeon_fb;
1111 struct drm_gem_object *obj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001112 struct radeon_bo *rbo;
Chris Ball4dd19b02010-09-26 06:47:23 -05001113 struct drm_framebuffer *target_fb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001114 uint64_t fb_location;
Dave Airliee024e112009-06-24 09:48:08 +10001115 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Jerome Glisse4c788672009-11-20 14:29:23 +01001116 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001117
Jerome Glisse2de3b482009-11-17 14:08:55 -08001118 /* no fb bound */
Chris Ball4dd19b02010-09-26 06:47:23 -05001119 if (!atomic && !crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001120 DRM_DEBUG_KMS("No FB bound\n");
Jerome Glisse2de3b482009-11-17 14:08:55 -08001121 return 0;
1122 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001123
Chris Ball4dd19b02010-09-26 06:47:23 -05001124 if (atomic) {
1125 radeon_fb = to_radeon_framebuffer(fb);
1126 target_fb = fb;
1127 }
1128 else {
1129 radeon_fb = to_radeon_framebuffer(crtc->fb);
1130 target_fb = crtc->fb;
1131 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001132
1133 obj = radeon_fb->obj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001134 rbo = obj->driver_private;
1135 r = radeon_bo_reserve(rbo, false);
1136 if (unlikely(r != 0))
1137 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001138
1139 /* If atomic, assume fb object is pinned & idle & fenced and
1140 * just update base pointers
1141 */
1142 if (atomic)
1143 fb_location = radeon_bo_gpu_offset(rbo);
1144 else {
1145 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1146 if (unlikely(r != 0)) {
1147 radeon_bo_unreserve(rbo);
1148 return -EINVAL;
1149 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001150 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001151 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1152 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001153
Chris Ball4dd19b02010-09-26 06:47:23 -05001154 switch (target_fb->bits_per_pixel) {
Dave Airlie41456df2009-09-16 10:15:21 +10001155 case 8:
1156 fb_format =
1157 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1158 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1159 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001160 case 15:
1161 fb_format =
1162 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1163 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
1164 break;
1165 case 16:
1166 fb_format =
1167 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1168 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
1169 break;
1170 case 24:
1171 case 32:
1172 fb_format =
1173 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1174 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
1175 break;
1176 default:
1177 DRM_ERROR("Unsupported screen depth %d\n",
Chris Ball4dd19b02010-09-26 06:47:23 -05001178 target_fb->bits_per_pixel);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001179 return -EINVAL;
1180 }
1181
Alex Deucher40c4ac12010-05-20 12:04:59 -04001182 if (rdev->family >= CHIP_R600) {
1183 if (tiling_flags & RADEON_TILING_MACRO)
1184 fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1185 else if (tiling_flags & RADEON_TILING_MICRO)
1186 fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1187 } else {
1188 if (tiling_flags & RADEON_TILING_MACRO)
1189 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
Dave Airliecf2f05d2009-12-08 15:45:13 +10001190
Alex Deucher40c4ac12010-05-20 12:04:59 -04001191 if (tiling_flags & RADEON_TILING_MICRO)
1192 fb_format |= AVIVO_D1GRPH_TILED;
1193 }
Dave Airliee024e112009-06-24 09:48:08 +10001194
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001195 if (radeon_crtc->crtc_id == 0)
1196 WREG32(AVIVO_D1VGA_CONTROL, 0);
1197 else
1198 WREG32(AVIVO_D2VGA_CONTROL, 0);
Alex Deucherc290dad2009-10-22 16:12:34 -04001199
1200 if (rdev->family >= CHIP_RV770) {
1201 if (radeon_crtc->crtc_id) {
Alex Deucher95347872010-09-01 17:20:42 -04001202 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1203 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001204 } else {
Alex Deucher95347872010-09-01 17:20:42 -04001205 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1206 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001207 }
1208 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001209 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1210 (u32) fb_location);
1211 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1212 radeon_crtc->crtc_offset, (u32) fb_location);
1213 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1214
1215 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1216 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1217 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1218 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001219 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1220 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001221
Chris Ball4dd19b02010-09-26 06:47:23 -05001222 fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001223 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1224 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1225
1226 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1227 crtc->mode.vdisplay);
1228 x &= ~3;
1229 y &= ~1;
1230 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1231 (x << 16) | y);
1232 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1233 (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
1234
1235 if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
1236 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
1237 AVIVO_D1MODE_INTERLEAVE_EN);
1238 else
1239 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1240
Chris Ball4dd19b02010-09-26 06:47:23 -05001241 if (!atomic && fb && fb != crtc->fb) {
1242 radeon_fb = to_radeon_framebuffer(fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001243 rbo = radeon_fb->obj->driver_private;
1244 r = radeon_bo_reserve(rbo, false);
1245 if (unlikely(r != 0))
1246 return r;
1247 radeon_bo_unpin(rbo);
1248 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001249 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +02001250
1251 /* Bytes per pixel may have changed */
1252 radeon_bandwidth_update(rdev);
1253
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001254 return 0;
1255}
1256
Alex Deucher54f088a2010-01-19 16:34:01 -05001257int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1258 struct drm_framebuffer *old_fb)
1259{
1260 struct drm_device *dev = crtc->dev;
1261 struct radeon_device *rdev = dev->dev_private;
1262
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001263 if (ASIC_IS_DCE4(rdev))
Chris Ball4dd19b02010-09-26 06:47:23 -05001264 return evergreen_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001265 else if (ASIC_IS_AVIVO(rdev))
Chris Ball4dd19b02010-09-26 06:47:23 -05001266 return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucher54f088a2010-01-19 16:34:01 -05001267 else
Chris Ball4dd19b02010-09-26 06:47:23 -05001268 return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1269}
1270
1271int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
1272 struct drm_framebuffer *fb,
Jason Wessel413d45d2010-09-26 06:47:25 -05001273 int x, int y, int enter)
Chris Ball4dd19b02010-09-26 06:47:23 -05001274{
1275 struct drm_device *dev = crtc->dev;
1276 struct radeon_device *rdev = dev->dev_private;
1277
1278 if (ASIC_IS_DCE4(rdev))
1279 return evergreen_crtc_do_set_base(crtc, fb, x, y, 1);
1280 else if (ASIC_IS_AVIVO(rdev))
1281 return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1282 else
1283 return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
Alex Deucher54f088a2010-01-19 16:34:01 -05001284}
1285
Alex Deucher615e0cb2010-01-20 16:22:53 -05001286/* properly set additional regs when using atombios */
1287static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1288{
1289 struct drm_device *dev = crtc->dev;
1290 struct radeon_device *rdev = dev->dev_private;
1291 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1292 u32 disp_merge_cntl;
1293
1294 switch (radeon_crtc->crtc_id) {
1295 case 0:
1296 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1297 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1298 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1299 break;
1300 case 1:
1301 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1302 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1303 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1304 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1305 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1306 break;
1307 }
1308}
1309
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001310static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1311{
1312 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1313 struct drm_device *dev = crtc->dev;
1314 struct radeon_device *rdev = dev->dev_private;
1315 struct drm_encoder *test_encoder;
1316 struct drm_crtc *test_crtc;
1317 uint32_t pll_in_use = 0;
1318
1319 if (ASIC_IS_DCE4(rdev)) {
1320 /* if crtc is driving DP and we have an ext clock, use that */
1321 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1322 if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
1323 if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
1324 if (rdev->clock.dp_extclk)
1325 return ATOM_PPLL_INVALID;
1326 }
1327 }
1328 }
1329
1330 /* otherwise, pick one of the plls */
1331 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1332 struct radeon_crtc *radeon_test_crtc;
1333
1334 if (crtc == test_crtc)
1335 continue;
1336
1337 radeon_test_crtc = to_radeon_crtc(test_crtc);
1338 if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
1339 (radeon_test_crtc->pll_id <= ATOM_PPLL2))
1340 pll_in_use |= (1 << radeon_test_crtc->pll_id);
1341 }
1342 if (!(pll_in_use & 1))
1343 return ATOM_PPLL1;
1344 return ATOM_PPLL2;
1345 } else
1346 return radeon_crtc->crtc_id;
1347
1348}
1349
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001350int atombios_crtc_mode_set(struct drm_crtc *crtc,
1351 struct drm_display_mode *mode,
1352 struct drm_display_mode *adjusted_mode,
1353 int x, int y, struct drm_framebuffer *old_fb)
1354{
1355 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1356 struct drm_device *dev = crtc->dev;
1357 struct radeon_device *rdev = dev->dev_private;
Alex Deucher54bfe492010-09-03 15:52:53 -04001358 struct drm_encoder *encoder;
1359 bool is_tvcv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001360
Alex Deucher54bfe492010-09-03 15:52:53 -04001361 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1362 /* find tv std */
1363 if (encoder->crtc == crtc) {
1364 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1365 if (radeon_encoder->active_device &
1366 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1367 is_tvcv = true;
1368 }
1369 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001370
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001371 /* always set DCPLL */
Alex Deucherba032a52010-10-04 17:13:01 -04001372 if (ASIC_IS_DCE4(rdev)) {
1373 struct radeon_atom_ss ss;
1374 bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
1375 ASIC_INTERNAL_SS_ON_DCPLL,
1376 rdev->clock.default_dispclk);
1377 if (ss_enabled)
1378 atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001379 atombios_crtc_set_dcpll(crtc);
Alex Deucherba032a52010-10-04 17:13:01 -04001380 if (ss_enabled)
1381 atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
1382 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001383 atombios_crtc_set_pll(crtc, adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001384
Alex Deucher54bfe492010-09-03 15:52:53 -04001385 if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001386 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher54bfe492010-09-03 15:52:53 -04001387 else if (ASIC_IS_AVIVO(rdev)) {
1388 if (is_tvcv)
1389 atombios_crtc_set_timing(crtc, adjusted_mode);
1390 else
1391 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1392 } else {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001393 atombios_crtc_set_timing(crtc, adjusted_mode);
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001394 if (radeon_crtc->crtc_id == 0)
1395 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher615e0cb2010-01-20 16:22:53 -05001396 radeon_legacy_atom_fixup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001397 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001398 atombios_crtc_set_base(crtc, x, y, old_fb);
Jerome Glissec93bb852009-07-13 21:04:08 +02001399 atombios_overscan_setup(crtc, mode, adjusted_mode);
1400 atombios_scaler_setup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001401 return 0;
1402}
1403
1404static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
1405 struct drm_display_mode *mode,
1406 struct drm_display_mode *adjusted_mode)
1407{
Alex Deucher03214bd52010-03-16 17:42:46 -04001408 struct drm_device *dev = crtc->dev;
1409 struct radeon_device *rdev = dev->dev_private;
1410
1411 /* adjust pm to upcoming mode change */
1412 radeon_pm_compute_clocks(rdev);
1413
Jerome Glissec93bb852009-07-13 21:04:08 +02001414 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
1415 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001416 return true;
1417}
1418
1419static void atombios_crtc_prepare(struct drm_crtc *crtc)
1420{
Alex Deucher267364a2010-03-08 17:10:41 -05001421 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1422
1423 /* pick pll */
1424 radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
1425
Alex Deucher37b43902010-02-09 12:04:43 -05001426 atombios_lock_crtc(crtc, ATOM_ENABLE);
Alex Deuchera348c842010-01-21 16:50:30 -05001427 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001428}
1429
1430static void atombios_crtc_commit(struct drm_crtc *crtc)
1431{
1432 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
Alex Deucher37b43902010-02-09 12:04:43 -05001433 atombios_lock_crtc(crtc, ATOM_DISABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001434}
1435
Alex Deucher37f90032010-06-11 17:58:38 -04001436static void atombios_crtc_disable(struct drm_crtc *crtc)
1437{
1438 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1439 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
1440
1441 switch (radeon_crtc->pll_id) {
1442 case ATOM_PPLL1:
1443 case ATOM_PPLL2:
1444 /* disable the ppll */
1445 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1446 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
1447 break;
1448 default:
1449 break;
1450 }
1451 radeon_crtc->pll_id = -1;
1452}
1453
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001454static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
1455 .dpms = atombios_crtc_dpms,
1456 .mode_fixup = atombios_crtc_mode_fixup,
1457 .mode_set = atombios_crtc_mode_set,
1458 .mode_set_base = atombios_crtc_set_base,
Chris Ball4dd19b02010-09-26 06:47:23 -05001459 .mode_set_base_atomic = atombios_crtc_set_base_atomic,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001460 .prepare = atombios_crtc_prepare,
1461 .commit = atombios_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10001462 .load_lut = radeon_crtc_load_lut,
Alex Deucher37f90032010-06-11 17:58:38 -04001463 .disable = atombios_crtc_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001464};
1465
1466void radeon_atombios_init_crtc(struct drm_device *dev,
1467 struct radeon_crtc *radeon_crtc)
1468{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001469 struct radeon_device *rdev = dev->dev_private;
1470
1471 if (ASIC_IS_DCE4(rdev)) {
1472 switch (radeon_crtc->crtc_id) {
1473 case 0:
1474 default:
Alex Deucher12d77982010-02-09 17:18:48 -05001475 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001476 break;
1477 case 1:
Alex Deucher12d77982010-02-09 17:18:48 -05001478 radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001479 break;
1480 case 2:
Alex Deucher12d77982010-02-09 17:18:48 -05001481 radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001482 break;
1483 case 3:
Alex Deucher12d77982010-02-09 17:18:48 -05001484 radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001485 break;
1486 case 4:
Alex Deucher12d77982010-02-09 17:18:48 -05001487 radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001488 break;
1489 case 5:
Alex Deucher12d77982010-02-09 17:18:48 -05001490 radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001491 break;
1492 }
1493 } else {
1494 if (radeon_crtc->crtc_id == 1)
1495 radeon_crtc->crtc_offset =
1496 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
1497 else
1498 radeon_crtc->crtc_offset = 0;
1499 }
1500 radeon_crtc->pll_id = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001501 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
1502}