blob: d10e99bf500119972d6ef6579ada5b1164136ce4 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
3 */
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +10004#ifndef _ASM_POWERPC_SYSTEM_H
5#define _ASM_POWERPC_SYSTEM_H
Paul Mackerras14cf11a2005-09-26 16:04:21 +10006
Paul Mackerras14cf11a2005-09-26 16:04:21 +10007#include <linux/kernel.h>
8
9#include <asm/hw_irq.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010
11/*
12 * Memory barrier.
13 * The sync instruction guarantees that all memory accesses initiated
14 * by this processor have been performed (with respect to all other
15 * mechanisms that access memory). The eieio instruction is a barrier
16 * providing an ordering (separately) for (a) cacheable stores and (b)
17 * loads and stores to non-cacheable memory (e.g. I/O devices).
18 *
19 * mb() prevents loads and stores being reordered across this point.
20 * rmb() prevents loads being reordered across this point.
21 * wmb() prevents stores being reordered across this point.
22 * read_barrier_depends() prevents data-dependent loads being reordered
23 * across this point (nop on PPC).
24 *
25 * We have to use the sync instructions for mb(), since lwsync doesn't
26 * order loads with respect to previous stores. Lwsync is fine for
Andy Fleminge0da0da2006-10-27 14:31:07 -050027 * rmb(), though. Note that rmb() actually uses a sync on 32-bit
28 * architectures.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029 *
30 * For wmb(), we use sync since wmb is used in drivers to order
31 * stores to system memory with respect to writes to the device.
32 * However, smp_wmb() can be a lighter-weight eieio barrier on
33 * SMP since it is only used to order updates to system memory.
34 */
35#define mb() __asm__ __volatile__ ("sync" : : : "memory")
Andy Fleminge0da0da2006-10-27 14:31:07 -050036#define rmb() __asm__ __volatile__ (__stringify(LWSYNC) : : : "memory")
Paul Mackerras14cf11a2005-09-26 16:04:21 +100037#define wmb() __asm__ __volatile__ ("sync" : : : "memory")
38#define read_barrier_depends() do { } while(0)
39
40#define set_mb(var, value) do { var = value; mb(); } while (0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041
Arnd Bergmann88ced032005-12-16 22:43:46 +010042#ifdef __KERNEL__
Paul Mackerras14cf11a2005-09-26 16:04:21 +100043#ifdef CONFIG_SMP
44#define smp_mb() mb()
45#define smp_rmb() rmb()
Kumar Gala74a0ba62007-07-09 23:49:09 -050046#define smp_wmb() eieio()
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047#define smp_read_barrier_depends() read_barrier_depends()
48#else
49#define smp_mb() barrier()
50#define smp_rmb() barrier()
51#define smp_wmb() barrier()
52#define smp_read_barrier_depends() do { } while(0)
53#endif /* CONFIG_SMP */
54
Nathan Lynch5db9fa92006-08-22 20:36:05 -050055/*
56 * This is a barrier which prevents following instructions from being
57 * started until the value of the argument x is known. For example, if
58 * x is a variable loaded from memory, this prevents following
59 * instructions from being executed until the load has been performed.
60 */
61#define data_barrier(x) \
62 asm volatile("twi 0,%0,0; isync" : : "r" (x) : "memory");
63
Paul Mackerras14cf11a2005-09-26 16:04:21 +100064struct task_struct;
65struct pt_regs;
66
67#ifdef CONFIG_DEBUGGER
68
69extern int (*__debugger)(struct pt_regs *regs);
70extern int (*__debugger_ipi)(struct pt_regs *regs);
71extern int (*__debugger_bpt)(struct pt_regs *regs);
72extern int (*__debugger_sstep)(struct pt_regs *regs);
73extern int (*__debugger_iabr_match)(struct pt_regs *regs);
74extern int (*__debugger_dabr_match)(struct pt_regs *regs);
75extern int (*__debugger_fault_handler)(struct pt_regs *regs);
76
77#define DEBUGGER_BOILERPLATE(__NAME) \
78static inline int __NAME(struct pt_regs *regs) \
79{ \
80 if (unlikely(__ ## __NAME)) \
81 return __ ## __NAME(regs); \
82 return 0; \
83}
84
85DEBUGGER_BOILERPLATE(debugger)
86DEBUGGER_BOILERPLATE(debugger_ipi)
87DEBUGGER_BOILERPLATE(debugger_bpt)
88DEBUGGER_BOILERPLATE(debugger_sstep)
89DEBUGGER_BOILERPLATE(debugger_iabr_match)
90DEBUGGER_BOILERPLATE(debugger_dabr_match)
91DEBUGGER_BOILERPLATE(debugger_fault_handler)
92
Paul Mackerras14cf11a2005-09-26 16:04:21 +100093#else
94static inline int debugger(struct pt_regs *regs) { return 0; }
95static inline int debugger_ipi(struct pt_regs *regs) { return 0; }
96static inline int debugger_bpt(struct pt_regs *regs) { return 0; }
97static inline int debugger_sstep(struct pt_regs *regs) { return 0; }
98static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; }
99static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; }
100static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; }
101#endif
102
103extern int set_dabr(unsigned long dabr);
104extern void print_backtrace(unsigned long *);
105extern void show_regs(struct pt_regs * regs);
106extern void flush_instruction_cache(void);
107extern void hard_reset_now(void);
108extern void poweroff_now(void);
109
110#ifdef CONFIG_6xx
111extern long _get_L2CR(void);
112extern long _get_L3CR(void);
113extern void _set_L2CR(unsigned long);
114extern void _set_L3CR(unsigned long);
115#else
116#define _get_L2CR() 0L
117#define _get_L3CR() 0L
118#define _set_L2CR(val) do { } while(0)
119#define _set_L3CR(val) do { } while(0)
120#endif
121
122extern void via_cuda_init(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000123extern void read_rtc_time(void);
124extern void pmac_find_display(void);
125extern void giveup_fpu(struct task_struct *);
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000126extern void disable_kernel_fp(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000127extern void enable_kernel_fp(void);
128extern void flush_fp_to_thread(struct task_struct *);
129extern void enable_kernel_altivec(void);
130extern void giveup_altivec(struct task_struct *);
131extern void load_up_altivec(struct task_struct *);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000132extern int emulate_altivec(struct pt_regs *);
Johannes Bergd169d142007-04-28 08:00:03 +1000133extern void enable_kernel_spe(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000134extern void giveup_spe(struct task_struct *);
135extern void load_up_spe(struct task_struct *);
136extern int fix_alignment(struct pt_regs *);
David Gibson25c8a782005-10-27 16:27:25 +1000137extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
138extern void cvt_df(double *from, float *to, struct thread_struct *thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000139
Paul Mackerras5388fb12006-01-11 22:11:39 +1100140#ifndef CONFIG_SMP
141extern void discard_lazy_cpu_state(void);
142#else
143static inline void discard_lazy_cpu_state(void)
144{
145}
146#endif
147
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000148#ifdef CONFIG_ALTIVEC
149extern void flush_altivec_to_thread(struct task_struct *);
150#else
151static inline void flush_altivec_to_thread(struct task_struct *t)
152{
153}
154#endif
155
156#ifdef CONFIG_SPE
157extern void flush_spe_to_thread(struct task_struct *);
158#else
159static inline void flush_spe_to_thread(struct task_struct *t)
160{
161}
162#endif
163
164extern int call_rtas(const char *, int, int, unsigned long *, ...);
165extern void cacheable_memzero(void *p, unsigned int nb);
166extern void *cacheable_memcpy(void *, const void *, unsigned int);
167extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
168extern void bad_page_fault(struct pt_regs *, unsigned long, int);
169extern int die(const char *, struct pt_regs *, long);
170extern void _exception(int, struct pt_regs *, int, unsigned long);
171#ifdef CONFIG_BOOKE_WDT
172extern u32 booke_wdt_enabled;
173extern u32 booke_wdt_period;
174#endif /* CONFIG_BOOKE_WDT */
175
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000176struct device_node;
177extern void note_scsi_host(struct device_node *, void *);
178
179extern struct task_struct *__switch_to(struct task_struct *,
180 struct task_struct *);
181#define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
182
183struct thread_struct;
184extern struct task_struct *_switch(struct thread_struct *prev,
185 struct thread_struct *next);
186
187extern unsigned int rtas_data;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000188extern int mem_init_done; /* set on boot once kmalloc can be called */
Paul Mackerrascf00a8d2005-10-31 13:07:02 +1100189extern unsigned long memory_limit;
Paul Mackerras49b09852005-11-10 15:53:40 +1100190extern unsigned long klimit;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000191
Stephen Rothwell7b2c3c52007-09-17 14:08:06 +1000192extern void *alloc_maybe_bootmem(size_t size, gfp_t mask);
Stephen Rothwell5669c3c2007-10-02 13:37:53 +1000193extern void *zalloc_maybe_bootmem(size_t size, gfp_t mask);
Stephen Rothwell7b2c3c52007-09-17 14:08:06 +1000194
Paul Mackerras17a63922005-10-20 21:10:09 +1000195extern int powersave_nap; /* set if nap mode can be used in idle loop */
196
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000197/*
198 * Atomic exchange
199 *
200 * Changes the memory location '*ptr' to be val and returns
201 * the previous value stored there.
202 */
203static __inline__ unsigned long
204__xchg_u32(volatile void *p, unsigned long val)
205{
206 unsigned long prev;
207
208 __asm__ __volatile__(
Anton Blanchard144b9c12006-01-13 15:37:17 +1100209 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000210"1: lwarx %0,0,%2 \n"
211 PPC405_ERR77(0,%2)
212" stwcx. %3,0,%2 \n\
213 bne- 1b"
214 ISYNC_ON_SMP
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700215 : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
216 : "r" (p), "r" (val)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000217 : "cc", "memory");
218
219 return prev;
220}
221
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700222/*
223 * Atomic exchange
224 *
225 * Changes the memory location '*ptr' to be val and returns
226 * the previous value stored there.
227 */
228static __inline__ unsigned long
229__xchg_u32_local(volatile void *p, unsigned long val)
230{
231 unsigned long prev;
232
233 __asm__ __volatile__(
234"1: lwarx %0,0,%2 \n"
235 PPC405_ERR77(0,%2)
236" stwcx. %3,0,%2 \n\
237 bne- 1b"
238 : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
239 : "r" (p), "r" (val)
240 : "cc", "memory");
241
242 return prev;
243}
244
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000245#ifdef CONFIG_PPC64
246static __inline__ unsigned long
247__xchg_u64(volatile void *p, unsigned long val)
248{
249 unsigned long prev;
250
251 __asm__ __volatile__(
Anton Blanchard144b9c12006-01-13 15:37:17 +1100252 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000253"1: ldarx %0,0,%2 \n"
254 PPC405_ERR77(0,%2)
255" stdcx. %3,0,%2 \n\
256 bne- 1b"
257 ISYNC_ON_SMP
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700258 : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
259 : "r" (p), "r" (val)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000260 : "cc", "memory");
261
262 return prev;
263}
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700264
265static __inline__ unsigned long
266__xchg_u64_local(volatile void *p, unsigned long val)
267{
268 unsigned long prev;
269
270 __asm__ __volatile__(
271"1: ldarx %0,0,%2 \n"
272 PPC405_ERR77(0,%2)
273" stdcx. %3,0,%2 \n\
274 bne- 1b"
275 : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
276 : "r" (p), "r" (val)
277 : "cc", "memory");
278
279 return prev;
280}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000281#endif
282
283/*
284 * This function doesn't exist, so you'll get a linker error
285 * if something tries to do an invalid xchg().
286 */
287extern void __xchg_called_with_bad_pointer(void);
288
289static __inline__ unsigned long
290__xchg(volatile void *ptr, unsigned long x, unsigned int size)
291{
292 switch (size) {
293 case 4:
294 return __xchg_u32(ptr, x);
295#ifdef CONFIG_PPC64
296 case 8:
297 return __xchg_u64(ptr, x);
298#endif
299 }
300 __xchg_called_with_bad_pointer();
301 return x;
302}
303
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700304static __inline__ unsigned long
305__xchg_local(volatile void *ptr, unsigned long x, unsigned int size)
306{
307 switch (size) {
308 case 4:
309 return __xchg_u32_local(ptr, x);
310#ifdef CONFIG_PPC64
311 case 8:
312 return __xchg_u64_local(ptr, x);
313#endif
314 }
315 __xchg_called_with_bad_pointer();
316 return x;
317}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000318#define xchg(ptr,x) \
319 ({ \
320 __typeof__(*(ptr)) _x_ = (x); \
321 (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \
322 })
323
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700324#define xchg_local(ptr,x) \
325 ({ \
326 __typeof__(*(ptr)) _x_ = (x); \
327 (__typeof__(*(ptr))) __xchg_local((ptr), \
328 (unsigned long)_x_, sizeof(*(ptr))); \
329 })
330
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000331/*
332 * Compare and exchange - if *p == old, set it to new,
333 * and return the old value of *p.
334 */
335#define __HAVE_ARCH_CMPXCHG 1
336
337static __inline__ unsigned long
338__cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
339{
340 unsigned int prev;
341
342 __asm__ __volatile__ (
Anton Blanchard144b9c12006-01-13 15:37:17 +1100343 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000344"1: lwarx %0,0,%2 # __cmpxchg_u32\n\
345 cmpw 0,%0,%3\n\
346 bne- 2f\n"
347 PPC405_ERR77(0,%2)
348" stwcx. %4,0,%2\n\
349 bne- 1b"
350 ISYNC_ON_SMP
351 "\n\
3522:"
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700353 : "=&r" (prev), "+m" (*p)
354 : "r" (p), "r" (old), "r" (new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000355 : "cc", "memory");
356
357 return prev;
358}
359
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700360static __inline__ unsigned long
361__cmpxchg_u32_local(volatile unsigned int *p, unsigned long old,
362 unsigned long new)
363{
364 unsigned int prev;
365
366 __asm__ __volatile__ (
367"1: lwarx %0,0,%2 # __cmpxchg_u32\n\
368 cmpw 0,%0,%3\n\
369 bne- 2f\n"
370 PPC405_ERR77(0,%2)
371" stwcx. %4,0,%2\n\
372 bne- 1b"
373 "\n\
3742:"
375 : "=&r" (prev), "+m" (*p)
376 : "r" (p), "r" (old), "r" (new)
377 : "cc", "memory");
378
379 return prev;
380}
381
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000382#ifdef CONFIG_PPC64
383static __inline__ unsigned long
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100384__cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000385{
386 unsigned long prev;
387
388 __asm__ __volatile__ (
Anton Blanchard144b9c12006-01-13 15:37:17 +1100389 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000390"1: ldarx %0,0,%2 # __cmpxchg_u64\n\
391 cmpd 0,%0,%3\n\
392 bne- 2f\n\
393 stdcx. %4,0,%2\n\
394 bne- 1b"
395 ISYNC_ON_SMP
396 "\n\
3972:"
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700398 : "=&r" (prev), "+m" (*p)
399 : "r" (p), "r" (old), "r" (new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000400 : "cc", "memory");
401
402 return prev;
403}
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700404
405static __inline__ unsigned long
406__cmpxchg_u64_local(volatile unsigned long *p, unsigned long old,
407 unsigned long new)
408{
409 unsigned long prev;
410
411 __asm__ __volatile__ (
412"1: ldarx %0,0,%2 # __cmpxchg_u64\n\
413 cmpd 0,%0,%3\n\
414 bne- 2f\n\
415 stdcx. %4,0,%2\n\
416 bne- 1b"
417 "\n\
4182:"
419 : "=&r" (prev), "+m" (*p)
420 : "r" (p), "r" (old), "r" (new)
421 : "cc", "memory");
422
423 return prev;
424}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000425#endif
426
427/* This function doesn't exist, so you'll get a linker error
428 if something tries to do an invalid cmpxchg(). */
429extern void __cmpxchg_called_with_bad_pointer(void);
430
431static __inline__ unsigned long
432__cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
433 unsigned int size)
434{
435 switch (size) {
436 case 4:
437 return __cmpxchg_u32(ptr, old, new);
438#ifdef CONFIG_PPC64
439 case 8:
440 return __cmpxchg_u64(ptr, old, new);
441#endif
442 }
443 __cmpxchg_called_with_bad_pointer();
444 return old;
445}
446
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700447static __inline__ unsigned long
448__cmpxchg_local(volatile void *ptr, unsigned long old, unsigned long new,
449 unsigned int size)
450{
451 switch (size) {
452 case 4:
453 return __cmpxchg_u32_local(ptr, old, new);
454#ifdef CONFIG_PPC64
455 case 8:
456 return __cmpxchg_u64_local(ptr, old, new);
457#endif
458 }
459 __cmpxchg_called_with_bad_pointer();
460 return old;
461}
462
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000463#define cmpxchg(ptr,o,n) \
464 ({ \
465 __typeof__(*(ptr)) _o_ = (o); \
466 __typeof__(*(ptr)) _n_ = (n); \
467 (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
468 (unsigned long)_n_, sizeof(*(ptr))); \
469 })
470
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700471
472#define cmpxchg_local(ptr,o,n) \
473 ({ \
474 __typeof__(*(ptr)) _o_ = (o); \
475 __typeof__(*(ptr)) _n_ = (n); \
476 (__typeof__(*(ptr))) __cmpxchg_local((ptr), (unsigned long)_o_, \
477 (unsigned long)_n_, sizeof(*(ptr))); \
478 })
479
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000480#ifdef CONFIG_PPC64
481/*
482 * We handle most unaligned accesses in hardware. On the other hand
483 * unaligned DMA can be very expensive on some ppc64 IO chips (it does
484 * powers of 2 writes until it reaches sufficient alignment).
485 *
486 * Based on this we disable the IP header alignment in network drivers.
Anton Blanchard025be812006-03-31 02:27:06 -0800487 * We also modify NET_SKB_PAD to be a cacheline in size, thus maintaining
488 * cacheline alignment of buffers.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000489 */
Anton Blanchard025be812006-03-31 02:27:06 -0800490#define NET_IP_ALIGN 0
491#define NET_SKB_PAD L1_CACHE_BYTES
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000492#endif
493
494#define arch_align_stack(x) (x)
495
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000496/* Used in very early kernel initialization. */
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000497extern unsigned long reloc_offset(void);
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000498extern unsigned long add_reloc_offset(unsigned long);
499extern void reloc_got2(unsigned long);
500
501#define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x)))
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000502
Michael Ellermanc87ef112005-11-03 17:57:53 +1100503static inline void create_instruction(unsigned long addr, unsigned int instr)
504{
505 unsigned int *p;
506 p = (unsigned int *)addr;
507 *p = instr;
508 asm ("dcbst 0, %0; sync; icbi 0,%0; sync; isync" : : "r" (p));
509}
510
511/* Flags for create_branch:
512 * "b" == create_branch(addr, target, 0);
513 * "ba" == create_branch(addr, target, BRANCH_ABSOLUTE);
514 * "bl" == create_branch(addr, target, BRANCH_SET_LINK);
515 * "bla" == create_branch(addr, target, BRANCH_ABSOLUTE | BRANCH_SET_LINK);
516 */
517#define BRANCH_SET_LINK 0x1
518#define BRANCH_ABSOLUTE 0x2
519
520static inline void create_branch(unsigned long addr,
521 unsigned long target, int flags)
522{
523 unsigned int instruction;
524
525 if (! (flags & BRANCH_ABSOLUTE))
526 target = target - addr;
527
528 /* Mask out the flags and target, so they don't step on each other. */
529 instruction = 0x48000000 | (flags & 0x3) | (target & 0x03FFFFFC);
530
531 create_instruction(addr, instruction);
532}
533
534static inline void create_function_call(unsigned long addr, void * func)
535{
536 unsigned long func_addr;
537
538#ifdef CONFIG_PPC64
539 /*
540 * On PPC64 the function pointer actually points to the function's
541 * descriptor. The first entry in the descriptor is the address
542 * of the function text.
543 */
544 func_addr = *(unsigned long *)func;
545#else
546 func_addr = (unsigned long)func;
547#endif
548 create_branch(addr, func_addr, BRANCH_SET_LINK);
549}
550
Paul Mackerrasc6622f62006-02-24 10:06:59 +1100551#ifdef CONFIG_VIRT_CPU_ACCOUNTING
552extern void account_system_vtime(struct task_struct *);
553#endif
554
Michael Ellerman94a38072007-06-20 10:54:19 +1000555extern struct dentry *powerpc_debugfs_root;
556
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000557#endif /* __KERNEL__ */
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +1000558#endif /* _ASM_POWERPC_SYSTEM_H */