blob: 3aff676af853b4e5664f5ac903d78cdfb2b982d5 [file] [log] [blame]
Boojin Kimb7d861d2011-12-26 18:49:52 +09001/*
2 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
Jassi Brarb3040e42010-05-23 20:28:19 -07004 *
5 * Copyright (C) 2010 Samsung Electronics Co. Ltd.
6 * Jaswinder Singh <jassi.brar@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
Boojin Kimb7d861d2011-12-26 18:49:52 +090014#include <linux/kernel.h>
Jassi Brarb3040e42010-05-23 20:28:19 -070015#include <linux/io.h>
16#include <linux/init.h>
17#include <linux/slab.h>
18#include <linux/module.h>
Boojin Kimb7d861d2011-12-26 18:49:52 +090019#include <linux/string.h>
20#include <linux/delay.h>
21#include <linux/interrupt.h>
22#include <linux/dma-mapping.h>
Jassi Brarb3040e42010-05-23 20:28:19 -070023#include <linux/dmaengine.h>
Jassi Brarb3040e42010-05-23 20:28:19 -070024#include <linux/amba/bus.h>
25#include <linux/amba/pl330.h>
Boojin Kim1b9bb712011-09-02 09:44:30 +090026#include <linux/scatterlist.h>
Thomas Abraham93ed5542011-10-24 11:43:31 +020027#include <linux/of.h>
Padmavathi Vennaa80258f2013-02-14 09:10:06 +053028#include <linux/of_dma.h>
Sachin Kamatbcc7fa92013-03-04 14:36:27 +053029#include <linux/err.h>
Jassi Brarb3040e42010-05-23 20:28:19 -070030
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000031#include "dmaengine.h"
Boojin Kimb7d861d2011-12-26 18:49:52 +090032#define PL330_MAX_CHAN 8
33#define PL330_MAX_IRQS 32
34#define PL330_MAX_PERI 32
35
36enum pl330_srccachectrl {
37 SCCTRL0, /* Noncacheable and nonbufferable */
38 SCCTRL1, /* Bufferable only */
39 SCCTRL2, /* Cacheable, but do not allocate */
40 SCCTRL3, /* Cacheable and bufferable, but do not allocate */
41 SINVALID1,
42 SINVALID2,
43 SCCTRL6, /* Cacheable write-through, allocate on reads only */
44 SCCTRL7, /* Cacheable write-back, allocate on reads only */
45};
46
47enum pl330_dstcachectrl {
48 DCCTRL0, /* Noncacheable and nonbufferable */
49 DCCTRL1, /* Bufferable only */
50 DCCTRL2, /* Cacheable, but do not allocate */
51 DCCTRL3, /* Cacheable and bufferable, but do not allocate */
Linus Torvaldsef08e782012-03-29 15:34:57 -070052 DINVALID1, /* AWCACHE = 0x1000 */
Boojin Kimb7d861d2011-12-26 18:49:52 +090053 DINVALID2,
54 DCCTRL6, /* Cacheable write-through, allocate on writes only */
55 DCCTRL7, /* Cacheable write-back, allocate on writes only */
56};
57
58enum pl330_byteswap {
59 SWAP_NO,
60 SWAP_2,
61 SWAP_4,
62 SWAP_8,
63 SWAP_16,
64};
65
Boojin Kimb7d861d2011-12-26 18:49:52 +090066/* Register and Bit field Definitions */
67#define DS 0x0
68#define DS_ST_STOP 0x0
69#define DS_ST_EXEC 0x1
70#define DS_ST_CMISS 0x2
71#define DS_ST_UPDTPC 0x3
72#define DS_ST_WFE 0x4
73#define DS_ST_ATBRR 0x5
74#define DS_ST_QBUSY 0x6
75#define DS_ST_WFP 0x7
76#define DS_ST_KILL 0x8
77#define DS_ST_CMPLT 0x9
78#define DS_ST_FLTCMP 0xe
79#define DS_ST_FAULT 0xf
80
81#define DPC 0x4
82#define INTEN 0x20
83#define ES 0x24
84#define INTSTATUS 0x28
85#define INTCLR 0x2c
86#define FSM 0x30
87#define FSC 0x34
88#define FTM 0x38
89
90#define _FTC 0x40
91#define FTC(n) (_FTC + (n)*0x4)
92
93#define _CS 0x100
94#define CS(n) (_CS + (n)*0x8)
95#define CS_CNS (1 << 21)
96
97#define _CPC 0x104
98#define CPC(n) (_CPC + (n)*0x8)
99
100#define _SA 0x400
101#define SA(n) (_SA + (n)*0x20)
102
103#define _DA 0x404
104#define DA(n) (_DA + (n)*0x20)
105
106#define _CC 0x408
107#define CC(n) (_CC + (n)*0x20)
108
109#define CC_SRCINC (1 << 0)
110#define CC_DSTINC (1 << 14)
111#define CC_SRCPRI (1 << 8)
112#define CC_DSTPRI (1 << 22)
113#define CC_SRCNS (1 << 9)
114#define CC_DSTNS (1 << 23)
115#define CC_SRCIA (1 << 10)
116#define CC_DSTIA (1 << 24)
117#define CC_SRCBRSTLEN_SHFT 4
118#define CC_DSTBRSTLEN_SHFT 18
119#define CC_SRCBRSTSIZE_SHFT 1
120#define CC_DSTBRSTSIZE_SHFT 15
121#define CC_SRCCCTRL_SHFT 11
122#define CC_SRCCCTRL_MASK 0x7
123#define CC_DSTCCTRL_SHFT 25
124#define CC_DRCCCTRL_MASK 0x7
125#define CC_SWAP_SHFT 28
126
127#define _LC0 0x40c
128#define LC0(n) (_LC0 + (n)*0x20)
129
130#define _LC1 0x410
131#define LC1(n) (_LC1 + (n)*0x20)
132
133#define DBGSTATUS 0xd00
134#define DBG_BUSY (1 << 0)
135
136#define DBGCMD 0xd04
137#define DBGINST0 0xd08
138#define DBGINST1 0xd0c
139
140#define CR0 0xe00
141#define CR1 0xe04
142#define CR2 0xe08
143#define CR3 0xe0c
144#define CR4 0xe10
145#define CRD 0xe14
146
147#define PERIPH_ID 0xfe0
Boojin Kim3ecf51a2011-12-26 18:55:47 +0900148#define PERIPH_REV_SHIFT 20
149#define PERIPH_REV_MASK 0xf
150#define PERIPH_REV_R0P0 0
151#define PERIPH_REV_R1P0 1
152#define PERIPH_REV_R1P1 2
Boojin Kimb7d861d2011-12-26 18:49:52 +0900153
154#define CR0_PERIPH_REQ_SET (1 << 0)
155#define CR0_BOOT_EN_SET (1 << 1)
156#define CR0_BOOT_MAN_NS (1 << 2)
157#define CR0_NUM_CHANS_SHIFT 4
158#define CR0_NUM_CHANS_MASK 0x7
159#define CR0_NUM_PERIPH_SHIFT 12
160#define CR0_NUM_PERIPH_MASK 0x1f
161#define CR0_NUM_EVENTS_SHIFT 17
162#define CR0_NUM_EVENTS_MASK 0x1f
163
164#define CR1_ICACHE_LEN_SHIFT 0
165#define CR1_ICACHE_LEN_MASK 0x7
166#define CR1_NUM_ICACHELINES_SHIFT 4
167#define CR1_NUM_ICACHELINES_MASK 0xf
168
169#define CRD_DATA_WIDTH_SHIFT 0
170#define CRD_DATA_WIDTH_MASK 0x7
171#define CRD_WR_CAP_SHIFT 4
172#define CRD_WR_CAP_MASK 0x7
173#define CRD_WR_Q_DEP_SHIFT 8
174#define CRD_WR_Q_DEP_MASK 0xf
175#define CRD_RD_CAP_SHIFT 12
176#define CRD_RD_CAP_MASK 0x7
177#define CRD_RD_Q_DEP_SHIFT 16
178#define CRD_RD_Q_DEP_MASK 0xf
179#define CRD_DATA_BUFF_SHIFT 20
180#define CRD_DATA_BUFF_MASK 0x3ff
181
182#define PART 0x330
183#define DESIGNER 0x41
184#define REVISION 0x0
185#define INTEG_CFG 0x0
186#define PERIPH_ID_VAL ((PART << 0) | (DESIGNER << 12))
187
Boojin Kimb7d861d2011-12-26 18:49:52 +0900188#define PL330_STATE_STOPPED (1 << 0)
189#define PL330_STATE_EXECUTING (1 << 1)
190#define PL330_STATE_WFE (1 << 2)
191#define PL330_STATE_FAULTING (1 << 3)
192#define PL330_STATE_COMPLETING (1 << 4)
193#define PL330_STATE_WFP (1 << 5)
194#define PL330_STATE_KILLING (1 << 6)
195#define PL330_STATE_FAULT_COMPLETING (1 << 7)
196#define PL330_STATE_CACHEMISS (1 << 8)
197#define PL330_STATE_UPDTPC (1 << 9)
198#define PL330_STATE_ATBARRIER (1 << 10)
199#define PL330_STATE_QUEUEBUSY (1 << 11)
200#define PL330_STATE_INVALID (1 << 15)
201
202#define PL330_STABLE_STATES (PL330_STATE_STOPPED | PL330_STATE_EXECUTING \
203 | PL330_STATE_WFE | PL330_STATE_FAULTING)
204
205#define CMD_DMAADDH 0x54
206#define CMD_DMAEND 0x00
207#define CMD_DMAFLUSHP 0x35
208#define CMD_DMAGO 0xa0
209#define CMD_DMALD 0x04
210#define CMD_DMALDP 0x25
211#define CMD_DMALP 0x20
212#define CMD_DMALPEND 0x28
213#define CMD_DMAKILL 0x01
214#define CMD_DMAMOV 0xbc
215#define CMD_DMANOP 0x18
216#define CMD_DMARMB 0x12
217#define CMD_DMASEV 0x34
218#define CMD_DMAST 0x08
219#define CMD_DMASTP 0x29
220#define CMD_DMASTZ 0x0c
221#define CMD_DMAWFE 0x36
222#define CMD_DMAWFP 0x30
223#define CMD_DMAWMB 0x13
224
225#define SZ_DMAADDH 3
226#define SZ_DMAEND 1
227#define SZ_DMAFLUSHP 2
228#define SZ_DMALD 1
229#define SZ_DMALDP 2
230#define SZ_DMALP 2
231#define SZ_DMALPEND 2
232#define SZ_DMAKILL 1
233#define SZ_DMAMOV 6
234#define SZ_DMANOP 1
235#define SZ_DMARMB 1
236#define SZ_DMASEV 2
237#define SZ_DMAST 1
238#define SZ_DMASTP 2
239#define SZ_DMASTZ 1
240#define SZ_DMAWFE 2
241#define SZ_DMAWFP 2
242#define SZ_DMAWMB 1
243#define SZ_DMAGO 6
244
245#define BRST_LEN(ccr) ((((ccr) >> CC_SRCBRSTLEN_SHFT) & 0xf) + 1)
246#define BRST_SIZE(ccr) (1 << (((ccr) >> CC_SRCBRSTSIZE_SHFT) & 0x7))
247
248#define BYTE_TO_BURST(b, ccr) ((b) / BRST_SIZE(ccr) / BRST_LEN(ccr))
249#define BURST_TO_BYTE(c, ccr) ((c) * BRST_SIZE(ccr) * BRST_LEN(ccr))
250
251/*
252 * With 256 bytes, we can do more than 2.5MB and 5MB xfers per req
253 * at 1byte/burst for P<->M and M<->M respectively.
254 * For typical scenario, at 1word/burst, 10MB and 20MB xfers per req
255 * should be enough for P<->M and M<->M respectively.
256 */
257#define MCODE_BUFF_PER_REQ 256
258
259/* If the _pl330_req is available to the client */
260#define IS_FREE(req) (*((u8 *)((req)->mc_cpu)) == CMD_DMAEND)
261
262/* Use this _only_ to wait on transient states */
263#define UNTIL(t, s) while (!(_state(t) & (s))) cpu_relax();
264
265#ifdef PL330_DEBUG_MCGEN
266static unsigned cmd_line;
267#define PL330_DBGCMD_DUMP(off, x...) do { \
268 printk("%x:", cmd_line); \
269 printk(x); \
270 cmd_line += off; \
271 } while (0)
272#define PL330_DBGMC_START(addr) (cmd_line = addr)
273#else
274#define PL330_DBGCMD_DUMP(off, x...) do {} while (0)
275#define PL330_DBGMC_START(addr) do {} while (0)
276#endif
277
278/* The number of default descriptors */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +0000279
Jassi Brarb3040e42010-05-23 20:28:19 -0700280#define NR_DEFAULT_DESC 16
281
Boojin Kimb7d861d2011-12-26 18:49:52 +0900282/* Populated by the PL330 core driver for DMA API driver's info */
283struct pl330_config {
284 u32 periph_id;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900285#define DMAC_MODE_NS (1 << 0)
286 unsigned int mode;
287 unsigned int data_bus_width:10; /* In number of bits */
288 unsigned int data_buf_dep:10;
289 unsigned int num_chan:4;
290 unsigned int num_peri:6;
291 u32 peri_ns;
292 unsigned int num_events:6;
293 u32 irq_ns;
294};
295
296/* Handle to the DMAC provided to the PL330 core */
297struct pl330_info {
298 /* Owning device */
299 struct device *dev;
300 /* Size of MicroCode buffers for each channel. */
301 unsigned mcbufsz;
302 /* ioremap'ed address of PL330 registers. */
303 void __iomem *base;
304 /* Client can freely use it. */
305 void *client_data;
306 /* PL330 core data, Client must not touch it. */
307 void *pl330_data;
308 /* Populated by the PL330 core driver during pl330_add */
309 struct pl330_config pcfg;
310 /*
311 * If the DMAC has some reset mechanism, then the
312 * client may want to provide pointer to the method.
313 */
314 void (*dmac_reset)(struct pl330_info *pi);
315};
316
317/**
318 * Request Configuration.
319 * The PL330 core does not modify this and uses the last
320 * working configuration if the request doesn't provide any.
321 *
322 * The Client may want to provide this info only for the
323 * first request and a request with new settings.
324 */
325struct pl330_reqcfg {
326 /* Address Incrementing */
327 unsigned dst_inc:1;
328 unsigned src_inc:1;
329
330 /*
331 * For now, the SRC & DST protection levels
332 * and burst size/length are assumed same.
333 */
334 bool nonsecure;
335 bool privileged;
336 bool insnaccess;
337 unsigned brst_len:5;
338 unsigned brst_size:3; /* in power of 2 */
339
340 enum pl330_dstcachectrl dcctl;
341 enum pl330_srccachectrl scctl;
342 enum pl330_byteswap swap;
Boojin Kim3ecf51a2011-12-26 18:55:47 +0900343 struct pl330_config *pcfg;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900344};
345
346/*
347 * One cycle of DMAC operation.
348 * There may be more than one xfer in a request.
349 */
350struct pl330_xfer {
351 u32 src_addr;
352 u32 dst_addr;
353 /* Size to xfer */
354 u32 bytes;
355 /*
356 * Pointer to next xfer in the list.
357 * The last xfer in the req must point to NULL.
358 */
359 struct pl330_xfer *next;
360};
361
362/* The xfer callbacks are made with one of these arguments. */
363enum pl330_op_err {
364 /* The all xfers in the request were success. */
365 PL330_ERR_NONE,
366 /* If req aborted due to global error. */
367 PL330_ERR_ABORT,
368 /* If req failed due to problem with Channel. */
369 PL330_ERR_FAIL,
370};
371
372/* A request defining Scatter-Gather List ending with NULL xfer. */
373struct pl330_req {
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +0200374 enum dma_transfer_direction rqtype;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900375 /* Index of peripheral for the xfer. */
376 unsigned peri:5;
377 /* Unique token for this xfer, set by the client. */
378 void *token;
379 /* Callback to be called after xfer. */
380 void (*xfer_cb)(void *token, enum pl330_op_err err);
381 /* If NULL, req will be done at last set parameters. */
382 struct pl330_reqcfg *cfg;
383 /* Pointer to first xfer in the request. */
384 struct pl330_xfer *x;
Javi Merinofdec53d2012-06-13 15:07:00 +0100385 /* Hook to attach to DMAC's list of reqs with due callback */
386 struct list_head rqd;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900387};
388
389/*
390 * To know the status of the channel and DMAC, the client
391 * provides a pointer to this structure. The PL330 core
392 * fills it with current information.
393 */
394struct pl330_chanstatus {
395 /*
396 * If the DMAC engine halted due to some error,
397 * the client should remove-add DMAC.
398 */
399 bool dmac_halted;
400 /*
401 * If channel is halted due to some error,
402 * the client should ABORT/FLUSH and START the channel.
403 */
404 bool faulting;
405 /* Location of last load */
406 u32 src_addr;
407 /* Location of last store */
408 u32 dst_addr;
409 /*
410 * Pointer to the currently active req, NULL if channel is
411 * inactive, even though the requests may be present.
412 */
413 struct pl330_req *top_req;
414 /* Pointer to req waiting second in the queue if any. */
415 struct pl330_req *wait_req;
416};
417
418enum pl330_chan_op {
419 /* Start the channel */
420 PL330_OP_START,
421 /* Abort the active xfer */
422 PL330_OP_ABORT,
423 /* Stop xfer and flush queue */
424 PL330_OP_FLUSH,
425};
426
427struct _xfer_spec {
428 u32 ccr;
429 struct pl330_req *r;
430 struct pl330_xfer *x;
431};
432
433enum dmamov_dst {
434 SAR = 0,
435 CCR,
436 DAR,
437};
438
439enum pl330_dst {
440 SRC = 0,
441 DST,
442};
443
444enum pl330_cond {
445 SINGLE,
446 BURST,
447 ALWAYS,
448};
449
450struct _pl330_req {
451 u32 mc_bus;
452 void *mc_cpu;
453 /* Number of bytes taken to setup MC for the req */
454 u32 mc_len;
455 struct pl330_req *r;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900456};
457
458/* ToBeDone for tasklet */
459struct _pl330_tbd {
460 bool reset_dmac;
461 bool reset_mngr;
462 u8 reset_chan;
463};
464
465/* A DMAC Thread */
466struct pl330_thread {
467 u8 id;
468 int ev;
469 /* If the channel is not yet acquired by any client */
470 bool free;
471 /* Parent DMAC */
472 struct pl330_dmac *dmac;
473 /* Only two at a time */
474 struct _pl330_req req[2];
475 /* Index of the last enqueued request */
476 unsigned lstenq;
477 /* Index of the last submitted request or -1 if the DMA is stopped */
478 int req_running;
479};
480
481enum pl330_dmac_state {
482 UNINIT,
483 INIT,
484 DYING,
485};
486
487/* A DMAC */
488struct pl330_dmac {
489 spinlock_t lock;
490 /* Holds list of reqs with due callbacks */
491 struct list_head req_done;
492 /* Pointer to platform specific stuff */
493 struct pl330_info *pinfo;
494 /* Maximum possible events/irqs */
495 int events[32];
496 /* BUS address of MicroCode buffer */
Will Deaconfed8c452013-06-10 19:34:38 +0100497 dma_addr_t mcode_bus;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900498 /* CPU address of MicroCode buffer */
499 void *mcode_cpu;
500 /* List of all Channel threads */
501 struct pl330_thread *channels;
502 /* Pointer to the MANAGER thread */
503 struct pl330_thread *manager;
504 /* To handle bad news in interrupt */
505 struct tasklet_struct tasks;
506 struct _pl330_tbd dmac_tbd;
507 /* State of DMAC operation */
508 enum pl330_dmac_state state;
509};
510
Jassi Brarb3040e42010-05-23 20:28:19 -0700511enum desc_status {
512 /* In the DMAC pool */
513 FREE,
514 /*
Masanari Iidad73111c2012-08-04 23:37:53 +0900515 * Allocated to some channel during prep_xxx
Jassi Brarb3040e42010-05-23 20:28:19 -0700516 * Also may be sitting on the work_list.
517 */
518 PREP,
519 /*
520 * Sitting on the work_list and already submitted
521 * to the PL330 core. Not more than two descriptors
522 * of a channel can be BUSY at any time.
523 */
524 BUSY,
525 /*
526 * Sitting on the channel work_list but xfer done
527 * by PL330 core
528 */
529 DONE,
530};
531
532struct dma_pl330_chan {
533 /* Schedule desc completion */
534 struct tasklet_struct task;
535
536 /* DMA-Engine Channel */
537 struct dma_chan chan;
538
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +0100539 /* List of submitted descriptors */
540 struct list_head submitted_list;
541 /* List of issued descriptors */
Jassi Brarb3040e42010-05-23 20:28:19 -0700542 struct list_head work_list;
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +0200543 /* List of completed descriptors */
544 struct list_head completed_list;
Jassi Brarb3040e42010-05-23 20:28:19 -0700545
546 /* Pointer to the DMAC that manages this channel,
547 * NULL if the channel is available to be acquired.
548 * As the parent, this DMAC also provides descriptors
549 * to the channel.
550 */
551 struct dma_pl330_dmac *dmac;
552
553 /* To protect channel manipulation */
554 spinlock_t lock;
555
556 /* Token of a hardware channel thread of PL330 DMAC
557 * NULL if the channel is available to be acquired.
558 */
559 void *pl330_chid;
Boojin Kim1b9bb712011-09-02 09:44:30 +0900560
561 /* For D-to-M and M-to-D channels */
562 int burst_sz; /* the peripheral fifo width */
Boojin Kim1d0c1d62011-09-02 09:44:31 +0900563 int burst_len; /* the number of burst */
Boojin Kim1b9bb712011-09-02 09:44:30 +0900564 dma_addr_t fifo_addr;
Boojin Kim42bc9cf2011-09-02 09:44:33 +0900565
566 /* for cyclic capability */
567 bool cyclic;
Jassi Brarb3040e42010-05-23 20:28:19 -0700568};
569
570struct dma_pl330_dmac {
571 struct pl330_info pif;
572
573 /* DMA-Engine Device */
574 struct dma_device ddma;
575
Lars-Peter Clausenb714b842013-11-25 16:07:46 +0100576 /* Holds info about sg limitations */
577 struct device_dma_parameters dma_parms;
578
Jassi Brarb3040e42010-05-23 20:28:19 -0700579 /* Pool of descriptors available for the DMAC's channels */
580 struct list_head desc_pool;
581 /* To protect desc_pool manipulation */
582 spinlock_t pool_lock;
583
584 /* Peripheral channels connected to this DMAC */
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +0100585 unsigned int num_peripherals;
Rob Herring4e0e6102011-07-25 16:05:04 -0500586 struct dma_pl330_chan *peripherals; /* keep at end */
Jassi Brarb3040e42010-05-23 20:28:19 -0700587};
588
589struct dma_pl330_desc {
590 /* To attach to a queue as child */
591 struct list_head node;
592
593 /* Descriptor for the DMA Engine API */
594 struct dma_async_tx_descriptor txd;
595
596 /* Xfer for PL330 core */
597 struct pl330_xfer px;
598
599 struct pl330_reqcfg rqcfg;
600 struct pl330_req req;
601
602 enum desc_status status;
603
604 /* The channel which currently holds this desc */
605 struct dma_pl330_chan *pchan;
606};
607
Boojin Kimb7d861d2011-12-26 18:49:52 +0900608static inline void _callback(struct pl330_req *r, enum pl330_op_err err)
609{
610 if (r && r->xfer_cb)
611 r->xfer_cb(r->token, err);
612}
613
614static inline bool _queue_empty(struct pl330_thread *thrd)
615{
616 return (IS_FREE(&thrd->req[0]) && IS_FREE(&thrd->req[1]))
617 ? true : false;
618}
619
620static inline bool _queue_full(struct pl330_thread *thrd)
621{
622 return (IS_FREE(&thrd->req[0]) || IS_FREE(&thrd->req[1]))
623 ? false : true;
624}
625
626static inline bool is_manager(struct pl330_thread *thrd)
627{
628 struct pl330_dmac *pl330 = thrd->dmac;
629
630 /* MANAGER is indexed at the end */
631 if (thrd->id == pl330->pinfo->pcfg.num_chan)
632 return true;
633 else
634 return false;
635}
636
637/* If manager of the thread is in Non-Secure mode */
638static inline bool _manager_ns(struct pl330_thread *thrd)
639{
640 struct pl330_dmac *pl330 = thrd->dmac;
641
642 return (pl330->pinfo->pcfg.mode & DMAC_MODE_NS) ? true : false;
643}
644
Boojin Kim3ecf51a2011-12-26 18:55:47 +0900645static inline u32 get_revision(u32 periph_id)
646{
647 return (periph_id >> PERIPH_REV_SHIFT) & PERIPH_REV_MASK;
648}
649
Boojin Kimb7d861d2011-12-26 18:49:52 +0900650static inline u32 _emit_ADDH(unsigned dry_run, u8 buf[],
651 enum pl330_dst da, u16 val)
652{
653 if (dry_run)
654 return SZ_DMAADDH;
655
656 buf[0] = CMD_DMAADDH;
657 buf[0] |= (da << 1);
658 *((u16 *)&buf[1]) = val;
659
660 PL330_DBGCMD_DUMP(SZ_DMAADDH, "\tDMAADDH %s %u\n",
661 da == 1 ? "DA" : "SA", val);
662
663 return SZ_DMAADDH;
664}
665
666static inline u32 _emit_END(unsigned dry_run, u8 buf[])
667{
668 if (dry_run)
669 return SZ_DMAEND;
670
671 buf[0] = CMD_DMAEND;
672
673 PL330_DBGCMD_DUMP(SZ_DMAEND, "\tDMAEND\n");
674
675 return SZ_DMAEND;
676}
677
678static inline u32 _emit_FLUSHP(unsigned dry_run, u8 buf[], u8 peri)
679{
680 if (dry_run)
681 return SZ_DMAFLUSHP;
682
683 buf[0] = CMD_DMAFLUSHP;
684
685 peri &= 0x1f;
686 peri <<= 3;
687 buf[1] = peri;
688
689 PL330_DBGCMD_DUMP(SZ_DMAFLUSHP, "\tDMAFLUSHP %u\n", peri >> 3);
690
691 return SZ_DMAFLUSHP;
692}
693
694static inline u32 _emit_LD(unsigned dry_run, u8 buf[], enum pl330_cond cond)
695{
696 if (dry_run)
697 return SZ_DMALD;
698
699 buf[0] = CMD_DMALD;
700
701 if (cond == SINGLE)
702 buf[0] |= (0 << 1) | (1 << 0);
703 else if (cond == BURST)
704 buf[0] |= (1 << 1) | (1 << 0);
705
706 PL330_DBGCMD_DUMP(SZ_DMALD, "\tDMALD%c\n",
707 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
708
709 return SZ_DMALD;
710}
711
712static inline u32 _emit_LDP(unsigned dry_run, u8 buf[],
713 enum pl330_cond cond, u8 peri)
714{
715 if (dry_run)
716 return SZ_DMALDP;
717
718 buf[0] = CMD_DMALDP;
719
720 if (cond == BURST)
721 buf[0] |= (1 << 1);
722
723 peri &= 0x1f;
724 peri <<= 3;
725 buf[1] = peri;
726
727 PL330_DBGCMD_DUMP(SZ_DMALDP, "\tDMALDP%c %u\n",
728 cond == SINGLE ? 'S' : 'B', peri >> 3);
729
730 return SZ_DMALDP;
731}
732
733static inline u32 _emit_LP(unsigned dry_run, u8 buf[],
734 unsigned loop, u8 cnt)
735{
736 if (dry_run)
737 return SZ_DMALP;
738
739 buf[0] = CMD_DMALP;
740
741 if (loop)
742 buf[0] |= (1 << 1);
743
744 cnt--; /* DMAC increments by 1 internally */
745 buf[1] = cnt;
746
747 PL330_DBGCMD_DUMP(SZ_DMALP, "\tDMALP_%c %u\n", loop ? '1' : '0', cnt);
748
749 return SZ_DMALP;
750}
751
752struct _arg_LPEND {
753 enum pl330_cond cond;
754 bool forever;
755 unsigned loop;
756 u8 bjump;
757};
758
759static inline u32 _emit_LPEND(unsigned dry_run, u8 buf[],
760 const struct _arg_LPEND *arg)
761{
762 enum pl330_cond cond = arg->cond;
763 bool forever = arg->forever;
764 unsigned loop = arg->loop;
765 u8 bjump = arg->bjump;
766
767 if (dry_run)
768 return SZ_DMALPEND;
769
770 buf[0] = CMD_DMALPEND;
771
772 if (loop)
773 buf[0] |= (1 << 2);
774
775 if (!forever)
776 buf[0] |= (1 << 4);
777
778 if (cond == SINGLE)
779 buf[0] |= (0 << 1) | (1 << 0);
780 else if (cond == BURST)
781 buf[0] |= (1 << 1) | (1 << 0);
782
783 buf[1] = bjump;
784
785 PL330_DBGCMD_DUMP(SZ_DMALPEND, "\tDMALP%s%c_%c bjmpto_%x\n",
786 forever ? "FE" : "END",
787 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'),
788 loop ? '1' : '0',
789 bjump);
790
791 return SZ_DMALPEND;
792}
793
794static inline u32 _emit_KILL(unsigned dry_run, u8 buf[])
795{
796 if (dry_run)
797 return SZ_DMAKILL;
798
799 buf[0] = CMD_DMAKILL;
800
801 return SZ_DMAKILL;
802}
803
804static inline u32 _emit_MOV(unsigned dry_run, u8 buf[],
805 enum dmamov_dst dst, u32 val)
806{
807 if (dry_run)
808 return SZ_DMAMOV;
809
810 buf[0] = CMD_DMAMOV;
811 buf[1] = dst;
812 *((u32 *)&buf[2]) = val;
813
814 PL330_DBGCMD_DUMP(SZ_DMAMOV, "\tDMAMOV %s 0x%x\n",
815 dst == SAR ? "SAR" : (dst == DAR ? "DAR" : "CCR"), val);
816
817 return SZ_DMAMOV;
818}
819
820static inline u32 _emit_NOP(unsigned dry_run, u8 buf[])
821{
822 if (dry_run)
823 return SZ_DMANOP;
824
825 buf[0] = CMD_DMANOP;
826
827 PL330_DBGCMD_DUMP(SZ_DMANOP, "\tDMANOP\n");
828
829 return SZ_DMANOP;
830}
831
832static inline u32 _emit_RMB(unsigned dry_run, u8 buf[])
833{
834 if (dry_run)
835 return SZ_DMARMB;
836
837 buf[0] = CMD_DMARMB;
838
839 PL330_DBGCMD_DUMP(SZ_DMARMB, "\tDMARMB\n");
840
841 return SZ_DMARMB;
842}
843
844static inline u32 _emit_SEV(unsigned dry_run, u8 buf[], u8 ev)
845{
846 if (dry_run)
847 return SZ_DMASEV;
848
849 buf[0] = CMD_DMASEV;
850
851 ev &= 0x1f;
852 ev <<= 3;
853 buf[1] = ev;
854
855 PL330_DBGCMD_DUMP(SZ_DMASEV, "\tDMASEV %u\n", ev >> 3);
856
857 return SZ_DMASEV;
858}
859
860static inline u32 _emit_ST(unsigned dry_run, u8 buf[], enum pl330_cond cond)
861{
862 if (dry_run)
863 return SZ_DMAST;
864
865 buf[0] = CMD_DMAST;
866
867 if (cond == SINGLE)
868 buf[0] |= (0 << 1) | (1 << 0);
869 else if (cond == BURST)
870 buf[0] |= (1 << 1) | (1 << 0);
871
872 PL330_DBGCMD_DUMP(SZ_DMAST, "\tDMAST%c\n",
873 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
874
875 return SZ_DMAST;
876}
877
878static inline u32 _emit_STP(unsigned dry_run, u8 buf[],
879 enum pl330_cond cond, u8 peri)
880{
881 if (dry_run)
882 return SZ_DMASTP;
883
884 buf[0] = CMD_DMASTP;
885
886 if (cond == BURST)
887 buf[0] |= (1 << 1);
888
889 peri &= 0x1f;
890 peri <<= 3;
891 buf[1] = peri;
892
893 PL330_DBGCMD_DUMP(SZ_DMASTP, "\tDMASTP%c %u\n",
894 cond == SINGLE ? 'S' : 'B', peri >> 3);
895
896 return SZ_DMASTP;
897}
898
899static inline u32 _emit_STZ(unsigned dry_run, u8 buf[])
900{
901 if (dry_run)
902 return SZ_DMASTZ;
903
904 buf[0] = CMD_DMASTZ;
905
906 PL330_DBGCMD_DUMP(SZ_DMASTZ, "\tDMASTZ\n");
907
908 return SZ_DMASTZ;
909}
910
911static inline u32 _emit_WFE(unsigned dry_run, u8 buf[], u8 ev,
912 unsigned invalidate)
913{
914 if (dry_run)
915 return SZ_DMAWFE;
916
917 buf[0] = CMD_DMAWFE;
918
919 ev &= 0x1f;
920 ev <<= 3;
921 buf[1] = ev;
922
923 if (invalidate)
924 buf[1] |= (1 << 1);
925
926 PL330_DBGCMD_DUMP(SZ_DMAWFE, "\tDMAWFE %u%s\n",
927 ev >> 3, invalidate ? ", I" : "");
928
929 return SZ_DMAWFE;
930}
931
932static inline u32 _emit_WFP(unsigned dry_run, u8 buf[],
933 enum pl330_cond cond, u8 peri)
934{
935 if (dry_run)
936 return SZ_DMAWFP;
937
938 buf[0] = CMD_DMAWFP;
939
940 if (cond == SINGLE)
941 buf[0] |= (0 << 1) | (0 << 0);
942 else if (cond == BURST)
943 buf[0] |= (1 << 1) | (0 << 0);
944 else
945 buf[0] |= (0 << 1) | (1 << 0);
946
947 peri &= 0x1f;
948 peri <<= 3;
949 buf[1] = peri;
950
951 PL330_DBGCMD_DUMP(SZ_DMAWFP, "\tDMAWFP%c %u\n",
952 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'P'), peri >> 3);
953
954 return SZ_DMAWFP;
955}
956
957static inline u32 _emit_WMB(unsigned dry_run, u8 buf[])
958{
959 if (dry_run)
960 return SZ_DMAWMB;
961
962 buf[0] = CMD_DMAWMB;
963
964 PL330_DBGCMD_DUMP(SZ_DMAWMB, "\tDMAWMB\n");
965
966 return SZ_DMAWMB;
967}
968
969struct _arg_GO {
970 u8 chan;
971 u32 addr;
972 unsigned ns;
973};
974
975static inline u32 _emit_GO(unsigned dry_run, u8 buf[],
976 const struct _arg_GO *arg)
977{
978 u8 chan = arg->chan;
979 u32 addr = arg->addr;
980 unsigned ns = arg->ns;
981
982 if (dry_run)
983 return SZ_DMAGO;
984
985 buf[0] = CMD_DMAGO;
986 buf[0] |= (ns << 1);
987
988 buf[1] = chan & 0x7;
989
990 *((u32 *)&buf[2]) = addr;
991
992 return SZ_DMAGO;
993}
994
995#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
996
997/* Returns Time-Out */
998static bool _until_dmac_idle(struct pl330_thread *thrd)
999{
1000 void __iomem *regs = thrd->dmac->pinfo->base;
1001 unsigned long loops = msecs_to_loops(5);
1002
1003 do {
1004 /* Until Manager is Idle */
1005 if (!(readl(regs + DBGSTATUS) & DBG_BUSY))
1006 break;
1007
1008 cpu_relax();
1009 } while (--loops);
1010
1011 if (!loops)
1012 return true;
1013
1014 return false;
1015}
1016
1017static inline void _execute_DBGINSN(struct pl330_thread *thrd,
1018 u8 insn[], bool as_manager)
1019{
1020 void __iomem *regs = thrd->dmac->pinfo->base;
1021 u32 val;
1022
1023 val = (insn[0] << 16) | (insn[1] << 24);
1024 if (!as_manager) {
1025 val |= (1 << 0);
1026 val |= (thrd->id << 8); /* Channel Number */
1027 }
1028 writel(val, regs + DBGINST0);
1029
1030 val = *((u32 *)&insn[2]);
1031 writel(val, regs + DBGINST1);
1032
1033 /* If timed out due to halted state-machine */
1034 if (_until_dmac_idle(thrd)) {
1035 dev_err(thrd->dmac->pinfo->dev, "DMAC halted!\n");
1036 return;
1037 }
1038
1039 /* Get going */
1040 writel(0, regs + DBGCMD);
1041}
1042
1043/*
1044 * Mark a _pl330_req as free.
1045 * We do it by writing DMAEND as the first instruction
1046 * because no valid request is going to have DMAEND as
1047 * its first instruction to execute.
1048 */
1049static void mark_free(struct pl330_thread *thrd, int idx)
1050{
1051 struct _pl330_req *req = &thrd->req[idx];
1052
1053 _emit_END(0, req->mc_cpu);
1054 req->mc_len = 0;
1055
1056 thrd->req_running = -1;
1057}
1058
1059static inline u32 _state(struct pl330_thread *thrd)
1060{
1061 void __iomem *regs = thrd->dmac->pinfo->base;
1062 u32 val;
1063
1064 if (is_manager(thrd))
1065 val = readl(regs + DS) & 0xf;
1066 else
1067 val = readl(regs + CS(thrd->id)) & 0xf;
1068
1069 switch (val) {
1070 case DS_ST_STOP:
1071 return PL330_STATE_STOPPED;
1072 case DS_ST_EXEC:
1073 return PL330_STATE_EXECUTING;
1074 case DS_ST_CMISS:
1075 return PL330_STATE_CACHEMISS;
1076 case DS_ST_UPDTPC:
1077 return PL330_STATE_UPDTPC;
1078 case DS_ST_WFE:
1079 return PL330_STATE_WFE;
1080 case DS_ST_FAULT:
1081 return PL330_STATE_FAULTING;
1082 case DS_ST_ATBRR:
1083 if (is_manager(thrd))
1084 return PL330_STATE_INVALID;
1085 else
1086 return PL330_STATE_ATBARRIER;
1087 case DS_ST_QBUSY:
1088 if (is_manager(thrd))
1089 return PL330_STATE_INVALID;
1090 else
1091 return PL330_STATE_QUEUEBUSY;
1092 case DS_ST_WFP:
1093 if (is_manager(thrd))
1094 return PL330_STATE_INVALID;
1095 else
1096 return PL330_STATE_WFP;
1097 case DS_ST_KILL:
1098 if (is_manager(thrd))
1099 return PL330_STATE_INVALID;
1100 else
1101 return PL330_STATE_KILLING;
1102 case DS_ST_CMPLT:
1103 if (is_manager(thrd))
1104 return PL330_STATE_INVALID;
1105 else
1106 return PL330_STATE_COMPLETING;
1107 case DS_ST_FLTCMP:
1108 if (is_manager(thrd))
1109 return PL330_STATE_INVALID;
1110 else
1111 return PL330_STATE_FAULT_COMPLETING;
1112 default:
1113 return PL330_STATE_INVALID;
1114 }
1115}
1116
1117static void _stop(struct pl330_thread *thrd)
1118{
1119 void __iomem *regs = thrd->dmac->pinfo->base;
1120 u8 insn[6] = {0, 0, 0, 0, 0, 0};
1121
1122 if (_state(thrd) == PL330_STATE_FAULT_COMPLETING)
1123 UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
1124
1125 /* Return if nothing needs to be done */
1126 if (_state(thrd) == PL330_STATE_COMPLETING
1127 || _state(thrd) == PL330_STATE_KILLING
1128 || _state(thrd) == PL330_STATE_STOPPED)
1129 return;
1130
1131 _emit_KILL(0, insn);
1132
1133 /* Stop generating interrupts for SEV */
1134 writel(readl(regs + INTEN) & ~(1 << thrd->ev), regs + INTEN);
1135
1136 _execute_DBGINSN(thrd, insn, is_manager(thrd));
1137}
1138
1139/* Start doing req 'idx' of thread 'thrd' */
1140static bool _trigger(struct pl330_thread *thrd)
1141{
1142 void __iomem *regs = thrd->dmac->pinfo->base;
1143 struct _pl330_req *req;
1144 struct pl330_req *r;
1145 struct _arg_GO go;
1146 unsigned ns;
1147 u8 insn[6] = {0, 0, 0, 0, 0, 0};
1148 int idx;
1149
1150 /* Return if already ACTIVE */
1151 if (_state(thrd) != PL330_STATE_STOPPED)
1152 return true;
1153
1154 idx = 1 - thrd->lstenq;
1155 if (!IS_FREE(&thrd->req[idx]))
1156 req = &thrd->req[idx];
1157 else {
1158 idx = thrd->lstenq;
1159 if (!IS_FREE(&thrd->req[idx]))
1160 req = &thrd->req[idx];
1161 else
1162 req = NULL;
1163 }
1164
1165 /* Return if no request */
1166 if (!req || !req->r)
1167 return true;
1168
1169 r = req->r;
1170
1171 if (r->cfg)
1172 ns = r->cfg->nonsecure ? 1 : 0;
1173 else if (readl(regs + CS(thrd->id)) & CS_CNS)
1174 ns = 1;
1175 else
1176 ns = 0;
1177
1178 /* See 'Abort Sources' point-4 at Page 2-25 */
1179 if (_manager_ns(thrd) && !ns)
1180 dev_info(thrd->dmac->pinfo->dev, "%s:%d Recipe for ABORT!\n",
1181 __func__, __LINE__);
1182
1183 go.chan = thrd->id;
1184 go.addr = req->mc_bus;
1185 go.ns = ns;
1186 _emit_GO(0, insn, &go);
1187
1188 /* Set to generate interrupts for SEV */
1189 writel(readl(regs + INTEN) | (1 << thrd->ev), regs + INTEN);
1190
1191 /* Only manager can execute GO */
1192 _execute_DBGINSN(thrd, insn, true);
1193
1194 thrd->req_running = idx;
1195
1196 return true;
1197}
1198
1199static bool _start(struct pl330_thread *thrd)
1200{
1201 switch (_state(thrd)) {
1202 case PL330_STATE_FAULT_COMPLETING:
1203 UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
1204
1205 if (_state(thrd) == PL330_STATE_KILLING)
1206 UNTIL(thrd, PL330_STATE_STOPPED)
1207
1208 case PL330_STATE_FAULTING:
1209 _stop(thrd);
1210
1211 case PL330_STATE_KILLING:
1212 case PL330_STATE_COMPLETING:
1213 UNTIL(thrd, PL330_STATE_STOPPED)
1214
1215 case PL330_STATE_STOPPED:
1216 return _trigger(thrd);
1217
1218 case PL330_STATE_WFP:
1219 case PL330_STATE_QUEUEBUSY:
1220 case PL330_STATE_ATBARRIER:
1221 case PL330_STATE_UPDTPC:
1222 case PL330_STATE_CACHEMISS:
1223 case PL330_STATE_EXECUTING:
1224 return true;
1225
1226 case PL330_STATE_WFE: /* For RESUME, nothing yet */
1227 default:
1228 return false;
1229 }
1230}
1231
1232static inline int _ldst_memtomem(unsigned dry_run, u8 buf[],
1233 const struct _xfer_spec *pxs, int cyc)
1234{
1235 int off = 0;
Boojin Kim3ecf51a2011-12-26 18:55:47 +09001236 struct pl330_config *pcfg = pxs->r->cfg->pcfg;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001237
Boojin Kim3ecf51a2011-12-26 18:55:47 +09001238 /* check lock-up free version */
1239 if (get_revision(pcfg->periph_id) >= PERIPH_REV_R1P0) {
1240 while (cyc--) {
1241 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1242 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1243 }
1244 } else {
1245 while (cyc--) {
1246 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1247 off += _emit_RMB(dry_run, &buf[off]);
1248 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1249 off += _emit_WMB(dry_run, &buf[off]);
1250 }
Boojin Kimb7d861d2011-12-26 18:49:52 +09001251 }
1252
1253 return off;
1254}
1255
1256static inline int _ldst_devtomem(unsigned dry_run, u8 buf[],
1257 const struct _xfer_spec *pxs, int cyc)
1258{
1259 int off = 0;
1260
1261 while (cyc--) {
1262 off += _emit_WFP(dry_run, &buf[off], SINGLE, pxs->r->peri);
1263 off += _emit_LDP(dry_run, &buf[off], SINGLE, pxs->r->peri);
1264 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1265 off += _emit_FLUSHP(dry_run, &buf[off], pxs->r->peri);
1266 }
1267
1268 return off;
1269}
1270
1271static inline int _ldst_memtodev(unsigned dry_run, u8 buf[],
1272 const struct _xfer_spec *pxs, int cyc)
1273{
1274 int off = 0;
1275
1276 while (cyc--) {
1277 off += _emit_WFP(dry_run, &buf[off], SINGLE, pxs->r->peri);
1278 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1279 off += _emit_STP(dry_run, &buf[off], SINGLE, pxs->r->peri);
1280 off += _emit_FLUSHP(dry_run, &buf[off], pxs->r->peri);
1281 }
1282
1283 return off;
1284}
1285
1286static int _bursts(unsigned dry_run, u8 buf[],
1287 const struct _xfer_spec *pxs, int cyc)
1288{
1289 int off = 0;
1290
1291 switch (pxs->r->rqtype) {
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02001292 case DMA_MEM_TO_DEV:
Boojin Kimb7d861d2011-12-26 18:49:52 +09001293 off += _ldst_memtodev(dry_run, &buf[off], pxs, cyc);
1294 break;
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02001295 case DMA_DEV_TO_MEM:
Boojin Kimb7d861d2011-12-26 18:49:52 +09001296 off += _ldst_devtomem(dry_run, &buf[off], pxs, cyc);
1297 break;
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02001298 case DMA_MEM_TO_MEM:
Boojin Kimb7d861d2011-12-26 18:49:52 +09001299 off += _ldst_memtomem(dry_run, &buf[off], pxs, cyc);
1300 break;
1301 default:
1302 off += 0x40000000; /* Scare off the Client */
1303 break;
1304 }
1305
1306 return off;
1307}
1308
1309/* Returns bytes consumed and updates bursts */
1310static inline int _loop(unsigned dry_run, u8 buf[],
1311 unsigned long *bursts, const struct _xfer_spec *pxs)
1312{
1313 int cyc, cycmax, szlp, szlpend, szbrst, off;
1314 unsigned lcnt0, lcnt1, ljmp0, ljmp1;
1315 struct _arg_LPEND lpend;
1316
1317 /* Max iterations possible in DMALP is 256 */
1318 if (*bursts >= 256*256) {
1319 lcnt1 = 256;
1320 lcnt0 = 256;
1321 cyc = *bursts / lcnt1 / lcnt0;
1322 } else if (*bursts > 256) {
1323 lcnt1 = 256;
1324 lcnt0 = *bursts / lcnt1;
1325 cyc = 1;
1326 } else {
1327 lcnt1 = *bursts;
1328 lcnt0 = 0;
1329 cyc = 1;
1330 }
1331
1332 szlp = _emit_LP(1, buf, 0, 0);
1333 szbrst = _bursts(1, buf, pxs, 1);
1334
1335 lpend.cond = ALWAYS;
1336 lpend.forever = false;
1337 lpend.loop = 0;
1338 lpend.bjump = 0;
1339 szlpend = _emit_LPEND(1, buf, &lpend);
1340
1341 if (lcnt0) {
1342 szlp *= 2;
1343 szlpend *= 2;
1344 }
1345
1346 /*
1347 * Max bursts that we can unroll due to limit on the
1348 * size of backward jump that can be encoded in DMALPEND
1349 * which is 8-bits and hence 255
1350 */
1351 cycmax = (255 - (szlp + szlpend)) / szbrst;
1352
1353 cyc = (cycmax < cyc) ? cycmax : cyc;
1354
1355 off = 0;
1356
1357 if (lcnt0) {
1358 off += _emit_LP(dry_run, &buf[off], 0, lcnt0);
1359 ljmp0 = off;
1360 }
1361
1362 off += _emit_LP(dry_run, &buf[off], 1, lcnt1);
1363 ljmp1 = off;
1364
1365 off += _bursts(dry_run, &buf[off], pxs, cyc);
1366
1367 lpend.cond = ALWAYS;
1368 lpend.forever = false;
1369 lpend.loop = 1;
1370 lpend.bjump = off - ljmp1;
1371 off += _emit_LPEND(dry_run, &buf[off], &lpend);
1372
1373 if (lcnt0) {
1374 lpend.cond = ALWAYS;
1375 lpend.forever = false;
1376 lpend.loop = 0;
1377 lpend.bjump = off - ljmp0;
1378 off += _emit_LPEND(dry_run, &buf[off], &lpend);
1379 }
1380
1381 *bursts = lcnt1 * cyc;
1382 if (lcnt0)
1383 *bursts *= lcnt0;
1384
1385 return off;
1386}
1387
1388static inline int _setup_loops(unsigned dry_run, u8 buf[],
1389 const struct _xfer_spec *pxs)
1390{
1391 struct pl330_xfer *x = pxs->x;
1392 u32 ccr = pxs->ccr;
1393 unsigned long c, bursts = BYTE_TO_BURST(x->bytes, ccr);
1394 int off = 0;
1395
1396 while (bursts) {
1397 c = bursts;
1398 off += _loop(dry_run, &buf[off], &c, pxs);
1399 bursts -= c;
1400 }
1401
1402 return off;
1403}
1404
1405static inline int _setup_xfer(unsigned dry_run, u8 buf[],
1406 const struct _xfer_spec *pxs)
1407{
1408 struct pl330_xfer *x = pxs->x;
1409 int off = 0;
1410
1411 /* DMAMOV SAR, x->src_addr */
1412 off += _emit_MOV(dry_run, &buf[off], SAR, x->src_addr);
1413 /* DMAMOV DAR, x->dst_addr */
1414 off += _emit_MOV(dry_run, &buf[off], DAR, x->dst_addr);
1415
1416 /* Setup Loop(s) */
1417 off += _setup_loops(dry_run, &buf[off], pxs);
1418
1419 return off;
1420}
1421
1422/*
1423 * A req is a sequence of one or more xfer units.
1424 * Returns the number of bytes taken to setup the MC for the req.
1425 */
1426static int _setup_req(unsigned dry_run, struct pl330_thread *thrd,
1427 unsigned index, struct _xfer_spec *pxs)
1428{
1429 struct _pl330_req *req = &thrd->req[index];
1430 struct pl330_xfer *x;
1431 u8 *buf = req->mc_cpu;
1432 int off = 0;
1433
1434 PL330_DBGMC_START(req->mc_bus);
1435
1436 /* DMAMOV CCR, ccr */
1437 off += _emit_MOV(dry_run, &buf[off], CCR, pxs->ccr);
1438
1439 x = pxs->r->x;
1440 do {
1441 /* Error if xfer length is not aligned at burst size */
1442 if (x->bytes % (BRST_SIZE(pxs->ccr) * BRST_LEN(pxs->ccr)))
1443 return -EINVAL;
1444
1445 pxs->x = x;
1446 off += _setup_xfer(dry_run, &buf[off], pxs);
1447
1448 x = x->next;
1449 } while (x);
1450
1451 /* DMASEV peripheral/event */
1452 off += _emit_SEV(dry_run, &buf[off], thrd->ev);
1453 /* DMAEND */
1454 off += _emit_END(dry_run, &buf[off]);
1455
1456 return off;
1457}
1458
1459static inline u32 _prepare_ccr(const struct pl330_reqcfg *rqc)
1460{
1461 u32 ccr = 0;
1462
1463 if (rqc->src_inc)
1464 ccr |= CC_SRCINC;
1465
1466 if (rqc->dst_inc)
1467 ccr |= CC_DSTINC;
1468
1469 /* We set same protection levels for Src and DST for now */
1470 if (rqc->privileged)
1471 ccr |= CC_SRCPRI | CC_DSTPRI;
1472 if (rqc->nonsecure)
1473 ccr |= CC_SRCNS | CC_DSTNS;
1474 if (rqc->insnaccess)
1475 ccr |= CC_SRCIA | CC_DSTIA;
1476
1477 ccr |= (((rqc->brst_len - 1) & 0xf) << CC_SRCBRSTLEN_SHFT);
1478 ccr |= (((rqc->brst_len - 1) & 0xf) << CC_DSTBRSTLEN_SHFT);
1479
1480 ccr |= (rqc->brst_size << CC_SRCBRSTSIZE_SHFT);
1481 ccr |= (rqc->brst_size << CC_DSTBRSTSIZE_SHFT);
1482
1483 ccr |= (rqc->scctl << CC_SRCCCTRL_SHFT);
1484 ccr |= (rqc->dcctl << CC_DSTCCTRL_SHFT);
1485
1486 ccr |= (rqc->swap << CC_SWAP_SHFT);
1487
1488 return ccr;
1489}
1490
1491static inline bool _is_valid(u32 ccr)
1492{
1493 enum pl330_dstcachectrl dcctl;
1494 enum pl330_srccachectrl scctl;
1495
1496 dcctl = (ccr >> CC_DSTCCTRL_SHFT) & CC_DRCCCTRL_MASK;
1497 scctl = (ccr >> CC_SRCCCTRL_SHFT) & CC_SRCCCTRL_MASK;
1498
1499 if (dcctl == DINVALID1 || dcctl == DINVALID2
1500 || scctl == SINVALID1 || scctl == SINVALID2)
1501 return false;
1502 else
1503 return true;
1504}
1505
1506/*
1507 * Submit a list of xfers after which the client wants notification.
1508 * Client is not notified after each xfer unit, just once after all
1509 * xfer units are done or some error occurs.
1510 */
1511static int pl330_submit_req(void *ch_id, struct pl330_req *r)
1512{
1513 struct pl330_thread *thrd = ch_id;
1514 struct pl330_dmac *pl330;
1515 struct pl330_info *pi;
1516 struct _xfer_spec xs;
1517 unsigned long flags;
1518 void __iomem *regs;
1519 unsigned idx;
1520 u32 ccr;
1521 int ret = 0;
1522
1523 /* No Req or Unacquired Channel or DMAC */
1524 if (!r || !thrd || thrd->free)
1525 return -EINVAL;
1526
1527 pl330 = thrd->dmac;
1528 pi = pl330->pinfo;
1529 regs = pi->base;
1530
1531 if (pl330->state == DYING
1532 || pl330->dmac_tbd.reset_chan & (1 << thrd->id)) {
1533 dev_info(thrd->dmac->pinfo->dev, "%s:%d\n",
1534 __func__, __LINE__);
1535 return -EAGAIN;
1536 }
1537
1538 /* If request for non-existing peripheral */
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02001539 if (r->rqtype != DMA_MEM_TO_MEM && r->peri >= pi->pcfg.num_peri) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001540 dev_info(thrd->dmac->pinfo->dev,
1541 "%s:%d Invalid peripheral(%u)!\n",
1542 __func__, __LINE__, r->peri);
1543 return -EINVAL;
1544 }
1545
1546 spin_lock_irqsave(&pl330->lock, flags);
1547
1548 if (_queue_full(thrd)) {
1549 ret = -EAGAIN;
1550 goto xfer_exit;
1551 }
1552
Boojin Kimb7d861d2011-12-26 18:49:52 +09001553
1554 /* Use last settings, if not provided */
Sachin Kamat2e2c6822012-09-17 15:20:22 +05301555 if (r->cfg) {
1556 /* Prefer Secure Channel */
1557 if (!_manager_ns(thrd))
1558 r->cfg->nonsecure = 0;
1559 else
1560 r->cfg->nonsecure = 1;
1561
Boojin Kimb7d861d2011-12-26 18:49:52 +09001562 ccr = _prepare_ccr(r->cfg);
Sachin Kamat2e2c6822012-09-17 15:20:22 +05301563 } else {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001564 ccr = readl(regs + CC(thrd->id));
Sachin Kamat2e2c6822012-09-17 15:20:22 +05301565 }
Boojin Kimb7d861d2011-12-26 18:49:52 +09001566
1567 /* If this req doesn't have valid xfer settings */
1568 if (!_is_valid(ccr)) {
1569 ret = -EINVAL;
1570 dev_info(thrd->dmac->pinfo->dev, "%s:%d Invalid CCR(%x)!\n",
1571 __func__, __LINE__, ccr);
1572 goto xfer_exit;
1573 }
1574
1575 idx = IS_FREE(&thrd->req[0]) ? 0 : 1;
1576
1577 xs.ccr = ccr;
1578 xs.r = r;
1579
1580 /* First dry run to check if req is acceptable */
1581 ret = _setup_req(1, thrd, idx, &xs);
1582 if (ret < 0)
1583 goto xfer_exit;
1584
1585 if (ret > pi->mcbufsz / 2) {
1586 dev_info(thrd->dmac->pinfo->dev,
1587 "%s:%d Trying increasing mcbufsz\n",
1588 __func__, __LINE__);
1589 ret = -ENOMEM;
1590 goto xfer_exit;
1591 }
1592
1593 /* Hook the request */
1594 thrd->lstenq = idx;
1595 thrd->req[idx].mc_len = _setup_req(0, thrd, idx, &xs);
1596 thrd->req[idx].r = r;
1597
1598 ret = 0;
1599
1600xfer_exit:
1601 spin_unlock_irqrestore(&pl330->lock, flags);
1602
1603 return ret;
1604}
1605
1606static void pl330_dotask(unsigned long data)
1607{
1608 struct pl330_dmac *pl330 = (struct pl330_dmac *) data;
1609 struct pl330_info *pi = pl330->pinfo;
1610 unsigned long flags;
1611 int i;
1612
1613 spin_lock_irqsave(&pl330->lock, flags);
1614
1615 /* The DMAC itself gone nuts */
1616 if (pl330->dmac_tbd.reset_dmac) {
1617 pl330->state = DYING;
1618 /* Reset the manager too */
1619 pl330->dmac_tbd.reset_mngr = true;
1620 /* Clear the reset flag */
1621 pl330->dmac_tbd.reset_dmac = false;
1622 }
1623
1624 if (pl330->dmac_tbd.reset_mngr) {
1625 _stop(pl330->manager);
1626 /* Reset all channels */
1627 pl330->dmac_tbd.reset_chan = (1 << pi->pcfg.num_chan) - 1;
1628 /* Clear the reset flag */
1629 pl330->dmac_tbd.reset_mngr = false;
1630 }
1631
1632 for (i = 0; i < pi->pcfg.num_chan; i++) {
1633
1634 if (pl330->dmac_tbd.reset_chan & (1 << i)) {
1635 struct pl330_thread *thrd = &pl330->channels[i];
1636 void __iomem *regs = pi->base;
1637 enum pl330_op_err err;
1638
1639 _stop(thrd);
1640
1641 if (readl(regs + FSC) & (1 << thrd->id))
1642 err = PL330_ERR_FAIL;
1643 else
1644 err = PL330_ERR_ABORT;
1645
1646 spin_unlock_irqrestore(&pl330->lock, flags);
1647
1648 _callback(thrd->req[1 - thrd->lstenq].r, err);
1649 _callback(thrd->req[thrd->lstenq].r, err);
1650
1651 spin_lock_irqsave(&pl330->lock, flags);
1652
1653 thrd->req[0].r = NULL;
1654 thrd->req[1].r = NULL;
1655 mark_free(thrd, 0);
1656 mark_free(thrd, 1);
1657
1658 /* Clear the reset flag */
1659 pl330->dmac_tbd.reset_chan &= ~(1 << i);
1660 }
1661 }
1662
1663 spin_unlock_irqrestore(&pl330->lock, flags);
1664
1665 return;
1666}
1667
1668/* Returns 1 if state was updated, 0 otherwise */
1669static int pl330_update(const struct pl330_info *pi)
1670{
Javi Merinofdec53d2012-06-13 15:07:00 +01001671 struct pl330_req *rqdone, *tmp;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001672 struct pl330_dmac *pl330;
1673 unsigned long flags;
1674 void __iomem *regs;
1675 u32 val;
1676 int id, ev, ret = 0;
1677
1678 if (!pi || !pi->pl330_data)
1679 return 0;
1680
1681 regs = pi->base;
1682 pl330 = pi->pl330_data;
1683
1684 spin_lock_irqsave(&pl330->lock, flags);
1685
1686 val = readl(regs + FSM) & 0x1;
1687 if (val)
1688 pl330->dmac_tbd.reset_mngr = true;
1689 else
1690 pl330->dmac_tbd.reset_mngr = false;
1691
1692 val = readl(regs + FSC) & ((1 << pi->pcfg.num_chan) - 1);
1693 pl330->dmac_tbd.reset_chan |= val;
1694 if (val) {
1695 int i = 0;
1696 while (i < pi->pcfg.num_chan) {
1697 if (val & (1 << i)) {
1698 dev_info(pi->dev,
1699 "Reset Channel-%d\t CS-%x FTC-%x\n",
1700 i, readl(regs + CS(i)),
1701 readl(regs + FTC(i)));
1702 _stop(&pl330->channels[i]);
1703 }
1704 i++;
1705 }
1706 }
1707
1708 /* Check which event happened i.e, thread notified */
1709 val = readl(regs + ES);
1710 if (pi->pcfg.num_events < 32
1711 && val & ~((1 << pi->pcfg.num_events) - 1)) {
1712 pl330->dmac_tbd.reset_dmac = true;
1713 dev_err(pi->dev, "%s:%d Unexpected!\n", __func__, __LINE__);
1714 ret = 1;
1715 goto updt_exit;
1716 }
1717
1718 for (ev = 0; ev < pi->pcfg.num_events; ev++) {
1719 if (val & (1 << ev)) { /* Event occurred */
1720 struct pl330_thread *thrd;
1721 u32 inten = readl(regs + INTEN);
1722 int active;
1723
1724 /* Clear the event */
1725 if (inten & (1 << ev))
1726 writel(1 << ev, regs + INTCLR);
1727
1728 ret = 1;
1729
1730 id = pl330->events[ev];
1731
1732 thrd = &pl330->channels[id];
1733
1734 active = thrd->req_running;
1735 if (active == -1) /* Aborted */
1736 continue;
1737
Javi Merinofdec53d2012-06-13 15:07:00 +01001738 /* Detach the req */
1739 rqdone = thrd->req[active].r;
1740 thrd->req[active].r = NULL;
1741
Boojin Kimb7d861d2011-12-26 18:49:52 +09001742 mark_free(thrd, active);
1743
1744 /* Get going again ASAP */
1745 _start(thrd);
1746
1747 /* For now, just make a list of callbacks to be done */
1748 list_add_tail(&rqdone->rqd, &pl330->req_done);
1749 }
1750 }
1751
1752 /* Now that we are in no hurry, do the callbacks */
Javi Merinofdec53d2012-06-13 15:07:00 +01001753 list_for_each_entry_safe(rqdone, tmp, &pl330->req_done, rqd) {
1754 list_del(&rqdone->rqd);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001755
1756 spin_unlock_irqrestore(&pl330->lock, flags);
Javi Merinofdec53d2012-06-13 15:07:00 +01001757 _callback(rqdone, PL330_ERR_NONE);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001758 spin_lock_irqsave(&pl330->lock, flags);
1759 }
1760
1761updt_exit:
1762 spin_unlock_irqrestore(&pl330->lock, flags);
1763
1764 if (pl330->dmac_tbd.reset_dmac
1765 || pl330->dmac_tbd.reset_mngr
1766 || pl330->dmac_tbd.reset_chan) {
1767 ret = 1;
1768 tasklet_schedule(&pl330->tasks);
1769 }
1770
1771 return ret;
1772}
1773
1774static int pl330_chan_ctrl(void *ch_id, enum pl330_chan_op op)
1775{
1776 struct pl330_thread *thrd = ch_id;
1777 struct pl330_dmac *pl330;
1778 unsigned long flags;
Linus Torvaldsef08e782012-03-29 15:34:57 -07001779 int ret = 0, active;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001780
1781 if (!thrd || thrd->free || thrd->dmac->state == DYING)
1782 return -EINVAL;
1783
1784 pl330 = thrd->dmac;
Linus Torvaldsef08e782012-03-29 15:34:57 -07001785 active = thrd->req_running;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001786
1787 spin_lock_irqsave(&pl330->lock, flags);
1788
1789 switch (op) {
1790 case PL330_OP_FLUSH:
1791 /* Make sure the channel is stopped */
1792 _stop(thrd);
1793
1794 thrd->req[0].r = NULL;
1795 thrd->req[1].r = NULL;
1796 mark_free(thrd, 0);
1797 mark_free(thrd, 1);
1798 break;
1799
1800 case PL330_OP_ABORT:
1801 /* Make sure the channel is stopped */
1802 _stop(thrd);
1803
1804 /* ABORT is only for the active req */
1805 if (active == -1)
1806 break;
1807
1808 thrd->req[active].r = NULL;
1809 mark_free(thrd, active);
1810
1811 /* Start the next */
1812 case PL330_OP_START:
1813 if ((active == -1) && !_start(thrd))
1814 ret = -EIO;
1815 break;
1816
1817 default:
1818 ret = -EINVAL;
1819 }
1820
1821 spin_unlock_irqrestore(&pl330->lock, flags);
1822 return ret;
1823}
1824
Boojin Kimb7d861d2011-12-26 18:49:52 +09001825/* Reserve an event */
1826static inline int _alloc_event(struct pl330_thread *thrd)
1827{
1828 struct pl330_dmac *pl330 = thrd->dmac;
1829 struct pl330_info *pi = pl330->pinfo;
1830 int ev;
1831
1832 for (ev = 0; ev < pi->pcfg.num_events; ev++)
1833 if (pl330->events[ev] == -1) {
1834 pl330->events[ev] = thrd->id;
1835 return ev;
1836 }
1837
1838 return -1;
1839}
1840
1841static bool _chan_ns(const struct pl330_info *pi, int i)
1842{
1843 return pi->pcfg.irq_ns & (1 << i);
1844}
1845
1846/* Upon success, returns IdentityToken for the
1847 * allocated channel, NULL otherwise.
1848 */
1849static void *pl330_request_channel(const struct pl330_info *pi)
1850{
1851 struct pl330_thread *thrd = NULL;
1852 struct pl330_dmac *pl330;
1853 unsigned long flags;
1854 int chans, i;
1855
1856 if (!pi || !pi->pl330_data)
1857 return NULL;
1858
1859 pl330 = pi->pl330_data;
1860
1861 if (pl330->state == DYING)
1862 return NULL;
1863
1864 chans = pi->pcfg.num_chan;
1865
1866 spin_lock_irqsave(&pl330->lock, flags);
1867
1868 for (i = 0; i < chans; i++) {
1869 thrd = &pl330->channels[i];
1870 if ((thrd->free) && (!_manager_ns(thrd) ||
1871 _chan_ns(pi, i))) {
1872 thrd->ev = _alloc_event(thrd);
1873 if (thrd->ev >= 0) {
1874 thrd->free = false;
1875 thrd->lstenq = 1;
1876 thrd->req[0].r = NULL;
1877 mark_free(thrd, 0);
1878 thrd->req[1].r = NULL;
1879 mark_free(thrd, 1);
1880 break;
1881 }
1882 }
1883 thrd = NULL;
1884 }
1885
1886 spin_unlock_irqrestore(&pl330->lock, flags);
1887
1888 return thrd;
1889}
1890
1891/* Release an event */
1892static inline void _free_event(struct pl330_thread *thrd, int ev)
1893{
1894 struct pl330_dmac *pl330 = thrd->dmac;
1895 struct pl330_info *pi = pl330->pinfo;
1896
1897 /* If the event is valid and was held by the thread */
1898 if (ev >= 0 && ev < pi->pcfg.num_events
1899 && pl330->events[ev] == thrd->id)
1900 pl330->events[ev] = -1;
1901}
1902
1903static void pl330_release_channel(void *ch_id)
1904{
1905 struct pl330_thread *thrd = ch_id;
1906 struct pl330_dmac *pl330;
1907 unsigned long flags;
1908
1909 if (!thrd || thrd->free)
1910 return;
1911
1912 _stop(thrd);
1913
1914 _callback(thrd->req[1 - thrd->lstenq].r, PL330_ERR_ABORT);
1915 _callback(thrd->req[thrd->lstenq].r, PL330_ERR_ABORT);
1916
1917 pl330 = thrd->dmac;
1918
1919 spin_lock_irqsave(&pl330->lock, flags);
1920 _free_event(thrd, thrd->ev);
1921 thrd->free = true;
1922 spin_unlock_irqrestore(&pl330->lock, flags);
1923}
1924
1925/* Initialize the structure for PL330 configuration, that can be used
1926 * by the client driver the make best use of the DMAC
1927 */
1928static void read_dmac_config(struct pl330_info *pi)
1929{
1930 void __iomem *regs = pi->base;
1931 u32 val;
1932
1933 val = readl(regs + CRD) >> CRD_DATA_WIDTH_SHIFT;
1934 val &= CRD_DATA_WIDTH_MASK;
1935 pi->pcfg.data_bus_width = 8 * (1 << val);
1936
1937 val = readl(regs + CRD) >> CRD_DATA_BUFF_SHIFT;
1938 val &= CRD_DATA_BUFF_MASK;
1939 pi->pcfg.data_buf_dep = val + 1;
1940
1941 val = readl(regs + CR0) >> CR0_NUM_CHANS_SHIFT;
1942 val &= CR0_NUM_CHANS_MASK;
1943 val += 1;
1944 pi->pcfg.num_chan = val;
1945
1946 val = readl(regs + CR0);
1947 if (val & CR0_PERIPH_REQ_SET) {
1948 val = (val >> CR0_NUM_PERIPH_SHIFT) & CR0_NUM_PERIPH_MASK;
1949 val += 1;
1950 pi->pcfg.num_peri = val;
1951 pi->pcfg.peri_ns = readl(regs + CR4);
1952 } else {
1953 pi->pcfg.num_peri = 0;
1954 }
1955
1956 val = readl(regs + CR0);
1957 if (val & CR0_BOOT_MAN_NS)
1958 pi->pcfg.mode |= DMAC_MODE_NS;
1959 else
1960 pi->pcfg.mode &= ~DMAC_MODE_NS;
1961
1962 val = readl(regs + CR0) >> CR0_NUM_EVENTS_SHIFT;
1963 val &= CR0_NUM_EVENTS_MASK;
1964 val += 1;
1965 pi->pcfg.num_events = val;
1966
1967 pi->pcfg.irq_ns = readl(regs + CR3);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001968}
1969
1970static inline void _reset_thread(struct pl330_thread *thrd)
1971{
1972 struct pl330_dmac *pl330 = thrd->dmac;
1973 struct pl330_info *pi = pl330->pinfo;
1974
1975 thrd->req[0].mc_cpu = pl330->mcode_cpu
1976 + (thrd->id * pi->mcbufsz);
1977 thrd->req[0].mc_bus = pl330->mcode_bus
1978 + (thrd->id * pi->mcbufsz);
1979 thrd->req[0].r = NULL;
1980 mark_free(thrd, 0);
1981
1982 thrd->req[1].mc_cpu = thrd->req[0].mc_cpu
1983 + pi->mcbufsz / 2;
1984 thrd->req[1].mc_bus = thrd->req[0].mc_bus
1985 + pi->mcbufsz / 2;
1986 thrd->req[1].r = NULL;
1987 mark_free(thrd, 1);
1988}
1989
1990static int dmac_alloc_threads(struct pl330_dmac *pl330)
1991{
1992 struct pl330_info *pi = pl330->pinfo;
1993 int chans = pi->pcfg.num_chan;
1994 struct pl330_thread *thrd;
1995 int i;
1996
1997 /* Allocate 1 Manager and 'chans' Channel threads */
1998 pl330->channels = kzalloc((1 + chans) * sizeof(*thrd),
1999 GFP_KERNEL);
2000 if (!pl330->channels)
2001 return -ENOMEM;
2002
2003 /* Init Channel threads */
2004 for (i = 0; i < chans; i++) {
2005 thrd = &pl330->channels[i];
2006 thrd->id = i;
2007 thrd->dmac = pl330;
2008 _reset_thread(thrd);
2009 thrd->free = true;
2010 }
2011
2012 /* MANAGER is indexed at the end */
2013 thrd = &pl330->channels[chans];
2014 thrd->id = chans;
2015 thrd->dmac = pl330;
2016 thrd->free = false;
2017 pl330->manager = thrd;
2018
2019 return 0;
2020}
2021
2022static int dmac_alloc_resources(struct pl330_dmac *pl330)
2023{
2024 struct pl330_info *pi = pl330->pinfo;
2025 int chans = pi->pcfg.num_chan;
2026 int ret;
2027
2028 /*
2029 * Alloc MicroCode buffer for 'chans' Channel threads.
2030 * A channel's buffer offset is (Channel_Id * MCODE_BUFF_PERCHAN)
2031 */
2032 pl330->mcode_cpu = dma_alloc_coherent(pi->dev,
2033 chans * pi->mcbufsz,
2034 &pl330->mcode_bus, GFP_KERNEL);
2035 if (!pl330->mcode_cpu) {
2036 dev_err(pi->dev, "%s:%d Can't allocate memory!\n",
2037 __func__, __LINE__);
2038 return -ENOMEM;
2039 }
2040
2041 ret = dmac_alloc_threads(pl330);
2042 if (ret) {
2043 dev_err(pi->dev, "%s:%d Can't to create channels for DMAC!\n",
2044 __func__, __LINE__);
2045 dma_free_coherent(pi->dev,
2046 chans * pi->mcbufsz,
2047 pl330->mcode_cpu, pl330->mcode_bus);
2048 return ret;
2049 }
2050
2051 return 0;
2052}
2053
2054static int pl330_add(struct pl330_info *pi)
2055{
2056 struct pl330_dmac *pl330;
2057 void __iomem *regs;
2058 int i, ret;
2059
2060 if (!pi || !pi->dev)
2061 return -EINVAL;
2062
2063 /* If already added */
2064 if (pi->pl330_data)
2065 return -EINVAL;
2066
2067 /*
2068 * If the SoC can perform reset on the DMAC, then do it
2069 * before reading its configuration.
2070 */
2071 if (pi->dmac_reset)
2072 pi->dmac_reset(pi);
2073
2074 regs = pi->base;
2075
2076 /* Check if we can handle this DMAC */
Will Deacon09677172013-06-10 19:34:37 +01002077 if ((pi->pcfg.periph_id & 0xfffff) != PERIPH_ID_VAL) {
2078 dev_err(pi->dev, "PERIPH_ID 0x%x !\n", pi->pcfg.periph_id);
Boojin Kimb7d861d2011-12-26 18:49:52 +09002079 return -EINVAL;
2080 }
2081
2082 /* Read the configuration of the DMAC */
2083 read_dmac_config(pi);
2084
2085 if (pi->pcfg.num_events == 0) {
2086 dev_err(pi->dev, "%s:%d Can't work without events!\n",
2087 __func__, __LINE__);
2088 return -EINVAL;
2089 }
2090
2091 pl330 = kzalloc(sizeof(*pl330), GFP_KERNEL);
2092 if (!pl330) {
2093 dev_err(pi->dev, "%s:%d Can't allocate memory!\n",
2094 __func__, __LINE__);
2095 return -ENOMEM;
2096 }
2097
2098 /* Assign the info structure and private data */
2099 pl330->pinfo = pi;
2100 pi->pl330_data = pl330;
2101
2102 spin_lock_init(&pl330->lock);
2103
2104 INIT_LIST_HEAD(&pl330->req_done);
2105
2106 /* Use default MC buffer size if not provided */
2107 if (!pi->mcbufsz)
2108 pi->mcbufsz = MCODE_BUFF_PER_REQ * 2;
2109
2110 /* Mark all events as free */
2111 for (i = 0; i < pi->pcfg.num_events; i++)
2112 pl330->events[i] = -1;
2113
2114 /* Allocate resources needed by the DMAC */
2115 ret = dmac_alloc_resources(pl330);
2116 if (ret) {
2117 dev_err(pi->dev, "Unable to create channels for DMAC\n");
2118 kfree(pl330);
2119 return ret;
2120 }
2121
2122 tasklet_init(&pl330->tasks, pl330_dotask, (unsigned long) pl330);
2123
2124 pl330->state = INIT;
2125
2126 return 0;
2127}
2128
2129static int dmac_free_threads(struct pl330_dmac *pl330)
2130{
2131 struct pl330_info *pi = pl330->pinfo;
2132 int chans = pi->pcfg.num_chan;
2133 struct pl330_thread *thrd;
2134 int i;
2135
2136 /* Release Channel threads */
2137 for (i = 0; i < chans; i++) {
2138 thrd = &pl330->channels[i];
2139 pl330_release_channel((void *)thrd);
2140 }
2141
2142 /* Free memory */
2143 kfree(pl330->channels);
2144
2145 return 0;
2146}
2147
2148static void dmac_free_resources(struct pl330_dmac *pl330)
2149{
2150 struct pl330_info *pi = pl330->pinfo;
2151 int chans = pi->pcfg.num_chan;
2152
2153 dmac_free_threads(pl330);
2154
2155 dma_free_coherent(pi->dev, chans * pi->mcbufsz,
2156 pl330->mcode_cpu, pl330->mcode_bus);
2157}
2158
2159static void pl330_del(struct pl330_info *pi)
2160{
2161 struct pl330_dmac *pl330;
2162
2163 if (!pi || !pi->pl330_data)
2164 return;
2165
2166 pl330 = pi->pl330_data;
2167
2168 pl330->state = UNINIT;
2169
2170 tasklet_kill(&pl330->tasks);
2171
2172 /* Free DMAC resources */
2173 dmac_free_resources(pl330);
2174
2175 kfree(pl330);
2176 pi->pl330_data = NULL;
2177}
2178
Thomas Abraham3e2ec132011-10-24 11:43:02 +02002179/* forward declaration */
2180static struct amba_driver pl330_driver;
2181
Jassi Brarb3040e42010-05-23 20:28:19 -07002182static inline struct dma_pl330_chan *
2183to_pchan(struct dma_chan *ch)
2184{
2185 if (!ch)
2186 return NULL;
2187
2188 return container_of(ch, struct dma_pl330_chan, chan);
2189}
2190
2191static inline struct dma_pl330_desc *
2192to_desc(struct dma_async_tx_descriptor *tx)
2193{
2194 return container_of(tx, struct dma_pl330_desc, txd);
2195}
2196
Jassi Brarb3040e42010-05-23 20:28:19 -07002197static inline void fill_queue(struct dma_pl330_chan *pch)
2198{
2199 struct dma_pl330_desc *desc;
2200 int ret;
2201
2202 list_for_each_entry(desc, &pch->work_list, node) {
2203
2204 /* If already submitted */
2205 if (desc->status == BUSY)
Jassi Brar30fb9802013-02-13 16:13:14 +05302206 continue;
Jassi Brarb3040e42010-05-23 20:28:19 -07002207
2208 ret = pl330_submit_req(pch->pl330_chid,
2209 &desc->req);
2210 if (!ret) {
2211 desc->status = BUSY;
Jassi Brarb3040e42010-05-23 20:28:19 -07002212 } else if (ret == -EAGAIN) {
2213 /* QFull or DMAC Dying */
2214 break;
2215 } else {
2216 /* Unacceptable request */
2217 desc->status = DONE;
2218 dev_err(pch->dmac->pif.dev, "%s:%d Bad Desc(%d)\n",
2219 __func__, __LINE__, desc->txd.cookie);
2220 tasklet_schedule(&pch->task);
2221 }
2222 }
2223}
2224
2225static void pl330_tasklet(unsigned long data)
2226{
2227 struct dma_pl330_chan *pch = (struct dma_pl330_chan *)data;
2228 struct dma_pl330_desc *desc, *_dt;
2229 unsigned long flags;
Jassi Brarb3040e42010-05-23 20:28:19 -07002230
2231 spin_lock_irqsave(&pch->lock, flags);
2232
2233 /* Pick up ripe tomatoes */
2234 list_for_each_entry_safe(desc, _dt, &pch->work_list, node)
2235 if (desc->status == DONE) {
Tushar Behera30c1dc02012-05-23 16:47:31 +05302236 if (!pch->cyclic)
Vinod Kouleab21582012-05-11 11:24:41 +05302237 dma_cookie_complete(&desc->txd);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002238 list_move_tail(&desc->node, &pch->completed_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002239 }
2240
2241 /* Try to submit a req imm. next to the last completed cookie */
2242 fill_queue(pch);
2243
2244 /* Make sure the PL330 Channel thread is active */
2245 pl330_chan_ctrl(pch->pl330_chid, PL330_OP_START);
2246
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002247 while (!list_empty(&pch->completed_list)) {
2248 dma_async_tx_callback callback;
2249 void *callback_param;
Jassi Brarb3040e42010-05-23 20:28:19 -07002250
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002251 desc = list_first_entry(&pch->completed_list,
2252 struct dma_pl330_desc, node);
2253
2254 callback = desc->txd.callback;
2255 callback_param = desc->txd.callback_param;
2256
2257 if (pch->cyclic) {
2258 desc->status = PREP;
2259 list_move_tail(&desc->node, &pch->work_list);
2260 } else {
2261 desc->status = FREE;
2262 list_move_tail(&desc->node, &pch->dmac->desc_pool);
2263 }
2264
Dan Williamsd38a8c62013-10-18 19:35:23 +02002265 dma_descriptor_unmap(&desc->txd);
2266
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002267 if (callback) {
2268 spin_unlock_irqrestore(&pch->lock, flags);
2269 callback(callback_param);
2270 spin_lock_irqsave(&pch->lock, flags);
2271 }
2272 }
2273 spin_unlock_irqrestore(&pch->lock, flags);
Jassi Brarb3040e42010-05-23 20:28:19 -07002274}
2275
2276static void dma_pl330_rqcb(void *token, enum pl330_op_err err)
2277{
2278 struct dma_pl330_desc *desc = token;
2279 struct dma_pl330_chan *pch = desc->pchan;
2280 unsigned long flags;
2281
2282 /* If desc aborted */
2283 if (!pch)
2284 return;
2285
2286 spin_lock_irqsave(&pch->lock, flags);
2287
2288 desc->status = DONE;
2289
2290 spin_unlock_irqrestore(&pch->lock, flags);
2291
2292 tasklet_schedule(&pch->task);
2293}
2294
Thomas Abraham3e2ec132011-10-24 11:43:02 +02002295bool pl330_filter(struct dma_chan *chan, void *param)
2296{
Thomas Abrahamcd072512011-10-24 11:43:11 +02002297 u8 *peri_id;
Thomas Abraham3e2ec132011-10-24 11:43:02 +02002298
2299 if (chan->device->dev->driver != &pl330_driver.drv)
2300 return false;
2301
Thomas Abrahamcd072512011-10-24 11:43:11 +02002302 peri_id = chan->private;
Dan Carpenter2f986ec2013-11-08 12:51:16 +03002303 return *peri_id == (unsigned long)param;
Thomas Abraham3e2ec132011-10-24 11:43:02 +02002304}
2305EXPORT_SYMBOL(pl330_filter);
2306
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302307static struct dma_chan *of_dma_pl330_xlate(struct of_phandle_args *dma_spec,
2308 struct of_dma *ofdma)
2309{
2310 int count = dma_spec->args_count;
2311 struct dma_pl330_dmac *pdmac = ofdma->of_dma_data;
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +01002312 unsigned int chan_id;
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302313
2314 if (count != 1)
2315 return NULL;
2316
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +01002317 chan_id = dma_spec->args[0];
2318 if (chan_id >= pdmac->num_peripherals)
2319 return NULL;
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302320
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +01002321 return dma_get_slave_channel(&pdmac->peripherals[chan_id].chan);
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302322}
2323
Jassi Brarb3040e42010-05-23 20:28:19 -07002324static int pl330_alloc_chan_resources(struct dma_chan *chan)
2325{
2326 struct dma_pl330_chan *pch = to_pchan(chan);
2327 struct dma_pl330_dmac *pdmac = pch->dmac;
2328 unsigned long flags;
2329
2330 spin_lock_irqsave(&pch->lock, flags);
2331
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00002332 dma_cookie_init(chan);
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002333 pch->cyclic = false;
Jassi Brarb3040e42010-05-23 20:28:19 -07002334
2335 pch->pl330_chid = pl330_request_channel(&pdmac->pif);
2336 if (!pch->pl330_chid) {
2337 spin_unlock_irqrestore(&pch->lock, flags);
Inderpal Singh02747882012-09-17 09:57:45 +05302338 return -ENOMEM;
Jassi Brarb3040e42010-05-23 20:28:19 -07002339 }
2340
2341 tasklet_init(&pch->task, pl330_tasklet, (unsigned long) pch);
2342
2343 spin_unlock_irqrestore(&pch->lock, flags);
2344
2345 return 1;
2346}
2347
2348static int pl330_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd, unsigned long arg)
2349{
2350 struct dma_pl330_chan *pch = to_pchan(chan);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002351 struct dma_pl330_desc *desc;
Jassi Brarb3040e42010-05-23 20:28:19 -07002352 unsigned long flags;
Boojin Kim1d0c1d62011-09-02 09:44:31 +09002353 struct dma_pl330_dmac *pdmac = pch->dmac;
2354 struct dma_slave_config *slave_config;
Boojin Kimae43b882011-09-02 09:44:32 +09002355 LIST_HEAD(list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002356
Boojin Kim1d0c1d62011-09-02 09:44:31 +09002357 switch (cmd) {
2358 case DMA_TERMINATE_ALL:
2359 spin_lock_irqsave(&pch->lock, flags);
2360
2361 /* FLUSH the PL330 Channel thread */
2362 pl330_chan_ctrl(pch->pl330_chid, PL330_OP_FLUSH);
2363
2364 /* Mark all desc done */
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002365 list_for_each_entry(desc, &pch->submitted_list, node) {
2366 desc->status = FREE;
2367 dma_cookie_complete(&desc->txd);
2368 }
2369
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002370 list_for_each_entry(desc, &pch->work_list , node) {
2371 desc->status = FREE;
2372 dma_cookie_complete(&desc->txd);
Boojin Kimae43b882011-09-02 09:44:32 +09002373 }
Boojin Kim1d0c1d62011-09-02 09:44:31 +09002374
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002375 list_for_each_entry(desc, &pch->completed_list , node) {
2376 desc->status = FREE;
2377 dma_cookie_complete(&desc->txd);
2378 }
2379
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002380 list_splice_tail_init(&pch->submitted_list, &pdmac->desc_pool);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002381 list_splice_tail_init(&pch->work_list, &pdmac->desc_pool);
2382 list_splice_tail_init(&pch->completed_list, &pdmac->desc_pool);
Boojin Kim1d0c1d62011-09-02 09:44:31 +09002383 spin_unlock_irqrestore(&pch->lock, flags);
Boojin Kim1d0c1d62011-09-02 09:44:31 +09002384 break;
2385 case DMA_SLAVE_CONFIG:
2386 slave_config = (struct dma_slave_config *)arg;
2387
Vinod Kouldb8196d2011-10-13 22:34:23 +05302388 if (slave_config->direction == DMA_MEM_TO_DEV) {
Boojin Kim1d0c1d62011-09-02 09:44:31 +09002389 if (slave_config->dst_addr)
2390 pch->fifo_addr = slave_config->dst_addr;
2391 if (slave_config->dst_addr_width)
2392 pch->burst_sz = __ffs(slave_config->dst_addr_width);
2393 if (slave_config->dst_maxburst)
2394 pch->burst_len = slave_config->dst_maxburst;
Vinod Kouldb8196d2011-10-13 22:34:23 +05302395 } else if (slave_config->direction == DMA_DEV_TO_MEM) {
Boojin Kim1d0c1d62011-09-02 09:44:31 +09002396 if (slave_config->src_addr)
2397 pch->fifo_addr = slave_config->src_addr;
2398 if (slave_config->src_addr_width)
2399 pch->burst_sz = __ffs(slave_config->src_addr_width);
2400 if (slave_config->src_maxburst)
2401 pch->burst_len = slave_config->src_maxburst;
2402 }
2403 break;
2404 default:
2405 dev_err(pch->dmac->pif.dev, "Not supported command.\n");
Jassi Brarb3040e42010-05-23 20:28:19 -07002406 return -ENXIO;
Boojin Kim1d0c1d62011-09-02 09:44:31 +09002407 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002408
2409 return 0;
2410}
2411
2412static void pl330_free_chan_resources(struct dma_chan *chan)
2413{
2414 struct dma_pl330_chan *pch = to_pchan(chan);
2415 unsigned long flags;
2416
Jassi Brarb3040e42010-05-23 20:28:19 -07002417 tasklet_kill(&pch->task);
2418
Bartlomiej Zolnierkiewiczda331ba2013-07-03 15:00:43 -07002419 spin_lock_irqsave(&pch->lock, flags);
2420
Jassi Brarb3040e42010-05-23 20:28:19 -07002421 pl330_release_channel(pch->pl330_chid);
2422 pch->pl330_chid = NULL;
2423
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002424 if (pch->cyclic)
2425 list_splice_tail_init(&pch->work_list, &pch->dmac->desc_pool);
2426
Jassi Brarb3040e42010-05-23 20:28:19 -07002427 spin_unlock_irqrestore(&pch->lock, flags);
2428}
2429
2430static enum dma_status
2431pl330_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
2432 struct dma_tx_state *txstate)
2433{
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002434 return dma_cookie_status(chan, cookie, txstate);
Jassi Brarb3040e42010-05-23 20:28:19 -07002435}
2436
2437static void pl330_issue_pending(struct dma_chan *chan)
2438{
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002439 struct dma_pl330_chan *pch = to_pchan(chan);
2440 unsigned long flags;
2441
2442 spin_lock_irqsave(&pch->lock, flags);
2443 list_splice_tail_init(&pch->submitted_list, &pch->work_list);
2444 spin_unlock_irqrestore(&pch->lock, flags);
2445
2446 pl330_tasklet((unsigned long)pch);
Jassi Brarb3040e42010-05-23 20:28:19 -07002447}
2448
2449/*
2450 * We returned the last one of the circular list of descriptor(s)
2451 * from prep_xxx, so the argument to submit corresponds to the last
2452 * descriptor of the list.
2453 */
2454static dma_cookie_t pl330_tx_submit(struct dma_async_tx_descriptor *tx)
2455{
2456 struct dma_pl330_desc *desc, *last = to_desc(tx);
2457 struct dma_pl330_chan *pch = to_pchan(tx->chan);
2458 dma_cookie_t cookie;
2459 unsigned long flags;
2460
2461 spin_lock_irqsave(&pch->lock, flags);
2462
2463 /* Assign cookies to all nodes */
Jassi Brarb3040e42010-05-23 20:28:19 -07002464 while (!list_empty(&last->node)) {
2465 desc = list_entry(last->node.next, struct dma_pl330_desc, node);
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002466 if (pch->cyclic) {
2467 desc->txd.callback = last->txd.callback;
2468 desc->txd.callback_param = last->txd.callback_param;
2469 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002470
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00002471 dma_cookie_assign(&desc->txd);
Jassi Brarb3040e42010-05-23 20:28:19 -07002472
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002473 list_move_tail(&desc->node, &pch->submitted_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002474 }
2475
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00002476 cookie = dma_cookie_assign(&last->txd);
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002477 list_add_tail(&last->node, &pch->submitted_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002478 spin_unlock_irqrestore(&pch->lock, flags);
2479
2480 return cookie;
2481}
2482
2483static inline void _init_desc(struct dma_pl330_desc *desc)
2484{
Jassi Brarb3040e42010-05-23 20:28:19 -07002485 desc->req.x = &desc->px;
2486 desc->req.token = desc;
2487 desc->rqcfg.swap = SWAP_NO;
Jassi Brarb3040e42010-05-23 20:28:19 -07002488 desc->rqcfg.scctl = SCCTRL0;
2489 desc->rqcfg.dcctl = DCCTRL0;
2490 desc->req.cfg = &desc->rqcfg;
2491 desc->req.xfer_cb = dma_pl330_rqcb;
2492 desc->txd.tx_submit = pl330_tx_submit;
2493
2494 INIT_LIST_HEAD(&desc->node);
2495}
2496
2497/* Returns the number of descriptors added to the DMAC pool */
Sachin Kamat5a67ac52012-06-04 17:09:45 +05302498static int add_desc(struct dma_pl330_dmac *pdmac, gfp_t flg, int count)
Jassi Brarb3040e42010-05-23 20:28:19 -07002499{
2500 struct dma_pl330_desc *desc;
2501 unsigned long flags;
2502 int i;
2503
2504 if (!pdmac)
2505 return 0;
2506
Will Deacon0baf8f62013-12-02 18:01:30 +00002507 desc = kcalloc(count, sizeof(*desc), flg);
Jassi Brarb3040e42010-05-23 20:28:19 -07002508 if (!desc)
2509 return 0;
2510
2511 spin_lock_irqsave(&pdmac->pool_lock, flags);
2512
2513 for (i = 0; i < count; i++) {
2514 _init_desc(&desc[i]);
2515 list_add_tail(&desc[i].node, &pdmac->desc_pool);
2516 }
2517
2518 spin_unlock_irqrestore(&pdmac->pool_lock, flags);
2519
2520 return count;
2521}
2522
2523static struct dma_pl330_desc *
2524pluck_desc(struct dma_pl330_dmac *pdmac)
2525{
2526 struct dma_pl330_desc *desc = NULL;
2527 unsigned long flags;
2528
2529 if (!pdmac)
2530 return NULL;
2531
2532 spin_lock_irqsave(&pdmac->pool_lock, flags);
2533
2534 if (!list_empty(&pdmac->desc_pool)) {
2535 desc = list_entry(pdmac->desc_pool.next,
2536 struct dma_pl330_desc, node);
2537
2538 list_del_init(&desc->node);
2539
2540 desc->status = PREP;
2541 desc->txd.callback = NULL;
2542 }
2543
2544 spin_unlock_irqrestore(&pdmac->pool_lock, flags);
2545
2546 return desc;
2547}
2548
2549static struct dma_pl330_desc *pl330_get_desc(struct dma_pl330_chan *pch)
2550{
2551 struct dma_pl330_dmac *pdmac = pch->dmac;
Thomas Abrahamcd072512011-10-24 11:43:11 +02002552 u8 *peri_id = pch->chan.private;
Jassi Brarb3040e42010-05-23 20:28:19 -07002553 struct dma_pl330_desc *desc;
2554
2555 /* Pluck one desc from the pool of DMAC */
2556 desc = pluck_desc(pdmac);
2557
2558 /* If the DMAC pool is empty, alloc new */
2559 if (!desc) {
2560 if (!add_desc(pdmac, GFP_ATOMIC, 1))
2561 return NULL;
2562
2563 /* Try again */
2564 desc = pluck_desc(pdmac);
2565 if (!desc) {
2566 dev_err(pch->dmac->pif.dev,
2567 "%s:%d ALERT!\n", __func__, __LINE__);
2568 return NULL;
2569 }
2570 }
2571
2572 /* Initialize the descriptor */
2573 desc->pchan = pch;
2574 desc->txd.cookie = 0;
2575 async_tx_ack(&desc->txd);
2576
Thomas Abrahamcd072512011-10-24 11:43:11 +02002577 desc->req.peri = peri_id ? pch->chan.chan_id : 0;
Boojin Kim3ecf51a2011-12-26 18:55:47 +09002578 desc->rqcfg.pcfg = &pch->dmac->pif.pcfg;
Jassi Brarb3040e42010-05-23 20:28:19 -07002579
2580 dma_async_tx_descriptor_init(&desc->txd, &pch->chan);
2581
2582 return desc;
2583}
2584
2585static inline void fill_px(struct pl330_xfer *px,
2586 dma_addr_t dst, dma_addr_t src, size_t len)
2587{
2588 px->next = NULL;
2589 px->bytes = len;
2590 px->dst_addr = dst;
2591 px->src_addr = src;
2592}
2593
2594static struct dma_pl330_desc *
2595__pl330_prep_dma_memcpy(struct dma_pl330_chan *pch, dma_addr_t dst,
2596 dma_addr_t src, size_t len)
2597{
2598 struct dma_pl330_desc *desc = pl330_get_desc(pch);
2599
2600 if (!desc) {
2601 dev_err(pch->dmac->pif.dev, "%s:%d Unable to fetch desc\n",
2602 __func__, __LINE__);
2603 return NULL;
2604 }
2605
2606 /*
2607 * Ideally we should lookout for reqs bigger than
2608 * those that can be programmed with 256 bytes of
2609 * MC buffer, but considering a req size is seldom
2610 * going to be word-unaligned and more than 200MB,
2611 * we take it easy.
2612 * Also, should the limit is reached we'd rather
2613 * have the platform increase MC buffer size than
2614 * complicating this API driver.
2615 */
2616 fill_px(&desc->px, dst, src, len);
2617
2618 return desc;
2619}
2620
2621/* Call after fixing burst size */
2622static inline int get_burst_len(struct dma_pl330_desc *desc, size_t len)
2623{
2624 struct dma_pl330_chan *pch = desc->pchan;
2625 struct pl330_info *pi = &pch->dmac->pif;
2626 int burst_len;
2627
2628 burst_len = pi->pcfg.data_bus_width / 8;
2629 burst_len *= pi->pcfg.data_buf_dep;
2630 burst_len >>= desc->rqcfg.brst_size;
2631
2632 /* src/dst_burst_len can't be more than 16 */
2633 if (burst_len > 16)
2634 burst_len = 16;
2635
2636 while (burst_len > 1) {
2637 if (!(len % (burst_len << desc->rqcfg.brst_size)))
2638 break;
2639 burst_len--;
2640 }
2641
2642 return burst_len;
2643}
2644
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002645static struct dma_async_tx_descriptor *pl330_prep_dma_cyclic(
2646 struct dma_chan *chan, dma_addr_t dma_addr, size_t len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05002647 size_t period_len, enum dma_transfer_direction direction,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +03002648 unsigned long flags, void *context)
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002649{
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002650 struct dma_pl330_desc *desc = NULL, *first = NULL;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002651 struct dma_pl330_chan *pch = to_pchan(chan);
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002652 struct dma_pl330_dmac *pdmac = pch->dmac;
2653 unsigned int i;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002654 dma_addr_t dst;
2655 dma_addr_t src;
2656
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002657 if (len % period_len != 0)
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002658 return NULL;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002659
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002660 if (!is_slave_direction(direction)) {
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002661 dev_err(pch->dmac->pif.dev, "%s:%d Invalid dma direction\n",
2662 __func__, __LINE__);
2663 return NULL;
2664 }
2665
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002666 for (i = 0; i < len / period_len; i++) {
2667 desc = pl330_get_desc(pch);
2668 if (!desc) {
2669 dev_err(pch->dmac->pif.dev, "%s:%d Unable to fetch desc\n",
2670 __func__, __LINE__);
2671
2672 if (!first)
2673 return NULL;
2674
2675 spin_lock_irqsave(&pdmac->pool_lock, flags);
2676
2677 while (!list_empty(&first->node)) {
2678 desc = list_entry(first->node.next,
2679 struct dma_pl330_desc, node);
2680 list_move_tail(&desc->node, &pdmac->desc_pool);
2681 }
2682
2683 list_move_tail(&first->node, &pdmac->desc_pool);
2684
2685 spin_unlock_irqrestore(&pdmac->pool_lock, flags);
2686
2687 return NULL;
2688 }
2689
2690 switch (direction) {
2691 case DMA_MEM_TO_DEV:
2692 desc->rqcfg.src_inc = 1;
2693 desc->rqcfg.dst_inc = 0;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002694 src = dma_addr;
2695 dst = pch->fifo_addr;
2696 break;
2697 case DMA_DEV_TO_MEM:
2698 desc->rqcfg.src_inc = 0;
2699 desc->rqcfg.dst_inc = 1;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002700 src = pch->fifo_addr;
2701 dst = dma_addr;
2702 break;
2703 default:
2704 break;
2705 }
2706
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02002707 desc->req.rqtype = direction;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002708 desc->rqcfg.brst_size = pch->burst_sz;
2709 desc->rqcfg.brst_len = 1;
2710 fill_px(&desc->px, dst, src, period_len);
2711
2712 if (!first)
2713 first = desc;
2714 else
2715 list_add_tail(&desc->node, &first->node);
2716
2717 dma_addr += period_len;
2718 }
2719
2720 if (!desc)
2721 return NULL;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002722
2723 pch->cyclic = true;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002724 desc->txd.flags = flags;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002725
2726 return &desc->txd;
2727}
2728
Jassi Brarb3040e42010-05-23 20:28:19 -07002729static struct dma_async_tx_descriptor *
2730pl330_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dst,
2731 dma_addr_t src, size_t len, unsigned long flags)
2732{
2733 struct dma_pl330_desc *desc;
2734 struct dma_pl330_chan *pch = to_pchan(chan);
Jassi Brarb3040e42010-05-23 20:28:19 -07002735 struct pl330_info *pi;
2736 int burst;
2737
Rob Herring4e0e6102011-07-25 16:05:04 -05002738 if (unlikely(!pch || !len))
Jassi Brarb3040e42010-05-23 20:28:19 -07002739 return NULL;
2740
Jassi Brarb3040e42010-05-23 20:28:19 -07002741 pi = &pch->dmac->pif;
2742
2743 desc = __pl330_prep_dma_memcpy(pch, dst, src, len);
2744 if (!desc)
2745 return NULL;
2746
2747 desc->rqcfg.src_inc = 1;
2748 desc->rqcfg.dst_inc = 1;
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02002749 desc->req.rqtype = DMA_MEM_TO_MEM;
Jassi Brarb3040e42010-05-23 20:28:19 -07002750
2751 /* Select max possible burst size */
2752 burst = pi->pcfg.data_bus_width / 8;
2753
2754 while (burst > 1) {
2755 if (!(len % burst))
2756 break;
2757 burst /= 2;
2758 }
2759
2760 desc->rqcfg.brst_size = 0;
2761 while (burst != (1 << desc->rqcfg.brst_size))
2762 desc->rqcfg.brst_size++;
2763
2764 desc->rqcfg.brst_len = get_burst_len(desc, len);
2765
2766 desc->txd.flags = flags;
2767
2768 return &desc->txd;
2769}
2770
Chanho Park52a9d172013-08-09 20:11:33 +09002771static void __pl330_giveback_desc(struct dma_pl330_dmac *pdmac,
2772 struct dma_pl330_desc *first)
2773{
2774 unsigned long flags;
2775 struct dma_pl330_desc *desc;
2776
2777 if (!first)
2778 return;
2779
2780 spin_lock_irqsave(&pdmac->pool_lock, flags);
2781
2782 while (!list_empty(&first->node)) {
2783 desc = list_entry(first->node.next,
2784 struct dma_pl330_desc, node);
2785 list_move_tail(&desc->node, &pdmac->desc_pool);
2786 }
2787
2788 list_move_tail(&first->node, &pdmac->desc_pool);
2789
2790 spin_unlock_irqrestore(&pdmac->pool_lock, flags);
2791}
2792
Jassi Brarb3040e42010-05-23 20:28:19 -07002793static struct dma_async_tx_descriptor *
2794pl330_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05302795 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05002796 unsigned long flg, void *context)
Jassi Brarb3040e42010-05-23 20:28:19 -07002797{
2798 struct dma_pl330_desc *first, *desc = NULL;
2799 struct dma_pl330_chan *pch = to_pchan(chan);
Jassi Brarb3040e42010-05-23 20:28:19 -07002800 struct scatterlist *sg;
Boojin Kim1b9bb712011-09-02 09:44:30 +09002801 int i;
Jassi Brarb3040e42010-05-23 20:28:19 -07002802 dma_addr_t addr;
2803
Thomas Abrahamcd072512011-10-24 11:43:11 +02002804 if (unlikely(!pch || !sgl || !sg_len))
Jassi Brarb3040e42010-05-23 20:28:19 -07002805 return NULL;
2806
Boojin Kim1b9bb712011-09-02 09:44:30 +09002807 addr = pch->fifo_addr;
Jassi Brarb3040e42010-05-23 20:28:19 -07002808
2809 first = NULL;
2810
2811 for_each_sg(sgl, sg, sg_len, i) {
2812
2813 desc = pl330_get_desc(pch);
2814 if (!desc) {
2815 struct dma_pl330_dmac *pdmac = pch->dmac;
2816
2817 dev_err(pch->dmac->pif.dev,
2818 "%s:%d Unable to fetch desc\n",
2819 __func__, __LINE__);
Chanho Park52a9d172013-08-09 20:11:33 +09002820 __pl330_giveback_desc(pdmac, first);
Jassi Brarb3040e42010-05-23 20:28:19 -07002821
2822 return NULL;
2823 }
2824
2825 if (!first)
2826 first = desc;
2827 else
2828 list_add_tail(&desc->node, &first->node);
2829
Vinod Kouldb8196d2011-10-13 22:34:23 +05302830 if (direction == DMA_MEM_TO_DEV) {
Jassi Brarb3040e42010-05-23 20:28:19 -07002831 desc->rqcfg.src_inc = 1;
2832 desc->rqcfg.dst_inc = 0;
2833 fill_px(&desc->px,
2834 addr, sg_dma_address(sg), sg_dma_len(sg));
2835 } else {
2836 desc->rqcfg.src_inc = 0;
2837 desc->rqcfg.dst_inc = 1;
2838 fill_px(&desc->px,
2839 sg_dma_address(sg), addr, sg_dma_len(sg));
2840 }
2841
Boojin Kim1b9bb712011-09-02 09:44:30 +09002842 desc->rqcfg.brst_size = pch->burst_sz;
Jassi Brarb3040e42010-05-23 20:28:19 -07002843 desc->rqcfg.brst_len = 1;
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02002844 desc->req.rqtype = direction;
Jassi Brarb3040e42010-05-23 20:28:19 -07002845 }
2846
2847 /* Return the last desc in the chain */
2848 desc->txd.flags = flg;
2849 return &desc->txd;
2850}
2851
2852static irqreturn_t pl330_irq_handler(int irq, void *data)
2853{
2854 if (pl330_update(data))
2855 return IRQ_HANDLED;
2856 else
2857 return IRQ_NONE;
2858}
2859
Lars-Peter Clausenca38ff12013-07-15 17:53:08 +02002860#define PL330_DMA_BUSWIDTHS \
2861 BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
2862 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
2863 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
2864 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
2865 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES)
2866
2867static int pl330_dma_device_slave_caps(struct dma_chan *dchan,
2868 struct dma_slave_caps *caps)
2869{
2870 caps->src_addr_widths = PL330_DMA_BUSWIDTHS;
2871 caps->dstn_addr_widths = PL330_DMA_BUSWIDTHS;
2872 caps->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
2873 caps->cmd_pause = false;
2874 caps->cmd_terminate = true;
Lars-Peter Clausenbfb9bb42014-01-11 14:02:17 +01002875 caps->residue_granularity = DMA_RESIDUE_GRANULARITY_DESCRIPTOR;
Lars-Peter Clausenca38ff12013-07-15 17:53:08 +02002876
Lars-Peter Clausenca38ff12013-07-15 17:53:08 +02002877 return 0;
2878}
2879
Bill Pemberton463a1f82012-11-19 13:22:55 -05002880static int
Russell Kingaa25afa2011-02-19 15:55:00 +00002881pl330_probe(struct amba_device *adev, const struct amba_id *id)
Jassi Brarb3040e42010-05-23 20:28:19 -07002882{
2883 struct dma_pl330_platdata *pdat;
2884 struct dma_pl330_dmac *pdmac;
Padmavathi Venna0b94c572013-03-05 14:55:31 +05302885 struct dma_pl330_chan *pch, *_p;
Jassi Brarb3040e42010-05-23 20:28:19 -07002886 struct pl330_info *pi;
2887 struct dma_device *pd;
2888 struct resource *res;
2889 int i, ret, irq;
Rob Herring4e0e6102011-07-25 16:05:04 -05002890 int num_chan;
Jassi Brarb3040e42010-05-23 20:28:19 -07002891
Jingoo Hand4adcc02013-07-30 17:09:11 +09002892 pdat = dev_get_platdata(&adev->dev);
Jassi Brarb3040e42010-05-23 20:28:19 -07002893
Russell King64113012013-06-27 10:29:32 +01002894 ret = dma_set_mask_and_coherent(&adev->dev, DMA_BIT_MASK(32));
2895 if (ret)
2896 return ret;
2897
Jassi Brarb3040e42010-05-23 20:28:19 -07002898 /* Allocate a new DMAC and its Channels */
Sachin Kamate4d43c12012-11-15 06:27:50 +00002899 pdmac = devm_kzalloc(&adev->dev, sizeof(*pdmac), GFP_KERNEL);
Jassi Brarb3040e42010-05-23 20:28:19 -07002900 if (!pdmac) {
2901 dev_err(&adev->dev, "unable to allocate mem\n");
2902 return -ENOMEM;
2903 }
2904
2905 pi = &pdmac->pif;
2906 pi->dev = &adev->dev;
2907 pi->pl330_data = NULL;
Rob Herring4e0e6102011-07-25 16:05:04 -05002908 pi->mcbufsz = pdat ? pdat->mcbuf_sz : 0;
Jassi Brarb3040e42010-05-23 20:28:19 -07002909
2910 res = &adev->res;
Sachin Kamatbcc7fa92013-03-04 14:36:27 +05302911 pi->base = devm_ioremap_resource(&adev->dev, res);
2912 if (IS_ERR(pi->base))
2913 return PTR_ERR(pi->base);
Jassi Brarb3040e42010-05-23 20:28:19 -07002914
Boojin Kima2f52032011-09-02 09:44:29 +09002915 amba_set_drvdata(adev, pdmac);
2916
Dan Carpenter02808b42013-11-08 12:50:24 +03002917 for (i = 0; i < AMBA_NR_IRQS; i++) {
Michal Simeke98b3ca2013-09-30 08:50:48 +02002918 irq = adev->irq[i];
2919 if (irq) {
2920 ret = devm_request_irq(&adev->dev, irq,
2921 pl330_irq_handler, 0,
2922 dev_name(&adev->dev), pi);
2923 if (ret)
2924 return ret;
2925 } else {
2926 break;
2927 }
2928 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002929
Will Deacon09677172013-06-10 19:34:37 +01002930 pi->pcfg.periph_id = adev->periphid;
Jassi Brarb3040e42010-05-23 20:28:19 -07002931 ret = pl330_add(pi);
2932 if (ret)
Michal Simek173e8382013-09-04 16:40:17 +02002933 return ret;
Jassi Brarb3040e42010-05-23 20:28:19 -07002934
2935 INIT_LIST_HEAD(&pdmac->desc_pool);
2936 spin_lock_init(&pdmac->pool_lock);
2937
2938 /* Create a descriptor pool of default size */
2939 if (!add_desc(pdmac, GFP_KERNEL, NR_DEFAULT_DESC))
2940 dev_warn(&adev->dev, "unable to allocate desc\n");
2941
2942 pd = &pdmac->ddma;
2943 INIT_LIST_HEAD(&pd->channels);
2944
2945 /* Initialize channel parameters */
Olof Johanssonc8473822012-04-08 16:26:19 -07002946 if (pdat)
2947 num_chan = max_t(int, pdat->nr_valid_peri, pi->pcfg.num_chan);
2948 else
2949 num_chan = max_t(int, pi->pcfg.num_peri, pi->pcfg.num_chan);
2950
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +01002951 pdmac->num_peripherals = num_chan;
2952
Rob Herring4e0e6102011-07-25 16:05:04 -05002953 pdmac->peripherals = kzalloc(num_chan * sizeof(*pch), GFP_KERNEL);
Sachin Kamat61c6e752012-09-17 15:20:23 +05302954 if (!pdmac->peripherals) {
2955 ret = -ENOMEM;
2956 dev_err(&adev->dev, "unable to allocate pdmac->peripherals\n");
Sachin Kamate4d43c12012-11-15 06:27:50 +00002957 goto probe_err2;
Sachin Kamat61c6e752012-09-17 15:20:23 +05302958 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002959
Rob Herring4e0e6102011-07-25 16:05:04 -05002960 for (i = 0; i < num_chan; i++) {
2961 pch = &pdmac->peripherals[i];
Thomas Abraham93ed5542011-10-24 11:43:31 +02002962 if (!adev->dev.of_node)
2963 pch->chan.private = pdat ? &pdat->peri_id[i] : NULL;
2964 else
2965 pch->chan.private = adev->dev.of_node;
Jassi Brarb3040e42010-05-23 20:28:19 -07002966
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002967 INIT_LIST_HEAD(&pch->submitted_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002968 INIT_LIST_HEAD(&pch->work_list);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002969 INIT_LIST_HEAD(&pch->completed_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002970 spin_lock_init(&pch->lock);
2971 pch->pl330_chid = NULL;
Jassi Brarb3040e42010-05-23 20:28:19 -07002972 pch->chan.device = pd;
Jassi Brarb3040e42010-05-23 20:28:19 -07002973 pch->dmac = pdmac;
2974
2975 /* Add the channel to the DMAC list */
Jassi Brarb3040e42010-05-23 20:28:19 -07002976 list_add_tail(&pch->chan.device_node, &pd->channels);
2977 }
2978
2979 pd->dev = &adev->dev;
Thomas Abraham93ed5542011-10-24 11:43:31 +02002980 if (pdat) {
Thomas Abrahamcd072512011-10-24 11:43:11 +02002981 pd->cap_mask = pdat->cap_mask;
Thomas Abraham93ed5542011-10-24 11:43:31 +02002982 } else {
Thomas Abrahamcd072512011-10-24 11:43:11 +02002983 dma_cap_set(DMA_MEMCPY, pd->cap_mask);
Thomas Abraham93ed5542011-10-24 11:43:31 +02002984 if (pi->pcfg.num_peri) {
2985 dma_cap_set(DMA_SLAVE, pd->cap_mask);
2986 dma_cap_set(DMA_CYCLIC, pd->cap_mask);
Tushar Behera5557a412012-08-29 10:16:25 +05302987 dma_cap_set(DMA_PRIVATE, pd->cap_mask);
Thomas Abraham93ed5542011-10-24 11:43:31 +02002988 }
2989 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002990
2991 pd->device_alloc_chan_resources = pl330_alloc_chan_resources;
2992 pd->device_free_chan_resources = pl330_free_chan_resources;
2993 pd->device_prep_dma_memcpy = pl330_prep_dma_memcpy;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002994 pd->device_prep_dma_cyclic = pl330_prep_dma_cyclic;
Jassi Brarb3040e42010-05-23 20:28:19 -07002995 pd->device_tx_status = pl330_tx_status;
2996 pd->device_prep_slave_sg = pl330_prep_slave_sg;
2997 pd->device_control = pl330_control;
2998 pd->device_issue_pending = pl330_issue_pending;
Lars-Peter Clausenca38ff12013-07-15 17:53:08 +02002999 pd->device_slave_caps = pl330_dma_device_slave_caps;
Jassi Brarb3040e42010-05-23 20:28:19 -07003000
3001 ret = dma_async_device_register(pd);
3002 if (ret) {
3003 dev_err(&adev->dev, "unable to register DMAC\n");
Padmavathi Venna0b94c572013-03-05 14:55:31 +05303004 goto probe_err3;
3005 }
3006
3007 if (adev->dev.of_node) {
3008 ret = of_dma_controller_register(adev->dev.of_node,
3009 of_dma_pl330_xlate, pdmac);
3010 if (ret) {
3011 dev_err(&adev->dev,
3012 "unable to register DMA to the generic DT DMA helpers\n");
3013 }
Jassi Brarb3040e42010-05-23 20:28:19 -07003014 }
Lars-Peter Clausenb714b842013-11-25 16:07:46 +01003015
3016 adev->dev.dma_parms = &pdmac->dma_parms;
3017
Vinod Kouldbaf6d82013-09-02 21:54:48 +05303018 /*
3019 * This is the limit for transfers with a buswidth of 1, larger
3020 * buswidths will have larger limits.
3021 */
3022 ret = dma_set_max_seg_size(&adev->dev, 1900800);
3023 if (ret)
3024 dev_err(&adev->dev, "unable to set the seg size\n");
3025
Jassi Brarb3040e42010-05-23 20:28:19 -07003026
Jassi Brarb3040e42010-05-23 20:28:19 -07003027 dev_info(&adev->dev,
3028 "Loaded driver for PL330 DMAC-%d\n", adev->periphid);
3029 dev_info(&adev->dev,
3030 "\tDBUFF-%ux%ubytes Num_Chans-%u Num_Peri-%u Num_Events-%u\n",
3031 pi->pcfg.data_buf_dep,
3032 pi->pcfg.data_bus_width / 8, pi->pcfg.num_chan,
3033 pi->pcfg.num_peri, pi->pcfg.num_events);
3034
3035 return 0;
Padmavathi Venna0b94c572013-03-05 14:55:31 +05303036probe_err3:
Padmavathi Venna0b94c572013-03-05 14:55:31 +05303037 /* Idle the DMAC */
3038 list_for_each_entry_safe(pch, _p, &pdmac->ddma.channels,
3039 chan.device_node) {
3040
3041 /* Remove the channel */
3042 list_del(&pch->chan.device_node);
3043
3044 /* Flush the channel */
3045 pl330_control(&pch->chan, DMA_TERMINATE_ALL, 0);
3046 pl330_free_chan_resources(&pch->chan);
3047 }
Jassi Brarb3040e42010-05-23 20:28:19 -07003048probe_err2:
Sachin Kamate4d43c12012-11-15 06:27:50 +00003049 pl330_del(pi);
Jassi Brarb3040e42010-05-23 20:28:19 -07003050
3051 return ret;
3052}
3053
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -08003054static int pl330_remove(struct amba_device *adev)
Jassi Brarb3040e42010-05-23 20:28:19 -07003055{
3056 struct dma_pl330_dmac *pdmac = amba_get_drvdata(adev);
3057 struct dma_pl330_chan *pch, *_p;
3058 struct pl330_info *pi;
Jassi Brarb3040e42010-05-23 20:28:19 -07003059
3060 if (!pdmac)
3061 return 0;
3062
Padmavathi Venna0b94c572013-03-05 14:55:31 +05303063 if (adev->dev.of_node)
3064 of_dma_controller_free(adev->dev.of_node);
Padmavathi Venna421da892013-02-14 09:10:07 +05303065
Padmavathi Venna0b94c572013-03-05 14:55:31 +05303066 dma_async_device_unregister(&pdmac->ddma);
Jassi Brarb3040e42010-05-23 20:28:19 -07003067
3068 /* Idle the DMAC */
3069 list_for_each_entry_safe(pch, _p, &pdmac->ddma.channels,
3070 chan.device_node) {
3071
3072 /* Remove the channel */
3073 list_del(&pch->chan.device_node);
3074
3075 /* Flush the channel */
3076 pl330_control(&pch->chan, DMA_TERMINATE_ALL, 0);
3077 pl330_free_chan_resources(&pch->chan);
3078 }
3079
3080 pi = &pdmac->pif;
3081
3082 pl330_del(pi);
3083
Jassi Brarb3040e42010-05-23 20:28:19 -07003084 return 0;
3085}
3086
3087static struct amba_id pl330_ids[] = {
3088 {
3089 .id = 0x00041330,
3090 .mask = 0x000fffff,
3091 },
3092 { 0, 0 },
3093};
3094
Dave Martine8fa5162011-10-05 15:15:20 +01003095MODULE_DEVICE_TABLE(amba, pl330_ids);
3096
Jassi Brarb3040e42010-05-23 20:28:19 -07003097static struct amba_driver pl330_driver = {
3098 .drv = {
3099 .owner = THIS_MODULE,
3100 .name = "dma-pl330",
Jassi Brarb3040e42010-05-23 20:28:19 -07003101 },
3102 .id_table = pl330_ids,
3103 .probe = pl330_probe,
3104 .remove = pl330_remove,
3105};
3106
viresh kumar9e5ed092012-03-15 10:40:38 +01003107module_amba_driver(pl330_driver);
Jassi Brarb3040e42010-05-23 20:28:19 -07003108
3109MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
3110MODULE_DESCRIPTION("API Driver for PL330 DMAC");
3111MODULE_LICENSE("GPL");