blob: 3cb47386fbb9b33e618459a5ebfa69565f2f3467 [file] [log] [blame]
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001/*
2 * drivers/dma/imx-sdma.c
3 *
4 * This file contains a driver for the Freescale Smart DMA engine
5 *
6 * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
7 *
8 * Based on code from Freescale:
9 *
10 * Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
11 *
12 * The code contained herein is licensed under the GNU General Public
13 * License. You may obtain a copy of the GNU General Public License
14 * Version 2 or later at the following locations:
15 *
16 * http://www.opensource.org/licenses/gpl-license.html
17 * http://www.gnu.org/copyleft/gpl.html
18 */
19
20#include <linux/init.h>
Michael Olbrich1d069bf2016-07-07 11:35:51 +020021#include <linux/iopoll.h>
Axel Linf8de8f42011-08-30 15:08:24 +080022#include <linux/module.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000023#include <linux/types.h>
Richard Zhao0bbc1412012-01-13 11:10:01 +080024#include <linux/bitops.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000025#include <linux/mm.h>
26#include <linux/interrupt.h>
27#include <linux/clk.h>
Richard Zhao2ccaef02012-05-11 15:14:27 +080028#include <linux/delay.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000029#include <linux/sched.h>
30#include <linux/semaphore.h>
31#include <linux/spinlock.h>
32#include <linux/device.h>
33#include <linux/dma-mapping.h>
34#include <linux/firmware.h>
35#include <linux/slab.h>
36#include <linux/platform_device.h>
37#include <linux/dmaengine.h>
Shawn Guo580975d2011-07-14 08:35:48 +080038#include <linux/of.h>
Shengjiu Wang8391ecf2015-07-10 17:08:16 +080039#include <linux/of_address.h>
Shawn Guo580975d2011-07-14 08:35:48 +080040#include <linux/of_device.h>
Shawn Guo9479e172013-05-30 22:23:32 +080041#include <linux/of_dma.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000042
43#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020044#include <linux/platform_data/dma-imx-sdma.h>
45#include <linux/platform_data/dma-imx.h>
Zidan Wangd078cd12015-07-23 11:40:49 +080046#include <linux/regmap.h>
47#include <linux/mfd/syscon.h>
48#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000049
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000050#include "dmaengine.h"
51
Sascha Hauer1ec1e822010-09-30 13:56:34 +000052/* SDMA registers */
53#define SDMA_H_C0PTR 0x000
54#define SDMA_H_INTR 0x004
55#define SDMA_H_STATSTOP 0x008
56#define SDMA_H_START 0x00c
57#define SDMA_H_EVTOVR 0x010
58#define SDMA_H_DSPOVR 0x014
59#define SDMA_H_HOSTOVR 0x018
60#define SDMA_H_EVTPEND 0x01c
61#define SDMA_H_DSPENBL 0x020
62#define SDMA_H_RESET 0x024
63#define SDMA_H_EVTERR 0x028
64#define SDMA_H_INTRMSK 0x02c
65#define SDMA_H_PSW 0x030
66#define SDMA_H_EVTERRDBG 0x034
67#define SDMA_H_CONFIG 0x038
68#define SDMA_ONCE_ENB 0x040
69#define SDMA_ONCE_DATA 0x044
70#define SDMA_ONCE_INSTR 0x048
71#define SDMA_ONCE_STAT 0x04c
72#define SDMA_ONCE_CMD 0x050
73#define SDMA_EVT_MIRROR 0x054
74#define SDMA_ILLINSTADDR 0x058
75#define SDMA_CHN0ADDR 0x05c
76#define SDMA_ONCE_RTB 0x060
77#define SDMA_XTRIG_CONF1 0x070
78#define SDMA_XTRIG_CONF2 0x074
Shawn Guo62550cd2011-07-13 21:33:17 +080079#define SDMA_CHNENBL0_IMX35 0x200
80#define SDMA_CHNENBL0_IMX31 0x080
Sascha Hauer1ec1e822010-09-30 13:56:34 +000081#define SDMA_CHNPRI_0 0x100
82
83/*
84 * Buffer descriptor status values.
85 */
86#define BD_DONE 0x01
87#define BD_WRAP 0x02
88#define BD_CONT 0x04
89#define BD_INTR 0x08
90#define BD_RROR 0x10
91#define BD_LAST 0x20
92#define BD_EXTD 0x80
93
94/*
95 * Data Node descriptor status values.
96 */
97#define DND_END_OF_FRAME 0x80
98#define DND_END_OF_XFER 0x40
99#define DND_DONE 0x20
100#define DND_UNUSED 0x01
101
102/*
103 * IPCV2 descriptor status values.
104 */
105#define BD_IPCV2_END_OF_FRAME 0x40
106
107#define IPCV2_MAX_NODES 50
108/*
109 * Error bit set in the CCB status field by the SDMA,
110 * in setbd routine, in case of a transfer error
111 */
112#define DATA_ERROR 0x10000000
113
114/*
115 * Buffer descriptor commands.
116 */
117#define C0_ADDR 0x01
118#define C0_LOAD 0x02
119#define C0_DUMP 0x03
120#define C0_SETCTX 0x07
121#define C0_GETCTX 0x03
122#define C0_SETDM 0x01
123#define C0_SETPM 0x04
124#define C0_GETDM 0x02
125#define C0_GETPM 0x08
126/*
127 * Change endianness indicator in the BD command field
128 */
129#define CHANGE_ENDIANNESS 0x80
130
131/*
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800132 * p_2_p watermark_level description
133 * Bits Name Description
134 * 0-7 Lower WML Lower watermark level
135 * 8 PS 1: Pad Swallowing
136 * 0: No Pad Swallowing
137 * 9 PA 1: Pad Adding
138 * 0: No Pad Adding
139 * 10 SPDIF If this bit is set both source
140 * and destination are on SPBA
141 * 11 Source Bit(SP) 1: Source on SPBA
142 * 0: Source on AIPS
143 * 12 Destination Bit(DP) 1: Destination on SPBA
144 * 0: Destination on AIPS
145 * 13-15 --------- MUST BE 0
146 * 16-23 Higher WML HWML
147 * 24-27 N Total number of samples after
148 * which Pad adding/Swallowing
149 * must be done. It must be odd.
150 * 28 Lower WML Event(LWE) SDMA events reg to check for
151 * LWML event mask
152 * 0: LWE in EVENTS register
153 * 1: LWE in EVENTS2 register
154 * 29 Higher WML Event(HWE) SDMA events reg to check for
155 * HWML event mask
156 * 0: HWE in EVENTS register
157 * 1: HWE in EVENTS2 register
158 * 30 --------- MUST BE 0
159 * 31 CONT 1: Amount of samples to be
160 * transferred is unknown and
161 * script will keep on
162 * transferring samples as long as
163 * both events are detected and
164 * script must be manually stopped
165 * by the application
166 * 0: The amount of samples to be
167 * transferred is equal to the
168 * count field of mode word
169 */
170#define SDMA_WATERMARK_LEVEL_LWML 0xFF
171#define SDMA_WATERMARK_LEVEL_PS BIT(8)
172#define SDMA_WATERMARK_LEVEL_PA BIT(9)
173#define SDMA_WATERMARK_LEVEL_SPDIF BIT(10)
174#define SDMA_WATERMARK_LEVEL_SP BIT(11)
175#define SDMA_WATERMARK_LEVEL_DP BIT(12)
176#define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16)
177#define SDMA_WATERMARK_LEVEL_LWE BIT(28)
178#define SDMA_WATERMARK_LEVEL_HWE BIT(29)
179#define SDMA_WATERMARK_LEVEL_CONT BIT(31)
180
181/*
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000182 * Mode/Count of data node descriptors - IPCv2
183 */
184struct sdma_mode_count {
185 u32 count : 16; /* size of the buffer pointed by this BD */
186 u32 status : 8; /* E,R,I,C,W,D status bits stored here */
187 u32 command : 8; /* command mostlky used for channel 0 */
188};
189
190/*
191 * Buffer descriptor
192 */
193struct sdma_buffer_descriptor {
194 struct sdma_mode_count mode;
195 u32 buffer_addr; /* address of the buffer described */
196 u32 ext_buffer_addr; /* extended buffer address */
197} __attribute__ ((packed));
198
199/**
200 * struct sdma_channel_control - Channel control Block
201 *
202 * @current_bd_ptr current buffer descriptor processed
203 * @base_bd_ptr first element of buffer descriptor array
204 * @unused padding. The SDMA engine expects an array of 128 byte
205 * control blocks
206 */
207struct sdma_channel_control {
208 u32 current_bd_ptr;
209 u32 base_bd_ptr;
210 u32 unused[2];
211} __attribute__ ((packed));
212
213/**
214 * struct sdma_state_registers - SDMA context for a channel
215 *
216 * @pc: program counter
217 * @t: test bit: status of arithmetic & test instruction
218 * @rpc: return program counter
219 * @sf: source fault while loading data
220 * @spc: loop start program counter
221 * @df: destination fault while storing data
222 * @epc: loop end program counter
223 * @lm: loop mode
224 */
225struct sdma_state_registers {
226 u32 pc :14;
227 u32 unused1: 1;
228 u32 t : 1;
229 u32 rpc :14;
230 u32 unused0: 1;
231 u32 sf : 1;
232 u32 spc :14;
233 u32 unused2: 1;
234 u32 df : 1;
235 u32 epc :14;
236 u32 lm : 2;
237} __attribute__ ((packed));
238
239/**
240 * struct sdma_context_data - sdma context specific to a channel
241 *
242 * @channel_state: channel state bits
243 * @gReg: general registers
244 * @mda: burst dma destination address register
245 * @msa: burst dma source address register
246 * @ms: burst dma status register
247 * @md: burst dma data register
248 * @pda: peripheral dma destination address register
249 * @psa: peripheral dma source address register
250 * @ps: peripheral dma status register
251 * @pd: peripheral dma data register
252 * @ca: CRC polynomial register
253 * @cs: CRC accumulator register
254 * @dda: dedicated core destination address register
255 * @dsa: dedicated core source address register
256 * @ds: dedicated core status register
257 * @dd: dedicated core data register
258 */
259struct sdma_context_data {
260 struct sdma_state_registers channel_state;
261 u32 gReg[8];
262 u32 mda;
263 u32 msa;
264 u32 ms;
265 u32 md;
266 u32 pda;
267 u32 psa;
268 u32 ps;
269 u32 pd;
270 u32 ca;
271 u32 cs;
272 u32 dda;
273 u32 dsa;
274 u32 ds;
275 u32 dd;
276 u32 scratch0;
277 u32 scratch1;
278 u32 scratch2;
279 u32 scratch3;
280 u32 scratch4;
281 u32 scratch5;
282 u32 scratch6;
283 u32 scratch7;
284} __attribute__ ((packed));
285
286#define NUM_BD (int)(PAGE_SIZE / sizeof(struct sdma_buffer_descriptor))
287
288struct sdma_engine;
289
290/**
291 * struct sdma_channel - housekeeping for a SDMA channel
292 *
293 * @sdma pointer to the SDMA engine for this channel
Sascha Hauer23889c62011-01-31 10:56:58 +0100294 * @channel the channel number, matches dmaengine chan_id + 1
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000295 * @direction transfer type. Needed for setting SDMA script
296 * @peripheral_type Peripheral type. Needed for setting SDMA script
297 * @event_id0 aka dma request line
298 * @event_id1 for channels that use 2 events
299 * @word_size peripheral access size
300 * @buf_tail ID of the buffer that was processed
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000301 * @num_bd max NUM_BD. number of descriptors currently handling
302 */
303struct sdma_channel {
304 struct sdma_engine *sdma;
305 unsigned int channel;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530306 enum dma_transfer_direction direction;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000307 enum sdma_peripheral_type peripheral_type;
308 unsigned int event_id0;
309 unsigned int event_id1;
310 enum dma_slave_buswidth word_size;
311 unsigned int buf_tail;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000312 unsigned int num_bd;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100313 unsigned int period_len;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000314 struct sdma_buffer_descriptor *bd;
315 dma_addr_t bd_phys;
316 unsigned int pc_from_device, pc_to_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800317 unsigned int device_to_device;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000318 unsigned long flags;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800319 dma_addr_t per_address, per_address2;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800320 unsigned long event_mask[2];
321 unsigned long watermark_level;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000322 u32 shp_addr, per_addr;
323 struct dma_chan chan;
324 spinlock_t lock;
325 struct dma_async_tx_descriptor desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000326 enum dma_status status;
Huang Shijieab59a512011-12-02 10:16:25 +0800327 unsigned int chn_count;
328 unsigned int chn_real_count;
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800329 struct tasklet_struct tasklet;
Nicolin Chen0b351862014-06-16 11:32:29 +0800330 struct imx_dma_data data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000331};
332
Richard Zhao0bbc1412012-01-13 11:10:01 +0800333#define IMX_DMA_SG_LOOP BIT(0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000334
335#define MAX_DMA_CHANNELS 32
336#define MXC_SDMA_DEFAULT_PRIORITY 1
337#define MXC_SDMA_MIN_PRIORITY 1
338#define MXC_SDMA_MAX_PRIORITY 7
339
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000340#define SDMA_FIRMWARE_MAGIC 0x414d4453
341
342/**
343 * struct sdma_firmware_header - Layout of the firmware image
344 *
345 * @magic "SDMA"
346 * @version_major increased whenever layout of struct sdma_script_start_addrs
347 * changes.
348 * @version_minor firmware minor version (for binary compatible changes)
349 * @script_addrs_start offset of struct sdma_script_start_addrs in this image
350 * @num_script_addrs Number of script addresses in this image
351 * @ram_code_start offset of SDMA ram image in this firmware image
352 * @ram_code_size size of SDMA ram image
353 * @script_addrs Stores the start address of the SDMA scripts
354 * (in SDMA memory space)
355 */
356struct sdma_firmware_header {
357 u32 magic;
358 u32 version_major;
359 u32 version_minor;
360 u32 script_addrs_start;
361 u32 num_script_addrs;
362 u32 ram_code_start;
363 u32 ram_code_size;
364};
365
Sascha Hauer17bba722013-08-20 10:04:31 +0200366struct sdma_driver_data {
367 int chnenbl0;
368 int num_events;
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200369 struct sdma_script_start_addrs *script_addrs;
Shawn Guo62550cd2011-07-13 21:33:17 +0800370};
371
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000372struct sdma_engine {
373 struct device *dev;
Sascha Hauerb9b3f822011-01-12 12:12:31 +0100374 struct device_dma_parameters dma_parms;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000375 struct sdma_channel channel[MAX_DMA_CHANNELS];
376 struct sdma_channel_control *channel_control;
377 void __iomem *regs;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000378 struct sdma_context_data *context;
379 dma_addr_t context_phys;
380 struct dma_device dma_device;
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100381 struct clk *clk_ipg;
382 struct clk *clk_ahb;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800383 spinlock_t channel_0_lock;
Nicolin Chencd72b842013-11-13 22:55:24 +0800384 u32 script_number;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000385 struct sdma_script_start_addrs *script_addrs;
Sascha Hauer17bba722013-08-20 10:04:31 +0200386 const struct sdma_driver_data *drvdata;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800387 u32 spba_start_addr;
388 u32 spba_end_addr;
Vinod Koul5bb9dbb2016-07-03 00:00:55 +0530389 unsigned int irq;
Sascha Hauer17bba722013-08-20 10:04:31 +0200390};
391
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300392static struct sdma_driver_data sdma_imx31 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200393 .chnenbl0 = SDMA_CHNENBL0_IMX31,
394 .num_events = 32,
395};
396
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200397static struct sdma_script_start_addrs sdma_script_imx25 = {
398 .ap_2_ap_addr = 729,
399 .uart_2_mcu_addr = 904,
400 .per_2_app_addr = 1255,
401 .mcu_2_app_addr = 834,
402 .uartsh_2_mcu_addr = 1120,
403 .per_2_shp_addr = 1329,
404 .mcu_2_shp_addr = 1048,
405 .ata_2_mcu_addr = 1560,
406 .mcu_2_ata_addr = 1479,
407 .app_2_per_addr = 1189,
408 .app_2_mcu_addr = 770,
409 .shp_2_per_addr = 1407,
410 .shp_2_mcu_addr = 979,
411};
412
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300413static struct sdma_driver_data sdma_imx25 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200414 .chnenbl0 = SDMA_CHNENBL0_IMX35,
415 .num_events = 48,
416 .script_addrs = &sdma_script_imx25,
417};
418
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300419static struct sdma_driver_data sdma_imx35 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200420 .chnenbl0 = SDMA_CHNENBL0_IMX35,
421 .num_events = 48,
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000422};
423
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200424static struct sdma_script_start_addrs sdma_script_imx51 = {
425 .ap_2_ap_addr = 642,
426 .uart_2_mcu_addr = 817,
427 .mcu_2_app_addr = 747,
428 .mcu_2_shp_addr = 961,
429 .ata_2_mcu_addr = 1473,
430 .mcu_2_ata_addr = 1392,
431 .app_2_per_addr = 1033,
432 .app_2_mcu_addr = 683,
433 .shp_2_per_addr = 1251,
434 .shp_2_mcu_addr = 892,
435};
436
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300437static struct sdma_driver_data sdma_imx51 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200438 .chnenbl0 = SDMA_CHNENBL0_IMX35,
439 .num_events = 48,
440 .script_addrs = &sdma_script_imx51,
441};
442
443static struct sdma_script_start_addrs sdma_script_imx53 = {
444 .ap_2_ap_addr = 642,
445 .app_2_mcu_addr = 683,
446 .mcu_2_app_addr = 747,
447 .uart_2_mcu_addr = 817,
448 .shp_2_mcu_addr = 891,
449 .mcu_2_shp_addr = 960,
450 .uartsh_2_mcu_addr = 1032,
451 .spdif_2_mcu_addr = 1100,
452 .mcu_2_spdif_addr = 1134,
453 .firi_2_mcu_addr = 1193,
454 .mcu_2_firi_addr = 1290,
455};
456
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300457static struct sdma_driver_data sdma_imx53 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200458 .chnenbl0 = SDMA_CHNENBL0_IMX35,
459 .num_events = 48,
460 .script_addrs = &sdma_script_imx53,
461};
462
463static struct sdma_script_start_addrs sdma_script_imx6q = {
464 .ap_2_ap_addr = 642,
465 .uart_2_mcu_addr = 817,
466 .mcu_2_app_addr = 747,
467 .per_2_per_addr = 6331,
468 .uartsh_2_mcu_addr = 1032,
469 .mcu_2_shp_addr = 960,
470 .app_2_mcu_addr = 683,
471 .shp_2_mcu_addr = 891,
472 .spdif_2_mcu_addr = 1100,
473 .mcu_2_spdif_addr = 1134,
474};
475
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300476static struct sdma_driver_data sdma_imx6q = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200477 .chnenbl0 = SDMA_CHNENBL0_IMX35,
478 .num_events = 48,
479 .script_addrs = &sdma_script_imx6q,
480};
481
Krzysztof Kozlowskiafe7cde2015-05-02 00:57:46 +0900482static const struct platform_device_id sdma_devtypes[] = {
Shawn Guo62550cd2011-07-13 21:33:17 +0800483 {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200484 .name = "imx25-sdma",
485 .driver_data = (unsigned long)&sdma_imx25,
486 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800487 .name = "imx31-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200488 .driver_data = (unsigned long)&sdma_imx31,
Shawn Guo62550cd2011-07-13 21:33:17 +0800489 }, {
490 .name = "imx35-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200491 .driver_data = (unsigned long)&sdma_imx35,
Shawn Guo62550cd2011-07-13 21:33:17 +0800492 }, {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200493 .name = "imx51-sdma",
494 .driver_data = (unsigned long)&sdma_imx51,
495 }, {
496 .name = "imx53-sdma",
497 .driver_data = (unsigned long)&sdma_imx53,
498 }, {
499 .name = "imx6q-sdma",
500 .driver_data = (unsigned long)&sdma_imx6q,
501 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800502 /* sentinel */
503 }
504};
505MODULE_DEVICE_TABLE(platform, sdma_devtypes);
506
Shawn Guo580975d2011-07-14 08:35:48 +0800507static const struct of_device_id sdma_dt_ids[] = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200508 { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
509 { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
510 { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
Sascha Hauer17bba722013-08-20 10:04:31 +0200511 { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200512 { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
Markus Pargmann63edea12014-02-16 20:10:55 +0100513 { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
Shawn Guo580975d2011-07-14 08:35:48 +0800514 { /* sentinel */ }
515};
516MODULE_DEVICE_TABLE(of, sdma_dt_ids);
517
Richard Zhao0bbc1412012-01-13 11:10:01 +0800518#define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */
519#define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */
520#define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000521#define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/
522
523static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
524{
Sascha Hauer17bba722013-08-20 10:04:31 +0200525 u32 chnenbl0 = sdma->drvdata->chnenbl0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000526 return chnenbl0 + event * 4;
527}
528
529static int sdma_config_ownership(struct sdma_channel *sdmac,
530 bool event_override, bool mcu_override, bool dsp_override)
531{
532 struct sdma_engine *sdma = sdmac->sdma;
533 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800534 unsigned long evt, mcu, dsp;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000535
536 if (event_override && mcu_override && dsp_override)
537 return -EINVAL;
538
Richard Zhaoc4b56852012-01-13 11:09:57 +0800539 evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
540 mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
541 dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000542
543 if (dsp_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800544 __clear_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000545 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800546 __set_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000547
548 if (event_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800549 __clear_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000550 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800551 __set_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000552
553 if (mcu_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800554 __clear_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000555 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800556 __set_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000557
Richard Zhaoc4b56852012-01-13 11:09:57 +0800558 writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
559 writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
560 writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000561
562 return 0;
563}
564
Richard Zhaob9a591662012-01-13 11:09:56 +0800565static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
566{
Richard Zhao0bbc1412012-01-13 11:10:01 +0800567 writel(BIT(channel), sdma->regs + SDMA_H_START);
Richard Zhaob9a591662012-01-13 11:09:56 +0800568}
569
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000570/*
Richard Zhao2ccaef02012-05-11 15:14:27 +0800571 * sdma_run_channel0 - run a channel and wait till it's done
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000572 */
Richard Zhao2ccaef02012-05-11 15:14:27 +0800573static int sdma_run_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000574{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000575 int ret;
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200576 u32 reg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000577
Richard Zhao2ccaef02012-05-11 15:14:27 +0800578 sdma_enable_channel(sdma, 0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000579
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200580 ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP,
581 reg, !(reg & 1), 1, 500);
582 if (ret)
Richard Zhao2ccaef02012-05-11 15:14:27 +0800583 dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000584
Robin Gong855832e2015-02-15 10:00:35 +0800585 /* Set bits of CONFIG register with dynamic context switching */
586 if (readl(sdma->regs + SDMA_H_CONFIG) == 0)
587 writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG);
588
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200589 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000590}
591
592static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
593 u32 address)
594{
595 struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
596 void *buf_virt;
597 dma_addr_t buf_phys;
598 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800599 unsigned long flags;
Sascha Hauer73eab972011-08-25 11:03:35 +0200600
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000601 buf_virt = dma_alloc_coherent(NULL,
602 size,
603 &buf_phys, GFP_KERNEL);
Sascha Hauer73eab972011-08-25 11:03:35 +0200604 if (!buf_virt) {
Richard Zhao2ccaef02012-05-11 15:14:27 +0800605 return -ENOMEM;
Sascha Hauer73eab972011-08-25 11:03:35 +0200606 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000607
Richard Zhao2ccaef02012-05-11 15:14:27 +0800608 spin_lock_irqsave(&sdma->channel_0_lock, flags);
609
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000610 bd0->mode.command = C0_SETPM;
611 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
612 bd0->mode.count = size / 2;
613 bd0->buffer_addr = buf_phys;
614 bd0->ext_buffer_addr = address;
615
616 memcpy(buf_virt, buf, size);
617
Richard Zhao2ccaef02012-05-11 15:14:27 +0800618 ret = sdma_run_channel0(sdma);
619
620 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000621
622 dma_free_coherent(NULL, size, buf_virt, buf_phys);
623
624 return ret;
625}
626
627static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
628{
629 struct sdma_engine *sdma = sdmac->sdma;
630 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800631 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000632 u32 chnenbl = chnenbl_ofs(sdma, event);
633
Richard Zhaoc4b56852012-01-13 11:09:57 +0800634 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800635 __set_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800636 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000637}
638
639static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
640{
641 struct sdma_engine *sdma = sdmac->sdma;
642 int channel = sdmac->channel;
643 u32 chnenbl = chnenbl_ofs(sdma, event);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800644 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000645
Richard Zhaoc4b56852012-01-13 11:09:57 +0800646 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800647 __clear_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800648 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000649}
650
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100651static void sdma_update_channel_loop(struct sdma_channel *sdmac)
652{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000653 struct sdma_buffer_descriptor *bd;
Nandor Han58818262016-08-08 15:38:26 +0300654 int error = 0;
655 enum dma_status old_status = sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000656
657 /*
658 * loop mode. Iterate over descriptors, re-setup them and
659 * call callback function.
660 */
661 while (1) {
662 bd = &sdmac->bd[sdmac->buf_tail];
663
664 if (bd->mode.status & BD_DONE)
665 break;
666
Nandor Han58818262016-08-08 15:38:26 +0300667 if (bd->mode.status & BD_RROR) {
668 bd->mode.status &= ~BD_RROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000669 sdmac->status = DMA_ERROR;
Nandor Han58818262016-08-08 15:38:26 +0300670 error = -EIO;
671 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000672
Nandor Han58818262016-08-08 15:38:26 +0300673 /*
674 * We use bd->mode.count to calculate the residue, since contains
675 * the number of bytes present in the current buffer descriptor.
676 */
677
678 sdmac->chn_real_count = bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000679 bd->mode.status |= BD_DONE;
Nandor Han58818262016-08-08 15:38:26 +0300680 bd->mode.count = sdmac->period_len;
Nandor Han15f30f52016-08-08 15:38:25 +0300681
682 /*
683 * The callback is called from the interrupt context in order
684 * to reduce latency and to avoid the risk of altering the
685 * SDMA transaction status by the time the client tasklet is
686 * executed.
687 */
688
689 if (sdmac->desc.callback)
690 sdmac->desc.callback(sdmac->desc.callback_param);
691
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000692 sdmac->buf_tail++;
693 sdmac->buf_tail %= sdmac->num_bd;
Nandor Han58818262016-08-08 15:38:26 +0300694
695 if (error)
696 sdmac->status = old_status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000697 }
698}
699
Nandor Han15f30f52016-08-08 15:38:25 +0300700static void mxc_sdma_handle_channel_normal(unsigned long data)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000701{
Nandor Han15f30f52016-08-08 15:38:25 +0300702 struct sdma_channel *sdmac = (struct sdma_channel *) data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000703 struct sdma_buffer_descriptor *bd;
704 int i, error = 0;
705
Huang Shijieab59a512011-12-02 10:16:25 +0800706 sdmac->chn_real_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000707 /*
708 * non loop mode. Iterate over all descriptors, collect
709 * errors and call callback function
710 */
711 for (i = 0; i < sdmac->num_bd; i++) {
712 bd = &sdmac->bd[i];
713
714 if (bd->mode.status & (BD_DONE | BD_RROR))
715 error = -EIO;
Huang Shijieab59a512011-12-02 10:16:25 +0800716 sdmac->chn_real_count += bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000717 }
718
719 if (error)
720 sdmac->status = DMA_ERROR;
721 else
Vinod Koul409bff62013-10-16 14:07:06 +0530722 sdmac->status = DMA_COMPLETE;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000723
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000724 dma_cookie_complete(&sdmac->desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000725 if (sdmac->desc.callback)
726 sdmac->desc.callback(sdmac->desc.callback_param);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000727}
728
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000729static irqreturn_t sdma_int_handler(int irq, void *dev_id)
730{
731 struct sdma_engine *sdma = dev_id;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800732 unsigned long stat;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000733
Richard Zhaoc4b56852012-01-13 11:09:57 +0800734 stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
735 writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200736 /* channel 0 is special and not handled here, see run_channel0() */
737 stat &= ~1;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000738
739 while (stat) {
740 int channel = fls(stat) - 1;
741 struct sdma_channel *sdmac = &sdma->channel[channel];
742
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100743 if (sdmac->flags & IMX_DMA_SG_LOOP)
744 sdma_update_channel_loop(sdmac);
Nandor Han15f30f52016-08-08 15:38:25 +0300745 else
746 tasklet_schedule(&sdmac->tasklet);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000747
Richard Zhao0bbc1412012-01-13 11:10:01 +0800748 __clear_bit(channel, &stat);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000749 }
750
751 return IRQ_HANDLED;
752}
753
754/*
755 * sets the pc of SDMA script according to the peripheral type
756 */
757static void sdma_get_pc(struct sdma_channel *sdmac,
758 enum sdma_peripheral_type peripheral_type)
759{
760 struct sdma_engine *sdma = sdmac->sdma;
761 int per_2_emi = 0, emi_2_per = 0;
762 /*
763 * These are needed once we start to support transfers between
764 * two peripherals or memory-to-memory transfers
765 */
Vinod Koul0d605ba2016-07-08 10:43:27 +0530766 int per_2_per = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000767
768 sdmac->pc_from_device = 0;
769 sdmac->pc_to_device = 0;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800770 sdmac->device_to_device = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000771
772 switch (peripheral_type) {
773 case IMX_DMATYPE_MEMORY:
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000774 break;
775 case IMX_DMATYPE_DSP:
776 emi_2_per = sdma->script_addrs->bp_2_ap_addr;
777 per_2_emi = sdma->script_addrs->ap_2_bp_addr;
778 break;
779 case IMX_DMATYPE_FIRI:
780 per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
781 emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
782 break;
783 case IMX_DMATYPE_UART:
784 per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
785 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
786 break;
787 case IMX_DMATYPE_UART_SP:
788 per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
789 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
790 break;
791 case IMX_DMATYPE_ATA:
792 per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
793 emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
794 break;
795 case IMX_DMATYPE_CSPI:
796 case IMX_DMATYPE_EXT:
797 case IMX_DMATYPE_SSI:
Nicolin Chen29aebfd2014-10-24 12:37:41 -0700798 case IMX_DMATYPE_SAI:
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000799 per_2_emi = sdma->script_addrs->app_2_mcu_addr;
800 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
801 break;
Nicolin Chen1a895572013-11-13 22:55:25 +0800802 case IMX_DMATYPE_SSI_DUAL:
803 per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
804 emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
805 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000806 case IMX_DMATYPE_SSI_SP:
807 case IMX_DMATYPE_MMC:
808 case IMX_DMATYPE_SDHC:
809 case IMX_DMATYPE_CSPI_SP:
810 case IMX_DMATYPE_ESAI:
811 case IMX_DMATYPE_MSHC_SP:
812 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
813 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
814 break;
815 case IMX_DMATYPE_ASRC:
816 per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
817 emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
818 per_2_per = sdma->script_addrs->per_2_per_addr;
819 break;
Nicolin Chenf892afb2014-06-16 11:31:05 +0800820 case IMX_DMATYPE_ASRC_SP:
821 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
822 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
823 per_2_per = sdma->script_addrs->per_2_per_addr;
824 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000825 case IMX_DMATYPE_MSHC:
826 per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
827 emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
828 break;
829 case IMX_DMATYPE_CCM:
830 per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
831 break;
832 case IMX_DMATYPE_SPDIF:
833 per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
834 emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
835 break;
836 case IMX_DMATYPE_IPU_MEMORY:
837 emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
838 break;
839 default:
840 break;
841 }
842
843 sdmac->pc_from_device = per_2_emi;
844 sdmac->pc_to_device = emi_2_per;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800845 sdmac->device_to_device = per_2_per;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000846}
847
848static int sdma_load_context(struct sdma_channel *sdmac)
849{
850 struct sdma_engine *sdma = sdmac->sdma;
851 int channel = sdmac->channel;
852 int load_address;
853 struct sdma_context_data *context = sdma->context;
854 struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
855 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800856 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000857
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800858 if (sdmac->direction == DMA_DEV_TO_MEM)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000859 load_address = sdmac->pc_from_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800860 else if (sdmac->direction == DMA_DEV_TO_DEV)
861 load_address = sdmac->device_to_device;
862 else
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000863 load_address = sdmac->pc_to_device;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000864
865 if (load_address < 0)
866 return load_address;
867
868 dev_dbg(sdma->dev, "load_address = %d\n", load_address);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800869 dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000870 dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
871 dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800872 dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
873 dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000874
Richard Zhao2ccaef02012-05-11 15:14:27 +0800875 spin_lock_irqsave(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200876
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000877 memset(context, 0, sizeof(*context));
878 context->channel_state.pc = load_address;
879
880 /* Send by context the event mask,base address for peripheral
881 * and watermark level
882 */
Richard Zhao0bbc1412012-01-13 11:10:01 +0800883 context->gReg[0] = sdmac->event_mask[1];
884 context->gReg[1] = sdmac->event_mask[0];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000885 context->gReg[2] = sdmac->per_addr;
886 context->gReg[6] = sdmac->shp_addr;
887 context->gReg[7] = sdmac->watermark_level;
888
889 bd0->mode.command = C0_SETDM;
890 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
891 bd0->mode.count = sizeof(*context) / 4;
892 bd0->buffer_addr = sdma->context_phys;
893 bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800894 ret = sdma_run_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000895
Richard Zhao2ccaef02012-05-11 15:14:27 +0800896 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200897
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000898 return ret;
899}
900
Maxime Ripard7b350ab2014-11-17 14:42:17 +0100901static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000902{
Maxime Ripard7b350ab2014-11-17 14:42:17 +0100903 return container_of(chan, struct sdma_channel, chan);
904}
905
906static int sdma_disable_channel(struct dma_chan *chan)
907{
908 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000909 struct sdma_engine *sdma = sdmac->sdma;
910 int channel = sdmac->channel;
911
Richard Zhao0bbc1412012-01-13 11:10:01 +0800912 writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000913 sdmac->status = DMA_ERROR;
Maxime Ripard7b350ab2014-11-17 14:42:17 +0100914
915 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000916}
917
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800918static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
919{
920 struct sdma_engine *sdma = sdmac->sdma;
921
922 int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
923 int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
924
925 set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
926 set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
927
928 if (sdmac->event_id0 > 31)
929 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
930
931 if (sdmac->event_id1 > 31)
932 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
933
934 /*
935 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
936 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
937 * r0(event_mask[1]) and r1(event_mask[0]).
938 */
939 if (lwml > hwml) {
940 sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
941 SDMA_WATERMARK_LEVEL_HWML);
942 sdmac->watermark_level |= hwml;
943 sdmac->watermark_level |= lwml << 16;
944 swap(sdmac->event_mask[0], sdmac->event_mask[1]);
945 }
946
947 if (sdmac->per_address2 >= sdma->spba_start_addr &&
948 sdmac->per_address2 <= sdma->spba_end_addr)
949 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
950
951 if (sdmac->per_address >= sdma->spba_start_addr &&
952 sdmac->per_address <= sdma->spba_end_addr)
953 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
954
955 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
956}
957
Maxime Ripard7b350ab2014-11-17 14:42:17 +0100958static int sdma_config_channel(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000959{
Maxime Ripard7b350ab2014-11-17 14:42:17 +0100960 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000961 int ret;
962
Maxime Ripard7b350ab2014-11-17 14:42:17 +0100963 sdma_disable_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000964
Richard Zhao0bbc1412012-01-13 11:10:01 +0800965 sdmac->event_mask[0] = 0;
966 sdmac->event_mask[1] = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000967 sdmac->shp_addr = 0;
968 sdmac->per_addr = 0;
969
970 if (sdmac->event_id0) {
Sascha Hauer17bba722013-08-20 10:04:31 +0200971 if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000972 return -EINVAL;
973 sdma_event_enable(sdmac, sdmac->event_id0);
974 }
975
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800976 if (sdmac->event_id1) {
977 if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
978 return -EINVAL;
979 sdma_event_enable(sdmac, sdmac->event_id1);
980 }
981
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000982 switch (sdmac->peripheral_type) {
983 case IMX_DMATYPE_DSP:
984 sdma_config_ownership(sdmac, false, true, true);
985 break;
986 case IMX_DMATYPE_MEMORY:
987 sdma_config_ownership(sdmac, false, true, false);
988 break;
989 default:
990 sdma_config_ownership(sdmac, true, true, false);
991 break;
992 }
993
994 sdma_get_pc(sdmac, sdmac->peripheral_type);
995
996 if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
997 (sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
998 /* Handle multiple event channels differently */
999 if (sdmac->event_id1) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001000 if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
1001 sdmac->peripheral_type == IMX_DMATYPE_ASRC)
1002 sdma_set_watermarklevel_for_p2p(sdmac);
1003 } else
Richard Zhao0bbc1412012-01-13 11:10:01 +08001004 __set_bit(sdmac->event_id0, sdmac->event_mask);
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001005
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001006 /* Address */
1007 sdmac->shp_addr = sdmac->per_address;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001008 sdmac->per_addr = sdmac->per_address2;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001009 } else {
1010 sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
1011 }
1012
1013 ret = sdma_load_context(sdmac);
1014
1015 return ret;
1016}
1017
1018static int sdma_set_channel_priority(struct sdma_channel *sdmac,
1019 unsigned int priority)
1020{
1021 struct sdma_engine *sdma = sdmac->sdma;
1022 int channel = sdmac->channel;
1023
1024 if (priority < MXC_SDMA_MIN_PRIORITY
1025 || priority > MXC_SDMA_MAX_PRIORITY) {
1026 return -EINVAL;
1027 }
1028
Richard Zhaoc4b56852012-01-13 11:09:57 +08001029 writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001030
1031 return 0;
1032}
1033
1034static int sdma_request_channel(struct sdma_channel *sdmac)
1035{
1036 struct sdma_engine *sdma = sdmac->sdma;
1037 int channel = sdmac->channel;
1038 int ret = -EBUSY;
1039
Joe Perches9f92d222014-06-15 13:37:35 -07001040 sdmac->bd = dma_zalloc_coherent(NULL, PAGE_SIZE, &sdmac->bd_phys,
1041 GFP_KERNEL);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001042 if (!sdmac->bd) {
1043 ret = -ENOMEM;
1044 goto out;
1045 }
1046
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001047 sdma->channel_control[channel].base_bd_ptr = sdmac->bd_phys;
1048 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1049
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001050 sdma_set_channel_priority(sdmac, MXC_SDMA_DEFAULT_PRIORITY);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001051 return 0;
1052out:
1053
1054 return ret;
1055}
1056
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001057static dma_cookie_t sdma_tx_submit(struct dma_async_tx_descriptor *tx)
1058{
Haitao Zhangf69f2e22012-01-01 11:30:06 +08001059 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001060 struct sdma_channel *sdmac = to_sdma_chan(tx->chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001061 dma_cookie_t cookie;
1062
Haitao Zhangf69f2e22012-01-01 11:30:06 +08001063 spin_lock_irqsave(&sdmac->lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001064
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00001065 cookie = dma_cookie_assign(tx);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001066
Haitao Zhangf69f2e22012-01-01 11:30:06 +08001067 spin_unlock_irqrestore(&sdmac->lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001068
1069 return cookie;
1070}
1071
1072static int sdma_alloc_chan_resources(struct dma_chan *chan)
1073{
1074 struct sdma_channel *sdmac = to_sdma_chan(chan);
1075 struct imx_dma_data *data = chan->private;
1076 int prio, ret;
1077
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001078 if (!data)
1079 return -EINVAL;
1080
1081 switch (data->priority) {
1082 case DMA_PRIO_HIGH:
1083 prio = 3;
1084 break;
1085 case DMA_PRIO_MEDIUM:
1086 prio = 2;
1087 break;
1088 case DMA_PRIO_LOW:
1089 default:
1090 prio = 1;
1091 break;
1092 }
1093
1094 sdmac->peripheral_type = data->peripheral_type;
1095 sdmac->event_id0 = data->dma_request;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001096 sdmac->event_id1 = data->dma_request2;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001097
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001098 ret = clk_enable(sdmac->sdma->clk_ipg);
1099 if (ret)
1100 return ret;
1101 ret = clk_enable(sdmac->sdma->clk_ahb);
1102 if (ret)
1103 goto disable_clk_ipg;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001104
Richard Zhao3bb5e7c2012-01-13 11:09:58 +08001105 ret = sdma_request_channel(sdmac);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001106 if (ret)
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001107 goto disable_clk_ahb;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001108
Richard Zhao3bb5e7c2012-01-13 11:09:58 +08001109 ret = sdma_set_channel_priority(sdmac, prio);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001110 if (ret)
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001111 goto disable_clk_ahb;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001112
1113 dma_async_tx_descriptor_init(&sdmac->desc, chan);
1114 sdmac->desc.tx_submit = sdma_tx_submit;
1115 /* txd.flags will be overwritten in prep funcs */
1116 sdmac->desc.flags = DMA_CTRL_ACK;
1117
1118 return 0;
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001119
1120disable_clk_ahb:
1121 clk_disable(sdmac->sdma->clk_ahb);
1122disable_clk_ipg:
1123 clk_disable(sdmac->sdma->clk_ipg);
1124 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001125}
1126
1127static void sdma_free_chan_resources(struct dma_chan *chan)
1128{
1129 struct sdma_channel *sdmac = to_sdma_chan(chan);
1130 struct sdma_engine *sdma = sdmac->sdma;
1131
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001132 sdma_disable_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001133
1134 if (sdmac->event_id0)
1135 sdma_event_disable(sdmac, sdmac->event_id0);
1136 if (sdmac->event_id1)
1137 sdma_event_disable(sdmac, sdmac->event_id1);
1138
1139 sdmac->event_id0 = 0;
1140 sdmac->event_id1 = 0;
1141
1142 sdma_set_channel_priority(sdmac, 0);
1143
1144 dma_free_coherent(NULL, PAGE_SIZE, sdmac->bd, sdmac->bd_phys);
1145
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001146 clk_disable(sdma->clk_ipg);
1147 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001148}
1149
1150static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
1151 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301152 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001153 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001154{
1155 struct sdma_channel *sdmac = to_sdma_chan(chan);
1156 struct sdma_engine *sdma = sdmac->sdma;
1157 int ret, i, count;
Sascha Hauer23889c62011-01-31 10:56:58 +01001158 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001159 struct scatterlist *sg;
1160
1161 if (sdmac->status == DMA_IN_PROGRESS)
1162 return NULL;
1163 sdmac->status = DMA_IN_PROGRESS;
1164
1165 sdmac->flags = 0;
1166
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001167 sdmac->buf_tail = 0;
1168
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001169 dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
1170 sg_len, channel);
1171
1172 sdmac->direction = direction;
1173 ret = sdma_load_context(sdmac);
1174 if (ret)
1175 goto err_out;
1176
1177 if (sg_len > NUM_BD) {
1178 dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
1179 channel, sg_len, NUM_BD);
1180 ret = -EINVAL;
1181 goto err_out;
1182 }
1183
Huang Shijieab59a512011-12-02 10:16:25 +08001184 sdmac->chn_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001185 for_each_sg(sgl, sg, sg_len, i) {
1186 struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
1187 int param;
1188
Anatolij Gustschind2f5c272010-11-22 18:35:18 +01001189 bd->buffer_addr = sg->dma_address;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001190
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001191 count = sg_dma_len(sg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001192
1193 if (count > 0xffff) {
1194 dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
1195 channel, count, 0xffff);
1196 ret = -EINVAL;
1197 goto err_out;
1198 }
1199
1200 bd->mode.count = count;
Huang Shijieab59a512011-12-02 10:16:25 +08001201 sdmac->chn_count += count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001202
1203 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) {
1204 ret = -EINVAL;
1205 goto err_out;
1206 }
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001207
1208 switch (sdmac->word_size) {
1209 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001210 bd->mode.command = 0;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001211 if (count & 3 || sg->dma_address & 3)
1212 return NULL;
1213 break;
1214 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1215 bd->mode.command = 2;
1216 if (count & 1 || sg->dma_address & 1)
1217 return NULL;
1218 break;
1219 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1220 bd->mode.command = 1;
1221 break;
1222 default:
1223 return NULL;
1224 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001225
1226 param = BD_DONE | BD_EXTD | BD_CONT;
1227
Shawn Guo341b9412011-01-20 05:50:39 +08001228 if (i + 1 == sg_len) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001229 param |= BD_INTR;
Shawn Guo341b9412011-01-20 05:50:39 +08001230 param |= BD_LAST;
1231 param &= ~BD_CONT;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001232 }
1233
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001234 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1235 i, count, (u64)sg->dma_address,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001236 param & BD_WRAP ? "wrap" : "",
1237 param & BD_INTR ? " intr" : "");
1238
1239 bd->mode.status = param;
1240 }
1241
1242 sdmac->num_bd = sg_len;
1243 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1244
1245 return &sdmac->desc;
1246err_out:
Shawn Guo4b2ce9d2011-01-20 05:50:36 +08001247 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001248 return NULL;
1249}
1250
1251static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1252 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001253 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02001254 unsigned long flags)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001255{
1256 struct sdma_channel *sdmac = to_sdma_chan(chan);
1257 struct sdma_engine *sdma = sdmac->sdma;
1258 int num_periods = buf_len / period_len;
Sascha Hauer23889c62011-01-31 10:56:58 +01001259 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001260 int ret, i = 0, buf = 0;
1261
1262 dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1263
1264 if (sdmac->status == DMA_IN_PROGRESS)
1265 return NULL;
1266
1267 sdmac->status = DMA_IN_PROGRESS;
1268
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001269 sdmac->buf_tail = 0;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001270 sdmac->period_len = period_len;
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001271
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001272 sdmac->flags |= IMX_DMA_SG_LOOP;
1273 sdmac->direction = direction;
1274 ret = sdma_load_context(sdmac);
1275 if (ret)
1276 goto err_out;
1277
1278 if (num_periods > NUM_BD) {
1279 dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
1280 channel, num_periods, NUM_BD);
1281 goto err_out;
1282 }
1283
1284 if (period_len > 0xffff) {
1285 dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %d > %d\n",
1286 channel, period_len, 0xffff);
1287 goto err_out;
1288 }
1289
1290 while (buf < buf_len) {
1291 struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
1292 int param;
1293
1294 bd->buffer_addr = dma_addr;
1295
1296 bd->mode.count = period_len;
1297
1298 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
1299 goto err_out;
1300 if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1301 bd->mode.command = 0;
1302 else
1303 bd->mode.command = sdmac->word_size;
1304
1305 param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1306 if (i + 1 == num_periods)
1307 param |= BD_WRAP;
1308
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001309 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1310 i, period_len, (u64)dma_addr,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001311 param & BD_WRAP ? "wrap" : "",
1312 param & BD_INTR ? " intr" : "");
1313
1314 bd->mode.status = param;
1315
1316 dma_addr += period_len;
1317 buf += period_len;
1318
1319 i++;
1320 }
1321
1322 sdmac->num_bd = num_periods;
1323 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1324
1325 return &sdmac->desc;
1326err_out:
1327 sdmac->status = DMA_ERROR;
1328 return NULL;
1329}
1330
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001331static int sdma_config(struct dma_chan *chan,
1332 struct dma_slave_config *dmaengine_cfg)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001333{
1334 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001335
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001336 if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
1337 sdmac->per_address = dmaengine_cfg->src_addr;
1338 sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1339 dmaengine_cfg->src_addr_width;
1340 sdmac->word_size = dmaengine_cfg->src_addr_width;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001341 } else if (dmaengine_cfg->direction == DMA_DEV_TO_DEV) {
1342 sdmac->per_address2 = dmaengine_cfg->src_addr;
1343 sdmac->per_address = dmaengine_cfg->dst_addr;
1344 sdmac->watermark_level = dmaengine_cfg->src_maxburst &
1345 SDMA_WATERMARK_LEVEL_LWML;
1346 sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
1347 SDMA_WATERMARK_LEVEL_HWML;
1348 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001349 } else {
1350 sdmac->per_address = dmaengine_cfg->dst_addr;
1351 sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1352 dmaengine_cfg->dst_addr_width;
1353 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001354 }
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001355 sdmac->direction = dmaengine_cfg->direction;
1356 return sdma_config_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001357}
1358
1359static enum dma_status sdma_tx_status(struct dma_chan *chan,
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001360 dma_cookie_t cookie,
1361 struct dma_tx_state *txstate)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001362{
1363 struct sdma_channel *sdmac = to_sdma_chan(chan);
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001364 u32 residue;
1365
1366 if (sdmac->flags & IMX_DMA_SG_LOOP)
Nandor Han58818262016-08-08 15:38:26 +03001367 residue = (sdmac->num_bd - sdmac->buf_tail) *
1368 sdmac->period_len - sdmac->chn_real_count;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001369 else
1370 residue = sdmac->chn_count - sdmac->chn_real_count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001371
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001372 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001373 residue);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001374
Shawn Guo8a965912011-01-20 05:50:37 +08001375 return sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001376}
1377
1378static void sdma_issue_pending(struct dma_chan *chan)
1379{
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001380 struct sdma_channel *sdmac = to_sdma_chan(chan);
1381 struct sdma_engine *sdma = sdmac->sdma;
1382
1383 if (sdmac->status == DMA_IN_PROGRESS)
1384 sdma_enable_channel(sdma, sdmac->channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001385}
1386
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001387#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34
Nicolin Chencd72b842013-11-13 22:55:24 +08001388#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38
Fabio Estevama5724602015-03-11 12:30:58 -03001389#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001390
1391static void sdma_add_scripts(struct sdma_engine *sdma,
1392 const struct sdma_script_start_addrs *addr)
1393{
1394 s32 *addr_arr = (u32 *)addr;
1395 s32 *saddr_arr = (u32 *)sdma->script_addrs;
1396 int i;
1397
Nicolin Chen70dabaed2014-01-08 16:45:56 +08001398 /* use the default firmware in ROM if missing external firmware */
1399 if (!sdma->script_number)
1400 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1401
Nicolin Chencd72b842013-11-13 22:55:24 +08001402 for (i = 0; i < sdma->script_number; i++)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001403 if (addr_arr[i] > 0)
1404 saddr_arr[i] = addr_arr[i];
1405}
1406
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001407static void sdma_load_firmware(const struct firmware *fw, void *context)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001408{
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001409 struct sdma_engine *sdma = context;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001410 const struct sdma_firmware_header *header;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001411 const struct sdma_script_start_addrs *addr;
1412 unsigned short *ram_code;
1413
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001414 if (!fw) {
Sascha Hauer0f927a12014-11-12 20:04:29 -02001415 dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
1416 /* In this case we just use the ROM firmware. */
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001417 return;
1418 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001419
1420 if (fw->size < sizeof(*header))
1421 goto err_firmware;
1422
1423 header = (struct sdma_firmware_header *)fw->data;
1424
1425 if (header->magic != SDMA_FIRMWARE_MAGIC)
1426 goto err_firmware;
1427 if (header->ram_code_start + header->ram_code_size > fw->size)
1428 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001429 switch (header->version_major) {
Asaf Vertz681d15e2014-12-10 10:00:36 +02001430 case 1:
1431 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1432 break;
1433 case 2:
1434 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1435 break;
Fabio Estevama5724602015-03-11 12:30:58 -03001436 case 3:
1437 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1438 break;
Asaf Vertz681d15e2014-12-10 10:00:36 +02001439 default:
1440 dev_err(sdma->dev, "unknown firmware version\n");
1441 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001442 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001443
1444 addr = (void *)header + header->script_addrs_start;
1445 ram_code = (void *)header + header->ram_code_start;
1446
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001447 clk_enable(sdma->clk_ipg);
1448 clk_enable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001449 /* download the RAM image for SDMA */
1450 sdma_load_script(sdma, ram_code,
1451 header->ram_code_size,
Sascha Hauer6866fd32011-01-12 11:18:14 +01001452 addr->ram_code_start_addr);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001453 clk_disable(sdma->clk_ipg);
1454 clk_disable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001455
1456 sdma_add_scripts(sdma, addr);
1457
1458 dev_info(sdma->dev, "loaded firmware %d.%d\n",
1459 header->version_major,
1460 header->version_minor);
1461
1462err_firmware:
1463 release_firmware(fw);
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001464}
1465
Zidan Wangd078cd12015-07-23 11:40:49 +08001466#define EVENT_REMAP_CELLS 3
1467
Jason Liu29f493d2015-11-11 17:20:49 +08001468static int sdma_event_remap(struct sdma_engine *sdma)
Zidan Wangd078cd12015-07-23 11:40:49 +08001469{
1470 struct device_node *np = sdma->dev->of_node;
1471 struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0);
1472 struct property *event_remap;
1473 struct regmap *gpr;
1474 char propname[] = "fsl,sdma-event-remap";
1475 u32 reg, val, shift, num_map, i;
1476 int ret = 0;
1477
1478 if (IS_ERR(np) || IS_ERR(gpr_np))
1479 goto out;
1480
1481 event_remap = of_find_property(np, propname, NULL);
1482 num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0;
1483 if (!num_map) {
Fabio Estevamce078af2015-10-03 19:37:58 -03001484 dev_dbg(sdma->dev, "no event needs to be remapped\n");
Zidan Wangd078cd12015-07-23 11:40:49 +08001485 goto out;
1486 } else if (num_map % EVENT_REMAP_CELLS) {
1487 dev_err(sdma->dev, "the property %s must modulo %d\n",
1488 propname, EVENT_REMAP_CELLS);
1489 ret = -EINVAL;
1490 goto out;
1491 }
1492
1493 gpr = syscon_node_to_regmap(gpr_np);
1494 if (IS_ERR(gpr)) {
1495 dev_err(sdma->dev, "failed to get gpr regmap\n");
1496 ret = PTR_ERR(gpr);
1497 goto out;
1498 }
1499
1500 for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) {
1501 ret = of_property_read_u32_index(np, propname, i, &reg);
1502 if (ret) {
1503 dev_err(sdma->dev, "failed to read property %s index %d\n",
1504 propname, i);
1505 goto out;
1506 }
1507
1508 ret = of_property_read_u32_index(np, propname, i + 1, &shift);
1509 if (ret) {
1510 dev_err(sdma->dev, "failed to read property %s index %d\n",
1511 propname, i + 1);
1512 goto out;
1513 }
1514
1515 ret = of_property_read_u32_index(np, propname, i + 2, &val);
1516 if (ret) {
1517 dev_err(sdma->dev, "failed to read property %s index %d\n",
1518 propname, i + 2);
1519 goto out;
1520 }
1521
1522 regmap_update_bits(gpr, reg, BIT(shift), val << shift);
1523 }
1524
1525out:
1526 if (!IS_ERR(gpr_np))
1527 of_node_put(gpr_np);
1528
1529 return ret;
1530}
1531
Arnd Bergmannfe6cf282014-09-26 23:24:00 +02001532static int sdma_get_firmware(struct sdma_engine *sdma,
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001533 const char *fw_name)
1534{
1535 int ret;
1536
1537 ret = request_firmware_nowait(THIS_MODULE,
1538 FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1539 GFP_KERNEL, sdma, sdma_load_firmware);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001540
1541 return ret;
1542}
1543
Jingoo Han19bfc772014-11-06 10:10:09 +09001544static int sdma_init(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001545{
1546 int i, ret;
1547 dma_addr_t ccb_phys;
1548
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001549 ret = clk_enable(sdma->clk_ipg);
1550 if (ret)
1551 return ret;
1552 ret = clk_enable(sdma->clk_ahb);
1553 if (ret)
1554 goto disable_clk_ipg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001555
1556 /* Be sure SDMA has not started yet */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001557 writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001558
1559 sdma->channel_control = dma_alloc_coherent(NULL,
1560 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1561 sizeof(struct sdma_context_data),
1562 &ccb_phys, GFP_KERNEL);
1563
1564 if (!sdma->channel_control) {
1565 ret = -ENOMEM;
1566 goto err_dma_alloc;
1567 }
1568
1569 sdma->context = (void *)sdma->channel_control +
1570 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1571 sdma->context_phys = ccb_phys +
1572 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1573
1574 /* Zero-out the CCB structures array just allocated */
1575 memset(sdma->channel_control, 0,
1576 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control));
1577
1578 /* disable all channels */
Sascha Hauer17bba722013-08-20 10:04:31 +02001579 for (i = 0; i < sdma->drvdata->num_events; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001580 writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001581
1582 /* All channels have priority 0 */
1583 for (i = 0; i < MAX_DMA_CHANNELS; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001584 writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001585
1586 ret = sdma_request_channel(&sdma->channel[0]);
1587 if (ret)
1588 goto err_dma_alloc;
1589
1590 sdma_config_ownership(&sdma->channel[0], false, true, false);
1591
1592 /* Set Command Channel (Channel Zero) */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001593 writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001594
1595 /* Set bits of CONFIG register but with static context switching */
1596 /* FIXME: Check whether to set ACR bit depending on clock ratios */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001597 writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001598
Richard Zhaoc4b56852012-01-13 11:09:57 +08001599 writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001600
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001601 /* Initializes channel's priorities */
1602 sdma_set_channel_priority(&sdma->channel[0], 7);
1603
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001604 clk_disable(sdma->clk_ipg);
1605 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001606
1607 return 0;
1608
1609err_dma_alloc:
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001610 clk_disable(sdma->clk_ahb);
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001611disable_clk_ipg:
1612 clk_disable(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001613 dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1614 return ret;
1615}
1616
Shawn Guo9479e172013-05-30 22:23:32 +08001617static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1618{
Nicolin Chen0b351862014-06-16 11:32:29 +08001619 struct sdma_channel *sdmac = to_sdma_chan(chan);
Shawn Guo9479e172013-05-30 22:23:32 +08001620 struct imx_dma_data *data = fn_param;
1621
1622 if (!imx_dma_is_general_purpose(chan))
1623 return false;
1624
Nicolin Chen0b351862014-06-16 11:32:29 +08001625 sdmac->data = *data;
1626 chan->private = &sdmac->data;
Shawn Guo9479e172013-05-30 22:23:32 +08001627
1628 return true;
1629}
1630
1631static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1632 struct of_dma *ofdma)
1633{
1634 struct sdma_engine *sdma = ofdma->of_dma_data;
1635 dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1636 struct imx_dma_data data;
1637
1638 if (dma_spec->args_count != 3)
1639 return NULL;
1640
1641 data.dma_request = dma_spec->args[0];
1642 data.peripheral_type = dma_spec->args[1];
1643 data.priority = dma_spec->args[2];
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001644 /*
1645 * init dma_request2 to zero, which is not used by the dts.
1646 * For P2P, dma_request2 is init from dma_request_channel(),
1647 * chan->private will point to the imx_dma_data, and in
1648 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
1649 * be set to sdmac->event_id1.
1650 */
1651 data.dma_request2 = 0;
Shawn Guo9479e172013-05-30 22:23:32 +08001652
1653 return dma_request_channel(mask, sdma_filter_fn, &data);
1654}
1655
Mark Browne34b7312014-08-27 11:55:53 +01001656static int sdma_probe(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001657{
Shawn Guo580975d2011-07-14 08:35:48 +08001658 const struct of_device_id *of_id =
1659 of_match_device(sdma_dt_ids, &pdev->dev);
1660 struct device_node *np = pdev->dev.of_node;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001661 struct device_node *spba_bus;
Shawn Guo580975d2011-07-14 08:35:48 +08001662 const char *fw_name;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001663 int ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001664 int irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001665 struct resource *iores;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001666 struct resource spba_res;
Jingoo Hand4adcc02013-07-30 17:09:11 +09001667 struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001668 int i;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001669 struct sdma_engine *sdma;
Sascha Hauer36e2f212011-08-25 11:03:36 +02001670 s32 *saddr_arr;
Sascha Hauer17bba722013-08-20 10:04:31 +02001671 const struct sdma_driver_data *drvdata = NULL;
1672
1673 if (of_id)
1674 drvdata = of_id->data;
1675 else if (pdev->id_entry)
1676 drvdata = (void *)pdev->id_entry->driver_data;
1677
1678 if (!drvdata) {
1679 dev_err(&pdev->dev, "unable to find driver data\n");
1680 return -EINVAL;
1681 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001682
Philippe Retornaz42536b92013-10-14 09:45:17 +01001683 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1684 if (ret)
1685 return ret;
1686
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001687 sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001688 if (!sdma)
1689 return -ENOMEM;
1690
Richard Zhao2ccaef02012-05-11 15:14:27 +08001691 spin_lock_init(&sdma->channel_0_lock);
Sascha Hauer73eab972011-08-25 11:03:35 +02001692
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001693 sdma->dev = &pdev->dev;
Sascha Hauer17bba722013-08-20 10:04:31 +02001694 sdma->drvdata = drvdata;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001695
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001696 irq = platform_get_irq(pdev, 0);
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001697 if (irq < 0)
Fabio Estevam63c72e02014-12-29 15:20:53 -02001698 return irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001699
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001700 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1701 sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
1702 if (IS_ERR(sdma->regs))
1703 return PTR_ERR(sdma->regs);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001704
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001705 sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001706 if (IS_ERR(sdma->clk_ipg))
1707 return PTR_ERR(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001708
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001709 sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001710 if (IS_ERR(sdma->clk_ahb))
1711 return PTR_ERR(sdma->clk_ahb);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001712
1713 clk_prepare(sdma->clk_ipg);
1714 clk_prepare(sdma->clk_ahb);
1715
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001716 ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
1717 sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001718 if (ret)
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001719 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001720
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05301721 sdma->irq = irq;
1722
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001723 sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001724 if (!sdma->script_addrs)
1725 return -ENOMEM;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001726
Sascha Hauer36e2f212011-08-25 11:03:36 +02001727 /* initially no scripts available */
1728 saddr_arr = (s32 *)sdma->script_addrs;
1729 for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
1730 saddr_arr[i] = -EINVAL;
1731
Sascha Hauer7214a8b2011-01-31 10:21:35 +01001732 dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
1733 dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
1734
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001735 INIT_LIST_HEAD(&sdma->dma_device.channels);
1736 /* Initialize channel parameters */
1737 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
1738 struct sdma_channel *sdmac = &sdma->channel[i];
1739
1740 sdmac->sdma = sdma;
1741 spin_lock_init(&sdmac->lock);
1742
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001743 sdmac->chan.device = &sdma->dma_device;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001744 dma_cookie_init(&sdmac->chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001745 sdmac->channel = i;
1746
Nandor Han15f30f52016-08-08 15:38:25 +03001747 tasklet_init(&sdmac->tasklet, mxc_sdma_handle_channel_normal,
Huang Shijieabd9ccc2012-04-28 18:15:42 +08001748 (unsigned long) sdmac);
Sascha Hauer23889c62011-01-31 10:56:58 +01001749 /*
1750 * Add the channel to the DMAC list. Do not add channel 0 though
1751 * because we need it internally in the SDMA driver. This also means
1752 * that channel 0 in dmaengine counting matches sdma channel 1.
1753 */
1754 if (i)
1755 list_add_tail(&sdmac->chan.device_node,
1756 &sdma->dma_device.channels);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001757 }
1758
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001759 ret = sdma_init(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001760 if (ret)
1761 goto err_init;
1762
Zidan Wangd078cd12015-07-23 11:40:49 +08001763 ret = sdma_event_remap(sdma);
1764 if (ret)
1765 goto err_init;
1766
Sascha Hauerdcfec3c2013-08-20 10:04:32 +02001767 if (sdma->drvdata->script_addrs)
1768 sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
Shawn Guo580975d2011-07-14 08:35:48 +08001769 if (pdata && pdata->script_addrs)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001770 sdma_add_scripts(sdma, pdata->script_addrs);
1771
Shawn Guo580975d2011-07-14 08:35:48 +08001772 if (pdata) {
Fabio Estevam6d0d7e22012-02-29 11:20:38 -03001773 ret = sdma_get_firmware(sdma, pdata->fw_name);
1774 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001775 dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
Shawn Guo580975d2011-07-14 08:35:48 +08001776 } else {
1777 /*
1778 * Because that device tree does not encode ROM script address,
1779 * the RAM script in firmware is mandatory for device tree
1780 * probe, otherwise it fails.
1781 */
1782 ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
1783 &fw_name);
Fabio Estevam6602b0d2012-02-29 11:20:37 -03001784 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001785 dev_warn(&pdev->dev, "failed to get firmware name\n");
Fabio Estevam6602b0d2012-02-29 11:20:37 -03001786 else {
1787 ret = sdma_get_firmware(sdma, fw_name);
1788 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001789 dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
Shawn Guo580975d2011-07-14 08:35:48 +08001790 }
1791 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001792
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001793 sdma->dma_device.dev = &pdev->dev;
1794
1795 sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
1796 sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
1797 sdma->dma_device.device_tx_status = sdma_tx_status;
1798 sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
1799 sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001800 sdma->dma_device.device_config = sdma_config;
1801 sdma->dma_device.device_terminate_all = sdma_disable_channel;
Fabio Estevam1e4a4f52014-12-29 15:20:51 -02001802 sdma->dma_device.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
1803 sdma->dma_device.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
1804 sdma->dma_device.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1805 sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001806 sdma->dma_device.device_issue_pending = sdma_issue_pending;
Sascha Hauerb9b3f822011-01-12 12:12:31 +01001807 sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
1808 dma_set_max_seg_size(sdma->dma_device.dev, 65535);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001809
Vignesh Raman23e11812014-08-05 18:39:41 +05301810 platform_set_drvdata(pdev, sdma);
1811
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001812 ret = dma_async_device_register(&sdma->dma_device);
1813 if (ret) {
1814 dev_err(&pdev->dev, "unable to register\n");
1815 goto err_init;
1816 }
1817
Shawn Guo9479e172013-05-30 22:23:32 +08001818 if (np) {
1819 ret = of_dma_controller_register(np, sdma_xlate, sdma);
1820 if (ret) {
1821 dev_err(&pdev->dev, "failed to register controller\n");
1822 goto err_register;
1823 }
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001824
1825 spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
1826 ret = of_address_to_resource(spba_bus, 0, &spba_res);
1827 if (!ret) {
1828 sdma->spba_start_addr = spba_res.start;
1829 sdma->spba_end_addr = spba_res.end;
1830 }
1831 of_node_put(spba_bus);
Shawn Guo9479e172013-05-30 22:23:32 +08001832 }
1833
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001834 return 0;
1835
Shawn Guo9479e172013-05-30 22:23:32 +08001836err_register:
1837 dma_async_device_unregister(&sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001838err_init:
1839 kfree(sdma->script_addrs);
Shawn Guo939fd4f2011-01-19 19:13:06 +08001840 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001841}
1842
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001843static int sdma_remove(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001844{
Vignesh Raman23e11812014-08-05 18:39:41 +05301845 struct sdma_engine *sdma = platform_get_drvdata(pdev);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05301846 int i;
Vignesh Raman23e11812014-08-05 18:39:41 +05301847
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05301848 devm_free_irq(&pdev->dev, sdma->irq, sdma);
Vignesh Raman23e11812014-08-05 18:39:41 +05301849 dma_async_device_unregister(&sdma->dma_device);
1850 kfree(sdma->script_addrs);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05301851 /* Kill the tasklet */
1852 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
1853 struct sdma_channel *sdmac = &sdma->channel[i];
1854
1855 tasklet_kill(&sdmac->tasklet);
1856 }
Vignesh Raman23e11812014-08-05 18:39:41 +05301857
1858 platform_set_drvdata(pdev, NULL);
Vignesh Raman23e11812014-08-05 18:39:41 +05301859 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001860}
1861
1862static struct platform_driver sdma_driver = {
1863 .driver = {
1864 .name = "imx-sdma",
Shawn Guo580975d2011-07-14 08:35:48 +08001865 .of_match_table = sdma_dt_ids,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001866 },
Shawn Guo62550cd2011-07-13 21:33:17 +08001867 .id_table = sdma_devtypes,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001868 .remove = sdma_remove,
Vignesh Raman23e11812014-08-05 18:39:41 +05301869 .probe = sdma_probe,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001870};
1871
Vignesh Raman23e11812014-08-05 18:39:41 +05301872module_platform_driver(sdma_driver);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001873
1874MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
1875MODULE_DESCRIPTION("i.MX SDMA driver");
1876MODULE_LICENSE("GPL");