blob: 19155bb8483502dc4505c2d08e55dea8228b007b [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
Florian Vaussard98ef79572013-05-31 14:32:55 +020014#include "skeleton.dtsi"
R Sricharan6b5de092012-05-10 19:46:00 +053015
16/ {
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017 #address-cells = <1>;
18 #size-cells = <1>;
19
R Sricharan6b5de092012-05-10 19:46:00 +053020 compatible = "ti,omap5";
21 interrupt-parent = <&gic>;
22
23 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050024 i2c0 = &i2c1;
25 i2c1 = &i2c2;
26 i2c2 = &i2c3;
27 i2c3 = &i2c4;
28 i2c4 = &i2c5;
R Sricharan6b5de092012-05-10 19:46:00 +053029 serial0 = &uart1;
30 serial1 = &uart2;
31 serial2 = &uart3;
32 serial3 = &uart4;
33 serial4 = &uart5;
34 serial5 = &uart6;
35 };
36
37 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 #address-cells = <1>;
39 #size-cells = <0>;
40
Nishanth Menonb8981d72013-10-16 10:39:04 -050041 cpu0: cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053043 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x0>;
J Keerthy6c248942013-10-16 10:39:06 -050045
46 operating-points = <
47 /* kHz uV */
48 500000 880000
49 1000000 1060000
50 1500000 1250000
51 >;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060052
53 clocks = <&dpll_mpu_ck>;
54 clock-names = "cpu";
55
56 clock-latency = <300000>; /* From omap-cpufreq driver */
57
Eduardo Valentin2cd29f62013-08-16 11:30:47 -040058 /* cooling options */
59 cooling-min-level = <0>;
60 cooling-max-level = <2>;
61 #cooling-cells = <2>; /* min followed by max */
R Sricharan6b5de092012-05-10 19:46:00 +053062 };
63 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010064 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053065 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010066 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053067 };
68 };
69
Eduardo Valentin1b761fc2013-08-16 12:01:02 -040070 thermal-zones {
71 #include "omap4-cpu-thermal.dtsi"
72 #include "omap5-gpu-thermal.dtsi"
73 #include "omap5-core-thermal.dtsi"
74 };
75
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053076 timer {
77 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020078 /* PPI secure/nonsecure IRQ */
79 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
80 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
81 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
82 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053083 };
84
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053085 gic: interrupt-controller@48211000 {
86 compatible = "arm,cortex-a15-gic";
87 interrupt-controller;
88 #interrupt-cells = <3>;
89 reg = <0x48211000 0x1000>,
Santosh Shilimkar0129c162013-02-19 17:29:24 +053090 <0x48212000 0x1000>,
91 <0x48214000 0x2000>,
92 <0x48216000 0x2000>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053093 };
94
R Sricharan6b5de092012-05-10 19:46:00 +053095 /*
96 * The soc node represents the soc top level view. It is uses for IPs
97 * that are not memory mapped in the MPU view or for the MPU itself.
98 */
99 soc {
100 compatible = "ti,omap-infra";
101 mpu {
102 compatible = "ti,omap5-mpu";
103 ti,hwmods = "mpu";
104 };
105 };
106
107 /*
108 * XXX: Use a flat representation of the OMAP3 interconnect.
109 * The real OMAP interconnect network is quite complex.
110 * Since that will not bring real advantage to represent that in DT for
111 * the moment, just use a fake OCP bus entry to represent the whole bus
112 * hierarchy.
113 */
114 ocp {
115 compatible = "ti,omap4-l3-noc", "simple-bus";
116 #address-cells = <1>;
117 #size-cells = <1>;
118 ranges;
119 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530120 reg = <0x44000000 0x2000>,
121 <0x44800000 0x3000>,
122 <0x45000000 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200123 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
124 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530125
Tero Kristo85dc74e2013-07-18 17:09:29 +0300126 prm: prm@4ae06000 {
127 compatible = "ti,omap5-prm";
128 reg = <0x4ae06000 0x3000>;
129
130 prm_clocks: clocks {
131 #address-cells = <1>;
132 #size-cells = <0>;
133 };
134
135 prm_clockdomains: clockdomains {
136 };
137 };
138
139 cm_core_aon: cm_core_aon@4a004000 {
140 compatible = "ti,omap5-cm-core-aon";
141 reg = <0x4a004000 0x2000>;
142
143 cm_core_aon_clocks: clocks {
144 #address-cells = <1>;
145 #size-cells = <0>;
146 };
147
148 cm_core_aon_clockdomains: clockdomains {
149 };
150 };
151
152 scrm: scrm@4ae0a000 {
153 compatible = "ti,omap5-scrm";
154 reg = <0x4ae0a000 0x2000>;
155
156 scrm_clocks: clocks {
157 #address-cells = <1>;
158 #size-cells = <0>;
159 };
160
161 scrm_clockdomains: clockdomains {
162 };
163 };
164
165 cm_core: cm_core@4a008000 {
166 compatible = "ti,omap5-cm-core";
167 reg = <0x4a008000 0x3000>;
168
169 cm_core_clocks: clocks {
170 #address-cells = <1>;
171 #size-cells = <0>;
172 };
173
174 cm_core_clockdomains: clockdomains {
175 };
176 };
177
Jon Hunter3b3132f2012-11-01 09:12:23 -0500178 counter32k: counter@4ae04000 {
179 compatible = "ti,omap-counter32k";
180 reg = <0x4ae04000 0x40>;
181 ti,hwmods = "counter_32k";
182 };
183
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300184 omap5_pmx_core: pinmux@4a002840 {
185 compatible = "ti,omap4-padconf", "pinctrl-single";
186 reg = <0x4a002840 0x01b6>;
187 #address-cells = <1>;
188 #size-cells = <0>;
189 pinctrl-single,register-width = <16>;
190 pinctrl-single,function-mask = <0x7fff>;
191 };
192 omap5_pmx_wkup: pinmux@4ae0c840 {
193 compatible = "ti,omap4-padconf", "pinctrl-single";
194 reg = <0x4ae0c840 0x0038>;
195 #address-cells = <1>;
196 #size-cells = <0>;
197 pinctrl-single,register-width = <16>;
198 pinctrl-single,function-mask = <0x7fff>;
199 };
200
Jon Hunter2c2dc542012-04-26 13:47:59 -0500201 sdma: dma-controller@4a056000 {
202 compatible = "ti,omap4430-sdma";
203 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200204 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
205 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
206 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
207 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500208 #dma-cells = <1>;
209 #dma-channels = <32>;
210 #dma-requests = <127>;
211 };
212
R Sricharan6b5de092012-05-10 19:46:00 +0530213 gpio1: gpio@4ae10000 {
214 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200215 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200216 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530217 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500218 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530219 gpio-controller;
220 #gpio-cells = <2>;
221 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600222 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530223 };
224
225 gpio2: gpio@48055000 {
226 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200227 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200228 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530229 ti,hwmods = "gpio2";
230 gpio-controller;
231 #gpio-cells = <2>;
232 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600233 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530234 };
235
236 gpio3: gpio@48057000 {
237 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200238 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200239 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530240 ti,hwmods = "gpio3";
241 gpio-controller;
242 #gpio-cells = <2>;
243 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600244 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530245 };
246
247 gpio4: gpio@48059000 {
248 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200249 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200250 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530251 ti,hwmods = "gpio4";
252 gpio-controller;
253 #gpio-cells = <2>;
254 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600255 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530256 };
257
258 gpio5: gpio@4805b000 {
259 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200260 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200261 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530262 ti,hwmods = "gpio5";
263 gpio-controller;
264 #gpio-cells = <2>;
265 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600266 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530267 };
268
269 gpio6: gpio@4805d000 {
270 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200271 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200272 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530273 ti,hwmods = "gpio6";
274 gpio-controller;
275 #gpio-cells = <2>;
276 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600277 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530278 };
279
280 gpio7: gpio@48051000 {
281 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200282 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200283 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530284 ti,hwmods = "gpio7";
285 gpio-controller;
286 #gpio-cells = <2>;
287 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600288 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530289 };
290
291 gpio8: gpio@48053000 {
292 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200293 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200294 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530295 ti,hwmods = "gpio8";
296 gpio-controller;
297 #gpio-cells = <2>;
298 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600299 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530300 };
301
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600302 gpmc: gpmc@50000000 {
303 compatible = "ti,omap4430-gpmc";
304 reg = <0x50000000 0x1000>;
305 #address-cells = <2>;
306 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200307 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600308 gpmc,num-cs = <8>;
309 gpmc,num-waitpins = <4>;
310 ti,hwmods = "gpmc";
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100311 clocks = <&l3_iclk_div>;
312 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600313 };
314
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530315 i2c1: i2c@48070000 {
316 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200317 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200318 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530319 #address-cells = <1>;
320 #size-cells = <0>;
321 ti,hwmods = "i2c1";
322 };
323
324 i2c2: i2c@48072000 {
325 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200326 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200327 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530328 #address-cells = <1>;
329 #size-cells = <0>;
330 ti,hwmods = "i2c2";
331 };
332
333 i2c3: i2c@48060000 {
334 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200335 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200336 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530337 #address-cells = <1>;
338 #size-cells = <0>;
339 ti,hwmods = "i2c3";
340 };
341
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200342 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530343 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200344 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200345 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530346 #address-cells = <1>;
347 #size-cells = <0>;
348 ti,hwmods = "i2c4";
349 };
350
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200351 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530352 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200353 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200354 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530355 #address-cells = <1>;
356 #size-cells = <0>;
357 ti,hwmods = "i2c5";
358 };
359
Suman Annafe0e09e2013-10-10 16:15:34 -0500360 hwspinlock: spinlock@4a0f6000 {
361 compatible = "ti,omap4-hwspinlock";
362 reg = <0x4a0f6000 0x1000>;
363 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600364 #hwlock-cells = <1>;
Suman Annafe0e09e2013-10-10 16:15:34 -0500365 };
366
Felipe Balbi43286b12013-02-13 14:58:36 +0530367 mcspi1: spi@48098000 {
368 compatible = "ti,omap4-mcspi";
369 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200370 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530371 #address-cells = <1>;
372 #size-cells = <0>;
373 ti,hwmods = "mcspi1";
374 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500375 dmas = <&sdma 35>,
376 <&sdma 36>,
377 <&sdma 37>,
378 <&sdma 38>,
379 <&sdma 39>,
380 <&sdma 40>,
381 <&sdma 41>,
382 <&sdma 42>;
383 dma-names = "tx0", "rx0", "tx1", "rx1",
384 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530385 };
386
387 mcspi2: spi@4809a000 {
388 compatible = "ti,omap4-mcspi";
389 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200390 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530391 #address-cells = <1>;
392 #size-cells = <0>;
393 ti,hwmods = "mcspi2";
394 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500395 dmas = <&sdma 43>,
396 <&sdma 44>,
397 <&sdma 45>,
398 <&sdma 46>;
399 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530400 };
401
402 mcspi3: spi@480b8000 {
403 compatible = "ti,omap4-mcspi";
404 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200405 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530406 #address-cells = <1>;
407 #size-cells = <0>;
408 ti,hwmods = "mcspi3";
409 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500410 dmas = <&sdma 15>, <&sdma 16>;
411 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530412 };
413
414 mcspi4: spi@480ba000 {
415 compatible = "ti,omap4-mcspi";
416 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200417 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530418 #address-cells = <1>;
419 #size-cells = <0>;
420 ti,hwmods = "mcspi4";
421 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500422 dmas = <&sdma 70>, <&sdma 71>;
423 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530424 };
425
R Sricharan6b5de092012-05-10 19:46:00 +0530426 uart1: serial@4806a000 {
427 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200428 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200429 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530430 ti,hwmods = "uart1";
431 clock-frequency = <48000000>;
432 };
433
434 uart2: serial@4806c000 {
435 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200436 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200437 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530438 ti,hwmods = "uart2";
439 clock-frequency = <48000000>;
440 };
441
442 uart3: serial@48020000 {
443 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200444 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200445 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530446 ti,hwmods = "uart3";
447 clock-frequency = <48000000>;
448 };
449
450 uart4: serial@4806e000 {
451 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200452 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200453 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530454 ti,hwmods = "uart4";
455 clock-frequency = <48000000>;
456 };
457
458 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200459 compatible = "ti,omap4-uart";
460 reg = <0x48066000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200461 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530462 ti,hwmods = "uart5";
463 clock-frequency = <48000000>;
464 };
465
466 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200467 compatible = "ti,omap4-uart";
468 reg = <0x48068000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200469 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530470 ti,hwmods = "uart6";
471 clock-frequency = <48000000>;
472 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530473
474 mmc1: mmc@4809c000 {
475 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200476 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200477 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530478 ti,hwmods = "mmc1";
479 ti,dual-volt;
480 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500481 dmas = <&sdma 61>, <&sdma 62>;
482 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530483 };
484
485 mmc2: mmc@480b4000 {
486 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200487 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200488 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530489 ti,hwmods = "mmc2";
490 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500491 dmas = <&sdma 47>, <&sdma 48>;
492 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530493 };
494
495 mmc3: mmc@480ad000 {
496 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200497 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200498 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530499 ti,hwmods = "mmc3";
500 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500501 dmas = <&sdma 77>, <&sdma 78>;
502 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530503 };
504
505 mmc4: mmc@480d1000 {
506 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200507 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200508 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530509 ti,hwmods = "mmc4";
510 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500511 dmas = <&sdma 57>, <&sdma 58>;
512 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530513 };
514
515 mmc5: mmc@480d5000 {
516 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200517 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200518 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530519 ti,hwmods = "mmc5";
520 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500521 dmas = <&sdma 59>, <&sdma 60>;
522 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530523 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530524
Suman Anna2dcfa562014-03-05 18:24:19 -0600525 mmu_dsp: mmu@4a066000 {
526 compatible = "ti,omap4-iommu";
527 reg = <0x4a066000 0x100>;
528 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
529 ti,hwmods = "mmu_dsp";
530 };
531
532 mmu_ipu: mmu@55082000 {
533 compatible = "ti,omap4-iommu";
534 reg = <0x55082000 0x100>;
535 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
536 ti,hwmods = "mmu_ipu";
537 ti,iommu-bus-err-back;
538 };
539
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530540 keypad: keypad@4ae1c000 {
541 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530542 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530543 ti,hwmods = "kbd";
544 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300545
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300546 mcpdm: mcpdm@40132000 {
547 compatible = "ti,omap4-mcpdm";
548 reg = <0x40132000 0x7f>, /* MPU private access */
549 <0x49032000 0x7f>; /* L3 Interconnect */
550 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200551 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300552 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100553 dmas = <&sdma 65>,
554 <&sdma 66>;
555 dma-names = "up_link", "dn_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200556 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300557 };
558
559 dmic: dmic@4012e000 {
560 compatible = "ti,omap4-dmic";
561 reg = <0x4012e000 0x7f>, /* MPU private access */
562 <0x4902e000 0x7f>; /* L3 Interconnect */
563 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200564 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300565 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100566 dmas = <&sdma 67>;
567 dma-names = "up_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200568 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300569 };
570
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300571 mcbsp1: mcbsp@40122000 {
572 compatible = "ti,omap4-mcbsp";
573 reg = <0x40122000 0xff>, /* MPU private access */
574 <0x49022000 0xff>; /* L3 Interconnect */
575 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200576 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300577 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300578 ti,buffer-size = <128>;
579 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100580 dmas = <&sdma 33>,
581 <&sdma 34>;
582 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200583 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300584 };
585
586 mcbsp2: mcbsp@40124000 {
587 compatible = "ti,omap4-mcbsp";
588 reg = <0x40124000 0xff>, /* MPU private access */
589 <0x49024000 0xff>; /* L3 Interconnect */
590 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200591 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300592 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300593 ti,buffer-size = <128>;
594 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100595 dmas = <&sdma 17>,
596 <&sdma 18>;
597 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200598 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300599 };
600
601 mcbsp3: mcbsp@40126000 {
602 compatible = "ti,omap4-mcbsp";
603 reg = <0x40126000 0xff>, /* MPU private access */
604 <0x49026000 0xff>; /* L3 Interconnect */
605 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200606 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300607 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300608 ti,buffer-size = <128>;
609 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100610 dmas = <&sdma 19>,
611 <&sdma 20>;
612 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200613 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300614 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500615
616 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500617 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500618 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200619 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500620 ti,hwmods = "timer1";
621 ti,timer-alwon;
622 };
623
624 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500625 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500626 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200627 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500628 ti,hwmods = "timer2";
629 };
630
631 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500632 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500633 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200634 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500635 ti,hwmods = "timer3";
636 };
637
638 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500639 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500640 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200641 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500642 ti,hwmods = "timer4";
643 };
644
645 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500646 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500647 reg = <0x40138000 0x80>,
648 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200649 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500650 ti,hwmods = "timer5";
651 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500652 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500653 };
654
655 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500656 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500657 reg = <0x4013a000 0x80>,
658 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200659 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500660 ti,hwmods = "timer6";
661 ti,timer-dsp;
662 ti,timer-pwm;
663 };
664
665 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500666 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500667 reg = <0x4013c000 0x80>,
668 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200669 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500670 ti,hwmods = "timer7";
671 ti,timer-dsp;
672 };
673
674 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500675 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500676 reg = <0x4013e000 0x80>,
677 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200678 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500679 ti,hwmods = "timer8";
680 ti,timer-dsp;
681 ti,timer-pwm;
682 };
683
684 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500685 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500686 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200687 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500688 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500689 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500690 };
691
692 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500693 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500694 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200695 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500696 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500697 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500698 };
699
700 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500701 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500702 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200703 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500704 ti,hwmods = "timer11";
705 ti,timer-pwm;
706 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530707
Lokesh Vutla55452192013-02-27 11:54:45 +0530708 wdt2: wdt@4ae14000 {
709 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
710 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200711 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530712 ti,hwmods = "wd_timer2";
713 };
714
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530715 dmm@4e000000 {
716 compatible = "ti,omap5-dmm";
717 reg = <0x4e000000 0x800>;
718 interrupts = <0 113 0x4>;
719 ti,hwmods = "dmm";
720 };
721
Lee Jones8906d652013-07-22 11:52:37 +0100722 emif1: emif@4c000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530723 compatible = "ti,emif-4d5";
724 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530725 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530726 phy-type = <2>; /* DDR PHY type: Intelli PHY */
727 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200728 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530729 hw-caps-read-idle-ctrl;
730 hw-caps-ll-interface;
731 hw-caps-temp-alert;
732 };
733
Lee Jones8906d652013-07-22 11:52:37 +0100734 emif2: emif@4d000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530735 compatible = "ti,emif-4d5";
736 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530737 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530738 phy-type = <2>; /* DDR PHY type: Intelli PHY */
739 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200740 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530741 hw-caps-read-idle-ctrl;
742 hw-caps-ll-interface;
743 hw-caps-temp-alert;
744 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530745
Roger Quadrosb297c292013-10-03 18:12:37 +0300746 omap_control_usb2phy: control-phy@4a002300 {
747 compatible = "ti,control-phy-usb2";
748 reg = <0x4a002300 0x4>;
749 reg-names = "power";
750 };
751
752 omap_control_usb3phy: control-phy@4a002370 {
753 compatible = "ti,control-phy-pipe3";
754 reg = <0x4a002370 0x4>;
755 reg-names = "power";
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530756 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530757
Felipe Balbie3a412c2013-08-21 20:01:32 +0530758 usb3: omap_dwc3@4a020000 {
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530759 compatible = "ti,dwc3";
760 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530761 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200762 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530763 #address-cells = <1>;
764 #size-cells = <1>;
765 utmi-mode = <2>;
766 ranges;
767 dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300768 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530769 reg = <0x4a030000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200770 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530771 phys = <&usb2_phy>, <&usb3_phy>;
772 phy-names = "usb2-phy", "usb3-phy";
George Cherianc47ee6e2013-10-10 16:19:54 +0530773 dr_mode = "peripheral";
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530774 tx-fifo-resize;
775 };
776 };
777
Felipe Balbib6731f72013-08-21 20:01:31 +0530778 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530779 compatible = "ti,omap-ocp2scp";
780 #address-cells = <1>;
781 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530782 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530783 ranges;
784 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530785 usb2_phy: usb2phy@4a084000 {
786 compatible = "ti,omap-usb2";
787 reg = <0x4a084000 0x7c>;
Roger Quadrosb297c292013-10-03 18:12:37 +0300788 ctrl-module = <&omap_control_usb2phy>;
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530789 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530790 };
791
792 usb3_phy: usb3phy@4a084400 {
793 compatible = "ti,omap-usb3";
794 reg = <0x4a084400 0x80>,
795 <0x4a084800 0x64>,
796 <0x4a084c00 0x40>;
797 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Roger Quadrosb297c292013-10-03 18:12:37 +0300798 ctrl-module = <&omap_control_usb3phy>;
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530799 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530800 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530801 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530802
803 usbhstll: usbhstll@4a062000 {
804 compatible = "ti,usbhs-tll";
805 reg = <0x4a062000 0x1000>;
806 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
807 ti,hwmods = "usb_tll_hs";
808 };
809
810 usbhshost: usbhshost@4a064000 {
811 compatible = "ti,usbhs-host";
812 reg = <0x4a064000 0x800>;
813 ti,hwmods = "usb_host_hs";
814 #address-cells = <1>;
815 #size-cells = <1>;
816 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200817 clocks = <&l3init_60m_fclk>,
818 <&xclk60mhsp1_ck>,
819 <&xclk60mhsp2_ck>;
820 clock-names = "refclk_60m_int",
821 "refclk_60m_ext_p1",
822 "refclk_60m_ext_p2";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530823
824 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200825 compatible = "ti,ohci-omap3";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530826 reg = <0x4a064800 0x400>;
827 interrupt-parent = <&gic>;
828 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
829 };
830
831 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200832 compatible = "ti,ehci-omap";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530833 reg = <0x4a064c00 0x400>;
834 interrupt-parent = <&gic>;
835 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
836 };
837 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400838
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400839 bandgap: bandgap@4a0021e0 {
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400840 reg = <0x4a0021e0 0xc
841 0x4a00232c 0xc
842 0x4a002380 0x2c
843 0x4a0023C0 0x3c>;
844 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
845 compatible = "ti,omap5430-bandgap";
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400846
847 #thermal-sensor-cells = <1>;
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400848 };
R Sricharan6b5de092012-05-10 19:46:00 +0530849 };
850};
Tero Kristo85dc74e2013-07-18 17:09:29 +0300851
852/include/ "omap54xx-clocks.dtsi"