blob: cf209086f3e89e455a6a5a952409cfd312544efd [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * dwc3-omap.c - OMAP Specific Glue layer
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
Felipe Balbia72e6582011-09-05 13:37:28 +030019#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030020#include <linux/kernel.h>
21#include <linux/slab.h>
22#include <linux/interrupt.h>
23#include <linux/spinlock.h>
24#include <linux/platform_device.h>
Felipe Balbi99624442011-09-01 22:26:25 +030025#include <linux/platform_data/dwc3-omap.h>
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +053026#include <linux/usb/dwc3-omap.h>
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +053027#include <linux/pm_runtime.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030028#include <linux/dma-mapping.h>
29#include <linux/ioport.h>
30#include <linux/io.h>
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +020031#include <linux/of.h>
Kishon Vijay Abraham Ib4bfe6a2013-01-25 08:30:46 +053032#include <linux/of_platform.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030033
Felipe Balbia418cc42012-07-19 13:56:07 +030034#include <linux/usb/otg.h>
Felipe Balbia418cc42012-07-19 13:56:07 +030035
Felipe Balbi72246da2011-08-19 18:10:58 +030036/*
37 * All these registers belong to OMAP's Wrapper around the
38 * DesignWare USB3 Core.
39 */
40
41#define USBOTGSS_REVISION 0x0000
42#define USBOTGSS_SYSCONFIG 0x0010
43#define USBOTGSS_IRQ_EOI 0x0020
George Cherianff7307b2013-06-12 14:53:46 +053044#define USBOTGSS_EOI_OFFSET 0x0008
Felipe Balbi72246da2011-08-19 18:10:58 +030045#define USBOTGSS_IRQSTATUS_RAW_0 0x0024
46#define USBOTGSS_IRQSTATUS_0 0x0028
47#define USBOTGSS_IRQENABLE_SET_0 0x002c
48#define USBOTGSS_IRQENABLE_CLR_0 0x0030
George Cherianff7307b2013-06-12 14:53:46 +053049#define USBOTGSS_IRQ0_OFFSET 0x0004
George Cherianb1fd6cb2013-06-12 14:53:47 +053050#define USBOTGSS_IRQSTATUS_RAW_1 0x0030
51#define USBOTGSS_IRQSTATUS_1 0x0034
52#define USBOTGSS_IRQENABLE_SET_1 0x0038
53#define USBOTGSS_IRQENABLE_CLR_1 0x003c
54#define USBOTGSS_IRQSTATUS_RAW_2 0x0040
55#define USBOTGSS_IRQSTATUS_2 0x0044
56#define USBOTGSS_IRQENABLE_SET_2 0x0048
57#define USBOTGSS_IRQENABLE_CLR_2 0x004c
58#define USBOTGSS_IRQSTATUS_RAW_3 0x0050
59#define USBOTGSS_IRQSTATUS_3 0x0054
60#define USBOTGSS_IRQENABLE_SET_3 0x0058
61#define USBOTGSS_IRQENABLE_CLR_3 0x005c
George Cherianff7307b2013-06-12 14:53:46 +053062#define USBOTGSS_IRQSTATUS_EOI_MISC 0x0030
63#define USBOTGSS_IRQSTATUS_RAW_MISC 0x0034
64#define USBOTGSS_IRQSTATUS_MISC 0x0038
65#define USBOTGSS_IRQENABLE_SET_MISC 0x003c
66#define USBOTGSS_IRQENABLE_CLR_MISC 0x0040
67#define USBOTGSS_IRQMISC_OFFSET 0x03fc
Felipe Balbi72246da2011-08-19 18:10:58 +030068#define USBOTGSS_UTMI_OTG_CTRL 0x0080
69#define USBOTGSS_UTMI_OTG_STATUS 0x0084
George Cherianff7307b2013-06-12 14:53:46 +053070#define USBOTGSS_UTMI_OTG_OFFSET 0x0480
71#define USBOTGSS_TXFIFO_DEPTH 0x0508
72#define USBOTGSS_RXFIFO_DEPTH 0x050c
Felipe Balbi72246da2011-08-19 18:10:58 +030073#define USBOTGSS_MMRAM_OFFSET 0x0100
74#define USBOTGSS_FLADJ 0x0104
75#define USBOTGSS_DEBUG_CFG 0x0108
76#define USBOTGSS_DEBUG_DATA 0x010c
George Cherianff7307b2013-06-12 14:53:46 +053077#define USBOTGSS_DEV_EBC_EN 0x0110
78#define USBOTGSS_DEBUG_OFFSET 0x0600
Felipe Balbi72246da2011-08-19 18:10:58 +030079
George Cherianff7307b2013-06-12 14:53:46 +053080/* REVISION REGISTER */
81#define USBOTGSS_REVISION_XMAJOR(reg) ((reg >> 8) & 0x7)
82#define USBOTGSS_REVISION_XMAJOR1 1
83#define USBOTGSS_REVISION_XMAJOR2 2
Felipe Balbi72246da2011-08-19 18:10:58 +030084/* SYSCONFIG REGISTER */
85#define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
Felipe Balbi4b5faa7a2011-09-06 10:56:51 +030086
Felipe Balbi72246da2011-08-19 18:10:58 +030087/* IRQ_EOI REGISTER */
88#define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
89
90/* IRQS0 BITS */
91#define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
92
George Cherianb1fd6cb2013-06-12 14:53:47 +053093/* IRQMISC BITS */
94#define USBOTGSS_IRQMISC_DMADISABLECLR (1 << 17)
95#define USBOTGSS_IRQMISC_OEVT (1 << 16)
96#define USBOTGSS_IRQMISC_DRVVBUS_RISE (1 << 13)
97#define USBOTGSS_IRQMISC_CHRGVBUS_RISE (1 << 12)
98#define USBOTGSS_IRQMISC_DISCHRGVBUS_RISE (1 << 11)
99#define USBOTGSS_IRQMISC_IDPULLUP_RISE (1 << 8)
100#define USBOTGSS_IRQMISC_DRVVBUS_FALL (1 << 5)
101#define USBOTGSS_IRQMISC_CHRGVBUS_FALL (1 << 4)
102#define USBOTGSS_IRQMISC_DISCHRGVBUS_FALL (1 << 3)
103#define USBOTGSS_IRQMISC_IDPULLUP_FALL (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300104
105/* UTMI_OTG_CTRL REGISTER */
106#define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
107#define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
108#define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
109#define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
110
111/* UTMI_OTG_STATUS REGISTER */
112#define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
113#define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
114#define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
115#define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
116#define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
117#define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
118#define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
119
120struct dwc3_omap {
121 /* device lock */
122 spinlock_t lock;
123
Felipe Balbi72246da2011-08-19 18:10:58 +0300124 struct device *dev;
125
126 int irq;
127 void __iomem *base;
128
Felipe Balbif3e117f2013-02-11 11:12:02 +0200129 u32 utmi_otg_status;
George Cherian1e2a0642013-06-12 14:53:45 +0530130 u32 utmi_otg_offset;
131 u32 irqmisc_offset;
132 u32 irq_eoi_offset;
133 u32 debug_offset;
134 u32 irq0_offset;
135 u32 revision;
Felipe Balbif3e117f2013-02-11 11:12:02 +0200136
Felipe Balbi72246da2011-08-19 18:10:58 +0300137 u32 dma_status:1;
138};
139
Felipe Balbia33bb212013-03-14 16:00:58 +0200140static struct dwc3_omap *_omap;
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530141
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300142static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
143{
144 return readl(base + offset);
145}
146
147static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
148{
149 writel(value, base + offset);
150}
151
George Cherianb1fd6cb2013-06-12 14:53:47 +0530152static u32 dwc3_omap_read_utmi_status(struct dwc3_omap *omap)
153{
154 return dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS +
155 omap->utmi_otg_offset);
156}
157
158static void dwc3_omap_write_utmi_status(struct dwc3_omap *omap, u32 value)
159{
160 dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS +
161 omap->utmi_otg_offset, value);
162
163}
164
165static u32 dwc3_omap_read_irq0_status(struct dwc3_omap *omap)
166{
167 return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0 -
168 omap->irq0_offset);
169}
170
171static void dwc3_omap_write_irq0_status(struct dwc3_omap *omap, u32 value)
172{
173 dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0 -
174 omap->irq0_offset, value);
175
176}
177
178static u32 dwc3_omap_read_irqmisc_status(struct dwc3_omap *omap)
179{
180 return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_MISC +
181 omap->irqmisc_offset);
182}
183
184static void dwc3_omap_write_irqmisc_status(struct dwc3_omap *omap, u32 value)
185{
186 dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_MISC +
187 omap->irqmisc_offset, value);
188
189}
190
191static void dwc3_omap_write_irqmisc_set(struct dwc3_omap *omap, u32 value)
192{
193 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_MISC +
194 omap->irqmisc_offset, value);
195
196}
197
198static void dwc3_omap_write_irq0_set(struct dwc3_omap *omap, u32 value)
199{
200 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0 -
201 omap->irq0_offset, value);
202}
203
Kishon Vijay Abraham I2ba79432013-03-07 18:51:44 +0530204int dwc3_omap_mailbox(enum omap_dwc3_vbus_id_status status)
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530205{
206 u32 val;
207 struct dwc3_omap *omap = _omap;
208
Kishon Vijay Abraham I2ba79432013-03-07 18:51:44 +0530209 if (!omap)
210 return -EPROBE_DEFER;
211
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530212 switch (status) {
213 case OMAP_DWC3_ID_GROUND:
214 dev_dbg(omap->dev, "ID GND\n");
215
George Cherianb1fd6cb2013-06-12 14:53:47 +0530216 val = dwc3_omap_read_utmi_status(omap);
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530217 val &= ~(USBOTGSS_UTMI_OTG_STATUS_IDDIG
218 | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
219 | USBOTGSS_UTMI_OTG_STATUS_SESSEND);
220 val |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID
221 | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
George Cherianb1fd6cb2013-06-12 14:53:47 +0530222 dwc3_omap_write_utmi_status(omap, val);
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530223 break;
224
225 case OMAP_DWC3_VBUS_VALID:
226 dev_dbg(omap->dev, "VBUS Connect\n");
227
George Cherianb1fd6cb2013-06-12 14:53:47 +0530228 val = dwc3_omap_read_utmi_status(omap);
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530229 val &= ~USBOTGSS_UTMI_OTG_STATUS_SESSEND;
230 val |= USBOTGSS_UTMI_OTG_STATUS_IDDIG
231 | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
232 | USBOTGSS_UTMI_OTG_STATUS_SESSVALID
233 | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
George Cherianb1fd6cb2013-06-12 14:53:47 +0530234 dwc3_omap_write_utmi_status(omap, val);
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530235 break;
236
237 case OMAP_DWC3_ID_FLOAT:
238 case OMAP_DWC3_VBUS_OFF:
239 dev_dbg(omap->dev, "VBUS Disconnect\n");
240
George Cherianb1fd6cb2013-06-12 14:53:47 +0530241 val = dwc3_omap_read_utmi_status(omap);
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530242 val &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSVALID
243 | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
244 | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT);
245 val |= USBOTGSS_UTMI_OTG_STATUS_SESSEND
246 | USBOTGSS_UTMI_OTG_STATUS_IDDIG;
George Cherianb1fd6cb2013-06-12 14:53:47 +0530247 dwc3_omap_write_utmi_status(omap, val);
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530248 break;
249
250 default:
251 dev_dbg(omap->dev, "ID float\n");
252 }
253
Kishon Vijay Abraham I2ba79432013-03-07 18:51:44 +0530254 return 0;
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530255}
256EXPORT_SYMBOL_GPL(dwc3_omap_mailbox);
257
Felipe Balbi72246da2011-08-19 18:10:58 +0300258static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
259{
260 struct dwc3_omap *omap = _omap;
261 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300262
263 spin_lock(&omap->lock);
264
George Cherianb1fd6cb2013-06-12 14:53:47 +0530265 reg = dwc3_omap_read_irqmisc_status(omap);
Felipe Balbi72246da2011-08-19 18:10:58 +0300266
George Cherianb1fd6cb2013-06-12 14:53:47 +0530267 if (reg & USBOTGSS_IRQMISC_DMADISABLECLR) {
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300268 dev_dbg(omap->dev, "DMA Disable was Cleared\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300269 omap->dma_status = false;
270 }
271
George Cherianb1fd6cb2013-06-12 14:53:47 +0530272 if (reg & USBOTGSS_IRQMISC_OEVT)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300273 dev_dbg(omap->dev, "OTG Event\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300274
George Cherianb1fd6cb2013-06-12 14:53:47 +0530275 if (reg & USBOTGSS_IRQMISC_DRVVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300276 dev_dbg(omap->dev, "DRVVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300277
George Cherianb1fd6cb2013-06-12 14:53:47 +0530278 if (reg & USBOTGSS_IRQMISC_CHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300279 dev_dbg(omap->dev, "CHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300280
George Cherianb1fd6cb2013-06-12 14:53:47 +0530281 if (reg & USBOTGSS_IRQMISC_DISCHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300282 dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300283
George Cherianb1fd6cb2013-06-12 14:53:47 +0530284 if (reg & USBOTGSS_IRQMISC_IDPULLUP_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300285 dev_dbg(omap->dev, "IDPULLUP Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300286
George Cherianb1fd6cb2013-06-12 14:53:47 +0530287 if (reg & USBOTGSS_IRQMISC_DRVVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300288 dev_dbg(omap->dev, "DRVVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300289
George Cherianb1fd6cb2013-06-12 14:53:47 +0530290 if (reg & USBOTGSS_IRQMISC_CHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300291 dev_dbg(omap->dev, "CHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300292
George Cherianb1fd6cb2013-06-12 14:53:47 +0530293 if (reg & USBOTGSS_IRQMISC_DISCHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300294 dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300295
George Cherianb1fd6cb2013-06-12 14:53:47 +0530296 if (reg & USBOTGSS_IRQMISC_IDPULLUP_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300297 dev_dbg(omap->dev, "IDPULLUP Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300298
George Cherianb1fd6cb2013-06-12 14:53:47 +0530299 dwc3_omap_write_irqmisc_status(omap, reg);
Felipe Balbi42077b02011-09-06 12:00:39 +0300300
George Cherianb1fd6cb2013-06-12 14:53:47 +0530301 reg = dwc3_omap_read_irq0_status(omap);
302
303 dwc3_omap_write_irq0_status(omap, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300304
305 spin_unlock(&omap->lock);
306
307 return IRQ_HANDLED;
308}
309
Kishon Vijay Abraham I94c6a432013-01-25 08:30:45 +0530310static int dwc3_omap_remove_core(struct device *dev, void *c)
311{
312 struct platform_device *pdev = to_platform_device(dev);
313
314 platform_device_unregister(pdev);
315
316 return 0;
317}
318
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200319static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
320{
321 u32 reg;
322
323 /* enable all IRQs */
324 reg = USBOTGSS_IRQO_COREIRQ_ST;
George Cherianb1fd6cb2013-06-12 14:53:47 +0530325 dwc3_omap_write_irq0_set(omap, reg);
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200326
George Cherianb1fd6cb2013-06-12 14:53:47 +0530327 reg = (USBOTGSS_IRQMISC_OEVT |
328 USBOTGSS_IRQMISC_DRVVBUS_RISE |
329 USBOTGSS_IRQMISC_CHRGVBUS_RISE |
330 USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
331 USBOTGSS_IRQMISC_IDPULLUP_RISE |
332 USBOTGSS_IRQMISC_DRVVBUS_FALL |
333 USBOTGSS_IRQMISC_CHRGVBUS_FALL |
334 USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
335 USBOTGSS_IRQMISC_IDPULLUP_FALL);
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200336
George Cherianb1fd6cb2013-06-12 14:53:47 +0530337 dwc3_omap_write_irqmisc_set(omap, reg);
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200338}
339
340static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
341{
342 /* disable all IRQs */
George Cherianb1fd6cb2013-06-12 14:53:47 +0530343 dwc3_omap_write_irqmisc_set(omap, 0x00);
344 dwc3_omap_write_irq0_set(omap, 0x00);
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200345}
346
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +0530347static u64 dwc3_omap_dma_mask = DMA_BIT_MASK(32);
348
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500349static int dwc3_omap_probe(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +0300350{
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200351 struct device_node *node = pdev->dev.of_node;
352
Felipe Balbi72246da2011-08-19 18:10:58 +0300353 struct dwc3_omap *omap;
354 struct resource *res;
Chanho Park802ca852012-02-15 18:27:55 +0900355 struct device *dev = &pdev->dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300356
357 int ret = -ENOMEM;
358 int irq;
359
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530360 int utmi_mode = 0;
George Cherianff7307b2013-06-12 14:53:46 +0530361 int x_major;
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530362
Felipe Balbi72246da2011-08-19 18:10:58 +0300363 u32 reg;
364
365 void __iomem *base;
Felipe Balbi72246da2011-08-19 18:10:58 +0300366
Kishon Vijay Abraham I4495afc2013-02-26 20:03:28 +0530367 if (!node) {
368 dev_err(dev, "device node not found\n");
369 return -EINVAL;
370 }
371
Chanho Park802ca852012-02-15 18:27:55 +0900372 omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300373 if (!omap) {
Chanho Park802ca852012-02-15 18:27:55 +0900374 dev_err(dev, "not enough memory\n");
375 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300376 }
377
378 platform_set_drvdata(pdev, omap);
379
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530380 irq = platform_get_irq(pdev, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300381 if (irq < 0) {
Chanho Park802ca852012-02-15 18:27:55 +0900382 dev_err(dev, "missing IRQ resource\n");
383 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300384 }
385
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530386 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300387 if (!res) {
Chanho Park802ca852012-02-15 18:27:55 +0900388 dev_err(dev, "missing memory base resource\n");
389 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300390 }
391
Chanho Park802ca852012-02-15 18:27:55 +0900392 base = devm_ioremap_nocache(dev, res->start, resource_size(res));
Felipe Balbi72246da2011-08-19 18:10:58 +0300393 if (!base) {
Chanho Park802ca852012-02-15 18:27:55 +0900394 dev_err(dev, "ioremap failed\n");
395 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300396 }
397
Felipe Balbi72246da2011-08-19 18:10:58 +0300398 spin_lock_init(&omap->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +0300399
Chanho Park802ca852012-02-15 18:27:55 +0900400 omap->dev = dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300401 omap->irq = irq;
402 omap->base = base;
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +0530403 dev->dma_mask = &dwc3_omap_dma_mask;
Felipe Balbi72246da2011-08-19 18:10:58 +0300404
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530405 /*
406 * REVISIT if we ever have two instances of the wrapper, we will be
407 * in big trouble
408 */
409 _omap = omap;
410
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +0530411 pm_runtime_enable(dev);
412 ret = pm_runtime_get_sync(dev);
413 if (ret < 0) {
414 dev_err(dev, "get_sync failed with err %d\n", ret);
Kishon Vijay Abraham I594daba2013-06-03 21:43:39 +0530415 goto err0;
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +0530416 }
417
George Cherianff7307b2013-06-12 14:53:46 +0530418 reg = dwc3_omap_readl(omap->base, USBOTGSS_REVISION);
419 omap->revision = reg;
420 x_major = USBOTGSS_REVISION_XMAJOR(reg);
421
George Cherianb1fd6cb2013-06-12 14:53:47 +0530422 /* Differentiate between OMAP5 and AM437x */
George Cherianff7307b2013-06-12 14:53:46 +0530423 switch (x_major) {
424 case USBOTGSS_REVISION_XMAJOR1:
425 case USBOTGSS_REVISION_XMAJOR2:
426 omap->irq_eoi_offset = 0;
427 omap->irq0_offset = 0;
428 omap->irqmisc_offset = 0;
429 omap->utmi_otg_offset = 0;
430 omap->debug_offset = 0;
431 break;
432 default:
433 /* Default to the latest revision */
434 omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
435 omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
436 omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
437 omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
438 omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
439 break;
440 }
441
442 /* For OMAP5(ES2.0) and AM437x x_major is 2 even though there are
443 * changes in wrapper registers, Using dt compatible for aegis
444 */
445
446 if (of_device_is_compatible(node, "ti,am437x-dwc3")) {
447 omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
448 omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
449 omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
450 omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
451 omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
452 }
453
George Cherianb1fd6cb2013-06-12 14:53:47 +0530454 reg = dwc3_omap_read_utmi_status(omap);
Felipe Balbi99624442011-09-01 22:26:25 +0300455
Kishon Vijay Abraham I4495afc2013-02-26 20:03:28 +0530456 of_property_read_u32(node, "utmi-mode", &utmi_mode);
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530457
458 switch (utmi_mode) {
459 case DWC3_OMAP_UTMI_MODE_SW:
460 reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
461 break;
462 case DWC3_OMAP_UTMI_MODE_HW:
463 reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
464 break;
465 default:
466 dev_dbg(dev, "UNKNOWN utmi mode %d\n", utmi_mode);
Felipe Balbi99624442011-09-01 22:26:25 +0300467 }
468
George Cherianb1fd6cb2013-06-12 14:53:47 +0530469 dwc3_omap_write_utmi_status(omap, reg);
Felipe Balbi99624442011-09-01 22:26:25 +0300470
Felipe Balbi72246da2011-08-19 18:10:58 +0300471 /* check the DMA Status */
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300472 reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
Felipe Balbi72246da2011-08-19 18:10:58 +0300473 omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
474
Chanho Park802ca852012-02-15 18:27:55 +0900475 ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
Felipe Balbidd17a6b2011-09-06 10:57:41 +0300476 "dwc3-omap", omap);
Felipe Balbi72246da2011-08-19 18:10:58 +0300477 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900478 dev_err(dev, "failed to request IRQ #%d --> %d\n",
Felipe Balbi72246da2011-08-19 18:10:58 +0300479 omap->irq, ret);
Kishon Vijay Abraham I594daba2013-06-03 21:43:39 +0530480 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300481 }
482
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200483 dwc3_omap_enable_irqs(omap);
Felipe Balbi72246da2011-08-19 18:10:58 +0300484
Kishon Vijay Abraham I4495afc2013-02-26 20:03:28 +0530485 ret = of_platform_populate(node, NULL, NULL, dev);
486 if (ret) {
487 dev_err(&pdev->dev, "failed to create dwc3 core\n");
Kishon Vijay Abraham I594daba2013-06-03 21:43:39 +0530488 goto err2;
Felipe Balbi72246da2011-08-19 18:10:58 +0300489 }
490
491 return 0;
Kishon Vijay Abraham I594daba2013-06-03 21:43:39 +0530492
493err2:
494 dwc3_omap_disable_irqs(omap);
495
496err1:
497 pm_runtime_put_sync(dev);
498
499err0:
500 pm_runtime_disable(dev);
501
502 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300503}
504
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500505static int dwc3_omap_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +0300506{
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200507 struct dwc3_omap *omap = platform_get_drvdata(pdev);
508
509 dwc3_omap_disable_irqs(omap);
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +0530510 pm_runtime_put_sync(&pdev->dev);
511 pm_runtime_disable(&pdev->dev);
Kishon Vijay Abraham I94c6a432013-01-25 08:30:45 +0530512 device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);
513
Felipe Balbi72246da2011-08-19 18:10:58 +0300514 return 0;
515}
516
Felipe Balbi2c2dc892013-02-11 10:31:15 +0200517static const struct of_device_id of_dwc3_match[] = {
Felipe Balbi72246da2011-08-19 18:10:58 +0300518 {
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530519 .compatible = "ti,dwc3"
Felipe Balbi72246da2011-08-19 18:10:58 +0300520 },
George Cherianff7307b2013-06-12 14:53:46 +0530521 {
522 .compatible = "ti,am437x-dwc3"
523 },
Felipe Balbi72246da2011-08-19 18:10:58 +0300524 { },
525};
Felipe Balbi2c2dc892013-02-11 10:31:15 +0200526MODULE_DEVICE_TABLE(of, of_dwc3_match);
Felipe Balbi72246da2011-08-19 18:10:58 +0300527
Jingoo Han19fda7c2013-03-26 01:52:48 +0000528#ifdef CONFIG_PM_SLEEP
Felipe Balbif3e117f2013-02-11 11:12:02 +0200529static int dwc3_omap_prepare(struct device *dev)
530{
531 struct dwc3_omap *omap = dev_get_drvdata(dev);
532
533 dwc3_omap_disable_irqs(omap);
534
535 return 0;
536}
537
538static void dwc3_omap_complete(struct device *dev)
539{
540 struct dwc3_omap *omap = dev_get_drvdata(dev);
541
542 dwc3_omap_enable_irqs(omap);
543}
544
545static int dwc3_omap_suspend(struct device *dev)
546{
547 struct dwc3_omap *omap = dev_get_drvdata(dev);
548
George Cherianb1fd6cb2013-06-12 14:53:47 +0530549 omap->utmi_otg_status = dwc3_omap_read_utmi_status(omap);
Felipe Balbif3e117f2013-02-11 11:12:02 +0200550
551 return 0;
552}
553
554static int dwc3_omap_resume(struct device *dev)
555{
556 struct dwc3_omap *omap = dev_get_drvdata(dev);
557
George Cherianb1fd6cb2013-06-12 14:53:47 +0530558 dwc3_omap_write_utmi_status(omap, omap->utmi_otg_status);
Felipe Balbif3e117f2013-02-11 11:12:02 +0200559
560 pm_runtime_disable(dev);
561 pm_runtime_set_active(dev);
562 pm_runtime_enable(dev);
563
564 return 0;
565}
566
567static const struct dev_pm_ops dwc3_omap_dev_pm_ops = {
568 .prepare = dwc3_omap_prepare,
569 .complete = dwc3_omap_complete,
570
571 SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume)
572};
573
574#define DEV_PM_OPS (&dwc3_omap_dev_pm_ops)
575#else
576#define DEV_PM_OPS NULL
Jingoo Han19fda7c2013-03-26 01:52:48 +0000577#endif /* CONFIG_PM_SLEEP */
Felipe Balbif3e117f2013-02-11 11:12:02 +0200578
Felipe Balbi72246da2011-08-19 18:10:58 +0300579static struct platform_driver dwc3_omap_driver = {
580 .probe = dwc3_omap_probe,
Bill Pemberton76904172012-11-19 13:21:08 -0500581 .remove = dwc3_omap_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +0300582 .driver = {
583 .name = "omap-dwc3",
Felipe Balbi2c2dc892013-02-11 10:31:15 +0200584 .of_match_table = of_dwc3_match,
Felipe Balbif3e117f2013-02-11 11:12:02 +0200585 .pm = DEV_PM_OPS,
Felipe Balbi72246da2011-08-19 18:10:58 +0300586 },
587};
588
Axel Lincc27c962011-11-27 20:16:27 +0800589module_platform_driver(dwc3_omap_driver);
590
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +0200591MODULE_ALIAS("platform:omap-dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +0300592MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +0300593MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +0300594MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");