blob: 3920b49f4f57dc9db909f358f66513e2c47d0ac8 [file] [log] [blame]
jack wangdbf9bfe2009-10-14 16:19:21 +08001/*
2 * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
3 *
4 * Copyright (c) 2008-2009 USI Co., Ltd.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions, and the following disclaimer,
12 * without modification.
13 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14 * substantially similar to the "NO WARRANTY" disclaimer below
15 * ("Disclaimer") and any redistribution must be conditioned upon
16 * including a substantially similar Disclaimer requirement for further
17 * binary redistribution.
18 * 3. Neither the names of the above-listed copyright holders nor the names
19 * of any contributors may be used to endorse or promote products derived
20 * from this software without specific prior written permission.
21 *
22 * Alternatively, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2 as published by the Free
24 * Software Foundation.
25 *
26 * NO WARRANTY
27 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31 * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36 * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGES.
38 *
39 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040 #include <linux/slab.h>
jack wangdbf9bfe2009-10-14 16:19:21 +080041 #include "pm8001_sas.h"
42 #include "pm8001_hwi.h"
43 #include "pm8001_chips.h"
44 #include "pm8001_ctl.h"
45
46/**
47 * read_main_config_table - read the configure table and save it.
48 * @pm8001_ha: our hba card information
49 */
50static void __devinit read_main_config_table(struct pm8001_hba_info *pm8001_ha)
51{
52 void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
53 pm8001_ha->main_cfg_tbl.signature = pm8001_mr32(address, 0x00);
54 pm8001_ha->main_cfg_tbl.interface_rev = pm8001_mr32(address, 0x04);
55 pm8001_ha->main_cfg_tbl.firmware_rev = pm8001_mr32(address, 0x08);
56 pm8001_ha->main_cfg_tbl.max_out_io = pm8001_mr32(address, 0x0C);
57 pm8001_ha->main_cfg_tbl.max_sgl = pm8001_mr32(address, 0x10);
58 pm8001_ha->main_cfg_tbl.ctrl_cap_flag = pm8001_mr32(address, 0x14);
59 pm8001_ha->main_cfg_tbl.gst_offset = pm8001_mr32(address, 0x18);
60 pm8001_ha->main_cfg_tbl.inbound_queue_offset =
jack_wangd0b68042009-11-05 22:32:31 +080061 pm8001_mr32(address, MAIN_IBQ_OFFSET);
jack wangdbf9bfe2009-10-14 16:19:21 +080062 pm8001_ha->main_cfg_tbl.outbound_queue_offset =
jack_wangd0b68042009-11-05 22:32:31 +080063 pm8001_mr32(address, MAIN_OBQ_OFFSET);
jack wangdbf9bfe2009-10-14 16:19:21 +080064 pm8001_ha->main_cfg_tbl.hda_mode_flag =
65 pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
66
67 /* read analog Setting offset from the configuration table */
68 pm8001_ha->main_cfg_tbl.anolog_setup_table_offset =
69 pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
70
71 /* read Error Dump Offset and Length */
72 pm8001_ha->main_cfg_tbl.fatal_err_dump_offset0 =
73 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
74 pm8001_ha->main_cfg_tbl.fatal_err_dump_length0 =
75 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
76 pm8001_ha->main_cfg_tbl.fatal_err_dump_offset1 =
77 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
78 pm8001_ha->main_cfg_tbl.fatal_err_dump_length1 =
79 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
80}
81
82/**
83 * read_general_status_table - read the general status table and save it.
84 * @pm8001_ha: our hba card information
85 */
86static void __devinit
87read_general_status_table(struct pm8001_hba_info *pm8001_ha)
88{
89 void __iomem *address = pm8001_ha->general_stat_tbl_addr;
90 pm8001_ha->gs_tbl.gst_len_mpistate = pm8001_mr32(address, 0x00);
91 pm8001_ha->gs_tbl.iq_freeze_state0 = pm8001_mr32(address, 0x04);
92 pm8001_ha->gs_tbl.iq_freeze_state1 = pm8001_mr32(address, 0x08);
93 pm8001_ha->gs_tbl.msgu_tcnt = pm8001_mr32(address, 0x0C);
94 pm8001_ha->gs_tbl.iop_tcnt = pm8001_mr32(address, 0x10);
95 pm8001_ha->gs_tbl.reserved = pm8001_mr32(address, 0x14);
96 pm8001_ha->gs_tbl.phy_state[0] = pm8001_mr32(address, 0x18);
97 pm8001_ha->gs_tbl.phy_state[1] = pm8001_mr32(address, 0x1C);
98 pm8001_ha->gs_tbl.phy_state[2] = pm8001_mr32(address, 0x20);
99 pm8001_ha->gs_tbl.phy_state[3] = pm8001_mr32(address, 0x24);
100 pm8001_ha->gs_tbl.phy_state[4] = pm8001_mr32(address, 0x28);
101 pm8001_ha->gs_tbl.phy_state[5] = pm8001_mr32(address, 0x2C);
102 pm8001_ha->gs_tbl.phy_state[6] = pm8001_mr32(address, 0x30);
103 pm8001_ha->gs_tbl.phy_state[7] = pm8001_mr32(address, 0x34);
104 pm8001_ha->gs_tbl.reserved1 = pm8001_mr32(address, 0x38);
105 pm8001_ha->gs_tbl.reserved2 = pm8001_mr32(address, 0x3C);
106 pm8001_ha->gs_tbl.reserved3 = pm8001_mr32(address, 0x40);
107 pm8001_ha->gs_tbl.recover_err_info[0] = pm8001_mr32(address, 0x44);
108 pm8001_ha->gs_tbl.recover_err_info[1] = pm8001_mr32(address, 0x48);
109 pm8001_ha->gs_tbl.recover_err_info[2] = pm8001_mr32(address, 0x4C);
110 pm8001_ha->gs_tbl.recover_err_info[3] = pm8001_mr32(address, 0x50);
111 pm8001_ha->gs_tbl.recover_err_info[4] = pm8001_mr32(address, 0x54);
112 pm8001_ha->gs_tbl.recover_err_info[5] = pm8001_mr32(address, 0x58);
113 pm8001_ha->gs_tbl.recover_err_info[6] = pm8001_mr32(address, 0x5C);
114 pm8001_ha->gs_tbl.recover_err_info[7] = pm8001_mr32(address, 0x60);
115}
116
117/**
118 * read_inbnd_queue_table - read the inbound queue table and save it.
119 * @pm8001_ha: our hba card information
120 */
121static void __devinit
122read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
123{
124 int inbQ_num = 1;
125 int i;
126 void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
127 for (i = 0; i < inbQ_num; i++) {
jack_wangd0b68042009-11-05 22:32:31 +0800128 u32 offset = i * 0x20;
jack wangdbf9bfe2009-10-14 16:19:21 +0800129 pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
130 get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
131 pm8001_ha->inbnd_q_tbl[i].pi_offset =
132 pm8001_mr32(address, (offset + 0x18));
133 }
134}
135
136/**
137 * read_outbnd_queue_table - read the outbound queue table and save it.
138 * @pm8001_ha: our hba card information
139 */
140static void __devinit
141read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
142{
143 int outbQ_num = 1;
144 int i;
145 void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
146 for (i = 0; i < outbQ_num; i++) {
147 u32 offset = i * 0x24;
148 pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
149 get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
150 pm8001_ha->outbnd_q_tbl[i].ci_offset =
151 pm8001_mr32(address, (offset + 0x18));
152 }
153}
154
155/**
156 * init_default_table_values - init the default table.
157 * @pm8001_ha: our hba card information
158 */
159static void __devinit
160init_default_table_values(struct pm8001_hba_info *pm8001_ha)
161{
162 int qn = 1;
163 int i;
164 u32 offsetib, offsetob;
165 void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
166 void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
167
168 pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd = 0;
169 pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3 = 0;
170 pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7 = 0;
171 pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3 = 0;
172 pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7 = 0;
173 pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3 = 0;
174 pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7 = 0;
175 pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
176 pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
177 pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3 = 0;
178 pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7 = 0;
179
180 pm8001_ha->main_cfg_tbl.upper_event_log_addr =
181 pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
182 pm8001_ha->main_cfg_tbl.lower_event_log_addr =
183 pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
184 pm8001_ha->main_cfg_tbl.event_log_size = PM8001_EVENT_LOG_SIZE;
185 pm8001_ha->main_cfg_tbl.event_log_option = 0x01;
186 pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr =
187 pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
188 pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr =
189 pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
190 pm8001_ha->main_cfg_tbl.iop_event_log_size = PM8001_EVENT_LOG_SIZE;
191 pm8001_ha->main_cfg_tbl.iop_event_log_option = 0x01;
192 pm8001_ha->main_cfg_tbl.fatal_err_interrupt = 0x01;
193 for (i = 0; i < qn; i++) {
194 pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
195 0x00000100 | (0x00000040 << 16) | (0x00<<30);
196 pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
197 pm8001_ha->memoryMap.region[IB].phys_addr_hi;
198 pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
199 pm8001_ha->memoryMap.region[IB].phys_addr_lo;
200 pm8001_ha->inbnd_q_tbl[i].base_virt =
201 (u8 *)pm8001_ha->memoryMap.region[IB].virt_ptr;
202 pm8001_ha->inbnd_q_tbl[i].total_length =
203 pm8001_ha->memoryMap.region[IB].total_len;
204 pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
205 pm8001_ha->memoryMap.region[CI].phys_addr_hi;
206 pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
207 pm8001_ha->memoryMap.region[CI].phys_addr_lo;
208 pm8001_ha->inbnd_q_tbl[i].ci_virt =
209 pm8001_ha->memoryMap.region[CI].virt_ptr;
210 offsetib = i * 0x20;
211 pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
212 get_pci_bar_index(pm8001_mr32(addressib,
213 (offsetib + 0x14)));
214 pm8001_ha->inbnd_q_tbl[i].pi_offset =
215 pm8001_mr32(addressib, (offsetib + 0x18));
216 pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
217 pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
218 }
219 for (i = 0; i < qn; i++) {
220 pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
221 256 | (64 << 16) | (1<<30);
222 pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
223 pm8001_ha->memoryMap.region[OB].phys_addr_hi;
224 pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
225 pm8001_ha->memoryMap.region[OB].phys_addr_lo;
226 pm8001_ha->outbnd_q_tbl[i].base_virt =
227 (u8 *)pm8001_ha->memoryMap.region[OB].virt_ptr;
228 pm8001_ha->outbnd_q_tbl[i].total_length =
229 pm8001_ha->memoryMap.region[OB].total_len;
230 pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
231 pm8001_ha->memoryMap.region[PI].phys_addr_hi;
232 pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
233 pm8001_ha->memoryMap.region[PI].phys_addr_lo;
234 pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
jack_wangd0b68042009-11-05 22:32:31 +0800235 0 | (10 << 16) | (0 << 24);
jack wangdbf9bfe2009-10-14 16:19:21 +0800236 pm8001_ha->outbnd_q_tbl[i].pi_virt =
237 pm8001_ha->memoryMap.region[PI].virt_ptr;
238 offsetob = i * 0x24;
239 pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
240 get_pci_bar_index(pm8001_mr32(addressob,
241 offsetob + 0x14));
242 pm8001_ha->outbnd_q_tbl[i].ci_offset =
243 pm8001_mr32(addressob, (offsetob + 0x18));
244 pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
245 pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
246 }
247}
248
249/**
250 * update_main_config_table - update the main default table to the HBA.
251 * @pm8001_ha: our hba card information
252 */
253static void __devinit
254update_main_config_table(struct pm8001_hba_info *pm8001_ha)
255{
256 void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
257 pm8001_mw32(address, 0x24,
258 pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd);
259 pm8001_mw32(address, 0x28,
260 pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3);
261 pm8001_mw32(address, 0x2C,
262 pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7);
263 pm8001_mw32(address, 0x30,
264 pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3);
265 pm8001_mw32(address, 0x34,
266 pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7);
267 pm8001_mw32(address, 0x38,
268 pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3);
269 pm8001_mw32(address, 0x3C,
270 pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7);
271 pm8001_mw32(address, 0x40,
272 pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3);
273 pm8001_mw32(address, 0x44,
274 pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7);
275 pm8001_mw32(address, 0x48,
276 pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3);
277 pm8001_mw32(address, 0x4C,
278 pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7);
279 pm8001_mw32(address, 0x50,
280 pm8001_ha->main_cfg_tbl.upper_event_log_addr);
281 pm8001_mw32(address, 0x54,
282 pm8001_ha->main_cfg_tbl.lower_event_log_addr);
283 pm8001_mw32(address, 0x58, pm8001_ha->main_cfg_tbl.event_log_size);
284 pm8001_mw32(address, 0x5C, pm8001_ha->main_cfg_tbl.event_log_option);
285 pm8001_mw32(address, 0x60,
286 pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr);
287 pm8001_mw32(address, 0x64,
288 pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr);
289 pm8001_mw32(address, 0x68, pm8001_ha->main_cfg_tbl.iop_event_log_size);
290 pm8001_mw32(address, 0x6C,
291 pm8001_ha->main_cfg_tbl.iop_event_log_option);
292 pm8001_mw32(address, 0x70,
293 pm8001_ha->main_cfg_tbl.fatal_err_interrupt);
294}
295
296/**
297 * update_inbnd_queue_table - update the inbound queue table to the HBA.
298 * @pm8001_ha: our hba card information
299 */
300static void __devinit
301update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
302{
303 void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
304 u16 offset = number * 0x20;
305 pm8001_mw32(address, offset + 0x00,
306 pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
307 pm8001_mw32(address, offset + 0x04,
308 pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
309 pm8001_mw32(address, offset + 0x08,
310 pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
311 pm8001_mw32(address, offset + 0x0C,
312 pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
313 pm8001_mw32(address, offset + 0x10,
314 pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
315}
316
317/**
318 * update_outbnd_queue_table - update the outbound queue table to the HBA.
319 * @pm8001_ha: our hba card information
320 */
321static void __devinit
322update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
323{
324 void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
325 u16 offset = number * 0x24;
326 pm8001_mw32(address, offset + 0x00,
327 pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
328 pm8001_mw32(address, offset + 0x04,
329 pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
330 pm8001_mw32(address, offset + 0x08,
331 pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
332 pm8001_mw32(address, offset + 0x0C,
333 pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
334 pm8001_mw32(address, offset + 0x10,
335 pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
336 pm8001_mw32(address, offset + 0x1C,
337 pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
338}
339
340/**
Mark Salyzynd95d0002012-01-17 09:18:57 -0500341 * pm8001_bar4_shift - function is called to shift BAR base address
342 * @pm8001_ha : our hba card infomation
jack wangdbf9bfe2009-10-14 16:19:21 +0800343 * @shiftValue : shifting value in memory bar.
344 */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500345int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
jack wangdbf9bfe2009-10-14 16:19:21 +0800346{
347 u32 regVal;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500348 unsigned long start;
jack wangdbf9bfe2009-10-14 16:19:21 +0800349
350 /* program the inbound AXI translation Lower Address */
351 pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
352
353 /* confirm the setting is written */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500354 start = jiffies + HZ; /* 1 sec */
jack wangdbf9bfe2009-10-14 16:19:21 +0800355 do {
jack wangdbf9bfe2009-10-14 16:19:21 +0800356 regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
Mark Salyzynd95d0002012-01-17 09:18:57 -0500357 } while ((regVal != shiftValue) && time_before(jiffies, start));
jack wangdbf9bfe2009-10-14 16:19:21 +0800358
Mark Salyzynd95d0002012-01-17 09:18:57 -0500359 if (regVal != shiftValue) {
jack wangdbf9bfe2009-10-14 16:19:21 +0800360 PM8001_INIT_DBG(pm8001_ha,
361 pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
362 " = 0x%x\n", regVal));
363 return -1;
364 }
365 return 0;
366}
367
368/**
369 * mpi_set_phys_g3_with_ssc
370 * @pm8001_ha: our hba card information
371 * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
372 */
373static void __devinit
374mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha, u32 SSCbit)
375{
jack wang0330dba2009-12-07 17:46:22 +0800376 u32 value, offset, i;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500377 unsigned long flags;
jack wangdbf9bfe2009-10-14 16:19:21 +0800378
379#define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
380#define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
381#define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
382#define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
jack_wangd0b68042009-11-05 22:32:31 +0800383#define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
384#define PHY_G3_WITH_SSC_BIT_SHIFT 13
385#define SNW3_PHY_CAPABILITIES_PARITY 31
jack wangdbf9bfe2009-10-14 16:19:21 +0800386
387 /*
388 * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
389 * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
390 */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500391 spin_lock_irqsave(&pm8001_ha->lock, flags);
392 if (-1 == pm8001_bar4_shift(pm8001_ha,
393 SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
394 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800395 return;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500396 }
jack wang0330dba2009-12-07 17:46:22 +0800397
jack wangdbf9bfe2009-10-14 16:19:21 +0800398 for (i = 0; i < 4; i++) {
399 offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
jack wang0330dba2009-12-07 17:46:22 +0800400 pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
jack wangdbf9bfe2009-10-14 16:19:21 +0800401 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800402 /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500403 if (-1 == pm8001_bar4_shift(pm8001_ha,
404 SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
405 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800406 return;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500407 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800408 for (i = 4; i < 8; i++) {
409 offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
jack wang0330dba2009-12-07 17:46:22 +0800410 pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
jack wangdbf9bfe2009-10-14 16:19:21 +0800411 }
jack wang0330dba2009-12-07 17:46:22 +0800412 /*************************************************************
413 Change the SSC upspreading value to 0x0 so that upspreading is disabled.
414 Device MABC SMOD0 Controls
415 Address: (via MEMBASE-III):
416 Using shifted destination address 0x0_0000: with Offset 0xD8
417
418 31:28 R/W Reserved Do not change
419 27:24 R/W SAS_SMOD_SPRDUP 0000
420 23:20 R/W SAS_SMOD_SPRDDN 0000
421 19:0 R/W Reserved Do not change
422 Upon power-up this register will read as 0x8990c016,
423 and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
424 so that the written value will be 0x8090c016.
425 This will ensure only down-spreading SSC is enabled on the SPC.
426 *************************************************************/
427 value = pm8001_cr32(pm8001_ha, 2, 0xd8);
428 pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
jack wangdbf9bfe2009-10-14 16:19:21 +0800429
430 /*set the shifted destination address to 0x0 to avoid error operation */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500431 pm8001_bar4_shift(pm8001_ha, 0x0);
432 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800433 return;
434}
435
436/**
437 * mpi_set_open_retry_interval_reg
438 * @pm8001_ha: our hba card information
439 * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
440 */
441static void __devinit
442mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
443 u32 interval)
444{
445 u32 offset;
446 u32 value;
447 u32 i;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500448 unsigned long flags;
jack wangdbf9bfe2009-10-14 16:19:21 +0800449
450#define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
451#define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
452#define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
453#define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
454#define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
455
456 value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500457 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800458 /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
Mark Salyzynd95d0002012-01-17 09:18:57 -0500459 if (-1 == pm8001_bar4_shift(pm8001_ha,
460 OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
461 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800462 return;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500463 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800464 for (i = 0; i < 4; i++) {
465 offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
466 pm8001_cw32(pm8001_ha, 2, offset, value);
467 }
468
Mark Salyzynd95d0002012-01-17 09:18:57 -0500469 if (-1 == pm8001_bar4_shift(pm8001_ha,
470 OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
471 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800472 return;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500473 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800474 for (i = 4; i < 8; i++) {
475 offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
476 pm8001_cw32(pm8001_ha, 2, offset, value);
477 }
478 /*set the shifted destination address to 0x0 to avoid error operation */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500479 pm8001_bar4_shift(pm8001_ha, 0x0);
480 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800481 return;
482}
483
484/**
485 * mpi_init_check - check firmware initialization status.
486 * @pm8001_ha: our hba card information
487 */
488static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
489{
490 u32 max_wait_count;
491 u32 value;
492 u32 gst_len_mpistate;
493 /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
494 table is updated */
495 pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
496 /* wait until Inbound DoorBell Clear Register toggled */
497 max_wait_count = 1 * 1000 * 1000;/* 1 sec */
498 do {
499 udelay(1);
500 value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
501 value &= SPC_MSGU_CFG_TABLE_UPDATE;
502 } while ((value != 0) && (--max_wait_count));
503
504 if (!max_wait_count)
505 return -1;
506 /* check the MPI-State for initialization */
507 gst_len_mpistate =
508 pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
509 GST_GSTLEN_MPIS_OFFSET);
510 if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
511 return -1;
512 /* check MPI Initialization error */
513 gst_len_mpistate = gst_len_mpistate >> 16;
514 if (0x0000 != gst_len_mpistate)
515 return -1;
516 return 0;
517}
518
519/**
520 * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
521 * @pm8001_ha: our hba card information
522 */
523static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
524{
525 u32 value, value1;
526 u32 max_wait_count;
527 /* check error state */
528 value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
529 value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
530 /* check AAP error */
531 if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
532 /* error state */
533 value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
534 return -1;
535 }
536
537 /* check IOP error */
538 if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
539 /* error state */
540 value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
541 return -1;
542 }
543
544 /* bit 4-31 of scratch pad1 should be zeros if it is not
545 in error state*/
546 if (value & SCRATCH_PAD1_STATE_MASK) {
547 /* error case */
548 pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
549 return -1;
550 }
551
552 /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
553 in error state */
554 if (value1 & SCRATCH_PAD2_STATE_MASK) {
555 /* error case */
556 return -1;
557 }
558
559 max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
560
561 /* wait until scratch pad 1 and 2 registers in ready state */
562 do {
563 udelay(1);
564 value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
565 & SCRATCH_PAD1_RDY;
566 value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
567 & SCRATCH_PAD2_RDY;
568 if ((--max_wait_count) == 0)
569 return -1;
570 } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
571 return 0;
572}
573
574static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
575{
576 void __iomem *base_addr;
577 u32 value;
578 u32 offset;
579 u32 pcibar;
580 u32 pcilogic;
581
582 value = pm8001_cr32(pm8001_ha, 0, 0x44);
583 offset = value & 0x03FFFFFF;
584 PM8001_INIT_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -0700585 pm8001_printk("Scratchpad 0 Offset: %x\n", offset));
jack wangdbf9bfe2009-10-14 16:19:21 +0800586 pcilogic = (value & 0xFC000000) >> 26;
587 pcibar = get_pci_bar_index(pcilogic);
588 PM8001_INIT_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -0700589 pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
jack wangdbf9bfe2009-10-14 16:19:21 +0800590 pm8001_ha->main_cfg_tbl_addr = base_addr =
591 pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
592 pm8001_ha->general_stat_tbl_addr =
593 base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
594 pm8001_ha->inbnd_q_tbl_addr =
595 base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
596 pm8001_ha->outbnd_q_tbl_addr =
597 base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
598}
599
600/**
601 * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
602 * @pm8001_ha: our hba card information
603 */
604static int __devinit pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
605{
606 /* check the firmware status */
607 if (-1 == check_fw_ready(pm8001_ha)) {
608 PM8001_FAIL_DBG(pm8001_ha,
609 pm8001_printk("Firmware is not ready!\n"));
610 return -EBUSY;
611 }
612
613 /* Initialize pci space address eg: mpi offset */
614 init_pci_device_addresses(pm8001_ha);
615 init_default_table_values(pm8001_ha);
616 read_main_config_table(pm8001_ha);
617 read_general_status_table(pm8001_ha);
618 read_inbnd_queue_table(pm8001_ha);
619 read_outbnd_queue_table(pm8001_ha);
620 /* update main config table ,inbound table and outbound table */
621 update_main_config_table(pm8001_ha);
622 update_inbnd_queue_table(pm8001_ha, 0);
623 update_outbnd_queue_table(pm8001_ha, 0);
624 mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
Mark Salyzyn5954d732012-01-17 11:52:24 -0500625 /* 7->130ms, 34->500ms, 119->1.5s */
626 mpi_set_open_retry_interval_reg(pm8001_ha, 119);
jack wangdbf9bfe2009-10-14 16:19:21 +0800627 /* notify firmware update finished and check initialization status */
628 if (0 == mpi_init_check(pm8001_ha)) {
629 PM8001_INIT_DBG(pm8001_ha,
630 pm8001_printk("MPI initialize successful!\n"));
631 } else
632 return -EBUSY;
633 /*This register is a 16-bit timer with a resolution of 1us. This is the
634 timer used for interrupt delay/coalescing in the PCIe Application Layer.
635 Zero is not a valid value. A value of 1 in the register will cause the
636 interrupts to be normal. A value greater than 1 will cause coalescing
637 delays.*/
638 pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
639 pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
640 return 0;
641}
642
643static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
644{
645 u32 max_wait_count;
646 u32 value;
647 u32 gst_len_mpistate;
648 init_pci_device_addresses(pm8001_ha);
649 /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
650 table is stop */
651 pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
652
653 /* wait until Inbound DoorBell Clear Register toggled */
654 max_wait_count = 1 * 1000 * 1000;/* 1 sec */
655 do {
656 udelay(1);
657 value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
658 value &= SPC_MSGU_CFG_TABLE_RESET;
659 } while ((value != 0) && (--max_wait_count));
660
661 if (!max_wait_count) {
662 PM8001_FAIL_DBG(pm8001_ha,
663 pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
664 return -1;
665 }
666
667 /* check the MPI-State for termination in progress */
668 /* wait until Inbound DoorBell Clear Register toggled */
669 max_wait_count = 1 * 1000 * 1000; /* 1 sec */
670 do {
671 udelay(1);
672 gst_len_mpistate =
673 pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
674 GST_GSTLEN_MPIS_OFFSET);
675 if (GST_MPI_STATE_UNINIT ==
676 (gst_len_mpistate & GST_MPI_STATE_MASK))
677 break;
678 } while (--max_wait_count);
679 if (!max_wait_count) {
680 PM8001_FAIL_DBG(pm8001_ha,
681 pm8001_printk(" TIME OUT MPI State = 0x%x\n",
682 gst_len_mpistate & GST_MPI_STATE_MASK));
683 return -1;
684 }
685 return 0;
686}
687
688/**
689 * soft_reset_ready_check - Function to check FW is ready for soft reset.
690 * @pm8001_ha: our hba card information
691 */
692static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
693{
694 u32 regVal, regVal1, regVal2;
695 if (mpi_uninit_check(pm8001_ha) != 0) {
696 PM8001_FAIL_DBG(pm8001_ha,
697 pm8001_printk("MPI state is not ready\n"));
698 return -1;
699 }
700 /* read the scratch pad 2 register bit 2 */
701 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
702 & SCRATCH_PAD2_FWRDY_RST;
703 if (regVal == SCRATCH_PAD2_FWRDY_RST) {
704 PM8001_INIT_DBG(pm8001_ha,
705 pm8001_printk("Firmware is ready for reset .\n"));
706 } else {
Mark Salyzynd95d0002012-01-17 09:18:57 -0500707 unsigned long flags;
708 /* Trigger NMI twice via RB6 */
709 spin_lock_irqsave(&pm8001_ha->lock, flags);
710 if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
711 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800712 PM8001_FAIL_DBG(pm8001_ha,
713 pm8001_printk("Shift Bar4 to 0x%x failed\n",
714 RB6_ACCESS_REG));
715 return -1;
716 }
717 pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
718 RB6_MAGIC_NUMBER_RST);
719 pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
720 /* wait for 100 ms */
721 mdelay(100);
722 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
723 SCRATCH_PAD2_FWRDY_RST;
724 if (regVal != SCRATCH_PAD2_FWRDY_RST) {
725 regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
726 regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
727 PM8001_FAIL_DBG(pm8001_ha,
728 pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
729 "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
730 regVal1, regVal2));
731 PM8001_FAIL_DBG(pm8001_ha,
732 pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
733 pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
734 PM8001_FAIL_DBG(pm8001_ha,
735 pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
736 pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
Mark Salyzynd95d0002012-01-17 09:18:57 -0500737 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800738 return -1;
739 }
Mark Salyzynd95d0002012-01-17 09:18:57 -0500740 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800741 }
742 return 0;
743}
744
745/**
746 * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
747 * the FW register status to the originated status.
748 * @pm8001_ha: our hba card information
749 * @signature: signature in host scratch pad0 register.
750 */
751static int
752pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
753{
754 u32 regVal, toggleVal;
755 u32 max_wait_count;
756 u32 regVal1, regVal2, regVal3;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500757 unsigned long flags;
jack wangdbf9bfe2009-10-14 16:19:21 +0800758
759 /* step1: Check FW is ready for soft reset */
760 if (soft_reset_ready_check(pm8001_ha) != 0) {
761 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
762 return -1;
763 }
764
765 /* step 2: clear NMI status register on AAP1 and IOP, write the same
766 value to clear */
767 /* map 0x60000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500768 spin_lock_irqsave(&pm8001_ha->lock, flags);
769 if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
770 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800771 PM8001_FAIL_DBG(pm8001_ha,
772 pm8001_printk("Shift Bar4 to 0x%x failed\n",
773 MBIC_AAP1_ADDR_BASE));
774 return -1;
775 }
776 regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
777 PM8001_INIT_DBG(pm8001_ha,
778 pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
779 pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
780 /* map 0x70000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500781 if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
782 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800783 PM8001_FAIL_DBG(pm8001_ha,
784 pm8001_printk("Shift Bar4 to 0x%x failed\n",
785 MBIC_IOP_ADDR_BASE));
786 return -1;
787 }
788 regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
789 PM8001_INIT_DBG(pm8001_ha,
790 pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
791 pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
792
793 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
794 PM8001_INIT_DBG(pm8001_ha,
795 pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
796 pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
797
798 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
799 PM8001_INIT_DBG(pm8001_ha,
800 pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
801 pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
802
803 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
804 PM8001_INIT_DBG(pm8001_ha,
805 pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
806 pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
807
808 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
809 PM8001_INIT_DBG(pm8001_ha,
810 pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
811 pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
812
813 /* read the scratch pad 1 register bit 2 */
814 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
815 & SCRATCH_PAD1_RST;
816 toggleVal = regVal ^ SCRATCH_PAD1_RST;
817
818 /* set signature in host scratch pad0 register to tell SPC that the
819 host performs the soft reset */
820 pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
821
822 /* read required registers for confirmming */
823 /* map 0x0700000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500824 if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
825 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800826 PM8001_FAIL_DBG(pm8001_ha,
827 pm8001_printk("Shift Bar4 to 0x%x failed\n",
828 GSM_ADDR_BASE));
829 return -1;
830 }
831 PM8001_INIT_DBG(pm8001_ha,
832 pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
833 " Reset = 0x%x\n",
834 pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
835
836 /* step 3: host read GSM Configuration and Reset register */
837 regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
838 /* Put those bits to low */
839 /* GSM XCBI offset = 0x70 0000
840 0x00 Bit 13 COM_SLV_SW_RSTB 1
841 0x00 Bit 12 QSSP_SW_RSTB 1
842 0x00 Bit 11 RAAE_SW_RSTB 1
843 0x00 Bit 9 RB_1_SW_RSTB 1
844 0x00 Bit 8 SM_SW_RSTB 1
845 */
846 regVal &= ~(0x00003b00);
847 /* host write GSM Configuration and Reset register */
848 pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
849 PM8001_INIT_DBG(pm8001_ha,
850 pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
851 "Configuration and Reset is set to = 0x%x\n",
852 pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
853
854 /* step 4: */
855 /* disable GSM - Read Address Parity Check */
856 regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
857 PM8001_INIT_DBG(pm8001_ha,
858 pm8001_printk("GSM 0x700038 - Read Address Parity Check "
859 "Enable = 0x%x\n", regVal1));
860 pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
861 PM8001_INIT_DBG(pm8001_ha,
862 pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
863 "is set to = 0x%x\n",
864 pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
865
866 /* disable GSM - Write Address Parity Check */
867 regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
868 PM8001_INIT_DBG(pm8001_ha,
869 pm8001_printk("GSM 0x700040 - Write Address Parity Check"
870 " Enable = 0x%x\n", regVal2));
871 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
872 PM8001_INIT_DBG(pm8001_ha,
873 pm8001_printk("GSM 0x700040 - Write Address Parity Check "
874 "Enable is set to = 0x%x\n",
875 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
876
877 /* disable GSM - Write Data Parity Check */
878 regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
879 PM8001_INIT_DBG(pm8001_ha,
880 pm8001_printk("GSM 0x300048 - Write Data Parity Check"
881 " Enable = 0x%x\n", regVal3));
882 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
883 PM8001_INIT_DBG(pm8001_ha,
884 pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
885 "is set to = 0x%x\n",
886 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
887
888 /* step 5: delay 10 usec */
889 udelay(10);
890 /* step 5-b: set GPIO-0 output control to tristate anyway */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500891 if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
892 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800893 PM8001_INIT_DBG(pm8001_ha,
894 pm8001_printk("Shift Bar4 to 0x%x failed\n",
895 GPIO_ADDR_BASE));
896 return -1;
897 }
898 regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
899 PM8001_INIT_DBG(pm8001_ha,
900 pm8001_printk("GPIO Output Control Register:"
901 " = 0x%x\n", regVal));
902 /* set GPIO-0 output control to tri-state */
903 regVal &= 0xFFFFFFFC;
904 pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
905
906 /* Step 6: Reset the IOP and AAP1 */
907 /* map 0x00000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500908 if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
909 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800910 PM8001_FAIL_DBG(pm8001_ha,
911 pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
912 SPC_TOP_LEVEL_ADDR_BASE));
913 return -1;
914 }
915 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
916 PM8001_INIT_DBG(pm8001_ha,
917 pm8001_printk("Top Register before resetting IOP/AAP1"
918 ":= 0x%x\n", regVal));
919 regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
920 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
921
922 /* step 7: Reset the BDMA/OSSP */
923 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
924 PM8001_INIT_DBG(pm8001_ha,
925 pm8001_printk("Top Register before resetting BDMA/OSSP"
926 ": = 0x%x\n", regVal));
927 regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
928 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
929
930 /* step 8: delay 10 usec */
931 udelay(10);
932
933 /* step 9: bring the BDMA and OSSP out of reset */
934 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
935 PM8001_INIT_DBG(pm8001_ha,
936 pm8001_printk("Top Register before bringing up BDMA/OSSP"
937 ":= 0x%x\n", regVal));
938 regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
939 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
940
941 /* step 10: delay 10 usec */
942 udelay(10);
943
944 /* step 11: reads and sets the GSM Configuration and Reset Register */
945 /* map 0x0700000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500946 if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
947 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800948 PM8001_FAIL_DBG(pm8001_ha,
949 pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
950 GSM_ADDR_BASE));
951 return -1;
952 }
953 PM8001_INIT_DBG(pm8001_ha,
954 pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
955 "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
956 regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
957 /* Put those bits to high */
958 /* GSM XCBI offset = 0x70 0000
959 0x00 Bit 13 COM_SLV_SW_RSTB 1
960 0x00 Bit 12 QSSP_SW_RSTB 1
961 0x00 Bit 11 RAAE_SW_RSTB 1
962 0x00 Bit 9 RB_1_SW_RSTB 1
963 0x00 Bit 8 SM_SW_RSTB 1
964 */
965 regVal |= (GSM_CONFIG_RESET_VALUE);
966 pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
967 PM8001_INIT_DBG(pm8001_ha,
968 pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
969 " Configuration and Reset is set to = 0x%x\n",
970 pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
971
972 /* step 12: Restore GSM - Read Address Parity Check */
973 regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
974 /* just for debugging */
975 PM8001_INIT_DBG(pm8001_ha,
976 pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
977 " = 0x%x\n", regVal));
978 pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
979 PM8001_INIT_DBG(pm8001_ha,
980 pm8001_printk("GSM 0x700038 - Read Address Parity"
981 " Check Enable is set to = 0x%x\n",
982 pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
983 /* Restore GSM - Write Address Parity Check */
984 regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
985 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
986 PM8001_INIT_DBG(pm8001_ha,
987 pm8001_printk("GSM 0x700040 - Write Address Parity Check"
988 " Enable is set to = 0x%x\n",
989 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
990 /* Restore GSM - Write Data Parity Check */
991 regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
992 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
993 PM8001_INIT_DBG(pm8001_ha,
994 pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
995 "is set to = 0x%x\n",
996 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
997
998 /* step 13: bring the IOP and AAP1 out of reset */
999 /* map 0x00000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -05001000 if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
1001 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08001002 PM8001_FAIL_DBG(pm8001_ha,
1003 pm8001_printk("Shift Bar4 to 0x%x failed\n",
1004 SPC_TOP_LEVEL_ADDR_BASE));
1005 return -1;
1006 }
1007 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
1008 regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
1009 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
1010
1011 /* step 14: delay 10 usec - Normal Mode */
1012 udelay(10);
1013 /* check Soft Reset Normal mode or Soft Reset HDA mode */
1014 if (signature == SPC_SOFT_RESET_SIGNATURE) {
1015 /* step 15 (Normal Mode): wait until scratch pad1 register
1016 bit 2 toggled */
1017 max_wait_count = 2 * 1000 * 1000;/* 2 sec */
1018 do {
1019 udelay(1);
1020 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
1021 SCRATCH_PAD1_RST;
1022 } while ((regVal != toggleVal) && (--max_wait_count));
1023
1024 if (!max_wait_count) {
1025 regVal = pm8001_cr32(pm8001_ha, 0,
1026 MSGU_SCRATCH_PAD_1);
1027 PM8001_FAIL_DBG(pm8001_ha,
1028 pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
1029 "MSGU_SCRATCH_PAD1 = 0x%x\n",
1030 toggleVal, regVal));
1031 PM8001_FAIL_DBG(pm8001_ha,
1032 pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
1033 pm8001_cr32(pm8001_ha, 0,
1034 MSGU_SCRATCH_PAD_0)));
1035 PM8001_FAIL_DBG(pm8001_ha,
1036 pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
1037 pm8001_cr32(pm8001_ha, 0,
1038 MSGU_SCRATCH_PAD_2)));
1039 PM8001_FAIL_DBG(pm8001_ha,
1040 pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
1041 pm8001_cr32(pm8001_ha, 0,
1042 MSGU_SCRATCH_PAD_3)));
Mark Salyzynd95d0002012-01-17 09:18:57 -05001043 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08001044 return -1;
1045 }
1046
1047 /* step 16 (Normal) - Clear ODMR and ODCR */
1048 pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1049 pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1050
1051 /* step 17 (Normal Mode): wait for the FW and IOP to get
1052 ready - 1 sec timeout */
1053 /* Wait for the SPC Configuration Table to be ready */
1054 if (check_fw_ready(pm8001_ha) == -1) {
1055 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
1056 /* return error if MPI Configuration Table not ready */
1057 PM8001_INIT_DBG(pm8001_ha,
1058 pm8001_printk("FW not ready SCRATCH_PAD1"
1059 " = 0x%x\n", regVal));
1060 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
1061 /* return error if MPI Configuration Table not ready */
1062 PM8001_INIT_DBG(pm8001_ha,
1063 pm8001_printk("FW not ready SCRATCH_PAD2"
1064 " = 0x%x\n", regVal));
1065 PM8001_INIT_DBG(pm8001_ha,
1066 pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
1067 pm8001_cr32(pm8001_ha, 0,
1068 MSGU_SCRATCH_PAD_0)));
1069 PM8001_INIT_DBG(pm8001_ha,
1070 pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
1071 pm8001_cr32(pm8001_ha, 0,
1072 MSGU_SCRATCH_PAD_3)));
Mark Salyzynd95d0002012-01-17 09:18:57 -05001073 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08001074 return -1;
1075 }
1076 }
Mark Salyzynd95d0002012-01-17 09:18:57 -05001077 pm8001_bar4_shift(pm8001_ha, 0);
1078 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08001079
1080 PM8001_INIT_DBG(pm8001_ha,
1081 pm8001_printk("SPC soft reset Complete\n"));
1082 return 0;
1083}
1084
1085static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
1086{
1087 u32 i;
1088 u32 regVal;
1089 PM8001_INIT_DBG(pm8001_ha,
1090 pm8001_printk("chip reset start\n"));
1091
1092 /* do SPC chip reset. */
1093 regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
1094 regVal &= ~(SPC_REG_RESET_DEVICE);
1095 pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
1096
1097 /* delay 10 usec */
1098 udelay(10);
1099
1100 /* bring chip reset out of reset */
1101 regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
1102 regVal |= SPC_REG_RESET_DEVICE;
1103 pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
1104
1105 /* delay 10 usec */
1106 udelay(10);
1107
1108 /* wait for 20 msec until the firmware gets reloaded */
1109 i = 20;
1110 do {
1111 mdelay(1);
1112 } while ((--i) != 0);
1113
1114 PM8001_INIT_DBG(pm8001_ha,
1115 pm8001_printk("chip reset finished\n"));
1116}
1117
1118/**
Uwe Kleine-König421f91d2010-06-11 12:17:00 +02001119 * pm8001_chip_iounmap - which maped when initialized.
jack wangdbf9bfe2009-10-14 16:19:21 +08001120 * @pm8001_ha: our hba card information
1121 */
1122static void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
1123{
1124 s8 bar, logical = 0;
1125 for (bar = 0; bar < 6; bar++) {
1126 /*
1127 ** logical BARs for SPC:
1128 ** bar 0 and 1 - logical BAR0
1129 ** bar 2 and 3 - logical BAR1
1130 ** bar4 - logical BAR2
1131 ** bar5 - logical BAR3
1132 ** Skip the appropriate assignments:
1133 */
1134 if ((bar == 1) || (bar == 3))
1135 continue;
1136 if (pm8001_ha->io_mem[logical].memvirtaddr) {
1137 iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
1138 logical++;
1139 }
1140 }
1141}
1142
1143/**
1144 * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1145 * @pm8001_ha: our hba card information
1146 */
1147static void
1148pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
1149{
1150 pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1151 pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1152}
1153
1154 /**
1155 * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
1156 * @pm8001_ha: our hba card information
1157 */
1158static void
1159pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
1160{
1161 pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
1162}
1163
1164/**
1165 * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
1166 * @pm8001_ha: our hba card information
1167 */
1168static void
1169pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
1170 u32 int_vec_idx)
1171{
1172 u32 msi_index;
1173 u32 value;
1174 msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
1175 msi_index += MSIX_TABLE_BASE;
1176 pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
1177 value = (1 << int_vec_idx);
1178 pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
1179
1180}
1181
1182/**
1183 * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
1184 * @pm8001_ha: our hba card information
1185 */
1186static void
1187pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
1188 u32 int_vec_idx)
1189{
1190 u32 msi_index;
1191 msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
1192 msi_index += MSIX_TABLE_BASE;
1193 pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
jack wangdbf9bfe2009-10-14 16:19:21 +08001194}
Mark Salyzynd95d0002012-01-17 09:18:57 -05001195
jack wangdbf9bfe2009-10-14 16:19:21 +08001196/**
1197 * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1198 * @pm8001_ha: our hba card information
1199 */
1200static void
1201pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
1202{
1203#ifdef PM8001_USE_MSIX
1204 pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
1205 return;
1206#endif
1207 pm8001_chip_intx_interrupt_enable(pm8001_ha);
1208
1209}
1210
1211/**
1212 * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
1213 * @pm8001_ha: our hba card information
1214 */
1215static void
1216pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
1217{
1218#ifdef PM8001_USE_MSIX
1219 pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
1220 return;
1221#endif
1222 pm8001_chip_intx_interrupt_disable(pm8001_ha);
1223
1224}
1225
1226/**
1227 * mpi_msg_free_get- get the free message buffer for transfer inbound queue.
1228 * @circularQ: the inbound queue we want to transfer to HBA.
1229 * @messageSize: the message size of this transfer, normally it is 64 bytes
1230 * @messagePtr: the pointer to message.
1231 */
jack_wang72d0baa2009-11-05 22:33:35 +08001232static int mpi_msg_free_get(struct inbound_queue_table *circularQ,
jack wangdbf9bfe2009-10-14 16:19:21 +08001233 u16 messageSize, void **messagePtr)
1234{
1235 u32 offset, consumer_index;
1236 struct mpi_msg_hdr *msgHeader;
1237 u8 bcCount = 1; /* only support single buffer */
1238
1239 /* Checks is the requested message size can be allocated in this queue*/
1240 if (messageSize > 64) {
1241 *messagePtr = NULL;
1242 return -1;
1243 }
1244
1245 /* Stores the new consumer index */
1246 consumer_index = pm8001_read_32(circularQ->ci_virt);
1247 circularQ->consumer_index = cpu_to_le32(consumer_index);
1248 if (((circularQ->producer_idx + bcCount) % 256) ==
1249 circularQ->consumer_index) {
1250 *messagePtr = NULL;
1251 return -1;
1252 }
1253 /* get memory IOMB buffer address */
1254 offset = circularQ->producer_idx * 64;
1255 /* increment to next bcCount element */
1256 circularQ->producer_idx = (circularQ->producer_idx + bcCount) % 256;
1257 /* Adds that distance to the base of the region virtual address plus
1258 the message header size*/
1259 msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
1260 *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
1261 return 0;
1262}
1263
1264/**
1265 * mpi_build_cmd- build the message queue for transfer, update the PI to FW
1266 * to tell the fw to get this message from IOMB.
1267 * @pm8001_ha: our hba card information
1268 * @circularQ: the inbound queue we want to transfer to HBA.
1269 * @opCode: the operation code represents commands which LLDD and fw recognized.
1270 * @payload: the command payload of each operation command.
1271 */
jack_wang72d0baa2009-11-05 22:33:35 +08001272static int mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
jack wangdbf9bfe2009-10-14 16:19:21 +08001273 struct inbound_queue_table *circularQ,
1274 u32 opCode, void *payload)
1275{
1276 u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
1277 u32 responseQueue = 0;
1278 void *pMessage;
1279
1280 if (mpi_msg_free_get(circularQ, 64, &pMessage) < 0) {
1281 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001282 pm8001_printk("No free mpi buffer\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08001283 return -1;
1284 }
jack_wang72d0baa2009-11-05 22:33:35 +08001285 BUG_ON(!payload);
jack wangdbf9bfe2009-10-14 16:19:21 +08001286 /*Copy to the payload*/
1287 memcpy(pMessage, payload, (64 - sizeof(struct mpi_msg_hdr)));
1288
1289 /*Build the header*/
1290 Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
1291 | ((responseQueue & 0x3F) << 16)
1292 | ((category & 0xF) << 12) | (opCode & 0xFFF));
1293
1294 pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
1295 /*Update the PI to the firmware*/
1296 pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
1297 circularQ->pi_offset, circularQ->producer_idx);
1298 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001299 pm8001_printk("after PI= %d CI= %d\n", circularQ->producer_idx,
jack wangdbf9bfe2009-10-14 16:19:21 +08001300 circularQ->consumer_index));
1301 return 0;
1302}
1303
jack_wang72d0baa2009-11-05 22:33:35 +08001304static u32 mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
jack wangdbf9bfe2009-10-14 16:19:21 +08001305 struct outbound_queue_table *circularQ, u8 bc)
1306{
1307 u32 producer_index;
jack_wang72d0baa2009-11-05 22:33:35 +08001308 struct mpi_msg_hdr *msgHeader;
1309 struct mpi_msg_hdr *pOutBoundMsgHeader;
1310
1311 msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
1312 pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
1313 circularQ->consumer_idx * 64);
1314 if (pOutBoundMsgHeader != msgHeader) {
1315 PM8001_FAIL_DBG(pm8001_ha,
1316 pm8001_printk("consumer_idx = %d msgHeader = %p\n",
1317 circularQ->consumer_idx, msgHeader));
1318
1319 /* Update the producer index from SPC */
1320 producer_index = pm8001_read_32(circularQ->pi_virt);
1321 circularQ->producer_index = cpu_to_le32(producer_index);
1322 PM8001_FAIL_DBG(pm8001_ha,
1323 pm8001_printk("consumer_idx = %d producer_index = %d"
1324 "msgHeader = %p\n", circularQ->consumer_idx,
1325 circularQ->producer_index, msgHeader));
1326 return 0;
1327 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001328 /* free the circular queue buffer elements associated with the message*/
1329 circularQ->consumer_idx = (circularQ->consumer_idx + bc) % 256;
1330 /* update the CI of outbound queue */
1331 pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
1332 circularQ->consumer_idx);
1333 /* Update the producer index from SPC*/
1334 producer_index = pm8001_read_32(circularQ->pi_virt);
1335 circularQ->producer_index = cpu_to_le32(producer_index);
1336 PM8001_IO_DBG(pm8001_ha,
1337 pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
1338 circularQ->producer_index));
1339 return 0;
1340}
1341
1342/**
1343 * mpi_msg_consume- get the MPI message from outbound queue message table.
1344 * @pm8001_ha: our hba card information
1345 * @circularQ: the outbound queue table.
1346 * @messagePtr1: the message contents of this outbound message.
1347 * @pBC: the message size.
1348 */
1349static u32 mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
1350 struct outbound_queue_table *circularQ,
1351 void **messagePtr1, u8 *pBC)
1352{
1353 struct mpi_msg_hdr *msgHeader;
1354 __le32 msgHeader_tmp;
1355 u32 header_tmp;
1356 do {
1357 /* If there are not-yet-delivered messages ... */
1358 if (circularQ->producer_index != circularQ->consumer_idx) {
jack wangdbf9bfe2009-10-14 16:19:21 +08001359 /*Get the pointer to the circular queue buffer element*/
1360 msgHeader = (struct mpi_msg_hdr *)
1361 (circularQ->base_virt +
1362 circularQ->consumer_idx * 64);
1363 /* read header */
1364 header_tmp = pm8001_read_32(msgHeader);
1365 msgHeader_tmp = cpu_to_le32(header_tmp);
1366 if (0 != (msgHeader_tmp & 0x80000000)) {
1367 if (OPC_OUB_SKIP_ENTRY !=
1368 (msgHeader_tmp & 0xfff)) {
1369 *messagePtr1 =
1370 ((u8 *)msgHeader) +
1371 sizeof(struct mpi_msg_hdr);
1372 *pBC = (u8)((msgHeader_tmp >> 24) &
1373 0x1f);
1374 PM8001_IO_DBG(pm8001_ha,
jack_wang72d0baa2009-11-05 22:33:35 +08001375 pm8001_printk(": CI=%d PI=%d "
1376 "msgHeader=%x\n",
jack wangdbf9bfe2009-10-14 16:19:21 +08001377 circularQ->consumer_idx,
1378 circularQ->producer_index,
1379 msgHeader_tmp));
1380 return MPI_IO_STATUS_SUCCESS;
1381 } else {
jack wangdbf9bfe2009-10-14 16:19:21 +08001382 circularQ->consumer_idx =
1383 (circularQ->consumer_idx +
1384 ((msgHeader_tmp >> 24) & 0x1f))
1385 % 256;
jack_wang72d0baa2009-11-05 22:33:35 +08001386 msgHeader_tmp = 0;
1387 pm8001_write_32(msgHeader, 0, 0);
jack wangdbf9bfe2009-10-14 16:19:21 +08001388 /* update the CI of outbound queue */
1389 pm8001_cw32(pm8001_ha,
1390 circularQ->ci_pci_bar,
1391 circularQ->ci_offset,
1392 circularQ->consumer_idx);
jack wangdbf9bfe2009-10-14 16:19:21 +08001393 }
jack_wang72d0baa2009-11-05 22:33:35 +08001394 } else {
1395 circularQ->consumer_idx =
1396 (circularQ->consumer_idx +
1397 ((msgHeader_tmp >> 24) & 0x1f)) % 256;
1398 msgHeader_tmp = 0;
1399 pm8001_write_32(msgHeader, 0, 0);
1400 /* update the CI of outbound queue */
1401 pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
1402 circularQ->ci_offset,
1403 circularQ->consumer_idx);
jack wangdbf9bfe2009-10-14 16:19:21 +08001404 return MPI_IO_STATUS_FAIL;
jack_wang72d0baa2009-11-05 22:33:35 +08001405 }
1406 } else {
1407 u32 producer_index;
1408 void *pi_virt = circularQ->pi_virt;
1409 /* Update the producer index from SPC */
1410 producer_index = pm8001_read_32(pi_virt);
1411 circularQ->producer_index = cpu_to_le32(producer_index);
jack wangdbf9bfe2009-10-14 16:19:21 +08001412 }
1413 } while (circularQ->producer_index != circularQ->consumer_idx);
1414 /* while we don't have any more not-yet-delivered message */
1415 /* report empty */
1416 return MPI_IO_STATUS_BUSY;
1417}
1418
Tejun Heo429305e2011-01-24 14:57:29 +01001419static void pm8001_work_fn(struct work_struct *work)
jack wangdbf9bfe2009-10-14 16:19:21 +08001420{
Tejun Heo429305e2011-01-24 14:57:29 +01001421 struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
jack wangdbf9bfe2009-10-14 16:19:21 +08001422 struct pm8001_device *pm8001_dev;
Tejun Heo429305e2011-01-24 14:57:29 +01001423 struct domain_device *dev;
jack wangdbf9bfe2009-10-14 16:19:21 +08001424
Mark Salyzyn5954d732012-01-17 11:52:24 -05001425 /*
1426 * So far, all users of this stash an associated structure here.
1427 * If we get here, and this pointer is null, then the action
1428 * was cancelled. This nullification happens when the device
1429 * goes away.
1430 */
1431 pm8001_dev = pw->data; /* Most stash device structure */
1432 if ((pm8001_dev == NULL)
1433 || ((pw->handler != IO_XFER_ERROR_BREAK)
1434 && (pm8001_dev->dev_type == NO_DEVICE))) {
1435 kfree(pw);
1436 return;
1437 }
1438
Tejun Heo429305e2011-01-24 14:57:29 +01001439 switch (pw->handler) {
Mark Salyzyn5954d732012-01-17 11:52:24 -05001440 case IO_XFER_ERROR_BREAK:
1441 { /* This one stashes the sas_task instead */
1442 struct sas_task *t = (struct sas_task *)pm8001_dev;
1443 u32 tag;
1444 struct pm8001_ccb_info *ccb;
1445 struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
1446 unsigned long flags, flags1;
1447 struct task_status_struct *ts;
1448 int i;
1449
1450 if (pm8001_query_task(t) == TMF_RESP_FUNC_SUCC)
1451 break; /* Task still on lu */
1452 spin_lock_irqsave(&pm8001_ha->lock, flags);
1453
1454 spin_lock_irqsave(&t->task_state_lock, flags1);
1455 if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
1456 spin_unlock_irqrestore(&t->task_state_lock, flags1);
1457 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1458 break; /* Task got completed by another */
1459 }
1460 spin_unlock_irqrestore(&t->task_state_lock, flags1);
1461
1462 /* Search for a possible ccb that matches the task */
1463 for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
1464 ccb = &pm8001_ha->ccb_info[i];
1465 tag = ccb->ccb_tag;
1466 if ((tag != 0xFFFFFFFF) && (ccb->task == t))
1467 break;
1468 }
1469 if (!ccb) {
1470 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1471 break; /* Task got freed by another */
1472 }
1473 ts = &t->task_status;
1474 ts->resp = SAS_TASK_COMPLETE;
1475 /* Force the midlayer to retry */
1476 ts->stat = SAS_QUEUE_FULL;
1477 pm8001_dev = ccb->device;
1478 if (pm8001_dev)
1479 pm8001_dev->running_req--;
1480 spin_lock_irqsave(&t->task_state_lock, flags1);
1481 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
1482 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
1483 t->task_state_flags |= SAS_TASK_STATE_DONE;
1484 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
1485 spin_unlock_irqrestore(&t->task_state_lock, flags1);
1486 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p"
1487 " done with event 0x%x resp 0x%x stat 0x%x but"
1488 " aborted by upper layer!\n",
1489 t, pw->handler, ts->resp, ts->stat));
1490 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1491 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1492 } else {
1493 spin_unlock_irqrestore(&t->task_state_lock, flags1);
1494 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1495 mb();/* in order to force CPU ordering */
1496 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1497 t->task_done(t);
1498 }
1499 } break;
1500 case IO_XFER_OPEN_RETRY_TIMEOUT:
1501 { /* This one stashes the sas_task instead */
1502 struct sas_task *t = (struct sas_task *)pm8001_dev;
1503 u32 tag;
1504 struct pm8001_ccb_info *ccb;
1505 struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
1506 unsigned long flags, flags1;
1507 int i, ret = 0;
1508
1509 PM8001_IO_DBG(pm8001_ha,
1510 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
1511
1512 ret = pm8001_query_task(t);
1513
1514 PM8001_IO_DBG(pm8001_ha,
1515 switch (ret) {
1516 case TMF_RESP_FUNC_SUCC:
1517 pm8001_printk("...Task on lu\n");
1518 break;
1519
1520 case TMF_RESP_FUNC_COMPLETE:
1521 pm8001_printk("...Task NOT on lu\n");
1522 break;
1523
1524 default:
1525 pm8001_printk("...query task failed!!!\n");
1526 break;
1527 });
1528
1529 spin_lock_irqsave(&pm8001_ha->lock, flags);
1530
1531 spin_lock_irqsave(&t->task_state_lock, flags1);
1532
1533 if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
1534 spin_unlock_irqrestore(&t->task_state_lock, flags1);
1535 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1536 if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
1537 (void)pm8001_abort_task(t);
1538 break; /* Task got completed by another */
1539 }
1540
1541 spin_unlock_irqrestore(&t->task_state_lock, flags1);
1542
1543 /* Search for a possible ccb that matches the task */
1544 for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
1545 ccb = &pm8001_ha->ccb_info[i];
1546 tag = ccb->ccb_tag;
1547 if ((tag != 0xFFFFFFFF) && (ccb->task == t))
1548 break;
1549 }
1550 if (!ccb) {
1551 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1552 if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
1553 (void)pm8001_abort_task(t);
1554 break; /* Task got freed by another */
1555 }
1556
1557 pm8001_dev = ccb->device;
1558 dev = pm8001_dev->sas_device;
1559
1560 switch (ret) {
1561 case TMF_RESP_FUNC_SUCC: /* task on lu */
1562 ccb->open_retry = 1; /* Snub completion */
1563 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1564 ret = pm8001_abort_task(t);
1565 ccb->open_retry = 0;
1566 switch (ret) {
1567 case TMF_RESP_FUNC_SUCC:
1568 case TMF_RESP_FUNC_COMPLETE:
1569 break;
1570 default: /* device misbehavior */
1571 ret = TMF_RESP_FUNC_FAILED;
1572 PM8001_IO_DBG(pm8001_ha,
1573 pm8001_printk("...Reset phy\n"));
1574 pm8001_I_T_nexus_reset(dev);
1575 break;
1576 }
1577 break;
1578
1579 case TMF_RESP_FUNC_COMPLETE: /* task not on lu */
1580 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1581 /* Do we need to abort the task locally? */
1582 break;
1583
1584 default: /* device misbehavior */
1585 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1586 ret = TMF_RESP_FUNC_FAILED;
1587 PM8001_IO_DBG(pm8001_ha,
1588 pm8001_printk("...Reset phy\n"));
1589 pm8001_I_T_nexus_reset(dev);
1590 }
1591
1592 if (ret == TMF_RESP_FUNC_FAILED)
1593 t = NULL;
1594 pm8001_open_reject_retry(pm8001_ha, t, pm8001_dev);
1595 PM8001_IO_DBG(pm8001_ha, pm8001_printk("...Complete\n"));
1596 } break;
jack wangdbf9bfe2009-10-14 16:19:21 +08001597 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
jack wangdbf9bfe2009-10-14 16:19:21 +08001598 dev = pm8001_dev->sas_device;
1599 pm8001_I_T_nexus_reset(dev);
1600 break;
1601 case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
jack wangdbf9bfe2009-10-14 16:19:21 +08001602 dev = pm8001_dev->sas_device;
1603 pm8001_I_T_nexus_reset(dev);
1604 break;
1605 case IO_DS_IN_ERROR:
jack wangdbf9bfe2009-10-14 16:19:21 +08001606 dev = pm8001_dev->sas_device;
1607 pm8001_I_T_nexus_reset(dev);
1608 break;
1609 case IO_DS_NON_OPERATIONAL:
jack wangdbf9bfe2009-10-14 16:19:21 +08001610 dev = pm8001_dev->sas_device;
1611 pm8001_I_T_nexus_reset(dev);
1612 break;
1613 }
Tejun Heo429305e2011-01-24 14:57:29 +01001614 kfree(pw);
jack wangdbf9bfe2009-10-14 16:19:21 +08001615}
1616
1617static int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
1618 int handler)
1619{
Tejun Heo429305e2011-01-24 14:57:29 +01001620 struct pm8001_work *pw;
jack wangdbf9bfe2009-10-14 16:19:21 +08001621 int ret = 0;
1622
Tejun Heo429305e2011-01-24 14:57:29 +01001623 pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
1624 if (pw) {
1625 pw->pm8001_ha = pm8001_ha;
1626 pw->data = data;
1627 pw->handler = handler;
1628 INIT_WORK(&pw->work, pm8001_work_fn);
1629 queue_work(pm8001_wq, &pw->work);
jack wangdbf9bfe2009-10-14 16:19:21 +08001630 } else
1631 ret = -ENOMEM;
1632
1633 return ret;
1634}
1635
1636/**
1637 * mpi_ssp_completion- process the event that FW response to the SSP request.
1638 * @pm8001_ha: our hba card information
1639 * @piomb: the message contents of this outbound message.
1640 *
1641 * When FW has completed a ssp request for example a IO request, after it has
1642 * filled the SG data with the data, it will trigger this event represent
1643 * that he has finished the job,please check the coresponding buffer.
1644 * So we will tell the caller who maybe waiting the result to tell upper layer
1645 * that the task has been finished.
1646 */
jack_wang72d0baa2009-11-05 22:33:35 +08001647static void
jack wangdbf9bfe2009-10-14 16:19:21 +08001648mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
1649{
1650 struct sas_task *t;
1651 struct pm8001_ccb_info *ccb;
1652 unsigned long flags;
1653 u32 status;
1654 u32 param;
1655 u32 tag;
1656 struct ssp_completion_resp *psspPayload;
1657 struct task_status_struct *ts;
1658 struct ssp_response_iu *iu;
1659 struct pm8001_device *pm8001_dev;
1660 psspPayload = (struct ssp_completion_resp *)(piomb + 4);
1661 status = le32_to_cpu(psspPayload->status);
1662 tag = le32_to_cpu(psspPayload->tag);
1663 ccb = &pm8001_ha->ccb_info[tag];
Mark Salyzyn5954d732012-01-17 11:52:24 -05001664 if ((status == IO_ABORTED) && ccb->open_retry) {
1665 /* Being completed by another */
1666 ccb->open_retry = 0;
1667 return;
1668 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001669 pm8001_dev = ccb->device;
1670 param = le32_to_cpu(psspPayload->param);
1671
jack wangdbf9bfe2009-10-14 16:19:21 +08001672 t = ccb->task;
1673
jack_wang72d0baa2009-11-05 22:33:35 +08001674 if (status && status != IO_UNDERFLOW)
jack wangdbf9bfe2009-10-14 16:19:21 +08001675 PM8001_FAIL_DBG(pm8001_ha,
1676 pm8001_printk("sas IO status 0x%x\n", status));
1677 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08001678 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001679 ts = &t->task_status;
1680 switch (status) {
1681 case IO_SUCCESS:
1682 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001683 ",param = %d\n", param));
jack wangdbf9bfe2009-10-14 16:19:21 +08001684 if (param == 0) {
1685 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05001686 ts->stat = SAM_STAT_GOOD;
jack wangdbf9bfe2009-10-14 16:19:21 +08001687 } else {
1688 ts->resp = SAS_TASK_COMPLETE;
1689 ts->stat = SAS_PROTO_RESPONSE;
1690 ts->residual = param;
1691 iu = &psspPayload->ssp_resp_iu;
1692 sas_ssp_task_response(pm8001_ha->dev, t, iu);
1693 }
1694 if (pm8001_dev)
1695 pm8001_dev->running_req--;
1696 break;
1697 case IO_ABORTED:
1698 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001699 pm8001_printk("IO_ABORTED IOMB Tag\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08001700 ts->resp = SAS_TASK_COMPLETE;
1701 ts->stat = SAS_ABORTED_TASK;
1702 break;
1703 case IO_UNDERFLOW:
1704 /* SSP Completion with error */
1705 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001706 ",param = %d\n", param));
jack wangdbf9bfe2009-10-14 16:19:21 +08001707 ts->resp = SAS_TASK_COMPLETE;
1708 ts->stat = SAS_DATA_UNDERRUN;
1709 ts->residual = param;
1710 if (pm8001_dev)
1711 pm8001_dev->running_req--;
1712 break;
1713 case IO_NO_DEVICE:
1714 PM8001_IO_DBG(pm8001_ha,
1715 pm8001_printk("IO_NO_DEVICE\n"));
1716 ts->resp = SAS_TASK_UNDELIVERED;
1717 ts->stat = SAS_PHY_DOWN;
1718 break;
1719 case IO_XFER_ERROR_BREAK:
1720 PM8001_IO_DBG(pm8001_ha,
1721 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
1722 ts->resp = SAS_TASK_COMPLETE;
1723 ts->stat = SAS_OPEN_REJECT;
Mark Salyzyn5954d732012-01-17 11:52:24 -05001724 /* Force the midlayer to retry */
1725 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001726 break;
1727 case IO_XFER_ERROR_PHY_NOT_READY:
1728 PM8001_IO_DBG(pm8001_ha,
1729 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
1730 ts->resp = SAS_TASK_COMPLETE;
1731 ts->stat = SAS_OPEN_REJECT;
1732 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1733 break;
1734 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
1735 PM8001_IO_DBG(pm8001_ha,
1736 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
1737 ts->resp = SAS_TASK_COMPLETE;
1738 ts->stat = SAS_OPEN_REJECT;
1739 ts->open_rej_reason = SAS_OREJ_EPROTO;
1740 break;
1741 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
1742 PM8001_IO_DBG(pm8001_ha,
1743 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
1744 ts->resp = SAS_TASK_COMPLETE;
1745 ts->stat = SAS_OPEN_REJECT;
1746 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1747 break;
1748 case IO_OPEN_CNX_ERROR_BREAK:
1749 PM8001_IO_DBG(pm8001_ha,
1750 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
1751 ts->resp = SAS_TASK_COMPLETE;
1752 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001753 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001754 break;
1755 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
1756 PM8001_IO_DBG(pm8001_ha,
1757 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
1758 ts->resp = SAS_TASK_COMPLETE;
1759 ts->stat = SAS_OPEN_REJECT;
1760 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1761 if (!t->uldd_task)
1762 pm8001_handle_event(pm8001_ha,
1763 pm8001_dev,
1764 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
1765 break;
1766 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
1767 PM8001_IO_DBG(pm8001_ha,
1768 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
1769 ts->resp = SAS_TASK_COMPLETE;
1770 ts->stat = SAS_OPEN_REJECT;
1771 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
1772 break;
1773 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
1774 PM8001_IO_DBG(pm8001_ha,
1775 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
1776 "NOT_SUPPORTED\n"));
1777 ts->resp = SAS_TASK_COMPLETE;
1778 ts->stat = SAS_OPEN_REJECT;
1779 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
1780 break;
1781 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
1782 PM8001_IO_DBG(pm8001_ha,
1783 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
1784 ts->resp = SAS_TASK_UNDELIVERED;
1785 ts->stat = SAS_OPEN_REJECT;
1786 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
1787 break;
1788 case IO_XFER_ERROR_NAK_RECEIVED:
1789 PM8001_IO_DBG(pm8001_ha,
1790 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
1791 ts->resp = SAS_TASK_COMPLETE;
1792 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001793 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001794 break;
1795 case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
1796 PM8001_IO_DBG(pm8001_ha,
1797 pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
1798 ts->resp = SAS_TASK_COMPLETE;
1799 ts->stat = SAS_NAK_R_ERR;
1800 break;
1801 case IO_XFER_ERROR_DMA:
1802 PM8001_IO_DBG(pm8001_ha,
1803 pm8001_printk("IO_XFER_ERROR_DMA\n"));
1804 ts->resp = SAS_TASK_COMPLETE;
1805 ts->stat = SAS_OPEN_REJECT;
1806 break;
1807 case IO_XFER_OPEN_RETRY_TIMEOUT:
1808 PM8001_IO_DBG(pm8001_ha,
1809 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
1810 ts->resp = SAS_TASK_COMPLETE;
1811 ts->stat = SAS_OPEN_REJECT;
1812 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1813 break;
1814 case IO_XFER_ERROR_OFFSET_MISMATCH:
1815 PM8001_IO_DBG(pm8001_ha,
1816 pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
1817 ts->resp = SAS_TASK_COMPLETE;
1818 ts->stat = SAS_OPEN_REJECT;
1819 break;
1820 case IO_PORT_IN_RESET:
1821 PM8001_IO_DBG(pm8001_ha,
1822 pm8001_printk("IO_PORT_IN_RESET\n"));
1823 ts->resp = SAS_TASK_COMPLETE;
1824 ts->stat = SAS_OPEN_REJECT;
1825 break;
1826 case IO_DS_NON_OPERATIONAL:
1827 PM8001_IO_DBG(pm8001_ha,
1828 pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
1829 ts->resp = SAS_TASK_COMPLETE;
1830 ts->stat = SAS_OPEN_REJECT;
1831 if (!t->uldd_task)
1832 pm8001_handle_event(pm8001_ha,
1833 pm8001_dev,
1834 IO_DS_NON_OPERATIONAL);
1835 break;
1836 case IO_DS_IN_RECOVERY:
1837 PM8001_IO_DBG(pm8001_ha,
1838 pm8001_printk("IO_DS_IN_RECOVERY\n"));
1839 ts->resp = SAS_TASK_COMPLETE;
1840 ts->stat = SAS_OPEN_REJECT;
1841 break;
1842 case IO_TM_TAG_NOT_FOUND:
1843 PM8001_IO_DBG(pm8001_ha,
1844 pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
1845 ts->resp = SAS_TASK_COMPLETE;
1846 ts->stat = SAS_OPEN_REJECT;
1847 break;
1848 case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
1849 PM8001_IO_DBG(pm8001_ha,
1850 pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
1851 ts->resp = SAS_TASK_COMPLETE;
1852 ts->stat = SAS_OPEN_REJECT;
1853 break;
1854 case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
1855 PM8001_IO_DBG(pm8001_ha,
1856 pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
1857 ts->resp = SAS_TASK_COMPLETE;
1858 ts->stat = SAS_OPEN_REJECT;
1859 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001860 break;
jack wangdbf9bfe2009-10-14 16:19:21 +08001861 default:
1862 PM8001_IO_DBG(pm8001_ha,
1863 pm8001_printk("Unknown status 0x%x\n", status));
1864 /* not allowed case. Therefore, return failed status */
1865 ts->resp = SAS_TASK_COMPLETE;
1866 ts->stat = SAS_OPEN_REJECT;
1867 break;
1868 }
1869 PM8001_IO_DBG(pm8001_ha,
jack_wang72d0baa2009-11-05 22:33:35 +08001870 pm8001_printk("scsi_status = %x \n ",
jack wangdbf9bfe2009-10-14 16:19:21 +08001871 psspPayload->ssp_resp_iu.status));
1872 spin_lock_irqsave(&t->task_state_lock, flags);
1873 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
1874 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
1875 t->task_state_flags |= SAS_TASK_STATE_DONE;
1876 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
1877 spin_unlock_irqrestore(&t->task_state_lock, flags);
1878 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
1879 " io_status 0x%x resp 0x%x "
1880 "stat 0x%x but aborted by upper layer!\n",
1881 t, status, ts->resp, ts->stat));
1882 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1883 } else {
1884 spin_unlock_irqrestore(&t->task_state_lock, flags);
1885 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1886 mb();/* in order to force CPU ordering */
1887 t->task_done(t);
1888 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001889}
1890
1891/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08001892static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
jack wangdbf9bfe2009-10-14 16:19:21 +08001893{
1894 struct sas_task *t;
1895 unsigned long flags;
1896 struct task_status_struct *ts;
1897 struct pm8001_ccb_info *ccb;
1898 struct pm8001_device *pm8001_dev;
1899 struct ssp_event_resp *psspPayload =
1900 (struct ssp_event_resp *)(piomb + 4);
1901 u32 event = le32_to_cpu(psspPayload->event);
1902 u32 tag = le32_to_cpu(psspPayload->tag);
1903 u32 port_id = le32_to_cpu(psspPayload->port_id);
1904 u32 dev_id = le32_to_cpu(psspPayload->device_id);
1905
1906 ccb = &pm8001_ha->ccb_info[tag];
1907 t = ccb->task;
1908 pm8001_dev = ccb->device;
1909 if (event)
1910 PM8001_FAIL_DBG(pm8001_ha,
1911 pm8001_printk("sas IO status 0x%x\n", event));
1912 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08001913 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001914 ts = &t->task_status;
1915 PM8001_IO_DBG(pm8001_ha,
1916 pm8001_printk("port_id = %x,device_id = %x\n",
1917 port_id, dev_id));
1918 switch (event) {
1919 case IO_OVERFLOW:
1920 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
1921 ts->resp = SAS_TASK_COMPLETE;
1922 ts->stat = SAS_DATA_OVERRUN;
1923 ts->residual = 0;
1924 if (pm8001_dev)
1925 pm8001_dev->running_req--;
1926 break;
1927 case IO_XFER_ERROR_BREAK:
1928 PM8001_IO_DBG(pm8001_ha,
1929 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
Mark Salyzyn5954d732012-01-17 11:52:24 -05001930 pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
1931 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001932 case IO_XFER_ERROR_PHY_NOT_READY:
1933 PM8001_IO_DBG(pm8001_ha,
1934 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
1935 ts->resp = SAS_TASK_COMPLETE;
1936 ts->stat = SAS_OPEN_REJECT;
1937 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1938 break;
1939 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
1940 PM8001_IO_DBG(pm8001_ha,
1941 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
1942 "_SUPPORTED\n"));
1943 ts->resp = SAS_TASK_COMPLETE;
1944 ts->stat = SAS_OPEN_REJECT;
1945 ts->open_rej_reason = SAS_OREJ_EPROTO;
1946 break;
1947 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
1948 PM8001_IO_DBG(pm8001_ha,
1949 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
1950 ts->resp = SAS_TASK_COMPLETE;
1951 ts->stat = SAS_OPEN_REJECT;
1952 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1953 break;
1954 case IO_OPEN_CNX_ERROR_BREAK:
1955 PM8001_IO_DBG(pm8001_ha,
1956 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
1957 ts->resp = SAS_TASK_COMPLETE;
1958 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001959 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001960 break;
1961 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
1962 PM8001_IO_DBG(pm8001_ha,
1963 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
1964 ts->resp = SAS_TASK_COMPLETE;
1965 ts->stat = SAS_OPEN_REJECT;
1966 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1967 if (!t->uldd_task)
1968 pm8001_handle_event(pm8001_ha,
1969 pm8001_dev,
1970 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
1971 break;
1972 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
1973 PM8001_IO_DBG(pm8001_ha,
1974 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
1975 ts->resp = SAS_TASK_COMPLETE;
1976 ts->stat = SAS_OPEN_REJECT;
1977 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
1978 break;
1979 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
1980 PM8001_IO_DBG(pm8001_ha,
1981 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
1982 "NOT_SUPPORTED\n"));
1983 ts->resp = SAS_TASK_COMPLETE;
1984 ts->stat = SAS_OPEN_REJECT;
1985 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
1986 break;
1987 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
1988 PM8001_IO_DBG(pm8001_ha,
1989 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
1990 ts->resp = SAS_TASK_COMPLETE;
1991 ts->stat = SAS_OPEN_REJECT;
1992 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
1993 break;
1994 case IO_XFER_ERROR_NAK_RECEIVED:
1995 PM8001_IO_DBG(pm8001_ha,
1996 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
1997 ts->resp = SAS_TASK_COMPLETE;
1998 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001999 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08002000 break;
2001 case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
2002 PM8001_IO_DBG(pm8001_ha,
2003 pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
2004 ts->resp = SAS_TASK_COMPLETE;
2005 ts->stat = SAS_NAK_R_ERR;
2006 break;
2007 case IO_XFER_OPEN_RETRY_TIMEOUT:
2008 PM8001_IO_DBG(pm8001_ha,
2009 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
Mark Salyzyn5954d732012-01-17 11:52:24 -05002010 pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
2011 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002012 case IO_XFER_ERROR_UNEXPECTED_PHASE:
2013 PM8001_IO_DBG(pm8001_ha,
2014 pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
2015 ts->resp = SAS_TASK_COMPLETE;
2016 ts->stat = SAS_DATA_OVERRUN;
2017 break;
2018 case IO_XFER_ERROR_XFER_RDY_OVERRUN:
2019 PM8001_IO_DBG(pm8001_ha,
2020 pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
2021 ts->resp = SAS_TASK_COMPLETE;
2022 ts->stat = SAS_DATA_OVERRUN;
2023 break;
2024 case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
2025 PM8001_IO_DBG(pm8001_ha,
2026 pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
2027 ts->resp = SAS_TASK_COMPLETE;
2028 ts->stat = SAS_DATA_OVERRUN;
2029 break;
2030 case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
2031 PM8001_IO_DBG(pm8001_ha,
2032 pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
2033 ts->resp = SAS_TASK_COMPLETE;
2034 ts->stat = SAS_DATA_OVERRUN;
2035 break;
2036 case IO_XFER_ERROR_OFFSET_MISMATCH:
2037 PM8001_IO_DBG(pm8001_ha,
2038 pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
2039 ts->resp = SAS_TASK_COMPLETE;
2040 ts->stat = SAS_DATA_OVERRUN;
2041 break;
2042 case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
2043 PM8001_IO_DBG(pm8001_ha,
2044 pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
2045 ts->resp = SAS_TASK_COMPLETE;
2046 ts->stat = SAS_DATA_OVERRUN;
2047 break;
2048 case IO_XFER_CMD_FRAME_ISSUED:
2049 PM8001_IO_DBG(pm8001_ha,
2050 pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
jack_wang72d0baa2009-11-05 22:33:35 +08002051 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002052 default:
2053 PM8001_IO_DBG(pm8001_ha,
2054 pm8001_printk("Unknown status 0x%x\n", event));
2055 /* not allowed case. Therefore, return failed status */
2056 ts->resp = SAS_TASK_COMPLETE;
2057 ts->stat = SAS_DATA_OVERRUN;
2058 break;
2059 }
2060 spin_lock_irqsave(&t->task_state_lock, flags);
2061 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2062 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2063 t->task_state_flags |= SAS_TASK_STATE_DONE;
2064 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2065 spin_unlock_irqrestore(&t->task_state_lock, flags);
2066 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
2067 " event 0x%x resp 0x%x "
2068 "stat 0x%x but aborted by upper layer!\n",
2069 t, event, ts->resp, ts->stat));
2070 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2071 } else {
2072 spin_unlock_irqrestore(&t->task_state_lock, flags);
2073 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2074 mb();/* in order to force CPU ordering */
2075 t->task_done(t);
2076 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002077}
2078
2079/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08002080static void
jack wangdbf9bfe2009-10-14 16:19:21 +08002081mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
2082{
2083 struct sas_task *t;
2084 struct pm8001_ccb_info *ccb;
jack wang9e79e122009-12-07 17:22:36 +08002085 unsigned long flags = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08002086 u32 param;
2087 u32 status;
2088 u32 tag;
2089 struct sata_completion_resp *psataPayload;
2090 struct task_status_struct *ts;
2091 struct ata_task_resp *resp ;
2092 u32 *sata_resp;
2093 struct pm8001_device *pm8001_dev;
2094
2095 psataPayload = (struct sata_completion_resp *)(piomb + 4);
2096 status = le32_to_cpu(psataPayload->status);
2097 tag = le32_to_cpu(psataPayload->tag);
2098
2099 ccb = &pm8001_ha->ccb_info[tag];
2100 param = le32_to_cpu(psataPayload->param);
2101 t = ccb->task;
2102 ts = &t->task_status;
2103 pm8001_dev = ccb->device;
2104 if (status)
2105 PM8001_FAIL_DBG(pm8001_ha,
2106 pm8001_printk("sata IO status 0x%x\n", status));
2107 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08002108 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002109
2110 switch (status) {
2111 case IO_SUCCESS:
2112 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
2113 if (param == 0) {
2114 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002115 ts->stat = SAM_STAT_GOOD;
jack wangdbf9bfe2009-10-14 16:19:21 +08002116 } else {
2117 u8 len;
2118 ts->resp = SAS_TASK_COMPLETE;
2119 ts->stat = SAS_PROTO_RESPONSE;
2120 ts->residual = param;
2121 PM8001_IO_DBG(pm8001_ha,
2122 pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
2123 param));
2124 sata_resp = &psataPayload->sata_resp[0];
2125 resp = (struct ata_task_resp *)ts->buf;
2126 if (t->ata_task.dma_xfer == 0 &&
2127 t->data_dir == PCI_DMA_FROMDEVICE) {
2128 len = sizeof(struct pio_setup_fis);
2129 PM8001_IO_DBG(pm8001_ha,
2130 pm8001_printk("PIO read len = %d\n", len));
2131 } else if (t->ata_task.use_ncq) {
2132 len = sizeof(struct set_dev_bits_fis);
2133 PM8001_IO_DBG(pm8001_ha,
2134 pm8001_printk("FPDMA len = %d\n", len));
2135 } else {
2136 len = sizeof(struct dev_to_host_fis);
2137 PM8001_IO_DBG(pm8001_ha,
2138 pm8001_printk("other len = %d\n", len));
2139 }
2140 if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
2141 resp->frame_len = len;
2142 memcpy(&resp->ending_fis[0], sata_resp, len);
2143 ts->buf_valid_size = sizeof(*resp);
2144 } else
2145 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07002146 pm8001_printk("response to large\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08002147 }
2148 if (pm8001_dev)
2149 pm8001_dev->running_req--;
2150 break;
2151 case IO_ABORTED:
2152 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07002153 pm8001_printk("IO_ABORTED IOMB Tag\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08002154 ts->resp = SAS_TASK_COMPLETE;
2155 ts->stat = SAS_ABORTED_TASK;
2156 if (pm8001_dev)
2157 pm8001_dev->running_req--;
2158 break;
2159 /* following cases are to do cases */
2160 case IO_UNDERFLOW:
2161 /* SATA Completion with error */
2162 PM8001_IO_DBG(pm8001_ha,
2163 pm8001_printk("IO_UNDERFLOW param = %d\n", param));
2164 ts->resp = SAS_TASK_COMPLETE;
2165 ts->stat = SAS_DATA_UNDERRUN;
2166 ts->residual = param;
2167 if (pm8001_dev)
2168 pm8001_dev->running_req--;
2169 break;
2170 case IO_NO_DEVICE:
2171 PM8001_IO_DBG(pm8001_ha,
2172 pm8001_printk("IO_NO_DEVICE\n"));
2173 ts->resp = SAS_TASK_UNDELIVERED;
2174 ts->stat = SAS_PHY_DOWN;
2175 break;
2176 case IO_XFER_ERROR_BREAK:
2177 PM8001_IO_DBG(pm8001_ha,
2178 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
2179 ts->resp = SAS_TASK_COMPLETE;
2180 ts->stat = SAS_INTERRUPTED;
2181 break;
2182 case IO_XFER_ERROR_PHY_NOT_READY:
2183 PM8001_IO_DBG(pm8001_ha,
2184 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
2185 ts->resp = SAS_TASK_COMPLETE;
2186 ts->stat = SAS_OPEN_REJECT;
2187 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2188 break;
2189 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2190 PM8001_IO_DBG(pm8001_ha,
2191 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
2192 "_SUPPORTED\n"));
2193 ts->resp = SAS_TASK_COMPLETE;
2194 ts->stat = SAS_OPEN_REJECT;
2195 ts->open_rej_reason = SAS_OREJ_EPROTO;
2196 break;
2197 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2198 PM8001_IO_DBG(pm8001_ha,
2199 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
2200 ts->resp = SAS_TASK_COMPLETE;
2201 ts->stat = SAS_OPEN_REJECT;
2202 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2203 break;
2204 case IO_OPEN_CNX_ERROR_BREAK:
2205 PM8001_IO_DBG(pm8001_ha,
2206 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2207 ts->resp = SAS_TASK_COMPLETE;
2208 ts->stat = SAS_OPEN_REJECT;
2209 ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2210 break;
2211 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2212 PM8001_IO_DBG(pm8001_ha,
2213 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2214 ts->resp = SAS_TASK_COMPLETE;
2215 ts->stat = SAS_DEV_NO_RESPONSE;
2216 if (!t->uldd_task) {
2217 pm8001_handle_event(pm8001_ha,
2218 pm8001_dev,
2219 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2220 ts->resp = SAS_TASK_UNDELIVERED;
2221 ts->stat = SAS_QUEUE_FULL;
2222 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2223 mb();/*in order to force CPU ordering*/
jack wang9e79e122009-12-07 17:22:36 +08002224 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002225 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002226 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002227 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002228 }
2229 break;
2230 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2231 PM8001_IO_DBG(pm8001_ha,
2232 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2233 ts->resp = SAS_TASK_UNDELIVERED;
2234 ts->stat = SAS_OPEN_REJECT;
2235 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2236 if (!t->uldd_task) {
2237 pm8001_handle_event(pm8001_ha,
2238 pm8001_dev,
2239 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2240 ts->resp = SAS_TASK_UNDELIVERED;
2241 ts->stat = SAS_QUEUE_FULL;
2242 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2243 mb();/*ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002244 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002245 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002246 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002247 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002248 }
2249 break;
2250 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2251 PM8001_IO_DBG(pm8001_ha,
2252 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2253 "NOT_SUPPORTED\n"));
2254 ts->resp = SAS_TASK_COMPLETE;
2255 ts->stat = SAS_OPEN_REJECT;
2256 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2257 break;
2258 case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
2259 PM8001_IO_DBG(pm8001_ha,
2260 pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
2261 "_BUSY\n"));
2262 ts->resp = SAS_TASK_COMPLETE;
2263 ts->stat = SAS_DEV_NO_RESPONSE;
2264 if (!t->uldd_task) {
2265 pm8001_handle_event(pm8001_ha,
2266 pm8001_dev,
2267 IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
2268 ts->resp = SAS_TASK_UNDELIVERED;
2269 ts->stat = SAS_QUEUE_FULL;
2270 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2271 mb();/* ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002272 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002273 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002274 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002275 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002276 }
2277 break;
2278 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2279 PM8001_IO_DBG(pm8001_ha,
2280 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2281 ts->resp = SAS_TASK_COMPLETE;
2282 ts->stat = SAS_OPEN_REJECT;
2283 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2284 break;
2285 case IO_XFER_ERROR_NAK_RECEIVED:
2286 PM8001_IO_DBG(pm8001_ha,
2287 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
2288 ts->resp = SAS_TASK_COMPLETE;
2289 ts->stat = SAS_NAK_R_ERR;
2290 break;
2291 case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
2292 PM8001_IO_DBG(pm8001_ha,
2293 pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
2294 ts->resp = SAS_TASK_COMPLETE;
2295 ts->stat = SAS_NAK_R_ERR;
2296 break;
2297 case IO_XFER_ERROR_DMA:
2298 PM8001_IO_DBG(pm8001_ha,
2299 pm8001_printk("IO_XFER_ERROR_DMA\n"));
2300 ts->resp = SAS_TASK_COMPLETE;
2301 ts->stat = SAS_ABORTED_TASK;
2302 break;
2303 case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
2304 PM8001_IO_DBG(pm8001_ha,
2305 pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
2306 ts->resp = SAS_TASK_UNDELIVERED;
2307 ts->stat = SAS_DEV_NO_RESPONSE;
2308 break;
2309 case IO_XFER_ERROR_REJECTED_NCQ_MODE:
2310 PM8001_IO_DBG(pm8001_ha,
2311 pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
2312 ts->resp = SAS_TASK_COMPLETE;
2313 ts->stat = SAS_DATA_UNDERRUN;
2314 break;
2315 case IO_XFER_OPEN_RETRY_TIMEOUT:
2316 PM8001_IO_DBG(pm8001_ha,
2317 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
2318 ts->resp = SAS_TASK_COMPLETE;
2319 ts->stat = SAS_OPEN_TO;
2320 break;
2321 case IO_PORT_IN_RESET:
2322 PM8001_IO_DBG(pm8001_ha,
2323 pm8001_printk("IO_PORT_IN_RESET\n"));
2324 ts->resp = SAS_TASK_COMPLETE;
2325 ts->stat = SAS_DEV_NO_RESPONSE;
2326 break;
2327 case IO_DS_NON_OPERATIONAL:
2328 PM8001_IO_DBG(pm8001_ha,
2329 pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
2330 ts->resp = SAS_TASK_COMPLETE;
2331 ts->stat = SAS_DEV_NO_RESPONSE;
2332 if (!t->uldd_task) {
2333 pm8001_handle_event(pm8001_ha, pm8001_dev,
2334 IO_DS_NON_OPERATIONAL);
2335 ts->resp = SAS_TASK_UNDELIVERED;
2336 ts->stat = SAS_QUEUE_FULL;
2337 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2338 mb();/*ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002339 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002340 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002341 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002342 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002343 }
2344 break;
2345 case IO_DS_IN_RECOVERY:
2346 PM8001_IO_DBG(pm8001_ha,
2347 pm8001_printk(" IO_DS_IN_RECOVERY\n"));
2348 ts->resp = SAS_TASK_COMPLETE;
2349 ts->stat = SAS_DEV_NO_RESPONSE;
2350 break;
2351 case IO_DS_IN_ERROR:
2352 PM8001_IO_DBG(pm8001_ha,
2353 pm8001_printk("IO_DS_IN_ERROR\n"));
2354 ts->resp = SAS_TASK_COMPLETE;
2355 ts->stat = SAS_DEV_NO_RESPONSE;
2356 if (!t->uldd_task) {
2357 pm8001_handle_event(pm8001_ha, pm8001_dev,
2358 IO_DS_IN_ERROR);
2359 ts->resp = SAS_TASK_UNDELIVERED;
2360 ts->stat = SAS_QUEUE_FULL;
2361 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2362 mb();/*ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002363 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002364 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002365 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002366 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002367 }
2368 break;
2369 case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2370 PM8001_IO_DBG(pm8001_ha,
2371 pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
2372 ts->resp = SAS_TASK_COMPLETE;
2373 ts->stat = SAS_OPEN_REJECT;
2374 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2375 default:
2376 PM8001_IO_DBG(pm8001_ha,
2377 pm8001_printk("Unknown status 0x%x\n", status));
2378 /* not allowed case. Therefore, return failed status */
2379 ts->resp = SAS_TASK_COMPLETE;
2380 ts->stat = SAS_DEV_NO_RESPONSE;
2381 break;
2382 }
2383 spin_lock_irqsave(&t->task_state_lock, flags);
2384 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2385 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2386 t->task_state_flags |= SAS_TASK_STATE_DONE;
2387 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2388 spin_unlock_irqrestore(&t->task_state_lock, flags);
2389 PM8001_FAIL_DBG(pm8001_ha,
2390 pm8001_printk("task 0x%p done with io_status 0x%x"
2391 " resp 0x%x stat 0x%x but aborted by upper layer!\n",
2392 t, status, ts->resp, ts->stat));
2393 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wang9e79e122009-12-07 17:22:36 +08002394 } else if (t->uldd_task) {
jack wangdbf9bfe2009-10-14 16:19:21 +08002395 spin_unlock_irqrestore(&t->task_state_lock, flags);
2396 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2397 mb();/* ditto */
jack wang9e79e122009-12-07 17:22:36 +08002398 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002399 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002400 spin_lock_irqsave(&pm8001_ha->lock, flags);
2401 } else if (!t->uldd_task) {
2402 spin_unlock_irqrestore(&t->task_state_lock, flags);
2403 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2404 mb();/*ditto*/
2405 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
2406 t->task_done(t);
2407 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002408 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002409}
2410
2411/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08002412static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
jack wangdbf9bfe2009-10-14 16:19:21 +08002413{
2414 struct sas_task *t;
jack wang9e79e122009-12-07 17:22:36 +08002415 unsigned long flags = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08002416 struct task_status_struct *ts;
2417 struct pm8001_ccb_info *ccb;
2418 struct pm8001_device *pm8001_dev;
2419 struct sata_event_resp *psataPayload =
2420 (struct sata_event_resp *)(piomb + 4);
2421 u32 event = le32_to_cpu(psataPayload->event);
2422 u32 tag = le32_to_cpu(psataPayload->tag);
2423 u32 port_id = le32_to_cpu(psataPayload->port_id);
2424 u32 dev_id = le32_to_cpu(psataPayload->device_id);
2425
2426 ccb = &pm8001_ha->ccb_info[tag];
2427 t = ccb->task;
2428 pm8001_dev = ccb->device;
2429 if (event)
2430 PM8001_FAIL_DBG(pm8001_ha,
2431 pm8001_printk("sata IO status 0x%x\n", event));
2432 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08002433 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002434 ts = &t->task_status;
2435 PM8001_IO_DBG(pm8001_ha,
2436 pm8001_printk("port_id = %x,device_id = %x\n",
2437 port_id, dev_id));
2438 switch (event) {
2439 case IO_OVERFLOW:
2440 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
2441 ts->resp = SAS_TASK_COMPLETE;
2442 ts->stat = SAS_DATA_OVERRUN;
2443 ts->residual = 0;
2444 if (pm8001_dev)
2445 pm8001_dev->running_req--;
2446 break;
2447 case IO_XFER_ERROR_BREAK:
2448 PM8001_IO_DBG(pm8001_ha,
2449 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
2450 ts->resp = SAS_TASK_COMPLETE;
2451 ts->stat = SAS_INTERRUPTED;
2452 break;
2453 case IO_XFER_ERROR_PHY_NOT_READY:
2454 PM8001_IO_DBG(pm8001_ha,
2455 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
2456 ts->resp = SAS_TASK_COMPLETE;
2457 ts->stat = SAS_OPEN_REJECT;
2458 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2459 break;
2460 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2461 PM8001_IO_DBG(pm8001_ha,
2462 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
2463 "_SUPPORTED\n"));
2464 ts->resp = SAS_TASK_COMPLETE;
2465 ts->stat = SAS_OPEN_REJECT;
2466 ts->open_rej_reason = SAS_OREJ_EPROTO;
2467 break;
2468 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2469 PM8001_IO_DBG(pm8001_ha,
2470 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
2471 ts->resp = SAS_TASK_COMPLETE;
2472 ts->stat = SAS_OPEN_REJECT;
2473 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2474 break;
2475 case IO_OPEN_CNX_ERROR_BREAK:
2476 PM8001_IO_DBG(pm8001_ha,
2477 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2478 ts->resp = SAS_TASK_COMPLETE;
2479 ts->stat = SAS_OPEN_REJECT;
2480 ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2481 break;
2482 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2483 PM8001_IO_DBG(pm8001_ha,
2484 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2485 ts->resp = SAS_TASK_UNDELIVERED;
2486 ts->stat = SAS_DEV_NO_RESPONSE;
2487 if (!t->uldd_task) {
2488 pm8001_handle_event(pm8001_ha,
2489 pm8001_dev,
2490 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2491 ts->resp = SAS_TASK_COMPLETE;
2492 ts->stat = SAS_QUEUE_FULL;
2493 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2494 mb();/*ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002495 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002496 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002497 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002498 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002499 }
2500 break;
2501 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2502 PM8001_IO_DBG(pm8001_ha,
2503 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2504 ts->resp = SAS_TASK_UNDELIVERED;
2505 ts->stat = SAS_OPEN_REJECT;
2506 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2507 break;
2508 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2509 PM8001_IO_DBG(pm8001_ha,
2510 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2511 "NOT_SUPPORTED\n"));
2512 ts->resp = SAS_TASK_COMPLETE;
2513 ts->stat = SAS_OPEN_REJECT;
2514 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2515 break;
2516 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2517 PM8001_IO_DBG(pm8001_ha,
2518 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2519 ts->resp = SAS_TASK_COMPLETE;
2520 ts->stat = SAS_OPEN_REJECT;
2521 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2522 break;
2523 case IO_XFER_ERROR_NAK_RECEIVED:
2524 PM8001_IO_DBG(pm8001_ha,
2525 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
2526 ts->resp = SAS_TASK_COMPLETE;
2527 ts->stat = SAS_NAK_R_ERR;
2528 break;
2529 case IO_XFER_ERROR_PEER_ABORTED:
2530 PM8001_IO_DBG(pm8001_ha,
2531 pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
2532 ts->resp = SAS_TASK_COMPLETE;
2533 ts->stat = SAS_NAK_R_ERR;
2534 break;
2535 case IO_XFER_ERROR_REJECTED_NCQ_MODE:
2536 PM8001_IO_DBG(pm8001_ha,
2537 pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
2538 ts->resp = SAS_TASK_COMPLETE;
2539 ts->stat = SAS_DATA_UNDERRUN;
2540 break;
2541 case IO_XFER_OPEN_RETRY_TIMEOUT:
2542 PM8001_IO_DBG(pm8001_ha,
2543 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
2544 ts->resp = SAS_TASK_COMPLETE;
2545 ts->stat = SAS_OPEN_TO;
2546 break;
2547 case IO_XFER_ERROR_UNEXPECTED_PHASE:
2548 PM8001_IO_DBG(pm8001_ha,
2549 pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
2550 ts->resp = SAS_TASK_COMPLETE;
2551 ts->stat = SAS_OPEN_TO;
2552 break;
2553 case IO_XFER_ERROR_XFER_RDY_OVERRUN:
2554 PM8001_IO_DBG(pm8001_ha,
2555 pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
2556 ts->resp = SAS_TASK_COMPLETE;
2557 ts->stat = SAS_OPEN_TO;
2558 break;
2559 case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
2560 PM8001_IO_DBG(pm8001_ha,
2561 pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
2562 ts->resp = SAS_TASK_COMPLETE;
2563 ts->stat = SAS_OPEN_TO;
2564 break;
2565 case IO_XFER_ERROR_OFFSET_MISMATCH:
2566 PM8001_IO_DBG(pm8001_ha,
2567 pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
2568 ts->resp = SAS_TASK_COMPLETE;
2569 ts->stat = SAS_OPEN_TO;
2570 break;
2571 case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
2572 PM8001_IO_DBG(pm8001_ha,
2573 pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
2574 ts->resp = SAS_TASK_COMPLETE;
2575 ts->stat = SAS_OPEN_TO;
2576 break;
2577 case IO_XFER_CMD_FRAME_ISSUED:
2578 PM8001_IO_DBG(pm8001_ha,
2579 pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
2580 break;
2581 case IO_XFER_PIO_SETUP_ERROR:
2582 PM8001_IO_DBG(pm8001_ha,
2583 pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
2584 ts->resp = SAS_TASK_COMPLETE;
2585 ts->stat = SAS_OPEN_TO;
2586 break;
2587 default:
2588 PM8001_IO_DBG(pm8001_ha,
2589 pm8001_printk("Unknown status 0x%x\n", event));
2590 /* not allowed case. Therefore, return failed status */
2591 ts->resp = SAS_TASK_COMPLETE;
2592 ts->stat = SAS_OPEN_TO;
2593 break;
2594 }
2595 spin_lock_irqsave(&t->task_state_lock, flags);
2596 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2597 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2598 t->task_state_flags |= SAS_TASK_STATE_DONE;
2599 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2600 spin_unlock_irqrestore(&t->task_state_lock, flags);
2601 PM8001_FAIL_DBG(pm8001_ha,
2602 pm8001_printk("task 0x%p done with io_status 0x%x"
2603 " resp 0x%x stat 0x%x but aborted by upper layer!\n",
2604 t, event, ts->resp, ts->stat));
2605 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wang9e79e122009-12-07 17:22:36 +08002606 } else if (t->uldd_task) {
jack wangdbf9bfe2009-10-14 16:19:21 +08002607 spin_unlock_irqrestore(&t->task_state_lock, flags);
2608 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wang9e79e122009-12-07 17:22:36 +08002609 mb();/* ditto */
2610 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002611 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002612 spin_lock_irqsave(&pm8001_ha->lock, flags);
2613 } else if (!t->uldd_task) {
2614 spin_unlock_irqrestore(&t->task_state_lock, flags);
2615 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2616 mb();/*ditto*/
2617 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
2618 t->task_done(t);
2619 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002620 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002621}
2622
2623/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08002624static void
jack wangdbf9bfe2009-10-14 16:19:21 +08002625mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
2626{
2627 u32 param;
2628 struct sas_task *t;
2629 struct pm8001_ccb_info *ccb;
2630 unsigned long flags;
2631 u32 status;
2632 u32 tag;
2633 struct smp_completion_resp *psmpPayload;
2634 struct task_status_struct *ts;
2635 struct pm8001_device *pm8001_dev;
2636
2637 psmpPayload = (struct smp_completion_resp *)(piomb + 4);
2638 status = le32_to_cpu(psmpPayload->status);
2639 tag = le32_to_cpu(psmpPayload->tag);
2640
2641 ccb = &pm8001_ha->ccb_info[tag];
2642 param = le32_to_cpu(psmpPayload->param);
2643 t = ccb->task;
2644 ts = &t->task_status;
2645 pm8001_dev = ccb->device;
2646 if (status)
2647 PM8001_FAIL_DBG(pm8001_ha,
2648 pm8001_printk("smp IO status 0x%x\n", status));
2649 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08002650 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002651
2652 switch (status) {
2653 case IO_SUCCESS:
2654 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
2655 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002656 ts->stat = SAM_STAT_GOOD;
jack wangdbf9bfe2009-10-14 16:19:21 +08002657 if (pm8001_dev)
2658 pm8001_dev->running_req--;
2659 break;
2660 case IO_ABORTED:
2661 PM8001_IO_DBG(pm8001_ha,
2662 pm8001_printk("IO_ABORTED IOMB\n"));
2663 ts->resp = SAS_TASK_COMPLETE;
2664 ts->stat = SAS_ABORTED_TASK;
2665 if (pm8001_dev)
2666 pm8001_dev->running_req--;
2667 break;
2668 case IO_OVERFLOW:
2669 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
2670 ts->resp = SAS_TASK_COMPLETE;
2671 ts->stat = SAS_DATA_OVERRUN;
2672 ts->residual = 0;
2673 if (pm8001_dev)
2674 pm8001_dev->running_req--;
2675 break;
2676 case IO_NO_DEVICE:
2677 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
2678 ts->resp = SAS_TASK_COMPLETE;
2679 ts->stat = SAS_PHY_DOWN;
2680 break;
2681 case IO_ERROR_HW_TIMEOUT:
2682 PM8001_IO_DBG(pm8001_ha,
2683 pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
2684 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002685 ts->stat = SAM_STAT_BUSY;
jack wangdbf9bfe2009-10-14 16:19:21 +08002686 break;
2687 case IO_XFER_ERROR_BREAK:
2688 PM8001_IO_DBG(pm8001_ha,
2689 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
2690 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002691 ts->stat = SAM_STAT_BUSY;
jack wangdbf9bfe2009-10-14 16:19:21 +08002692 break;
2693 case IO_XFER_ERROR_PHY_NOT_READY:
2694 PM8001_IO_DBG(pm8001_ha,
2695 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
2696 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002697 ts->stat = SAM_STAT_BUSY;
jack wangdbf9bfe2009-10-14 16:19:21 +08002698 break;
2699 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2700 PM8001_IO_DBG(pm8001_ha,
2701 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
2702 ts->resp = SAS_TASK_COMPLETE;
2703 ts->stat = SAS_OPEN_REJECT;
2704 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2705 break;
2706 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2707 PM8001_IO_DBG(pm8001_ha,
2708 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
2709 ts->resp = SAS_TASK_COMPLETE;
2710 ts->stat = SAS_OPEN_REJECT;
2711 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2712 break;
2713 case IO_OPEN_CNX_ERROR_BREAK:
2714 PM8001_IO_DBG(pm8001_ha,
2715 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2716 ts->resp = SAS_TASK_COMPLETE;
2717 ts->stat = SAS_OPEN_REJECT;
2718 ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2719 break;
2720 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2721 PM8001_IO_DBG(pm8001_ha,
2722 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2723 ts->resp = SAS_TASK_COMPLETE;
2724 ts->stat = SAS_OPEN_REJECT;
2725 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2726 pm8001_handle_event(pm8001_ha,
2727 pm8001_dev,
2728 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2729 break;
2730 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2731 PM8001_IO_DBG(pm8001_ha,
2732 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2733 ts->resp = SAS_TASK_COMPLETE;
2734 ts->stat = SAS_OPEN_REJECT;
2735 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2736 break;
2737 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2738 PM8001_IO_DBG(pm8001_ha,
2739 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2740 "NOT_SUPPORTED\n"));
2741 ts->resp = SAS_TASK_COMPLETE;
2742 ts->stat = SAS_OPEN_REJECT;
2743 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2744 break;
2745 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2746 PM8001_IO_DBG(pm8001_ha,
2747 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2748 ts->resp = SAS_TASK_COMPLETE;
2749 ts->stat = SAS_OPEN_REJECT;
2750 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2751 break;
2752 case IO_XFER_ERROR_RX_FRAME:
2753 PM8001_IO_DBG(pm8001_ha,
2754 pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
2755 ts->resp = SAS_TASK_COMPLETE;
2756 ts->stat = SAS_DEV_NO_RESPONSE;
2757 break;
2758 case IO_XFER_OPEN_RETRY_TIMEOUT:
2759 PM8001_IO_DBG(pm8001_ha,
2760 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
2761 ts->resp = SAS_TASK_COMPLETE;
2762 ts->stat = SAS_OPEN_REJECT;
2763 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2764 break;
2765 case IO_ERROR_INTERNAL_SMP_RESOURCE:
2766 PM8001_IO_DBG(pm8001_ha,
2767 pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
2768 ts->resp = SAS_TASK_COMPLETE;
2769 ts->stat = SAS_QUEUE_FULL;
2770 break;
2771 case IO_PORT_IN_RESET:
2772 PM8001_IO_DBG(pm8001_ha,
2773 pm8001_printk("IO_PORT_IN_RESET\n"));
2774 ts->resp = SAS_TASK_COMPLETE;
2775 ts->stat = SAS_OPEN_REJECT;
2776 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2777 break;
2778 case IO_DS_NON_OPERATIONAL:
2779 PM8001_IO_DBG(pm8001_ha,
2780 pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
2781 ts->resp = SAS_TASK_COMPLETE;
2782 ts->stat = SAS_DEV_NO_RESPONSE;
2783 break;
2784 case IO_DS_IN_RECOVERY:
2785 PM8001_IO_DBG(pm8001_ha,
2786 pm8001_printk("IO_DS_IN_RECOVERY\n"));
2787 ts->resp = SAS_TASK_COMPLETE;
2788 ts->stat = SAS_OPEN_REJECT;
2789 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2790 break;
2791 case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2792 PM8001_IO_DBG(pm8001_ha,
2793 pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
2794 ts->resp = SAS_TASK_COMPLETE;
2795 ts->stat = SAS_OPEN_REJECT;
2796 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2797 break;
2798 default:
2799 PM8001_IO_DBG(pm8001_ha,
2800 pm8001_printk("Unknown status 0x%x\n", status));
2801 ts->resp = SAS_TASK_COMPLETE;
2802 ts->stat = SAS_DEV_NO_RESPONSE;
2803 /* not allowed case. Therefore, return failed status */
2804 break;
2805 }
2806 spin_lock_irqsave(&t->task_state_lock, flags);
2807 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2808 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2809 t->task_state_flags |= SAS_TASK_STATE_DONE;
2810 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2811 spin_unlock_irqrestore(&t->task_state_lock, flags);
2812 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
2813 " io_status 0x%x resp 0x%x "
2814 "stat 0x%x but aborted by upper layer!\n",
2815 t, status, ts->resp, ts->stat));
2816 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2817 } else {
2818 spin_unlock_irqrestore(&t->task_state_lock, flags);
2819 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2820 mb();/* in order to force CPU ordering */
2821 t->task_done(t);
2822 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002823}
2824
2825static void
2826mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2827{
2828 struct set_dev_state_resp *pPayload =
2829 (struct set_dev_state_resp *)(piomb + 4);
2830 u32 tag = le32_to_cpu(pPayload->tag);
2831 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2832 struct pm8001_device *pm8001_dev = ccb->device;
2833 u32 status = le32_to_cpu(pPayload->status);
2834 u32 device_id = le32_to_cpu(pPayload->device_id);
2835 u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
2836 u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
2837 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
2838 "from 0x%x to 0x%x status = 0x%x!\n",
2839 device_id, pds, nds, status));
2840 complete(pm8001_dev->setds_completion);
2841 ccb->task = NULL;
2842 ccb->ccb_tag = 0xFFFFFFFF;
2843 pm8001_ccb_free(pm8001_ha, tag);
2844}
2845
2846static void
2847mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2848{
2849 struct get_nvm_data_resp *pPayload =
2850 (struct get_nvm_data_resp *)(piomb + 4);
2851 u32 tag = le32_to_cpu(pPayload->tag);
2852 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2853 u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
2854 complete(pm8001_ha->nvmd_completion);
2855 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
2856 if ((dlen_status & NVMD_STAT) != 0) {
2857 PM8001_FAIL_DBG(pm8001_ha,
2858 pm8001_printk("Set nvm data error!\n"));
2859 return;
2860 }
2861 ccb->task = NULL;
2862 ccb->ccb_tag = 0xFFFFFFFF;
2863 pm8001_ccb_free(pm8001_ha, tag);
2864}
2865
2866static void
2867mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2868{
2869 struct fw_control_ex *fw_control_context;
2870 struct get_nvm_data_resp *pPayload =
2871 (struct get_nvm_data_resp *)(piomb + 4);
2872 u32 tag = le32_to_cpu(pPayload->tag);
2873 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2874 u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
2875 u32 ir_tds_bn_dps_das_nvm =
2876 le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
2877 void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
2878 fw_control_context = ccb->fw_control_context;
2879
2880 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
2881 if ((dlen_status & NVMD_STAT) != 0) {
2882 PM8001_FAIL_DBG(pm8001_ha,
2883 pm8001_printk("Get nvm data error!\n"));
2884 complete(pm8001_ha->nvmd_completion);
2885 return;
2886 }
2887
2888 if (ir_tds_bn_dps_das_nvm & IPMode) {
2889 /* indirect mode - IR bit set */
2890 PM8001_MSG_DBG(pm8001_ha,
2891 pm8001_printk("Get NVMD success, IR=1\n"));
2892 if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
2893 if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
2894 memcpy(pm8001_ha->sas_addr,
2895 ((u8 *)virt_addr + 4),
2896 SAS_ADDR_SIZE);
2897 PM8001_MSG_DBG(pm8001_ha,
2898 pm8001_printk("Get SAS address"
2899 " from VPD successfully!\n"));
2900 }
2901 } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
2902 || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
2903 ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
2904 ;
2905 } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
2906 || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
2907 ;
2908 } else {
2909 /* Should not be happened*/
2910 PM8001_MSG_DBG(pm8001_ha,
2911 pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
2912 ir_tds_bn_dps_das_nvm));
2913 }
2914 } else /* direct mode */{
2915 PM8001_MSG_DBG(pm8001_ha,
2916 pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
2917 (dlen_status & NVMD_LEN) >> 24));
2918 }
jack_wang72d0baa2009-11-05 22:33:35 +08002919 memcpy(fw_control_context->usrAddr,
2920 pm8001_ha->memoryMap.region[NVMD].virt_ptr,
jack wangdbf9bfe2009-10-14 16:19:21 +08002921 fw_control_context->len);
2922 complete(pm8001_ha->nvmd_completion);
2923 ccb->task = NULL;
2924 ccb->ccb_tag = 0xFFFFFFFF;
2925 pm8001_ccb_free(pm8001_ha, tag);
2926}
2927
2928static int mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
2929{
2930 struct local_phy_ctl_resp *pPayload =
2931 (struct local_phy_ctl_resp *)(piomb + 4);
2932 u32 status = le32_to_cpu(pPayload->status);
2933 u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
2934 u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
2935 if (status != 0) {
2936 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07002937 pm8001_printk("%x phy execute %x phy op failed!\n",
jack wangdbf9bfe2009-10-14 16:19:21 +08002938 phy_id, phy_op));
2939 } else
2940 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07002941 pm8001_printk("%x phy execute %x phy op success!\n",
jack wangdbf9bfe2009-10-14 16:19:21 +08002942 phy_id, phy_op));
2943 return 0;
2944}
2945
2946/**
2947 * pm8001_bytes_dmaed - one of the interface function communication with libsas
2948 * @pm8001_ha: our hba card information
2949 * @i: which phy that received the event.
2950 *
2951 * when HBA driver received the identify done event or initiate FIS received
2952 * event(for SATA), it will invoke this function to notify the sas layer that
2953 * the sas toplogy has formed, please discover the the whole sas domain,
2954 * while receive a broadcast(change) primitive just tell the sas
2955 * layer to discover the changed domain rather than the whole domain.
2956 */
2957static void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
2958{
2959 struct pm8001_phy *phy = &pm8001_ha->phy[i];
2960 struct asd_sas_phy *sas_phy = &phy->sas_phy;
2961 struct sas_ha_struct *sas_ha;
2962 if (!phy->phy_attached)
2963 return;
2964
2965 sas_ha = pm8001_ha->sas;
2966 if (sas_phy->phy) {
2967 struct sas_phy *sphy = sas_phy->phy;
2968 sphy->negotiated_linkrate = sas_phy->linkrate;
2969 sphy->minimum_linkrate = phy->minimum_linkrate;
2970 sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
2971 sphy->maximum_linkrate = phy->maximum_linkrate;
2972 sphy->maximum_linkrate_hw = phy->maximum_linkrate;
2973 }
2974
2975 if (phy->phy_type & PORT_TYPE_SAS) {
2976 struct sas_identify_frame *id;
2977 id = (struct sas_identify_frame *)phy->frame_rcvd;
2978 id->dev_type = phy->identify.device_type;
2979 id->initiator_bits = SAS_PROTOCOL_ALL;
2980 id->target_bits = phy->identify.target_port_protocols;
2981 } else if (phy->phy_type & PORT_TYPE_SATA) {
2982 /*Nothing*/
2983 }
2984 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
2985
2986 sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
2987 pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
2988}
2989
2990/* Get the link rate speed */
2991static void get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
2992{
2993 struct sas_phy *sas_phy = phy->sas_phy.phy;
2994
2995 switch (link_rate) {
2996 case PHY_SPEED_60:
2997 phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
2998 phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
2999 break;
3000 case PHY_SPEED_30:
3001 phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
3002 phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
3003 break;
3004 case PHY_SPEED_15:
3005 phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
3006 phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
3007 break;
3008 }
3009 sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
3010 sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
3011 sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
3012 sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
3013 sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
3014}
3015
3016/**
3017 * asd_get_attached_sas_addr -- extract/generate attached SAS address
3018 * @phy: pointer to asd_phy
3019 * @sas_addr: pointer to buffer where the SAS address is to be written
3020 *
3021 * This function extracts the SAS address from an IDENTIFY frame
3022 * received. If OOB is SATA, then a SAS address is generated from the
3023 * HA tables.
3024 *
3025 * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
3026 * buffer.
3027 */
3028static void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
3029 u8 *sas_addr)
3030{
3031 if (phy->sas_phy.frame_rcvd[0] == 0x34
3032 && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
3033 struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
3034 /* FIS device-to-host */
3035 u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
3036 addr += phy->sas_phy.id;
3037 *(__be64 *)sas_addr = cpu_to_be64(addr);
3038 } else {
3039 struct sas_identify_frame *idframe =
3040 (void *) phy->sas_phy.frame_rcvd;
3041 memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
3042 }
3043}
3044
3045/**
3046 * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
3047 * @pm8001_ha: our hba card information
3048 * @Qnum: the outbound queue message number.
3049 * @SEA: source of event to ack
3050 * @port_id: port id.
3051 * @phyId: phy id.
3052 * @param0: parameter 0.
3053 * @param1: parameter 1.
3054 */
3055static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
3056 u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
3057{
3058 struct hw_event_ack_req payload;
3059 u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
3060
3061 struct inbound_queue_table *circularQ;
3062
3063 memset((u8 *)&payload, 0, sizeof(payload));
3064 circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
3065 payload.tag = 1;
3066 payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
3067 ((phyId & 0x0F) << 4) | (port_id & 0x0F));
3068 payload.param0 = cpu_to_le32(param0);
3069 payload.param1 = cpu_to_le32(param1);
3070 mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
3071}
3072
3073static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
3074 u32 phyId, u32 phy_op);
3075
3076/**
3077 * hw_event_sas_phy_up -FW tells me a SAS phy up event.
3078 * @pm8001_ha: our hba card information
3079 * @piomb: IO message buffer
3080 */
3081static void
3082hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
3083{
3084 struct hw_event_resp *pPayload =
3085 (struct hw_event_resp *)(piomb + 4);
3086 u32 lr_evt_status_phyid_portid =
3087 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3088 u8 link_rate =
3089 (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
jack wang1cc943a2009-12-07 17:22:42 +08003090 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
jack wangdbf9bfe2009-10-14 16:19:21 +08003091 u8 phy_id =
3092 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
jack wang1cc943a2009-12-07 17:22:42 +08003093 u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3094 u8 portstate = (u8)(npip_portstate & 0x0000000F);
3095 struct pm8001_port *port = &pm8001_ha->port[port_id];
jack wangdbf9bfe2009-10-14 16:19:21 +08003096 struct sas_ha_struct *sas_ha = pm8001_ha->sas;
3097 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3098 unsigned long flags;
3099 u8 deviceType = pPayload->sas_identify.dev_type;
jack wang1cc943a2009-12-07 17:22:42 +08003100 port->port_state = portstate;
jack wangdbf9bfe2009-10-14 16:19:21 +08003101 PM8001_MSG_DBG(pm8001_ha,
jack wang83e73322009-12-07 17:23:11 +08003102 pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
3103 port_id, phy_id));
jack wangdbf9bfe2009-10-14 16:19:21 +08003104
3105 switch (deviceType) {
3106 case SAS_PHY_UNUSED:
3107 PM8001_MSG_DBG(pm8001_ha,
3108 pm8001_printk("device type no device.\n"));
3109 break;
3110 case SAS_END_DEVICE:
3111 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
3112 pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
3113 PHY_NOTIFY_ENABLE_SPINUP);
jack wang1cc943a2009-12-07 17:22:42 +08003114 port->port_attached = 1;
jack wangdbf9bfe2009-10-14 16:19:21 +08003115 get_lrate_mode(phy, link_rate);
3116 break;
3117 case SAS_EDGE_EXPANDER_DEVICE:
3118 PM8001_MSG_DBG(pm8001_ha,
3119 pm8001_printk("expander device.\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003120 port->port_attached = 1;
jack wangdbf9bfe2009-10-14 16:19:21 +08003121 get_lrate_mode(phy, link_rate);
3122 break;
3123 case SAS_FANOUT_EXPANDER_DEVICE:
3124 PM8001_MSG_DBG(pm8001_ha,
3125 pm8001_printk("fanout expander device.\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003126 port->port_attached = 1;
jack wangdbf9bfe2009-10-14 16:19:21 +08003127 get_lrate_mode(phy, link_rate);
3128 break;
3129 default:
3130 PM8001_MSG_DBG(pm8001_ha,
Daniel Mack3ad2f3f2010-02-03 08:01:28 +08003131 pm8001_printk("unknown device type(%x)\n", deviceType));
jack wangdbf9bfe2009-10-14 16:19:21 +08003132 break;
3133 }
3134 phy->phy_type |= PORT_TYPE_SAS;
3135 phy->identify.device_type = deviceType;
3136 phy->phy_attached = 1;
3137 if (phy->identify.device_type == SAS_END_DEV)
3138 phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
3139 else if (phy->identify.device_type != NO_DEVICE)
3140 phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
3141 phy->sas_phy.oob_mode = SAS_OOB_MODE;
3142 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
3143 spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
3144 memcpy(phy->frame_rcvd, &pPayload->sas_identify,
3145 sizeof(struct sas_identify_frame)-4);
3146 phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
3147 pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
3148 spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
3149 if (pm8001_ha->flags == PM8001F_RUN_TIME)
3150 mdelay(200);/*delay a moment to wait disk to spinup*/
3151 pm8001_bytes_dmaed(pm8001_ha, phy_id);
3152}
3153
3154/**
3155 * hw_event_sata_phy_up -FW tells me a SATA phy up event.
3156 * @pm8001_ha: our hba card information
3157 * @piomb: IO message buffer
3158 */
3159static void
3160hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
3161{
3162 struct hw_event_resp *pPayload =
3163 (struct hw_event_resp *)(piomb + 4);
3164 u32 lr_evt_status_phyid_portid =
3165 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3166 u8 link_rate =
3167 (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
jack wang1cc943a2009-12-07 17:22:42 +08003168 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
jack wangdbf9bfe2009-10-14 16:19:21 +08003169 u8 phy_id =
3170 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
jack wang1cc943a2009-12-07 17:22:42 +08003171 u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3172 u8 portstate = (u8)(npip_portstate & 0x0000000F);
3173 struct pm8001_port *port = &pm8001_ha->port[port_id];
jack wangdbf9bfe2009-10-14 16:19:21 +08003174 struct sas_ha_struct *sas_ha = pm8001_ha->sas;
3175 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3176 unsigned long flags;
jack wang83e73322009-12-07 17:23:11 +08003177 PM8001_MSG_DBG(pm8001_ha,
3178 pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
3179 " phy id = %d\n", port_id, phy_id));
jack wang1cc943a2009-12-07 17:22:42 +08003180 port->port_state = portstate;
3181 port->port_attached = 1;
jack wangdbf9bfe2009-10-14 16:19:21 +08003182 get_lrate_mode(phy, link_rate);
3183 phy->phy_type |= PORT_TYPE_SATA;
3184 phy->phy_attached = 1;
3185 phy->sas_phy.oob_mode = SATA_OOB_MODE;
3186 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
3187 spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
3188 memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
3189 sizeof(struct dev_to_host_fis));
3190 phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
3191 phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
3192 phy->identify.device_type = SATA_DEV;
3193 pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
3194 spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
3195 pm8001_bytes_dmaed(pm8001_ha, phy_id);
3196}
3197
3198/**
3199 * hw_event_phy_down -we should notify the libsas the phy is down.
3200 * @pm8001_ha: our hba card information
3201 * @piomb: IO message buffer
3202 */
3203static void
3204hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
3205{
3206 struct hw_event_resp *pPayload =
3207 (struct hw_event_resp *)(piomb + 4);
3208 u32 lr_evt_status_phyid_portid =
3209 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3210 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3211 u8 phy_id =
3212 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3213 u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3214 u8 portstate = (u8)(npip_portstate & 0x0000000F);
jack wang1cc943a2009-12-07 17:22:42 +08003215 struct pm8001_port *port = &pm8001_ha->port[port_id];
3216 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3217 port->port_state = portstate;
3218 phy->phy_type = 0;
3219 phy->identify.device_type = 0;
3220 phy->phy_attached = 0;
3221 memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
jack wangdbf9bfe2009-10-14 16:19:21 +08003222 switch (portstate) {
3223 case PORT_VALID:
3224 break;
3225 case PORT_INVALID:
3226 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003227 pm8001_printk(" PortInvalid portID %d\n", port_id));
jack wangdbf9bfe2009-10-14 16:19:21 +08003228 PM8001_MSG_DBG(pm8001_ha,
3229 pm8001_printk(" Last phy Down and port invalid\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003230 port->port_attached = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08003231 pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3232 port_id, phy_id, 0, 0);
3233 break;
3234 case PORT_IN_RESET:
3235 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003236 pm8001_printk(" Port In Reset portID %d\n", port_id));
jack wangdbf9bfe2009-10-14 16:19:21 +08003237 break;
3238 case PORT_NOT_ESTABLISHED:
3239 PM8001_MSG_DBG(pm8001_ha,
3240 pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003241 port->port_attached = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08003242 break;
3243 case PORT_LOSTCOMM:
3244 PM8001_MSG_DBG(pm8001_ha,
3245 pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
3246 PM8001_MSG_DBG(pm8001_ha,
3247 pm8001_printk(" Last phy Down and port invalid\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003248 port->port_attached = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08003249 pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3250 port_id, phy_id, 0, 0);
3251 break;
3252 default:
jack wang1cc943a2009-12-07 17:22:42 +08003253 port->port_attached = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08003254 PM8001_MSG_DBG(pm8001_ha,
3255 pm8001_printk(" phy Down and(default) = %x\n",
3256 portstate));
3257 break;
3258
3259 }
3260}
3261
3262/**
3263 * mpi_reg_resp -process register device ID response.
3264 * @pm8001_ha: our hba card information
3265 * @piomb: IO message buffer
3266 *
3267 * when sas layer find a device it will notify LLDD, then the driver register
3268 * the domain device to FW, this event is the return device ID which the FW
3269 * has assigned, from now,inter-communication with FW is no longer using the
3270 * SAS address, use device ID which FW assigned.
3271 */
3272static int mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3273{
3274 u32 status;
3275 u32 device_id;
3276 u32 htag;
3277 struct pm8001_ccb_info *ccb;
3278 struct pm8001_device *pm8001_dev;
3279 struct dev_reg_resp *registerRespPayload =
3280 (struct dev_reg_resp *)(piomb + 4);
3281
3282 htag = le32_to_cpu(registerRespPayload->tag);
3283 ccb = &pm8001_ha->ccb_info[registerRespPayload->tag];
3284 pm8001_dev = ccb->device;
3285 status = le32_to_cpu(registerRespPayload->status);
3286 device_id = le32_to_cpu(registerRespPayload->device_id);
3287 PM8001_MSG_DBG(pm8001_ha,
3288 pm8001_printk(" register device is status = %d\n", status));
3289 switch (status) {
3290 case DEVREG_SUCCESS:
3291 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
3292 pm8001_dev->device_id = device_id;
3293 break;
3294 case DEVREG_FAILURE_OUT_OF_RESOURCE:
3295 PM8001_MSG_DBG(pm8001_ha,
3296 pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
3297 break;
3298 case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
3299 PM8001_MSG_DBG(pm8001_ha,
3300 pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
3301 break;
3302 case DEVREG_FAILURE_INVALID_PHY_ID:
3303 PM8001_MSG_DBG(pm8001_ha,
3304 pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
3305 break;
3306 case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
3307 PM8001_MSG_DBG(pm8001_ha,
3308 pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
3309 break;
3310 case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
3311 PM8001_MSG_DBG(pm8001_ha,
3312 pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
3313 break;
3314 case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
3315 PM8001_MSG_DBG(pm8001_ha,
3316 pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
3317 break;
3318 case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
3319 PM8001_MSG_DBG(pm8001_ha,
3320 pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
3321 break;
3322 default:
3323 PM8001_MSG_DBG(pm8001_ha,
3324 pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
3325 break;
3326 }
3327 complete(pm8001_dev->dcompletion);
3328 ccb->task = NULL;
3329 ccb->ccb_tag = 0xFFFFFFFF;
3330 pm8001_ccb_free(pm8001_ha, htag);
3331 return 0;
3332}
3333
3334static int mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3335{
3336 u32 status;
3337 u32 device_id;
3338 struct dev_reg_resp *registerRespPayload =
3339 (struct dev_reg_resp *)(piomb + 4);
3340
3341 status = le32_to_cpu(registerRespPayload->status);
3342 device_id = le32_to_cpu(registerRespPayload->device_id);
3343 if (status != 0)
3344 PM8001_MSG_DBG(pm8001_ha,
3345 pm8001_printk(" deregister device failed ,status = %x"
3346 ", device_id = %x\n", status, device_id));
3347 return 0;
3348}
3349
3350static int
3351mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3352{
3353 u32 status;
3354 struct fw_control_ex fw_control_context;
3355 struct fw_flash_Update_resp *ppayload =
3356 (struct fw_flash_Update_resp *)(piomb + 4);
3357 u32 tag = le32_to_cpu(ppayload->tag);
3358 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
3359 status = le32_to_cpu(ppayload->status);
3360 memcpy(&fw_control_context,
3361 ccb->fw_control_context,
3362 sizeof(fw_control_context));
3363 switch (status) {
3364 case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
3365 PM8001_MSG_DBG(pm8001_ha,
3366 pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
3367 break;
3368 case FLASH_UPDATE_IN_PROGRESS:
3369 PM8001_MSG_DBG(pm8001_ha,
3370 pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
3371 break;
3372 case FLASH_UPDATE_HDR_ERR:
3373 PM8001_MSG_DBG(pm8001_ha,
3374 pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
3375 break;
3376 case FLASH_UPDATE_OFFSET_ERR:
3377 PM8001_MSG_DBG(pm8001_ha,
3378 pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
3379 break;
3380 case FLASH_UPDATE_CRC_ERR:
3381 PM8001_MSG_DBG(pm8001_ha,
3382 pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
3383 break;
3384 case FLASH_UPDATE_LENGTH_ERR:
3385 PM8001_MSG_DBG(pm8001_ha,
3386 pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
3387 break;
3388 case FLASH_UPDATE_HW_ERR:
3389 PM8001_MSG_DBG(pm8001_ha,
3390 pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
3391 break;
3392 case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
3393 PM8001_MSG_DBG(pm8001_ha,
3394 pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
3395 break;
3396 case FLASH_UPDATE_DISABLED:
3397 PM8001_MSG_DBG(pm8001_ha,
3398 pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
3399 break;
3400 default:
3401 PM8001_MSG_DBG(pm8001_ha,
3402 pm8001_printk("No matched status = %d\n", status));
3403 break;
3404 }
3405 ccb->fw_control_context->fw_control->retcode = status;
3406 pci_free_consistent(pm8001_ha->pdev,
3407 fw_control_context.len,
3408 fw_control_context.virtAddr,
3409 fw_control_context.phys_addr);
3410 complete(pm8001_ha->nvmd_completion);
3411 ccb->task = NULL;
3412 ccb->ccb_tag = 0xFFFFFFFF;
3413 pm8001_ccb_free(pm8001_ha, tag);
3414 return 0;
3415}
3416
3417static int
3418mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
3419{
3420 u32 status;
3421 int i;
3422 struct general_event_resp *pPayload =
3423 (struct general_event_resp *)(piomb + 4);
3424 status = le32_to_cpu(pPayload->status);
3425 PM8001_MSG_DBG(pm8001_ha,
3426 pm8001_printk(" status = 0x%x\n", status));
3427 for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
3428 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003429 pm8001_printk("inb_IOMB_payload[0x%x] 0x%x,\n", i,
jack wangdbf9bfe2009-10-14 16:19:21 +08003430 pPayload->inb_IOMB_payload[i]));
3431 return 0;
3432}
3433
3434static int
3435mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3436{
3437 struct sas_task *t;
3438 struct pm8001_ccb_info *ccb;
3439 unsigned long flags;
3440 u32 status ;
3441 u32 tag, scp;
3442 struct task_status_struct *ts;
3443
3444 struct task_abort_resp *pPayload =
3445 (struct task_abort_resp *)(piomb + 4);
3446 ccb = &pm8001_ha->ccb_info[pPayload->tag];
3447 t = ccb->task;
jack wangdbf9bfe2009-10-14 16:19:21 +08003448
jack wangdbf9bfe2009-10-14 16:19:21 +08003449
3450 status = le32_to_cpu(pPayload->status);
3451 tag = le32_to_cpu(pPayload->tag);
3452 scp = le32_to_cpu(pPayload->scp);
3453 PM8001_IO_DBG(pm8001_ha,
3454 pm8001_printk(" status = 0x%x\n", status));
jack_wang72d0baa2009-11-05 22:33:35 +08003455 if (t == NULL)
3456 return -1;
3457 ts = &t->task_status;
jack wangdbf9bfe2009-10-14 16:19:21 +08003458 if (status != 0)
3459 PM8001_FAIL_DBG(pm8001_ha,
jack_wang72d0baa2009-11-05 22:33:35 +08003460 pm8001_printk("task abort failed status 0x%x ,"
3461 "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
jack wangdbf9bfe2009-10-14 16:19:21 +08003462 switch (status) {
3463 case IO_SUCCESS:
jack_wang72d0baa2009-11-05 22:33:35 +08003464 PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003465 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05003466 ts->stat = SAM_STAT_GOOD;
jack wangdbf9bfe2009-10-14 16:19:21 +08003467 break;
3468 case IO_NOT_VALID:
jack_wang72d0baa2009-11-05 22:33:35 +08003469 PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003470 ts->resp = TMF_RESP_FUNC_FAILED;
3471 break;
3472 }
3473 spin_lock_irqsave(&t->task_state_lock, flags);
3474 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
3475 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
3476 t->task_state_flags |= SAS_TASK_STATE_DONE;
3477 spin_unlock_irqrestore(&t->task_state_lock, flags);
3478 pm8001_ccb_task_free(pm8001_ha, t, ccb, pPayload->tag);
3479 mb();
3480 t->task_done(t);
3481 return 0;
3482}
3483
3484/**
3485 * mpi_hw_event -The hw event has come.
3486 * @pm8001_ha: our hba card information
3487 * @piomb: IO message buffer
3488 */
3489static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
3490{
3491 unsigned long flags;
3492 struct hw_event_resp *pPayload =
3493 (struct hw_event_resp *)(piomb + 4);
3494 u32 lr_evt_status_phyid_portid =
3495 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3496 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3497 u8 phy_id =
3498 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3499 u16 eventType =
3500 (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
3501 u8 status =
3502 (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
3503 struct sas_ha_struct *sas_ha = pm8001_ha->sas;
3504 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3505 struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
3506 PM8001_MSG_DBG(pm8001_ha,
3507 pm8001_printk("outbound queue HW event & event type : "));
3508 switch (eventType) {
3509 case HW_EVENT_PHY_START_STATUS:
3510 PM8001_MSG_DBG(pm8001_ha,
3511 pm8001_printk("HW_EVENT_PHY_START_STATUS"
3512 " status = %x\n", status));
3513 if (status == 0) {
3514 phy->phy_state = 1;
3515 if (pm8001_ha->flags == PM8001F_RUN_TIME)
3516 complete(phy->enable_completion);
3517 }
3518 break;
3519 case HW_EVENT_SAS_PHY_UP:
3520 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003521 pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003522 hw_event_sas_phy_up(pm8001_ha, piomb);
3523 break;
3524 case HW_EVENT_SATA_PHY_UP:
3525 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003526 pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003527 hw_event_sata_phy_up(pm8001_ha, piomb);
3528 break;
3529 case HW_EVENT_PHY_STOP_STATUS:
3530 PM8001_MSG_DBG(pm8001_ha,
3531 pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
3532 "status = %x\n", status));
3533 if (status == 0)
3534 phy->phy_state = 0;
3535 break;
3536 case HW_EVENT_SATA_SPINUP_HOLD:
3537 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003538 pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003539 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
3540 break;
3541 case HW_EVENT_PHY_DOWN:
3542 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003543 pm8001_printk("HW_EVENT_PHY_DOWN\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003544 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
3545 phy->phy_attached = 0;
3546 phy->phy_state = 0;
3547 hw_event_phy_down(pm8001_ha, piomb);
3548 break;
3549 case HW_EVENT_PORT_INVALID:
3550 PM8001_MSG_DBG(pm8001_ha,
3551 pm8001_printk("HW_EVENT_PORT_INVALID\n"));
3552 sas_phy_disconnected(sas_phy);
3553 phy->phy_attached = 0;
3554 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3555 break;
3556 /* the broadcast change primitive received, tell the LIBSAS this event
3557 to revalidate the sas domain*/
3558 case HW_EVENT_BROADCAST_CHANGE:
3559 PM8001_MSG_DBG(pm8001_ha,
3560 pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
3561 pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
3562 port_id, phy_id, 1, 0);
3563 spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3564 sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
3565 spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3566 sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3567 break;
3568 case HW_EVENT_PHY_ERROR:
3569 PM8001_MSG_DBG(pm8001_ha,
3570 pm8001_printk("HW_EVENT_PHY_ERROR\n"));
3571 sas_phy_disconnected(&phy->sas_phy);
3572 phy->phy_attached = 0;
3573 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
3574 break;
3575 case HW_EVENT_BROADCAST_EXP:
3576 PM8001_MSG_DBG(pm8001_ha,
3577 pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
3578 spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3579 sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
3580 spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3581 sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3582 break;
3583 case HW_EVENT_LINK_ERR_INVALID_DWORD:
3584 PM8001_MSG_DBG(pm8001_ha,
3585 pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
3586 pm8001_hw_event_ack_req(pm8001_ha, 0,
3587 HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
3588 sas_phy_disconnected(sas_phy);
3589 phy->phy_attached = 0;
3590 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3591 break;
3592 case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
3593 PM8001_MSG_DBG(pm8001_ha,
3594 pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
3595 pm8001_hw_event_ack_req(pm8001_ha, 0,
3596 HW_EVENT_LINK_ERR_DISPARITY_ERROR,
3597 port_id, phy_id, 0, 0);
3598 sas_phy_disconnected(sas_phy);
3599 phy->phy_attached = 0;
3600 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3601 break;
3602 case HW_EVENT_LINK_ERR_CODE_VIOLATION:
3603 PM8001_MSG_DBG(pm8001_ha,
3604 pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
3605 pm8001_hw_event_ack_req(pm8001_ha, 0,
3606 HW_EVENT_LINK_ERR_CODE_VIOLATION,
3607 port_id, phy_id, 0, 0);
3608 sas_phy_disconnected(sas_phy);
3609 phy->phy_attached = 0;
3610 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3611 break;
3612 case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
3613 PM8001_MSG_DBG(pm8001_ha,
3614 pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
3615 pm8001_hw_event_ack_req(pm8001_ha, 0,
3616 HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
3617 port_id, phy_id, 0, 0);
3618 sas_phy_disconnected(sas_phy);
3619 phy->phy_attached = 0;
3620 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3621 break;
3622 case HW_EVENT_MALFUNCTION:
3623 PM8001_MSG_DBG(pm8001_ha,
3624 pm8001_printk("HW_EVENT_MALFUNCTION\n"));
3625 break;
3626 case HW_EVENT_BROADCAST_SES:
3627 PM8001_MSG_DBG(pm8001_ha,
3628 pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
3629 spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3630 sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
3631 spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3632 sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3633 break;
3634 case HW_EVENT_INBOUND_CRC_ERROR:
3635 PM8001_MSG_DBG(pm8001_ha,
3636 pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
3637 pm8001_hw_event_ack_req(pm8001_ha, 0,
3638 HW_EVENT_INBOUND_CRC_ERROR,
3639 port_id, phy_id, 0, 0);
3640 break;
3641 case HW_EVENT_HARD_RESET_RECEIVED:
3642 PM8001_MSG_DBG(pm8001_ha,
3643 pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
3644 sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
3645 break;
3646 case HW_EVENT_ID_FRAME_TIMEOUT:
3647 PM8001_MSG_DBG(pm8001_ha,
3648 pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
3649 sas_phy_disconnected(sas_phy);
3650 phy->phy_attached = 0;
3651 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3652 break;
3653 case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
3654 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003655 pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003656 pm8001_hw_event_ack_req(pm8001_ha, 0,
3657 HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
3658 port_id, phy_id, 0, 0);
3659 sas_phy_disconnected(sas_phy);
3660 phy->phy_attached = 0;
3661 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3662 break;
3663 case HW_EVENT_PORT_RESET_TIMER_TMO:
3664 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003665 pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003666 sas_phy_disconnected(sas_phy);
3667 phy->phy_attached = 0;
3668 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3669 break;
3670 case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
3671 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003672 pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003673 sas_phy_disconnected(sas_phy);
3674 phy->phy_attached = 0;
3675 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3676 break;
3677 case HW_EVENT_PORT_RECOVER:
3678 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003679 pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003680 break;
3681 case HW_EVENT_PORT_RESET_COMPLETE:
3682 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003683 pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003684 break;
3685 case EVENT_BROADCAST_ASYNCH_EVENT:
3686 PM8001_MSG_DBG(pm8001_ha,
3687 pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
3688 break;
3689 default:
3690 PM8001_MSG_DBG(pm8001_ha,
3691 pm8001_printk("Unknown event type = %x\n", eventType));
3692 break;
3693 }
3694 return 0;
3695}
3696
3697/**
3698 * process_one_iomb - process one outbound Queue memory block
3699 * @pm8001_ha: our hba card information
3700 * @piomb: IO message buffer
3701 */
3702static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
3703{
3704 u32 pHeader = (u32)*(u32 *)piomb;
3705 u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
3706
jack_wang72d0baa2009-11-05 22:33:35 +08003707 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003708
3709 switch (opc) {
3710 case OPC_OUB_ECHO:
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003711 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003712 break;
3713 case OPC_OUB_HW_EVENT:
3714 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003715 pm8001_printk("OPC_OUB_HW_EVENT\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003716 mpi_hw_event(pm8001_ha, piomb);
3717 break;
3718 case OPC_OUB_SSP_COMP:
3719 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003720 pm8001_printk("OPC_OUB_SSP_COMP\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003721 mpi_ssp_completion(pm8001_ha, piomb);
3722 break;
3723 case OPC_OUB_SMP_COMP:
3724 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003725 pm8001_printk("OPC_OUB_SMP_COMP\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003726 mpi_smp_completion(pm8001_ha, piomb);
3727 break;
3728 case OPC_OUB_LOCAL_PHY_CNTRL:
3729 PM8001_MSG_DBG(pm8001_ha,
3730 pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
3731 mpi_local_phy_ctl(pm8001_ha, piomb);
3732 break;
3733 case OPC_OUB_DEV_REGIST:
3734 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003735 pm8001_printk("OPC_OUB_DEV_REGIST\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003736 mpi_reg_resp(pm8001_ha, piomb);
3737 break;
3738 case OPC_OUB_DEREG_DEV:
3739 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003740 pm8001_printk("unresgister the deviece\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003741 mpi_dereg_resp(pm8001_ha, piomb);
3742 break;
3743 case OPC_OUB_GET_DEV_HANDLE:
3744 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003745 pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003746 break;
3747 case OPC_OUB_SATA_COMP:
3748 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003749 pm8001_printk("OPC_OUB_SATA_COMP\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003750 mpi_sata_completion(pm8001_ha, piomb);
3751 break;
3752 case OPC_OUB_SATA_EVENT:
3753 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003754 pm8001_printk("OPC_OUB_SATA_EVENT\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003755 mpi_sata_event(pm8001_ha, piomb);
3756 break;
3757 case OPC_OUB_SSP_EVENT:
3758 PM8001_MSG_DBG(pm8001_ha,
3759 pm8001_printk("OPC_OUB_SSP_EVENT\n"));
3760 mpi_ssp_event(pm8001_ha, piomb);
3761 break;
3762 case OPC_OUB_DEV_HANDLE_ARRIV:
3763 PM8001_MSG_DBG(pm8001_ha,
3764 pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
3765 /*This is for target*/
3766 break;
3767 case OPC_OUB_SSP_RECV_EVENT:
3768 PM8001_MSG_DBG(pm8001_ha,
3769 pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
3770 /*This is for target*/
3771 break;
3772 case OPC_OUB_DEV_INFO:
3773 PM8001_MSG_DBG(pm8001_ha,
3774 pm8001_printk("OPC_OUB_DEV_INFO\n"));
3775 break;
3776 case OPC_OUB_FW_FLASH_UPDATE:
3777 PM8001_MSG_DBG(pm8001_ha,
3778 pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
3779 mpi_fw_flash_update_resp(pm8001_ha, piomb);
3780 break;
3781 case OPC_OUB_GPIO_RESPONSE:
3782 PM8001_MSG_DBG(pm8001_ha,
3783 pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
3784 break;
3785 case OPC_OUB_GPIO_EVENT:
3786 PM8001_MSG_DBG(pm8001_ha,
3787 pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
3788 break;
3789 case OPC_OUB_GENERAL_EVENT:
3790 PM8001_MSG_DBG(pm8001_ha,
3791 pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
3792 mpi_general_event(pm8001_ha, piomb);
3793 break;
3794 case OPC_OUB_SSP_ABORT_RSP:
3795 PM8001_MSG_DBG(pm8001_ha,
3796 pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
3797 mpi_task_abort_resp(pm8001_ha, piomb);
3798 break;
3799 case OPC_OUB_SATA_ABORT_RSP:
3800 PM8001_MSG_DBG(pm8001_ha,
3801 pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
3802 mpi_task_abort_resp(pm8001_ha, piomb);
3803 break;
3804 case OPC_OUB_SAS_DIAG_MODE_START_END:
3805 PM8001_MSG_DBG(pm8001_ha,
3806 pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
3807 break;
3808 case OPC_OUB_SAS_DIAG_EXECUTE:
3809 PM8001_MSG_DBG(pm8001_ha,
3810 pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
3811 break;
3812 case OPC_OUB_GET_TIME_STAMP:
3813 PM8001_MSG_DBG(pm8001_ha,
3814 pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
3815 break;
3816 case OPC_OUB_SAS_HW_EVENT_ACK:
3817 PM8001_MSG_DBG(pm8001_ha,
3818 pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
3819 break;
3820 case OPC_OUB_PORT_CONTROL:
3821 PM8001_MSG_DBG(pm8001_ha,
3822 pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
3823 break;
3824 case OPC_OUB_SMP_ABORT_RSP:
3825 PM8001_MSG_DBG(pm8001_ha,
3826 pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
3827 mpi_task_abort_resp(pm8001_ha, piomb);
3828 break;
3829 case OPC_OUB_GET_NVMD_DATA:
3830 PM8001_MSG_DBG(pm8001_ha,
3831 pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
3832 mpi_get_nvmd_resp(pm8001_ha, piomb);
3833 break;
3834 case OPC_OUB_SET_NVMD_DATA:
3835 PM8001_MSG_DBG(pm8001_ha,
3836 pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
3837 mpi_set_nvmd_resp(pm8001_ha, piomb);
3838 break;
3839 case OPC_OUB_DEVICE_HANDLE_REMOVAL:
3840 PM8001_MSG_DBG(pm8001_ha,
3841 pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
3842 break;
3843 case OPC_OUB_SET_DEVICE_STATE:
3844 PM8001_MSG_DBG(pm8001_ha,
3845 pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
3846 mpi_set_dev_state_resp(pm8001_ha, piomb);
3847 break;
3848 case OPC_OUB_GET_DEVICE_STATE:
3849 PM8001_MSG_DBG(pm8001_ha,
3850 pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
3851 break;
3852 case OPC_OUB_SET_DEV_INFO:
3853 PM8001_MSG_DBG(pm8001_ha,
3854 pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
3855 break;
3856 case OPC_OUB_SAS_RE_INITIALIZE:
3857 PM8001_MSG_DBG(pm8001_ha,
3858 pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
3859 break;
3860 default:
3861 PM8001_MSG_DBG(pm8001_ha,
3862 pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
3863 opc));
3864 break;
3865 }
3866}
3867
3868static int process_oq(struct pm8001_hba_info *pm8001_ha)
3869{
3870 struct outbound_queue_table *circularQ;
3871 void *pMsg1 = NULL;
3872 u8 bc = 0;
jack_wang72d0baa2009-11-05 22:33:35 +08003873 u32 ret = MPI_IO_STATUS_FAIL;
jack wangdbf9bfe2009-10-14 16:19:21 +08003874
3875 circularQ = &pm8001_ha->outbnd_q_tbl[0];
3876 do {
3877 ret = mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
3878 if (MPI_IO_STATUS_SUCCESS == ret) {
3879 /* process the outbound message */
jack_wang72d0baa2009-11-05 22:33:35 +08003880 process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
jack wangdbf9bfe2009-10-14 16:19:21 +08003881 /* free the message from the outbound circular buffer */
jack_wang72d0baa2009-11-05 22:33:35 +08003882 mpi_msg_free_set(pm8001_ha, pMsg1, circularQ, bc);
jack wangdbf9bfe2009-10-14 16:19:21 +08003883 }
3884 if (MPI_IO_STATUS_BUSY == ret) {
3885 u32 producer_idx;
3886 /* Update the producer index from SPC */
3887 producer_idx = pm8001_read_32(circularQ->pi_virt);
3888 circularQ->producer_index = cpu_to_le32(producer_idx);
3889 if (circularQ->producer_index ==
3890 circularQ->consumer_idx)
3891 /* OQ is empty */
3892 break;
3893 }
jack_wang72d0baa2009-11-05 22:33:35 +08003894 } while (1);
jack wangdbf9bfe2009-10-14 16:19:21 +08003895 return ret;
3896}
3897
3898/* PCI_DMA_... to our direction translation. */
3899static const u8 data_dir_flags[] = {
3900 [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
3901 [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
3902 [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
3903 [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
3904};
3905static void
3906pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
3907{
3908 int i;
3909 struct scatterlist *sg;
3910 struct pm8001_prd *buf_prd = prd;
3911
3912 for_each_sg(scatter, sg, nr, i) {
3913 buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
3914 buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
3915 buf_prd->im_len.e = 0;
3916 buf_prd++;
3917 }
3918}
3919
3920static void build_smp_cmd(u32 deviceID, u32 hTag, struct smp_req *psmp_cmd)
3921{
3922 psmp_cmd->tag = cpu_to_le32(hTag);
3923 psmp_cmd->device_id = cpu_to_le32(deviceID);
3924 psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
3925}
3926
3927/**
3928 * pm8001_chip_smp_req - send a SMP task to FW
3929 * @pm8001_ha: our hba card information.
3930 * @ccb: the ccb information this request used.
3931 */
3932static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
3933 struct pm8001_ccb_info *ccb)
3934{
3935 int elem, rc;
3936 struct sas_task *task = ccb->task;
3937 struct domain_device *dev = task->dev;
3938 struct pm8001_device *pm8001_dev = dev->lldd_dev;
3939 struct scatterlist *sg_req, *sg_resp;
3940 u32 req_len, resp_len;
3941 struct smp_req smp_cmd;
3942 u32 opc;
3943 struct inbound_queue_table *circularQ;
3944
3945 memset(&smp_cmd, 0, sizeof(smp_cmd));
3946 /*
3947 * DMA-map SMP request, response buffers
3948 */
3949 sg_req = &task->smp_task.smp_req;
3950 elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
3951 if (!elem)
3952 return -ENOMEM;
3953 req_len = sg_dma_len(sg_req);
3954
3955 sg_resp = &task->smp_task.smp_resp;
3956 elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
3957 if (!elem) {
3958 rc = -ENOMEM;
3959 goto err_out;
3960 }
3961 resp_len = sg_dma_len(sg_resp);
3962 /* must be in dwords */
3963 if ((req_len & 0x3) || (resp_len & 0x3)) {
3964 rc = -EINVAL;
3965 goto err_out_2;
3966 }
3967
3968 opc = OPC_INB_SMP_REQUEST;
3969 circularQ = &pm8001_ha->inbnd_q_tbl[0];
3970 smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
3971 smp_cmd.long_smp_req.long_req_addr =
3972 cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
3973 smp_cmd.long_smp_req.long_req_size =
3974 cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
3975 smp_cmd.long_smp_req.long_resp_addr =
3976 cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
3977 smp_cmd.long_smp_req.long_resp_size =
3978 cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
3979 build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
3980 mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd);
3981 return 0;
3982
3983err_out_2:
3984 dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
3985 PCI_DMA_FROMDEVICE);
3986err_out:
3987 dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
3988 PCI_DMA_TODEVICE);
3989 return rc;
3990}
3991
3992/**
3993 * pm8001_chip_ssp_io_req - send a SSP task to FW
3994 * @pm8001_ha: our hba card information.
3995 * @ccb: the ccb information this request used.
3996 */
3997static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
3998 struct pm8001_ccb_info *ccb)
3999{
4000 struct sas_task *task = ccb->task;
4001 struct domain_device *dev = task->dev;
4002 struct pm8001_device *pm8001_dev = dev->lldd_dev;
4003 struct ssp_ini_io_start_req ssp_cmd;
4004 u32 tag = ccb->ccb_tag;
jack_wang72d0baa2009-11-05 22:33:35 +08004005 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004006 __le64 phys_addr;
4007 struct inbound_queue_table *circularQ;
4008 u32 opc = OPC_INB_SSPINIIOSTART;
4009 memset(&ssp_cmd, 0, sizeof(ssp_cmd));
4010 memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
jack wangafc5ca92009-12-07 17:22:47 +08004011 ssp_cmd.dir_m_tlr =
4012 cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
jack wangdbf9bfe2009-10-14 16:19:21 +08004013 SAS 1.1 compatible TLR*/
4014 ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
4015 ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
4016 ssp_cmd.tag = cpu_to_le32(tag);
4017 if (task->ssp_task.enable_first_burst)
4018 ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
4019 ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
4020 ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
4021 memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
4022 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4023
4024 /* fill in PRD (scatter/gather) table, if any */
4025 if (task->num_scatter > 1) {
4026 pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
4027 phys_addr = cpu_to_le64(ccb->ccb_dma_handle +
4028 offsetof(struct pm8001_ccb_info, buf_prd[0]));
4029 ssp_cmd.addr_low = lower_32_bits(phys_addr);
4030 ssp_cmd.addr_high = upper_32_bits(phys_addr);
4031 ssp_cmd.esgl = cpu_to_le32(1<<31);
4032 } else if (task->num_scatter == 1) {
4033 __le64 dma_addr = cpu_to_le64(sg_dma_address(task->scatter));
4034 ssp_cmd.addr_low = lower_32_bits(dma_addr);
4035 ssp_cmd.addr_high = upper_32_bits(dma_addr);
4036 ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
4037 ssp_cmd.esgl = 0;
4038 } else if (task->num_scatter == 0) {
4039 ssp_cmd.addr_low = 0;
4040 ssp_cmd.addr_high = 0;
4041 ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
4042 ssp_cmd.esgl = 0;
4043 }
jack_wang72d0baa2009-11-05 22:33:35 +08004044 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd);
4045 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004046}
4047
4048static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
4049 struct pm8001_ccb_info *ccb)
4050{
4051 struct sas_task *task = ccb->task;
4052 struct domain_device *dev = task->dev;
4053 struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
4054 u32 tag = ccb->ccb_tag;
jack_wang72d0baa2009-11-05 22:33:35 +08004055 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004056 struct sata_start_req sata_cmd;
4057 u32 hdr_tag, ncg_tag = 0;
4058 __le64 phys_addr;
4059 u32 ATAP = 0x0;
4060 u32 dir;
4061 struct inbound_queue_table *circularQ;
4062 u32 opc = OPC_INB_SATA_HOST_OPSTART;
4063 memset(&sata_cmd, 0, sizeof(sata_cmd));
4064 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4065 if (task->data_dir == PCI_DMA_NONE) {
4066 ATAP = 0x04; /* no data*/
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07004067 PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08004068 } else if (likely(!task->ata_task.device_control_reg_update)) {
4069 if (task->ata_task.dma_xfer) {
4070 ATAP = 0x06; /* DMA */
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07004071 PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08004072 } else {
4073 ATAP = 0x05; /* PIO*/
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07004074 PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08004075 }
4076 if (task->ata_task.use_ncq &&
4077 dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
4078 ATAP = 0x07; /* FPDMA */
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07004079 PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08004080 }
4081 }
4082 if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
jack wangafc5ca92009-12-07 17:22:47 +08004083 ncg_tag = hdr_tag;
jack wangdbf9bfe2009-10-14 16:19:21 +08004084 dir = data_dir_flags[task->data_dir] << 8;
4085 sata_cmd.tag = cpu_to_le32(tag);
4086 sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
4087 sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
4088 sata_cmd.ncqtag_atap_dir_m =
4089 cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
4090 sata_cmd.sata_fis = task->ata_task.fis;
4091 if (likely(!task->ata_task.device_control_reg_update))
4092 sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
4093 sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
4094 /* fill in PRD (scatter/gather) table, if any */
4095 if (task->num_scatter > 1) {
4096 pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
4097 phys_addr = cpu_to_le64(ccb->ccb_dma_handle +
4098 offsetof(struct pm8001_ccb_info, buf_prd[0]));
4099 sata_cmd.addr_low = lower_32_bits(phys_addr);
4100 sata_cmd.addr_high = upper_32_bits(phys_addr);
4101 sata_cmd.esgl = cpu_to_le32(1 << 31);
4102 } else if (task->num_scatter == 1) {
4103 __le64 dma_addr = cpu_to_le64(sg_dma_address(task->scatter));
4104 sata_cmd.addr_low = lower_32_bits(dma_addr);
4105 sata_cmd.addr_high = upper_32_bits(dma_addr);
4106 sata_cmd.len = cpu_to_le32(task->total_xfer_len);
4107 sata_cmd.esgl = 0;
4108 } else if (task->num_scatter == 0) {
4109 sata_cmd.addr_low = 0;
4110 sata_cmd.addr_high = 0;
4111 sata_cmd.len = cpu_to_le32(task->total_xfer_len);
4112 sata_cmd.esgl = 0;
4113 }
jack_wang72d0baa2009-11-05 22:33:35 +08004114 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd);
4115 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004116}
4117
4118/**
4119 * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
4120 * @pm8001_ha: our hba card information.
4121 * @num: the inbound queue number
4122 * @phy_id: the phy id which we wanted to start up.
4123 */
4124static int
4125pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
4126{
4127 struct phy_start_req payload;
4128 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004129 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004130 u32 tag = 0x01;
4131 u32 opcode = OPC_INB_PHYSTART;
4132 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4133 memset(&payload, 0, sizeof(payload));
4134 payload.tag = cpu_to_le32(tag);
4135 /*
4136 ** [0:7] PHY Identifier
4137 ** [8:11] link rate 1.5G, 3G, 6G
4138 ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
4139 ** [14] 0b disable spin up hold; 1b enable spin up hold
4140 */
4141 payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
4142 LINKMODE_AUTO | LINKRATE_15 |
4143 LINKRATE_30 | LINKRATE_60 | phy_id);
4144 payload.sas_identify.dev_type = SAS_END_DEV;
4145 payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
4146 memcpy(payload.sas_identify.sas_addr,
4147 pm8001_ha->sas_addr, SAS_ADDR_SIZE);
4148 payload.sas_identify.phy_id = phy_id;
jack_wang72d0baa2009-11-05 22:33:35 +08004149 ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
4150 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004151}
4152
4153/**
4154 * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
4155 * @pm8001_ha: our hba card information.
4156 * @num: the inbound queue number
4157 * @phy_id: the phy id which we wanted to start up.
4158 */
4159static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
4160 u8 phy_id)
4161{
4162 struct phy_stop_req payload;
4163 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004164 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004165 u32 tag = 0x01;
4166 u32 opcode = OPC_INB_PHYSTOP;
4167 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4168 memset(&payload, 0, sizeof(payload));
4169 payload.tag = cpu_to_le32(tag);
4170 payload.phy_id = cpu_to_le32(phy_id);
jack_wang72d0baa2009-11-05 22:33:35 +08004171 ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
4172 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004173}
4174
4175/**
4176 * see comments on mpi_reg_resp.
4177 */
4178static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
4179 struct pm8001_device *pm8001_dev, u32 flag)
4180{
4181 struct reg_dev_req payload;
4182 u32 opc;
4183 u32 stp_sspsmp_sata = 0x4;
4184 struct inbound_queue_table *circularQ;
4185 u32 linkrate, phy_id;
jack_wang72d0baa2009-11-05 22:33:35 +08004186 int rc, tag = 0xdeadbeef;
jack wangdbf9bfe2009-10-14 16:19:21 +08004187 struct pm8001_ccb_info *ccb;
4188 u8 retryFlag = 0x1;
4189 u16 firstBurstSize = 0;
4190 u16 ITNT = 2000;
4191 struct domain_device *dev = pm8001_dev->sas_device;
4192 struct domain_device *parent_dev = dev->parent;
4193 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4194
4195 memset(&payload, 0, sizeof(payload));
4196 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4197 if (rc)
4198 return rc;
4199 ccb = &pm8001_ha->ccb_info[tag];
4200 ccb->device = pm8001_dev;
4201 ccb->ccb_tag = tag;
4202 payload.tag = cpu_to_le32(tag);
4203 if (flag == 1)
4204 stp_sspsmp_sata = 0x02; /*direct attached sata */
4205 else {
4206 if (pm8001_dev->dev_type == SATA_DEV)
4207 stp_sspsmp_sata = 0x00; /* stp*/
4208 else if (pm8001_dev->dev_type == SAS_END_DEV ||
4209 pm8001_dev->dev_type == EDGE_DEV ||
4210 pm8001_dev->dev_type == FANOUT_DEV)
4211 stp_sspsmp_sata = 0x01; /*ssp or smp*/
4212 }
4213 if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
4214 phy_id = parent_dev->ex_dev.ex_phy->phy_id;
4215 else
4216 phy_id = pm8001_dev->attached_phy;
4217 opc = OPC_INB_REG_DEV;
4218 linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
4219 pm8001_dev->sas_device->linkrate : dev->port->linkrate;
4220 payload.phyid_portid =
4221 cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
4222 ((phy_id & 0x0F) << 4));
4223 payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
4224 ((linkrate & 0x0F) * 0x1000000) |
4225 ((stp_sspsmp_sata & 0x03) * 0x10000000));
4226 payload.firstburstsize_ITNexustimeout =
4227 cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
jack wangafc5ca92009-12-07 17:22:47 +08004228 memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
jack wangdbf9bfe2009-10-14 16:19:21 +08004229 SAS_ADDR_SIZE);
jack_wang72d0baa2009-11-05 22:33:35 +08004230 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4231 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004232}
4233
4234/**
4235 * see comments on mpi_reg_resp.
4236 */
4237static int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
4238 u32 device_id)
4239{
4240 struct dereg_dev_req payload;
4241 u32 opc = OPC_INB_DEREG_DEV_HANDLE;
jack_wang72d0baa2009-11-05 22:33:35 +08004242 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004243 struct inbound_queue_table *circularQ;
4244
4245 circularQ = &pm8001_ha->inbnd_q_tbl[0];
jack_wang72d0baa2009-11-05 22:33:35 +08004246 memset(&payload, 0, sizeof(payload));
jack wangdbf9bfe2009-10-14 16:19:21 +08004247 payload.tag = 1;
4248 payload.device_id = cpu_to_le32(device_id);
4249 PM8001_MSG_DBG(pm8001_ha,
4250 pm8001_printk("unregister device device_id = %d\n", device_id));
jack_wang72d0baa2009-11-05 22:33:35 +08004251 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4252 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004253}
4254
4255/**
4256 * pm8001_chip_phy_ctl_req - support the local phy operation
4257 * @pm8001_ha: our hba card information.
4258 * @num: the inbound queue number
4259 * @phy_id: the phy id which we wanted to operate
4260 * @phy_op:
4261 */
4262static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
4263 u32 phyId, u32 phy_op)
4264{
4265 struct local_phy_ctl_req payload;
4266 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004267 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004268 u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
jack wang83e73322009-12-07 17:23:11 +08004269 memset(&payload, 0, sizeof(payload));
jack wangdbf9bfe2009-10-14 16:19:21 +08004270 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4271 payload.tag = 1;
4272 payload.phyop_phyid =
4273 cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
jack_wang72d0baa2009-11-05 22:33:35 +08004274 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4275 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004276}
4277
4278static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
4279{
4280 u32 value;
4281#ifdef PM8001_USE_MSIX
4282 return 1;
4283#endif
4284 value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
4285 if (value)
4286 return 1;
4287 return 0;
4288
4289}
4290
4291/**
4292 * pm8001_chip_isr - PM8001 isr handler.
4293 * @pm8001_ha: our hba card information.
4294 * @irq: irq number.
4295 * @stat: stat.
4296 */
jack_wang72d0baa2009-11-05 22:33:35 +08004297static irqreturn_t
jack wangdbf9bfe2009-10-14 16:19:21 +08004298pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha)
4299{
jack_wang72d0baa2009-11-05 22:33:35 +08004300 unsigned long flags;
4301 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08004302 pm8001_chip_interrupt_disable(pm8001_ha);
4303 process_oq(pm8001_ha);
4304 pm8001_chip_interrupt_enable(pm8001_ha);
jack_wang72d0baa2009-11-05 22:33:35 +08004305 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
4306 return IRQ_HANDLED;
jack wangdbf9bfe2009-10-14 16:19:21 +08004307}
4308
4309static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
4310 u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
4311{
4312 struct task_abort_req task_abort;
4313 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004314 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004315 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4316 memset(&task_abort, 0, sizeof(task_abort));
4317 if (ABORT_SINGLE == (flag & ABORT_MASK)) {
4318 task_abort.abort_all = 0;
4319 task_abort.device_id = cpu_to_le32(dev_id);
4320 task_abort.tag_to_abort = cpu_to_le32(task_tag);
4321 task_abort.tag = cpu_to_le32(cmd_tag);
4322 } else if (ABORT_ALL == (flag & ABORT_MASK)) {
4323 task_abort.abort_all = cpu_to_le32(1);
4324 task_abort.device_id = cpu_to_le32(dev_id);
4325 task_abort.tag = cpu_to_le32(cmd_tag);
4326 }
jack_wang72d0baa2009-11-05 22:33:35 +08004327 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort);
4328 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004329}
4330
4331/**
4332 * pm8001_chip_abort_task - SAS abort task when error or exception happened.
4333 * @task: the task we wanted to aborted.
4334 * @flag: the abort flag.
4335 */
4336static int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
4337 struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
4338{
4339 u32 opc, device_id;
4340 int rc = TMF_RESP_FUNC_FAILED;
jack_wang72d0baa2009-11-05 22:33:35 +08004341 PM8001_EH_DBG(pm8001_ha, pm8001_printk("cmd_tag = %x, abort task tag"
4342 " = %x", cmd_tag, task_tag));
jack wangdbf9bfe2009-10-14 16:19:21 +08004343 if (pm8001_dev->dev_type == SAS_END_DEV)
4344 opc = OPC_INB_SSP_ABORT;
4345 else if (pm8001_dev->dev_type == SATA_DEV)
4346 opc = OPC_INB_SATA_ABORT;
4347 else
4348 opc = OPC_INB_SMP_ABORT;/* SMP */
4349 device_id = pm8001_dev->device_id;
4350 rc = send_task_abort(pm8001_ha, opc, device_id, flag,
4351 task_tag, cmd_tag);
4352 if (rc != TMF_RESP_FUNC_COMPLETE)
jack_wang72d0baa2009-11-05 22:33:35 +08004353 PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
jack wangdbf9bfe2009-10-14 16:19:21 +08004354 return rc;
4355}
4356
4357/**
Uwe Kleine-König65155b32010-06-11 12:17:01 +02004358 * pm8001_chip_ssp_tm_req - built the task management command.
jack wangdbf9bfe2009-10-14 16:19:21 +08004359 * @pm8001_ha: our hba card information.
4360 * @ccb: the ccb information.
4361 * @tmf: task management function.
4362 */
4363static int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
4364 struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
4365{
4366 struct sas_task *task = ccb->task;
4367 struct domain_device *dev = task->dev;
4368 struct pm8001_device *pm8001_dev = dev->lldd_dev;
4369 u32 opc = OPC_INB_SSPINITMSTART;
4370 struct inbound_queue_table *circularQ;
4371 struct ssp_ini_tm_start_req sspTMCmd;
jack_wang72d0baa2009-11-05 22:33:35 +08004372 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004373
4374 memset(&sspTMCmd, 0, sizeof(sspTMCmd));
4375 sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
4376 sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
4377 sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
jack wangdbf9bfe2009-10-14 16:19:21 +08004378 memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
4379 sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
4380 circularQ = &pm8001_ha->inbnd_q_tbl[0];
jack_wang72d0baa2009-11-05 22:33:35 +08004381 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd);
4382 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004383}
4384
4385static int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
4386 void *payload)
4387{
4388 u32 opc = OPC_INB_GET_NVMD_DATA;
4389 u32 nvmd_type;
jack_wang72d0baa2009-11-05 22:33:35 +08004390 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004391 u32 tag;
4392 struct pm8001_ccb_info *ccb;
4393 struct inbound_queue_table *circularQ;
4394 struct get_nvm_data_req nvmd_req;
4395 struct fw_control_ex *fw_control_context;
4396 struct pm8001_ioctl_payload *ioctl_payload = payload;
4397
4398 nvmd_type = ioctl_payload->minor_function;
4399 fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
Dan Carpenter0caeb912010-08-17 13:54:57 +02004400 if (!fw_control_context)
4401 return -ENOMEM;
jack wangdbf9bfe2009-10-14 16:19:21 +08004402 fw_control_context->usrAddr = (u8 *)&ioctl_payload->func_specific[0];
4403 fw_control_context->len = ioctl_payload->length;
4404 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4405 memset(&nvmd_req, 0, sizeof(nvmd_req));
4406 rc = pm8001_tag_alloc(pm8001_ha, &tag);
Julia Lawall823d2192010-08-01 19:23:35 +02004407 if (rc) {
4408 kfree(fw_control_context);
jack wangdbf9bfe2009-10-14 16:19:21 +08004409 return rc;
Julia Lawall823d2192010-08-01 19:23:35 +02004410 }
jack wangdbf9bfe2009-10-14 16:19:21 +08004411 ccb = &pm8001_ha->ccb_info[tag];
4412 ccb->ccb_tag = tag;
4413 ccb->fw_control_context = fw_control_context;
4414 nvmd_req.tag = cpu_to_le32(tag);
4415
4416 switch (nvmd_type) {
4417 case TWI_DEVICE: {
4418 u32 twi_addr, twi_page_size;
4419 twi_addr = 0xa8;
4420 twi_page_size = 2;
4421
4422 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
4423 twi_page_size << 8 | TWI_DEVICE);
4424 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4425 nvmd_req.resp_addr_hi =
4426 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4427 nvmd_req.resp_addr_lo =
4428 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4429 break;
4430 }
4431 case C_SEEPROM: {
4432 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
4433 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4434 nvmd_req.resp_addr_hi =
4435 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4436 nvmd_req.resp_addr_lo =
4437 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4438 break;
4439 }
4440 case VPD_FLASH: {
4441 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
4442 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4443 nvmd_req.resp_addr_hi =
4444 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4445 nvmd_req.resp_addr_lo =
4446 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4447 break;
4448 }
4449 case EXPAN_ROM: {
4450 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
4451 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4452 nvmd_req.resp_addr_hi =
4453 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4454 nvmd_req.resp_addr_lo =
4455 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4456 break;
4457 }
4458 default:
4459 break;
4460 }
jack_wang72d0baa2009-11-05 22:33:35 +08004461 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
4462 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004463}
4464
4465static int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
4466 void *payload)
4467{
4468 u32 opc = OPC_INB_SET_NVMD_DATA;
4469 u32 nvmd_type;
jack_wang72d0baa2009-11-05 22:33:35 +08004470 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004471 u32 tag;
4472 struct pm8001_ccb_info *ccb;
4473 struct inbound_queue_table *circularQ;
4474 struct set_nvm_data_req nvmd_req;
4475 struct fw_control_ex *fw_control_context;
4476 struct pm8001_ioctl_payload *ioctl_payload = payload;
4477
4478 nvmd_type = ioctl_payload->minor_function;
4479 fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
Dan Carpenter0caeb912010-08-17 13:54:57 +02004480 if (!fw_control_context)
4481 return -ENOMEM;
jack wangdbf9bfe2009-10-14 16:19:21 +08004482 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4483 memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
4484 ioctl_payload->func_specific,
4485 ioctl_payload->length);
4486 memset(&nvmd_req, 0, sizeof(nvmd_req));
4487 rc = pm8001_tag_alloc(pm8001_ha, &tag);
Julia Lawall823d2192010-08-01 19:23:35 +02004488 if (rc) {
4489 kfree(fw_control_context);
jack wangdbf9bfe2009-10-14 16:19:21 +08004490 return rc;
Julia Lawall823d2192010-08-01 19:23:35 +02004491 }
jack wangdbf9bfe2009-10-14 16:19:21 +08004492 ccb = &pm8001_ha->ccb_info[tag];
4493 ccb->fw_control_context = fw_control_context;
4494 ccb->ccb_tag = tag;
4495 nvmd_req.tag = cpu_to_le32(tag);
4496 switch (nvmd_type) {
4497 case TWI_DEVICE: {
4498 u32 twi_addr, twi_page_size;
4499 twi_addr = 0xa8;
4500 twi_page_size = 2;
4501 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4502 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
4503 twi_page_size << 8 | TWI_DEVICE);
4504 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4505 nvmd_req.resp_addr_hi =
4506 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4507 nvmd_req.resp_addr_lo =
4508 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4509 break;
4510 }
4511 case C_SEEPROM:
4512 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
4513 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4514 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4515 nvmd_req.resp_addr_hi =
4516 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4517 nvmd_req.resp_addr_lo =
4518 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4519 break;
4520 case VPD_FLASH:
4521 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
4522 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4523 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4524 nvmd_req.resp_addr_hi =
4525 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4526 nvmd_req.resp_addr_lo =
4527 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4528 break;
4529 case EXPAN_ROM:
4530 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
4531 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4532 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4533 nvmd_req.resp_addr_hi =
4534 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4535 nvmd_req.resp_addr_lo =
4536 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4537 break;
4538 default:
4539 break;
4540 }
jack_wang72d0baa2009-11-05 22:33:35 +08004541 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
4542 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004543}
4544
4545/**
4546 * pm8001_chip_fw_flash_update_build - support the firmware update operation
4547 * @pm8001_ha: our hba card information.
4548 * @fw_flash_updata_info: firmware flash update param
4549 */
4550static int
4551pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
4552 void *fw_flash_updata_info, u32 tag)
4553{
4554 struct fw_flash_Update_req payload;
4555 struct fw_flash_updata_info *info;
4556 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004557 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004558 u32 opc = OPC_INB_FW_FLASH_UPDATE;
4559
jack_wang72d0baa2009-11-05 22:33:35 +08004560 memset(&payload, 0, sizeof(struct fw_flash_Update_req));
jack wangdbf9bfe2009-10-14 16:19:21 +08004561 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4562 info = fw_flash_updata_info;
4563 payload.tag = cpu_to_le32(tag);
4564 payload.cur_image_len = cpu_to_le32(info->cur_image_len);
4565 payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
4566 payload.total_image_len = cpu_to_le32(info->total_image_len);
4567 payload.len = info->sgl.im_len.len ;
4568 payload.sgl_addr_lo = lower_32_bits(info->sgl.addr);
4569 payload.sgl_addr_hi = upper_32_bits(info->sgl.addr);
jack_wang72d0baa2009-11-05 22:33:35 +08004570 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4571 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004572}
4573
4574static int
4575pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
4576 void *payload)
4577{
4578 struct fw_flash_updata_info flash_update_info;
4579 struct fw_control_info *fw_control;
4580 struct fw_control_ex *fw_control_context;
jack_wang72d0baa2009-11-05 22:33:35 +08004581 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004582 u32 tag;
4583 struct pm8001_ccb_info *ccb;
4584 void *buffer = NULL;
4585 dma_addr_t phys_addr;
4586 u32 phys_addr_hi;
4587 u32 phys_addr_lo;
4588 struct pm8001_ioctl_payload *ioctl_payload = payload;
4589
4590 fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
Dan Carpenter0caeb912010-08-17 13:54:57 +02004591 if (!fw_control_context)
4592 return -ENOMEM;
jack wangdbf9bfe2009-10-14 16:19:21 +08004593 fw_control = (struct fw_control_info *)&ioctl_payload->func_specific[0];
4594 if (fw_control->len != 0) {
4595 if (pm8001_mem_alloc(pm8001_ha->pdev,
4596 (void **)&buffer,
4597 &phys_addr,
4598 &phys_addr_hi,
4599 &phys_addr_lo,
4600 fw_control->len, 0) != 0) {
4601 PM8001_FAIL_DBG(pm8001_ha,
4602 pm8001_printk("Mem alloc failure\n"));
Julia Lawall823d2192010-08-01 19:23:35 +02004603 kfree(fw_control_context);
jack wangdbf9bfe2009-10-14 16:19:21 +08004604 return -ENOMEM;
4605 }
4606 }
jack_wang72d0baa2009-11-05 22:33:35 +08004607 memcpy(buffer, fw_control->buffer, fw_control->len);
jack wangdbf9bfe2009-10-14 16:19:21 +08004608 flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
4609 flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
4610 flash_update_info.sgl.im_len.e = 0;
4611 flash_update_info.cur_image_offset = fw_control->offset;
4612 flash_update_info.cur_image_len = fw_control->len;
4613 flash_update_info.total_image_len = fw_control->size;
4614 fw_control_context->fw_control = fw_control;
4615 fw_control_context->virtAddr = buffer;
4616 fw_control_context->len = fw_control->len;
4617 rc = pm8001_tag_alloc(pm8001_ha, &tag);
Julia Lawall823d2192010-08-01 19:23:35 +02004618 if (rc) {
4619 kfree(fw_control_context);
jack wangdbf9bfe2009-10-14 16:19:21 +08004620 return rc;
Julia Lawall823d2192010-08-01 19:23:35 +02004621 }
jack wangdbf9bfe2009-10-14 16:19:21 +08004622 ccb = &pm8001_ha->ccb_info[tag];
4623 ccb->fw_control_context = fw_control_context;
4624 ccb->ccb_tag = tag;
jack_wang72d0baa2009-11-05 22:33:35 +08004625 rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
4626 tag);
4627 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004628}
4629
4630static int
4631pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
4632 struct pm8001_device *pm8001_dev, u32 state)
4633{
4634 struct set_dev_state_req payload;
4635 struct inbound_queue_table *circularQ;
4636 struct pm8001_ccb_info *ccb;
jack_wang72d0baa2009-11-05 22:33:35 +08004637 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004638 u32 tag;
4639 u32 opc = OPC_INB_SET_DEVICE_STATE;
jack_wang72d0baa2009-11-05 22:33:35 +08004640 memset(&payload, 0, sizeof(payload));
jack wangdbf9bfe2009-10-14 16:19:21 +08004641 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4642 if (rc)
4643 return -1;
4644 ccb = &pm8001_ha->ccb_info[tag];
4645 ccb->ccb_tag = tag;
4646 ccb->device = pm8001_dev;
4647 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4648 payload.tag = cpu_to_le32(tag);
4649 payload.device_id = cpu_to_le32(pm8001_dev->device_id);
4650 payload.nds = cpu_to_le32(state);
jack_wang72d0baa2009-11-05 22:33:35 +08004651 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4652 return rc;
4653
jack_wangd0b68042009-11-05 22:32:31 +08004654}
4655
4656static int
4657pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
4658{
4659 struct sas_re_initialization_req payload;
4660 struct inbound_queue_table *circularQ;
4661 struct pm8001_ccb_info *ccb;
4662 int rc;
4663 u32 tag;
4664 u32 opc = OPC_INB_SAS_RE_INITIALIZE;
4665 memset(&payload, 0, sizeof(payload));
4666 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4667 if (rc)
4668 return -1;
4669 ccb = &pm8001_ha->ccb_info[tag];
4670 ccb->ccb_tag = tag;
4671 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4672 payload.tag = cpu_to_le32(tag);
4673 payload.SSAHOLT = cpu_to_le32(0xd << 25);
4674 payload.sata_hol_tmo = cpu_to_le32(80);
4675 payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
4676 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4677 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004678
4679}
4680
4681const struct pm8001_dispatch pm8001_8001_dispatch = {
4682 .name = "pmc8001",
4683 .chip_init = pm8001_chip_init,
4684 .chip_soft_rst = pm8001_chip_soft_rst,
4685 .chip_rst = pm8001_hw_chip_rst,
4686 .chip_iounmap = pm8001_chip_iounmap,
4687 .isr = pm8001_chip_isr,
4688 .is_our_interupt = pm8001_chip_is_our_interupt,
4689 .isr_process_oq = process_oq,
4690 .interrupt_enable = pm8001_chip_interrupt_enable,
4691 .interrupt_disable = pm8001_chip_interrupt_disable,
4692 .make_prd = pm8001_chip_make_sg,
4693 .smp_req = pm8001_chip_smp_req,
4694 .ssp_io_req = pm8001_chip_ssp_io_req,
4695 .sata_req = pm8001_chip_sata_req,
4696 .phy_start_req = pm8001_chip_phy_start_req,
4697 .phy_stop_req = pm8001_chip_phy_stop_req,
4698 .reg_dev_req = pm8001_chip_reg_dev_req,
4699 .dereg_dev_req = pm8001_chip_dereg_dev_req,
4700 .phy_ctl_req = pm8001_chip_phy_ctl_req,
4701 .task_abort = pm8001_chip_abort_task,
4702 .ssp_tm_req = pm8001_chip_ssp_tm_req,
4703 .get_nvmd_req = pm8001_chip_get_nvmd_req,
4704 .set_nvmd_req = pm8001_chip_set_nvmd_req,
4705 .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
4706 .set_dev_state_req = pm8001_chip_set_dev_state_req,
jack_wangd0b68042009-11-05 22:32:31 +08004707 .sas_re_init_req = pm8001_chip_sas_re_initialization,
jack wangdbf9bfe2009-10-14 16:19:21 +08004708};
4709