blob: aff347f1ea4bd2a6516d996120f60596d3164be2 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
27 * TODO
28 * - coalescing setting?
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029 *
30 * TOTEST
31 * - speed setting
shemminger@osdl.org724bca32005-09-27 15:03:01 -070032 * - suspend/resume
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033 */
34
35#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070036#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070037#include <linux/kernel.h>
38#include <linux/version.h>
39#include <linux/module.h>
40#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080041#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070042#include <linux/etherdevice.h>
43#include <linux/ethtool.h>
44#include <linux/pci.h>
45#include <linux/ip.h>
46#include <linux/tcp.h>
47#include <linux/in.h>
48#include <linux/delay.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070049#include <linux/if_vlan.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080050#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051
52#include <asm/irq.h>
53
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070054#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
55#define SKY2_VLAN_TAG_USED 1
56#endif
57
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070058#include "sky2.h"
59
60#define DRV_NAME "sky2"
shemminger@osdl.orgf1e691a2005-10-26 12:16:11 -070061#define DRV_VERSION "0.7"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define PFX DRV_NAME " "
63
64/*
65 * The Yukon II chipset takes 64 bit command blocks (called list elements)
66 * that are organized into three (receive, transmit, status) different rings
67 * similar to Tigon3. A transmit can require several elements;
68 * a receive requires one (or two if using 64 bit dma).
69 */
70
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070071#define is_ec_a1(hw) \
shemminger@osdl.org21437642005-11-30 11:45:11 -080072 unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
73 (hw)->chip_rev == CHIP_REV_YU_EC_A1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080075#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070077#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080078#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger79e57d32005-09-19 15:42:33 -070079#define RX_COPY_THRESHOLD 256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070080
Stephen Hemminger793b8832005-09-14 16:06:14 -070081#define TX_RING_SIZE 512
82#define TX_DEF_PENDING (TX_RING_SIZE - 1)
83#define TX_MIN_PENDING 64
84#define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
85
86#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
88#define ETH_JUMBO_MTU 9000
89#define TX_WATCHDOG (5 * HZ)
90#define NAPI_WEIGHT 64
91#define PHY_RETRIES 1000
92
93static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070094 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
95 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
96 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070097
Stephen Hemminger793b8832005-09-14 16:06:14 -070098static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070099module_param(debug, int, 0);
100MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
101
102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700122 { 0 }
123};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700124
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700125MODULE_DEVICE_TABLE(pci, sky2_id_table);
126
127/* Avoid conditionals by using array */
128static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
129static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
130
Stephen Hemminger793b8832005-09-14 16:06:14 -0700131static const char *yukon_name[] = {
132 [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
133 [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
134 [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800135 [CHIP_ID_YUKON_EC_U - CHIP_ID_YUKON] = "EC Ultra", /* 0xb4 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700136
Stephen Hemminger793b8832005-09-14 16:06:14 -0700137 [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
138 [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
139};
140
141
142/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800143static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700144{
145 int i;
146
147 gma_write16(hw, port, GM_SMI_DATA, val);
148 gma_write16(hw, port, GM_SMI_CTRL,
149 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
150
151 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700152 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700154 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700155 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800156
Stephen Hemminger793b8832005-09-14 16:06:14 -0700157 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800158 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700159}
160
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800161static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700162{
163 int i;
164
Stephen Hemminger793b8832005-09-14 16:06:14 -0700165 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700166 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
167
168 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
170 *val = gma_read16(hw, port, GM_SMI_DATA);
171 return 0;
172 }
173
Stephen Hemminger793b8832005-09-14 16:06:14 -0700174 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175 }
176
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177 return -ETIMEDOUT;
178}
179
180static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
181{
182 u16 v;
183
184 if (__gm_phy_read(hw, port, reg, &v) != 0)
185 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
186 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187}
188
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700189static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
190{
191 u16 power_control;
192 u32 reg1;
193 int vaux;
194 int ret = 0;
195
196 pr_debug("sky2_set_power_state %d\n", state);
197 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
198
199 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
200 vaux = (sky2_read8(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
201 (power_control & PCI_PM_CAP_PME_D3cold);
202
203 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
204
205 power_control |= PCI_PM_CTRL_PME_STATUS;
206 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
207
208 switch (state) {
209 case PCI_D0:
210 /* switch power to VCC (WA for VAUX problem) */
211 sky2_write8(hw, B0_POWER_CTRL,
212 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
213
214 /* disable Core Clock Division, */
215 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
216
217 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
218 /* enable bits are inverted */
219 sky2_write8(hw, B2_Y2_CLK_GATE,
220 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
221 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
222 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
223 else
224 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
225
226 /* Turn off phy power saving */
227 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
228 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
229
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700230 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700231 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
232 reg1 |= PCI_Y2_PHY1_COMA;
233 if (hw->ports > 1)
234 reg1 |= PCI_Y2_PHY2_COMA;
235 }
236 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
237 break;
238
239 case PCI_D3hot:
240 case PCI_D3cold:
241 /* Turn on phy power saving */
242 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
243 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
244 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
245 else
246 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
247 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
248
249 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
250 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
251 else
252 /* enable bits are inverted */
253 sky2_write8(hw, B2_Y2_CLK_GATE,
254 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
255 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
256 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
257
258 /* switch power to VAUX */
259 if (vaux && state != PCI_D3cold)
260 sky2_write8(hw, B0_POWER_CTRL,
261 (PC_VAUX_ENA | PC_VCC_ENA |
262 PC_VAUX_ON | PC_VCC_OFF));
263 break;
264 default:
265 printk(KERN_ERR PFX "Unknown power state %d\n", state);
266 ret = -1;
267 }
268
269 pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
270 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
271 return ret;
272}
273
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700274static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
275{
276 u16 reg;
277
278 /* disable all GMAC IRQ's */
279 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
280 /* disable PHY IRQs */
281 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700282
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700283 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
284 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
285 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
286 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
287
288 reg = gma_read16(hw, port, GM_RX_CTRL);
289 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
290 gma_write16(hw, port, GM_RX_CTRL, reg);
291}
292
293static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
294{
295 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700296 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700297
Stephen Hemminger793b8832005-09-14 16:06:14 -0700298 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700299 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
300
301 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700302 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700303 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
304
305 if (hw->chip_id == CHIP_ID_YUKON_EC)
306 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
307 else
308 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
309
310 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
311 }
312
313 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
314 if (hw->copper) {
315 if (hw->chip_id == CHIP_ID_YUKON_FE) {
316 /* enable automatic crossover */
317 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
318 } else {
319 /* disable energy detect */
320 ctrl &= ~PHY_M_PC_EN_DET_MSK;
321
322 /* enable automatic crossover */
323 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
324
325 if (sky2->autoneg == AUTONEG_ENABLE &&
326 hw->chip_id == CHIP_ID_YUKON_XL) {
327 ctrl &= ~PHY_M_PC_DSC_MSK;
328 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
329 }
330 }
331 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
332 } else {
333 /* workaround for deviation #4.88 (CRC errors) */
334 /* disable Automatic Crossover */
335
336 ctrl &= ~PHY_M_PC_MDIX_MSK;
337 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
338
339 if (hw->chip_id == CHIP_ID_YUKON_XL) {
340 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
341 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
342 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
343 ctrl &= ~PHY_M_MAC_MD_MSK;
344 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
345 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
346
347 /* select page 1 to access Fiber registers */
348 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
349 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350 }
351
352 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
353 if (sky2->autoneg == AUTONEG_DISABLE)
354 ctrl &= ~PHY_CT_ANE;
355 else
356 ctrl |= PHY_CT_ANE;
357
358 ctrl |= PHY_CT_RESET;
359 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
360
361 ctrl = 0;
362 ct1000 = 0;
363 adv = PHY_AN_CSMA;
364
365 if (sky2->autoneg == AUTONEG_ENABLE) {
366 if (hw->copper) {
367 if (sky2->advertising & ADVERTISED_1000baseT_Full)
368 ct1000 |= PHY_M_1000C_AFD;
369 if (sky2->advertising & ADVERTISED_1000baseT_Half)
370 ct1000 |= PHY_M_1000C_AHD;
371 if (sky2->advertising & ADVERTISED_100baseT_Full)
372 adv |= PHY_M_AN_100_FD;
373 if (sky2->advertising & ADVERTISED_100baseT_Half)
374 adv |= PHY_M_AN_100_HD;
375 if (sky2->advertising & ADVERTISED_10baseT_Full)
376 adv |= PHY_M_AN_10_FD;
377 if (sky2->advertising & ADVERTISED_10baseT_Half)
378 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700379 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700380 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
381
382 /* Set Flow-control capabilities */
383 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700384 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700385 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700386 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387 else if (!sky2->rx_pause && sky2->tx_pause)
388 adv |= PHY_AN_PAUSE_ASYM; /* local */
389
390 /* Restart Auto-negotiation */
391 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
392 } else {
393 /* forced speed/duplex settings */
394 ct1000 = PHY_M_1000C_MSE;
395
396 if (sky2->duplex == DUPLEX_FULL)
397 ctrl |= PHY_CT_DUP_MD;
398
399 switch (sky2->speed) {
400 case SPEED_1000:
401 ctrl |= PHY_CT_SP1000;
402 break;
403 case SPEED_100:
404 ctrl |= PHY_CT_SP100;
405 break;
406 }
407
408 ctrl |= PHY_CT_RESET;
409 }
410
411 if (hw->chip_id != CHIP_ID_YUKON_FE)
412 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
413
414 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
415 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
416
417 /* Setup Phy LED's */
418 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
419 ledover = 0;
420
421 switch (hw->chip_id) {
422 case CHIP_ID_YUKON_FE:
423 /* on 88E3082 these bits are at 11..9 (shifted left) */
424 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
425
426 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
427
428 /* delete ACT LED control bits */
429 ctrl &= ~PHY_M_FELP_LED1_MSK;
430 /* change ACT LED control to blink mode */
431 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
432 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
433 break;
434
435 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700436 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700437
438 /* select page 3 to access LED control register */
439 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
440
441 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700442 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
443 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
444 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
445 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700446
447 /* set Polarity Control register */
448 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700449 (PHY_M_POLC_LS1_P_MIX(4) |
450 PHY_M_POLC_IS0_P_MIX(4) |
451 PHY_M_POLC_LOS_CTRL(2) |
452 PHY_M_POLC_INIT_CTRL(2) |
453 PHY_M_POLC_STA1_CTRL(2) |
454 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455
456 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700457 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700458 break;
459
460 default:
461 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
462 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
463 /* turn off the Rx LED (LED_RX) */
464 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
465 }
466
467 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
468
469 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
470 /* turn on 100 Mbps LED (LED_LINK100) */
471 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
472 }
473
474 if (ledover)
475 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
476
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700477 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700478 if (sky2->autoneg == AUTONEG_ENABLE)
479 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
480 else
481 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
482}
483
484static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
485{
486 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
487 u16 reg;
488 int i;
489 const u8 *addr = hw->dev[port]->dev_addr;
490
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800491 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
492 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700493
494 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
495
Stephen Hemminger793b8832005-09-14 16:06:14 -0700496 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700497 /* WA DEV_472 -- looks like crossed wires on port 2 */
498 /* clear GMAC 1 Control reset */
499 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
500 do {
501 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
502 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
503 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
504 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
505 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
506 }
507
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700508 if (sky2->autoneg == AUTONEG_DISABLE) {
509 reg = gma_read16(hw, port, GM_GP_CTRL);
510 reg |= GM_GPCR_AU_ALL_DIS;
511 gma_write16(hw, port, GM_GP_CTRL, reg);
512 gma_read16(hw, port, GM_GP_CTRL);
513
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700514 switch (sky2->speed) {
515 case SPEED_1000:
516 reg |= GM_GPCR_SPEED_1000;
517 /* fallthru */
518 case SPEED_100:
519 reg |= GM_GPCR_SPEED_100;
520 }
521
522 if (sky2->duplex == DUPLEX_FULL)
523 reg |= GM_GPCR_DUP_FULL;
524 } else
525 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
526
527 if (!sky2->tx_pause && !sky2->rx_pause) {
528 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700529 reg |=
530 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
531 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700532 /* disable Rx flow-control */
533 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
534 }
535
536 gma_write16(hw, port, GM_GP_CTRL, reg);
537
Stephen Hemminger793b8832005-09-14 16:06:14 -0700538 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700539
540 spin_lock_bh(&hw->phy_lock);
541 sky2_phy_init(hw, port);
542 spin_unlock_bh(&hw->phy_lock);
543
544 /* MIB clear */
545 reg = gma_read16(hw, port, GM_PHY_ADDR);
546 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
547
548 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700549 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700550 gma_write16(hw, port, GM_PHY_ADDR, reg);
551
552 /* transmit control */
553 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
554
555 /* receive control reg: unicast + multicast + no FCS */
556 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700557 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700558
559 /* transmit flow control */
560 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
561
562 /* transmit parameter */
563 gma_write16(hw, port, GM_TX_PARAM,
564 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
565 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
566 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
567 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
568
569 /* serial mode register */
570 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700571 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700572
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700573 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700574 reg |= GM_SMOD_JUMBO_ENA;
575
576 gma_write16(hw, port, GM_SERIAL_MODE, reg);
577
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700578 /* virtual address for data */
579 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
580
Stephen Hemminger793b8832005-09-14 16:06:14 -0700581 /* physical address: used for pause frames */
582 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
583
584 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700585 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
586 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
587 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
588
589 /* Configure Rx MAC FIFO */
590 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700591 sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700592 GMF_RX_CTRL_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700593
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700594 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800595 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700596
Stephen Hemminger793b8832005-09-14 16:06:14 -0700597 /* Set threshold to 0xa (64 bytes)
598 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700599 */
600 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
601
602 /* Configure Tx MAC FIFO */
603 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
604 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800605
606 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
607 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
608 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
609 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
610 /* set Tx GMAC FIFO Almost Empty Threshold */
611 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
612 /* Disable Store & Forward mode for TX */
613 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
614 }
615 }
616
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700617}
618
619static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
620{
621 u32 end;
622
623 start /= 8;
624 len /= 8;
625 end = start + len - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700626
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700627 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
628 sky2_write32(hw, RB_ADDR(q, RB_START), start);
629 sky2_write32(hw, RB_ADDR(q, RB_END), end);
630 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
631 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
632
633 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700634 u32 rxup, rxlo;
635
636 rxlo = len/2;
637 rxup = rxlo + len/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700638
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700639 /* Set thresholds on receive queue's */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700640 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
641 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700642 } else {
643 /* Enable store & forward on Tx queue's because
644 * Tx FIFO is only 1K on Yukon
645 */
646 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
647 }
648
649 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700650 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700651}
652
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700653/* Setup Bus Memory Interface */
654static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
655{
656 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
657 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
658 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
659 sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
660}
661
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700662/* Setup prefetch unit registers. This is the interface between
663 * hardware and driver list elements
664 */
665static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
666 u64 addr, u32 last)
667{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700668 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
669 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
670 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
671 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
672 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
673 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700674
675 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700676}
677
Stephen Hemminger793b8832005-09-14 16:06:14 -0700678static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
679{
680 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
681
682 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
683 return le;
684}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700685
686/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700687 * This is a workaround code taken from SysKonnect sk98lin driver
Stephen Hemminger793b8832005-09-14 16:06:14 -0700688 * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700689 */
690static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
691 u16 idx, u16 *last, u16 size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700692{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700693 if (is_ec_a1(hw) && idx < *last) {
694 u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
695
696 if (hwget == 0) {
697 /* Start prefetching again */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700698 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700699 goto setnew;
700 }
701
Stephen Hemminger793b8832005-09-14 16:06:14 -0700702 if (hwget == size - 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700703 /* set watermark to one list element */
704 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
705
706 /* set put index to first list element */
707 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700708 } else /* have hardware go to end of list */
709 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
710 size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700711 } else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700712setnew:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700713 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700714 }
shemminger@osdl.orgbea86102005-10-26 12:16:10 -0700715 *last = idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700716}
717
Stephen Hemminger793b8832005-09-14 16:06:14 -0700718
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700719static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
720{
721 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
722 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
723 return le;
724}
725
Stephen Hemminger793b8832005-09-14 16:06:14 -0700726/* Build description to hardware about buffer */
727static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700728{
729 struct sky2_rx_le *le;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700730 u32 hi = (re->mapaddr >> 16) >> 16;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700731
Stephen Hemminger793b8832005-09-14 16:06:14 -0700732 re->idx = sky2->rx_put;
733 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700734 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700735 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700736 le->ctrl = 0;
737 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700738 sky2->rx_addr64 = hi;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700739 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700740
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700741 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700742 le->addr = cpu_to_le32((u32) re->mapaddr);
743 le->length = cpu_to_le16(re->maplen);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700744 le->ctrl = 0;
745 le->opcode = OP_PACKET | HW_OWNER;
746}
747
Stephen Hemminger793b8832005-09-14 16:06:14 -0700748
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700749/* Tell chip where to start receive checksum.
750 * Actually has two checksums, but set both same to avoid possible byte
751 * order problems.
752 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700753static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700754{
755 struct sky2_rx_le *le;
756
Stephen Hemminger793b8832005-09-14 16:06:14 -0700757 le = sky2_next_rx(sky2);
758 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
759 le->ctrl = 0;
760 le->opcode = OP_TCPSTART | HW_OWNER;
761
Stephen Hemminger793b8832005-09-14 16:06:14 -0700762 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700763 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
764 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
765
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700766}
767
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700768/*
769 * The RX Stop command will not work for Yukon-2 if the BMU does not
770 * reach the end of packet and since we can't make sure that we have
771 * incoming data, we must reset the BMU while it is not doing a DMA
772 * transfer. Since it is possible that the RX path is still active,
773 * the RX RAM buffer will be stopped first, so any possible incoming
774 * data will not trigger a DMA. After the RAM buffer is stopped, the
775 * BMU is polled until any DMA in progress is ended and only then it
776 * will be reset.
777 */
778static void sky2_rx_stop(struct sky2_port *sky2)
779{
780 struct sky2_hw *hw = sky2->hw;
781 unsigned rxq = rxqaddr[sky2->port];
782 int i;
783
784 /* disable the RAM Buffer receive queue */
785 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
786
787 for (i = 0; i < 0xffff; i++)
788 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
789 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
790 goto stopped;
791
792 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
793 sky2->netdev->name);
794stopped:
795 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
796
797 /* reset the Rx prefetch unit */
798 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
799}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700800
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700801/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700802static void sky2_rx_clean(struct sky2_port *sky2)
803{
804 unsigned i;
805
806 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700807 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700808 struct ring_info *re = sky2->rx_ring + i;
809
810 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700811 pci_unmap_single(sky2->hw->pdev,
812 re->mapaddr, re->maplen,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813 PCI_DMA_FROMDEVICE);
814 kfree_skb(re->skb);
815 re->skb = NULL;
816 }
817 }
818}
819
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800820/* Basic MII support */
821static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
822{
823 struct mii_ioctl_data *data = if_mii(ifr);
824 struct sky2_port *sky2 = netdev_priv(dev);
825 struct sky2_hw *hw = sky2->hw;
826 int err = -EOPNOTSUPP;
827
828 if (!netif_running(dev))
829 return -ENODEV; /* Phy still in reset */
830
831 switch(cmd) {
832 case SIOCGMIIPHY:
833 data->phy_id = PHY_ADDR_MARV;
834
835 /* fallthru */
836 case SIOCGMIIREG: {
837 u16 val = 0;
838 spin_lock_bh(&hw->phy_lock);
839 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
840 spin_unlock_bh(&hw->phy_lock);
841 data->val_out = val;
842 break;
843 }
844
845 case SIOCSMIIREG:
846 if (!capable(CAP_NET_ADMIN))
847 return -EPERM;
848
849 spin_lock_bh(&hw->phy_lock);
850 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
851 data->val_in);
852 spin_unlock_bh(&hw->phy_lock);
853 break;
854 }
855 return err;
856}
857
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700858#ifdef SKY2_VLAN_TAG_USED
859static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
860{
861 struct sky2_port *sky2 = netdev_priv(dev);
862 struct sky2_hw *hw = sky2->hw;
863 u16 port = sky2->port;
864 unsigned long flags;
865
866 spin_lock_irqsave(&sky2->tx_lock, flags);
867
868 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
869 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
870 sky2->vlgrp = grp;
871
872 spin_unlock_irqrestore(&sky2->tx_lock, flags);
873}
874
875static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
876{
877 struct sky2_port *sky2 = netdev_priv(dev);
878 struct sky2_hw *hw = sky2->hw;
879 u16 port = sky2->port;
880 unsigned long flags;
881
882 spin_lock_irqsave(&sky2->tx_lock, flags);
883
884 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
885 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
886 if (sky2->vlgrp)
887 sky2->vlgrp->vlan_devices[vid] = NULL;
888
889 spin_unlock_irqrestore(&sky2->tx_lock, flags);
890}
891#endif
892
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700893#define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700894static inline unsigned rx_size(const struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700895{
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700896 return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700897}
898
899/*
900 * Allocate and setup receiver buffer pool.
901 * In case of 64 bit dma, there are 2X as many list elements
902 * available as ring entries
903 * and need to reserve one list element so we don't wrap around.
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700904 *
905 * It appears the hardware has a bug in the FIFO logic that
906 * cause it to hang if the FIFO gets overrun and the receive buffer
907 * is not aligned. This means we can't use skb_reserve to align
908 * the IP header.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700909 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700910static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700911{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700912 struct sky2_hw *hw = sky2->hw;
913 unsigned size = rx_size(sky2);
914 unsigned rxq = rxqaddr[sky2->port];
915 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700917 sky2->rx_put = sky2->rx_next = 0;
918 sky2_qset(hw, rxq, is_pciex(hw) ? 0x80 : 0x600);
919 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
920
921 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700922 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700923 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700924
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700925 re->skb = dev_alloc_skb(size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700926 if (!re->skb)
927 goto nomem;
928
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700929 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700930 size, PCI_DMA_FROMDEVICE);
931 re->maplen = size;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700932 sky2_rx_add(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700933 }
934
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700935 /* Tell chip about available buffers */
936 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
937 sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938 return 0;
939nomem:
940 sky2_rx_clean(sky2);
941 return -ENOMEM;
942}
943
944/* Bring up network interface. */
945static int sky2_up(struct net_device *dev)
946{
947 struct sky2_port *sky2 = netdev_priv(dev);
948 struct sky2_hw *hw = sky2->hw;
949 unsigned port = sky2->port;
950 u32 ramsize, rxspace;
951 int err = -ENOMEM;
952
953 if (netif_msg_ifup(sky2))
954 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
955
956 /* must be power of 2 */
957 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700958 TX_RING_SIZE *
959 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960 &sky2->tx_le_map);
961 if (!sky2->tx_le)
962 goto err_out;
963
shemminger@osdl.orgb2f5ad42005-10-26 12:16:08 -0700964 sky2->tx_ring = kzalloc(TX_RING_SIZE * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965 GFP_KERNEL);
966 if (!sky2->tx_ring)
967 goto err_out;
968 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700969
970 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
971 &sky2->rx_le_map);
972 if (!sky2->rx_le)
973 goto err_out;
974 memset(sky2->rx_le, 0, RX_LE_BYTES);
975
shemminger@osdl.orgb2f5ad42005-10-26 12:16:08 -0700976 sky2->rx_ring = kzalloc(sky2->rx_pending * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700977 GFP_KERNEL);
978 if (!sky2->rx_ring)
979 goto err_out;
980
981 sky2_mac_init(hw, port);
982
983 /* Configure RAM buffers */
984 if (hw->chip_id == CHIP_ID_YUKON_FE ||
985 (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
986 ramsize = 4096;
987 else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700988 u8 e0 = sky2_read8(hw, B2_E_0);
989 ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990 }
991
992 /* 2/3 for Rx */
993 rxspace = (2 * ramsize) / 3;
994 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
995 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
996
Stephen Hemminger793b8832005-09-14 16:06:14 -0700997 /* Make sure SyncQ is disabled */
998 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
999 RB_RST_SET);
1000
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001001 sky2_qset(hw, txqaddr[port], 0x600);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001002 if (hw->chip_id == CHIP_ID_YUKON_EC_U)
1003 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
1004
1005
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001006 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1007 TX_RING_SIZE - 1);
1008
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001009 err = sky2_rx_start(sky2);
1010 if (err)
1011 goto err_out;
1012
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001013 /* Enable interrupts from phy/mac for port */
1014 hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
1015 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1016 return 0;
1017
1018err_out:
1019 if (sky2->rx_le)
1020 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1021 sky2->rx_le, sky2->rx_le_map);
1022 if (sky2->tx_le)
1023 pci_free_consistent(hw->pdev,
1024 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1025 sky2->tx_le, sky2->tx_le_map);
1026 if (sky2->tx_ring)
1027 kfree(sky2->tx_ring);
1028 if (sky2->rx_ring)
1029 kfree(sky2->rx_ring);
1030
1031 return err;
1032}
1033
Stephen Hemminger793b8832005-09-14 16:06:14 -07001034/* Modular subtraction in ring */
1035static inline int tx_dist(unsigned tail, unsigned head)
1036{
1037 return (head >= tail ? head : head + TX_RING_SIZE) - tail;
1038}
1039
1040/* Number of list elements available for next tx */
1041static inline int tx_avail(const struct sky2_port *sky2)
1042{
1043 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1044}
1045
1046/* Estimate of number of transmit list elements required */
1047static inline unsigned tx_le_req(const struct sk_buff *skb)
1048{
1049 unsigned count;
1050
1051 count = sizeof(dma_addr_t) / sizeof(u32);
1052 count += skb_shinfo(skb)->nr_frags * count;
1053
1054 if (skb_shinfo(skb)->tso_size)
1055 ++count;
1056
1057 if (skb->ip_summed)
1058 ++count;
1059
1060 return count;
1061}
1062
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001064 * Put one packet in ring for transmit.
1065 * A single packet can generate multiple list elements, and
1066 * the number of ring elements will probably be less than the number
1067 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001068 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001069static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1070{
1071 struct sky2_port *sky2 = netdev_priv(dev);
1072 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001073 struct sky2_tx_le *le = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001074 struct ring_info *re;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001075 unsigned long flags;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001076 unsigned i, len;
1077 dma_addr_t mapping;
1078 u32 addr64;
1079 u16 mss;
1080 u8 ctrl;
1081
Stephen Hemminger793b8832005-09-14 16:06:14 -07001082 local_irq_save(flags);
1083 if (!spin_trylock(&sky2->tx_lock)) {
1084 local_irq_restore(flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001085 return NETDEV_TX_LOCKED;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001086 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001087
Stephen Hemminger793b8832005-09-14 16:06:14 -07001088 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001089 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001090 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001091
1092 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1093 dev->name);
1094 return NETDEV_TX_BUSY;
1095 }
1096
Stephen Hemminger793b8832005-09-14 16:06:14 -07001097 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001098 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1099 dev->name, sky2->tx_prod, skb->len);
1100
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001101 len = skb_headlen(skb);
1102 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001103 addr64 = (mapping >> 16) >> 16;
1104
1105 re = sky2->tx_ring + sky2->tx_prod;
1106
1107 /* Send high bits if changed */
1108 if (addr64 != sky2->tx_addr64) {
1109 le = get_tx_le(sky2);
1110 le->tx.addr = cpu_to_le32(addr64);
1111 le->ctrl = 0;
1112 le->opcode = OP_ADDR64 | HW_OWNER;
1113 sky2->tx_addr64 = addr64;
1114 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001115
1116 /* Check for TCP Segmentation Offload */
1117 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001118 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001119 /* just drop the packet if non-linear expansion fails */
1120 if (skb_header_cloned(skb) &&
1121 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001122 dev_kfree_skb_any(skb);
1123 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001124 }
1125
1126 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1127 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1128 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001129 }
1130
Stephen Hemminger793b8832005-09-14 16:06:14 -07001131 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001132 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001133 le->tx.tso.size = cpu_to_le16(mss);
1134 le->tx.tso.rsvd = 0;
1135 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001136 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001137 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001138 }
1139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001140 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001141#ifdef SKY2_VLAN_TAG_USED
1142 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1143 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1144 if (!le) {
1145 le = get_tx_le(sky2);
1146 le->tx.addr = 0;
1147 le->opcode = OP_VLAN|HW_OWNER;
1148 le->ctrl = 0;
1149 } else
1150 le->opcode |= OP_VLAN;
1151 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1152 ctrl |= INS_VLAN;
1153 }
1154#endif
1155
1156 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001157 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001158 u16 hdr = skb->h.raw - skb->data;
1159 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001160
1161 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1162 if (skb->nh.iph->protocol == IPPROTO_UDP)
1163 ctrl |= UDPTCP;
1164
1165 le = get_tx_le(sky2);
1166 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001167 le->tx.csum.offset = cpu_to_le16(offset);
1168 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001169 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001170 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001171 }
1172
1173 le = get_tx_le(sky2);
1174 le->tx.addr = cpu_to_le32((u32) mapping);
1175 le->length = cpu_to_le16(len);
1176 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001177 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001178
Stephen Hemminger793b8832005-09-14 16:06:14 -07001179 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180 re->skb = skb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001181 re->mapaddr = mapping;
1182 re->maplen = len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001183
1184 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1185 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger793b8832005-09-14 16:06:14 -07001186 struct ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001187
1188 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1189 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001190 addr64 = (mapping >> 16) >> 16;
1191 if (addr64 != sky2->tx_addr64) {
1192 le = get_tx_le(sky2);
1193 le->tx.addr = cpu_to_le32(addr64);
1194 le->ctrl = 0;
1195 le->opcode = OP_ADDR64 | HW_OWNER;
1196 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001197 }
1198
1199 le = get_tx_le(sky2);
1200 le->tx.addr = cpu_to_le32((u32) mapping);
1201 le->length = cpu_to_le16(frag->size);
1202 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001203 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001204
Stephen Hemminger793b8832005-09-14 16:06:14 -07001205 fre = sky2->tx_ring
1206 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
1207 fre->skb = NULL;
1208 fre->mapaddr = mapping;
1209 fre->maplen = frag->size;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001210 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001211 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001212 le->ctrl |= EOP;
1213
shemminger@osdl.org724bca32005-09-27 15:03:01 -07001214 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001215 &sky2->tx_last_put, TX_RING_SIZE);
1216
Stephen Hemminger793b8832005-09-14 16:06:14 -07001217 if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001218 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001219
1220out_unlock:
1221 mmiowb();
1222 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001223
1224 dev->trans_start = jiffies;
1225 return NETDEV_TX_OK;
1226}
1227
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001228/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001229 * Free ring elements from starting at tx_cons until "done"
1230 *
1231 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001232 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001233 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001234static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001235{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001236 struct net_device *dev = sky2->netdev;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001237 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001238
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001239 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001240 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001241 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001242
1243 spin_lock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001244
Stephen Hemminger793b8832005-09-14 16:06:14 -07001245 while (sky2->tx_cons != done) {
1246 struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
1247 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001248
Stephen Hemminger793b8832005-09-14 16:06:14 -07001249 /* Check for partial status */
1250 if (tx_dist(sky2->tx_cons, done)
1251 < tx_dist(sky2->tx_cons, re->idx))
1252 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001253
Stephen Hemminger793b8832005-09-14 16:06:14 -07001254 skb = re->skb;
1255 pci_unmap_single(sky2->hw->pdev,
1256 re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001257
Stephen Hemminger793b8832005-09-14 16:06:14 -07001258 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1259 struct ring_info *fre;
1260 fre =
1261 sky2->tx_ring + (sky2->tx_cons + i +
1262 1) % TX_RING_SIZE;
1263 pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
1264 fre->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001265 }
1266
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001267 dev_kfree_skb_any(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001268
Stephen Hemminger793b8832005-09-14 16:06:14 -07001269 sky2->tx_cons = re->idx;
1270 }
1271out:
1272
1273 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001274 netif_wake_queue(dev);
1275 spin_unlock(&sky2->tx_lock);
1276}
1277
1278/* Cleanup all untransmitted buffers, assume transmitter not running */
1279static inline void sky2_tx_clean(struct sky2_port *sky2)
1280{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001281 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001282}
1283
1284/* Network shutdown */
1285static int sky2_down(struct net_device *dev)
1286{
1287 struct sky2_port *sky2 = netdev_priv(dev);
1288 struct sky2_hw *hw = sky2->hw;
1289 unsigned port = sky2->port;
1290 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001291
1292 if (netif_msg_ifdown(sky2))
1293 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1294
1295 netif_stop_queue(dev);
1296
Stephen Hemminger793b8832005-09-14 16:06:14 -07001297 sky2_phy_reset(hw, port);
1298
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001299 /* Stop transmitter */
1300 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1301 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1302
1303 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001304 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001305
1306 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001307 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001308 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1309
1310 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1311
1312 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001313 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1314 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001315 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1316
1317 /* Disable Force Sync bit and Enable Alloc bit */
1318 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1319 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1320
1321 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1322 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1323 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1324
1325 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001326 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1327 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001328
1329 /* Reset the Tx prefetch units */
1330 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1331 PREF_UNIT_RST_SET);
1332
1333 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1334
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001335 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001336
1337 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1338 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1339
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001340 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001341 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1342
1343 sky2_tx_clean(sky2);
1344 sky2_rx_clean(sky2);
1345
1346 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1347 sky2->rx_le, sky2->rx_le_map);
1348 kfree(sky2->rx_ring);
1349
1350 pci_free_consistent(hw->pdev,
1351 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1352 sky2->tx_le, sky2->tx_le_map);
1353 kfree(sky2->tx_ring);
1354
1355 return 0;
1356}
1357
1358static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1359{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001360 if (!hw->copper)
1361 return SPEED_1000;
1362
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001363 if (hw->chip_id == CHIP_ID_YUKON_FE)
1364 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1365
1366 switch (aux & PHY_M_PS_SPEED_MSK) {
1367 case PHY_M_PS_SPEED_1000:
1368 return SPEED_1000;
1369 case PHY_M_PS_SPEED_100:
1370 return SPEED_100;
1371 default:
1372 return SPEED_10;
1373 }
1374}
1375
1376static void sky2_link_up(struct sky2_port *sky2)
1377{
1378 struct sky2_hw *hw = sky2->hw;
1379 unsigned port = sky2->port;
1380 u16 reg;
1381
1382 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001383 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001384
1385 reg = gma_read16(hw, port, GM_GP_CTRL);
1386 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1387 reg |= GM_GPCR_DUP_FULL;
1388
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001389 /* enable Rx/Tx */
1390 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1391 gma_write16(hw, port, GM_GP_CTRL, reg);
1392 gma_read16(hw, port, GM_GP_CTRL);
1393
1394 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1395
1396 netif_carrier_on(sky2->netdev);
1397 netif_wake_queue(sky2->netdev);
1398
1399 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001400 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1402
Stephen Hemminger793b8832005-09-14 16:06:14 -07001403 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1404 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1405
1406 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1407 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1408 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1409 SPEED_10 ? 7 : 0) |
1410 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1411 SPEED_100 ? 7 : 0) |
1412 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1413 SPEED_1000 ? 7 : 0));
1414 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1415 }
1416
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001417 if (netif_msg_link(sky2))
1418 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001419 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001420 sky2->netdev->name, sky2->speed,
1421 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1422 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001423 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001424}
1425
1426static void sky2_link_down(struct sky2_port *sky2)
1427{
1428 struct sky2_hw *hw = sky2->hw;
1429 unsigned port = sky2->port;
1430 u16 reg;
1431
1432 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1433
1434 reg = gma_read16(hw, port, GM_GP_CTRL);
1435 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1436 gma_write16(hw, port, GM_GP_CTRL, reg);
1437 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1438
1439 if (sky2->rx_pause && !sky2->tx_pause) {
1440 /* restore Asymmetric Pause bit */
1441 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001442 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1443 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001444 }
1445
1446 sky2_phy_reset(hw, port);
1447
1448 netif_carrier_off(sky2->netdev);
1449 netif_stop_queue(sky2->netdev);
1450
1451 /* Turn on link LED */
1452 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1453
1454 if (netif_msg_link(sky2))
1455 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1456 sky2_phy_init(hw, port);
1457}
1458
Stephen Hemminger793b8832005-09-14 16:06:14 -07001459static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1460{
1461 struct sky2_hw *hw = sky2->hw;
1462 unsigned port = sky2->port;
1463 u16 lpa;
1464
1465 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1466
1467 if (lpa & PHY_M_AN_RF) {
1468 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1469 return -1;
1470 }
1471
1472 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1473 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1474 printk(KERN_ERR PFX "%s: master/slave fault",
1475 sky2->netdev->name);
1476 return -1;
1477 }
1478
1479 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1480 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1481 sky2->netdev->name);
1482 return -1;
1483 }
1484
1485 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1486
1487 sky2->speed = sky2_phy_speed(hw, aux);
1488
1489 /* Pause bits are offset (9..8) */
1490 if (hw->chip_id == CHIP_ID_YUKON_XL)
1491 aux >>= 6;
1492
1493 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1494 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1495
1496 if ((sky2->tx_pause || sky2->rx_pause)
1497 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1498 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1499 else
1500 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1501
1502 return 0;
1503}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001504
1505/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001506 * Interrupt from PHY are handled in tasklet (soft irq)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001507 * because accessing phy registers requires spin wait which might
1508 * cause excess interrupt latency.
1509 */
1510static void sky2_phy_task(unsigned long data)
1511{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001512 struct sky2_port *sky2 = (struct sky2_port *)data;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001513 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001514 u16 istatus, phystat;
1515
Stephen Hemminger793b8832005-09-14 16:06:14 -07001516 spin_lock(&hw->phy_lock);
1517 istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
1518 phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001519
1520 if (netif_msg_intr(sky2))
1521 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1522 sky2->netdev->name, istatus, phystat);
1523
1524 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001525 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001527 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528 }
1529
Stephen Hemminger793b8832005-09-14 16:06:14 -07001530 if (istatus & PHY_M_IS_LSP_CHANGE)
1531 sky2->speed = sky2_phy_speed(hw, phystat);
1532
1533 if (istatus & PHY_M_IS_DUP_CHANGE)
1534 sky2->duplex =
1535 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1536
1537 if (istatus & PHY_M_IS_LST_CHANGE) {
1538 if (phystat & PHY_M_PS_LINK_UP)
1539 sky2_link_up(sky2);
1540 else
1541 sky2_link_down(sky2);
1542 }
1543out:
1544 spin_unlock(&hw->phy_lock);
1545
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001546 local_irq_disable();
Stephen Hemminger793b8832005-09-14 16:06:14 -07001547 hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001548 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1549 local_irq_enable();
1550}
1551
1552static void sky2_tx_timeout(struct net_device *dev)
1553{
1554 struct sky2_port *sky2 = netdev_priv(dev);
1555
1556 if (netif_msg_timer(sky2))
1557 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1558
1559 sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
1560 sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
1561
1562 sky2_tx_clean(sky2);
1563}
1564
1565static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1566{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001567 struct sky2_port *sky2 = netdev_priv(dev);
1568 struct sky2_hw *hw = sky2->hw;
1569 int err;
1570 u16 ctl, mode;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001571
1572 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1573 return -EINVAL;
1574
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001575 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1576 return -EINVAL;
1577
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001578 if (!netif_running(dev)) {
1579 dev->mtu = new_mtu;
1580 return 0;
1581 }
1582
1583 local_irq_disable();
1584 sky2_write32(hw, B0_IMSK, 0);
1585
1586 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1587 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1588 sky2_rx_stop(sky2);
1589 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001590
1591 dev->mtu = new_mtu;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001592 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1593 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001595 if (dev->mtu > ETH_DATA_LEN)
1596 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001597
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001598 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1599
1600 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1601
1602 err = sky2_rx_start(sky2);
1603 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1604
1605 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1606 sky2_read32(hw, B0_IMSK);
1607 local_irq_enable();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608 return err;
1609}
1610
1611/*
1612 * Receive one packet.
1613 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001614 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001615 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001616static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617 u16 length, u32 status)
1618{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001619 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001620 struct sk_buff *skb = NULL;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001621 const unsigned int bufsize = rx_size(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622
1623 if (unlikely(netif_msg_rx_status(sky2)))
1624 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001625 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001626
Stephen Hemminger793b8832005-09-14 16:06:14 -07001627 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001628
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001629 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001630 goto error;
1631
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001632 if (!(status & GMR_FS_RX_OK))
1633 goto resubmit;
1634
Stephen Hemminger793b8832005-09-14 16:06:14 -07001635 if (length < RX_COPY_THRESHOLD) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001636 skb = alloc_skb(length + 2, GFP_ATOMIC);
1637 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001638 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001639
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001640 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001641 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1642 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001643 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001644 skb->ip_summed = re->skb->ip_summed;
1645 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001646 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1647 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001648 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001649 struct sk_buff *nskb;
1650
1651 nskb = dev_alloc_skb(bufsize);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001652 if (!nskb)
1653 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001654
Stephen Hemminger793b8832005-09-14 16:06:14 -07001655 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001656 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001657 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
1658 re->maplen, PCI_DMA_FROMDEVICE);
1659 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001660
Stephen Hemminger793b8832005-09-14 16:06:14 -07001661 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001662 bufsize, PCI_DMA_FROMDEVICE);
1663 re->maplen = bufsize;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001664 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001665
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001666 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001667resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001668 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001669 sky2_rx_add(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001670
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001671 /* Tell receiver about new buffers. */
1672 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
1673 &sky2->rx_last_put, RX_LE_SIZE);
1674
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001675 return skb;
1676
1677error:
1678 if (netif_msg_rx_err(sky2))
1679 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1680 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001681
1682 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683 sky2->net_stats.rx_length_errors++;
1684 if (status & GMR_FS_FRAGMENT)
1685 sky2->net_stats.rx_frame_errors++;
1686 if (status & GMR_FS_CRC_ERR)
1687 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001688 if (status & GMR_FS_RX_FF_OV)
1689 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001690
Stephen Hemminger793b8832005-09-14 16:06:14 -07001691 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001692}
1693
Stephen Hemminger793b8832005-09-14 16:06:14 -07001694/* Transmit ring index in reported status block is encoded as:
1695 *
1696 * | TXS2 | TXA2 | TXS1 | TXA1
1697 */
1698static inline u16 tx_index(u8 port, u32 status, u16 len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001699{
1700 if (port == 0)
1701 return status & 0xfff;
1702 else
1703 return ((status >> 24) & 0xff) | (len & 0xf) << 8;
1704}
1705
1706/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001707 * Both ports share the same status interrupt, therefore there is only
1708 * one poll routine.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001709 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001710static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001711{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001712 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
1713 unsigned int to_do = min(dev0->quota, *budget);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001714 unsigned int work_done = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001715 u16 hwidx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001716
Stephen Hemminger793b8832005-09-14 16:06:14 -07001717 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001718 BUG_ON(hwidx >= STATUS_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001719 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001720
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001721 while (hwidx != hw->st_idx) {
1722 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1723 struct net_device *dev;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001724 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001725 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001726 u32 status;
1727 u16 length;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001728 u8 op;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001729
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001730 le = hw->st_le + hw->st_idx;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001731 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001732 prefetch(hw->st_le + hw->st_idx);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001733
1734 BUG_ON(le->link >= hw->ports || !hw->dev[le->link]);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001735
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001736 BUG_ON(le->link >= 2);
1737 dev = hw->dev[le->link];
1738 if (dev == NULL || !netif_running(dev))
1739 continue;
1740
1741 sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001742 status = le32_to_cpu(le->status);
1743 length = le16_to_cpu(le->length);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001744 op = le->opcode & ~HW_OWNER;
1745 le->opcode = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001746
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001747 switch (op) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001748 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001749 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001750 if (!skb)
1751 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001752
1753 skb->dev = dev;
1754 skb->protocol = eth_type_trans(skb, dev);
1755 dev->last_rx = jiffies;
1756
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001757#ifdef SKY2_VLAN_TAG_USED
1758 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1759 vlan_hwaccel_receive_skb(skb,
1760 sky2->vlgrp,
1761 be16_to_cpu(sky2->rx_tag));
1762 } else
1763#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001764 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001765
1766 if (++work_done >= to_do)
1767 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001768 break;
1769
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001770#ifdef SKY2_VLAN_TAG_USED
1771 case OP_RXVLAN:
1772 sky2->rx_tag = length;
1773 break;
1774
1775 case OP_RXCHKSVLAN:
1776 sky2->rx_tag = length;
1777 /* fall through */
1778#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001779 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001780 skb = sky2->rx_ring[sky2->rx_next].skb;
1781 skb->ip_summed = CHECKSUM_HW;
1782 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001783 break;
1784
1785 case OP_TXINDEXLE:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001786 sky2_tx_complete(sky2,
1787 tx_index(sky2->port, status, length));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001788 break;
1789
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001790 default:
1791 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001792 printk(KERN_WARNING PFX
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001793 "unknown status opcode 0x%x\n", op);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001794 break;
1795 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001796 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001797
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001798exit_loop:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001799
Stephen Hemminger793b8832005-09-14 16:06:14 -07001800 mmiowb();
1801
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001802 if (work_done < to_do) {
1803 /*
1804 * Another chip workaround, need to restart TX timer if status
1805 * LE was handled. WA_DEV_43_418
1806 */
1807 if (is_ec_a1(hw)) {
1808 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1809 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1810 }
1811
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001812 netif_rx_complete(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001813 hw->intr_mask |= Y2_IS_STAT_BMU;
1814 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001815 mmiowb();
1816 return 0;
1817 } else {
1818 *budget -= work_done;
1819 dev0->quota -= work_done;
1820 return 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001821 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001822}
1823
1824static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1825{
1826 struct net_device *dev = hw->dev[port];
1827
1828 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1829 dev->name, status);
1830
1831 if (status & Y2_IS_PAR_RD1) {
1832 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1833 dev->name);
1834 /* Clear IRQ */
1835 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1836 }
1837
1838 if (status & Y2_IS_PAR_WR1) {
1839 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1840 dev->name);
1841
1842 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1843 }
1844
1845 if (status & Y2_IS_PAR_MAC1) {
1846 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
1847 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1848 }
1849
1850 if (status & Y2_IS_PAR_RX1) {
1851 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
1852 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1853 }
1854
1855 if (status & Y2_IS_TCP_TXA1) {
1856 printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
1857 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1858 }
1859}
1860
1861static void sky2_hw_intr(struct sky2_hw *hw)
1862{
1863 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1864
Stephen Hemminger793b8832005-09-14 16:06:14 -07001865 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001866 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001867
1868 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001869 u16 pci_err;
1870
1871 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1873 pci_name(hw->pdev), pci_err);
1874
1875 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001876 pci_write_config_word(hw->pdev, PCI_STATUS,
1877 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1879 }
1880
1881 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001882 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001883 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001884
Stephen Hemminger793b8832005-09-14 16:06:14 -07001885 pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
1886
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001887 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
1888 pci_name(hw->pdev), pex_err);
1889
1890 /* clear the interrupt */
1891 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001892 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1893 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001894 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1895
1896 if (pex_err & PEX_FATAL_ERRORS) {
1897 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
1898 hwmsk &= ~Y2_IS_PCI_EXP;
1899 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
1900 }
1901 }
1902
1903 if (status & Y2_HWE_L1_MASK)
1904 sky2_hw_error(hw, 0, status);
1905 status >>= 8;
1906 if (status & Y2_HWE_L1_MASK)
1907 sky2_hw_error(hw, 1, status);
1908}
1909
1910static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
1911{
1912 struct net_device *dev = hw->dev[port];
1913 struct sky2_port *sky2 = netdev_priv(dev);
1914 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
1915
1916 if (netif_msg_intr(sky2))
1917 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
1918 dev->name, status);
1919
1920 if (status & GM_IS_RX_FF_OR) {
1921 ++sky2->net_stats.rx_fifo_errors;
1922 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
1923 }
1924
1925 if (status & GM_IS_TX_FF_UR) {
1926 ++sky2->net_stats.tx_fifo_errors;
1927 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
1928 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001929}
1930
1931static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1932{
1933 struct net_device *dev = hw->dev[port];
1934 struct sky2_port *sky2 = netdev_priv(dev);
1935
1936 hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1937 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1938 tasklet_schedule(&sky2->phy_task);
1939}
1940
1941static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
1942{
1943 struct sky2_hw *hw = dev_id;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001944 struct net_device *dev0 = hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945 u32 status;
1946
1947 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001948 if (status == 0 || status == ~0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949 return IRQ_NONE;
1950
1951 if (status & Y2_IS_HW_ERR)
1952 sky2_hw_intr(hw);
1953
Stephen Hemminger793b8832005-09-14 16:06:14 -07001954 /* Do NAPI for Rx and Tx status */
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001955 if (status & Y2_IS_STAT_BMU) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001956 hw->intr_mask &= ~Y2_IS_STAT_BMU;
1957 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001958 prefetch(&hw->st_le[hw->st_idx]);
1959
1960 if (netif_rx_schedule_test(dev0))
1961 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962 }
1963
Stephen Hemminger793b8832005-09-14 16:06:14 -07001964 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965 sky2_phy_intr(hw, 0);
1966
1967 if (status & Y2_IS_IRQ_PHY2)
1968 sky2_phy_intr(hw, 1);
1969
1970 if (status & Y2_IS_IRQ_MAC1)
1971 sky2_mac_intr(hw, 0);
1972
1973 if (status & Y2_IS_IRQ_MAC2)
1974 sky2_mac_intr(hw, 1);
1975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001976 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001977
1978 sky2_read32(hw, B0_IMSK);
1979
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001980 return IRQ_HANDLED;
1981}
1982
1983#ifdef CONFIG_NET_POLL_CONTROLLER
1984static void sky2_netpoll(struct net_device *dev)
1985{
1986 struct sky2_port *sky2 = netdev_priv(dev);
1987
Stephen Hemminger793b8832005-09-14 16:06:14 -07001988 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001989}
1990#endif
1991
1992/* Chip internal frequency for clock calculations */
1993static inline u32 sky2_khz(const struct sky2_hw *hw)
1994{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001995 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001996 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001997 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001998 return 125000; /* 125 Mhz */
1999 case CHIP_ID_YUKON_FE:
2000 return 100000; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002001 default: /* YUKON_XL */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002002 return 156000; /* 156 Mhz */
2003 }
2004}
2005
2006static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
2007{
2008 return sky2_khz(hw) * ms;
2009}
2010
2011static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2012{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002013 return (sky2_khz(hw) * us) / 1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002014}
2015
2016static int sky2_reset(struct sky2_hw *hw)
2017{
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002018 u32 ctst;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002019 u16 status;
2020 u8 t8, pmd_type;
2021 int i;
2022
2023 ctst = sky2_read32(hw, B0_CTST);
2024
2025 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2026 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2027 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2028 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2029 pci_name(hw->pdev), hw->chip_id);
2030 return -EOPNOTSUPP;
2031 }
2032
Stephen Hemminger793b8832005-09-14 16:06:14 -07002033 /* ring for status responses */
2034 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
2035 &hw->st_dma);
2036 if (!hw->st_le)
2037 return -ENOMEM;
2038
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002039 /* disable ASF */
2040 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2041 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2042 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2043 }
2044
2045 /* do a SW reset */
2046 sky2_write8(hw, B0_CTST, CS_RST_SET);
2047 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2048
2049 /* clear PCI errors, if any */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002050 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002051 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002052 pci_write_config_word(hw->pdev, PCI_STATUS,
2053 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054
2055 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2056
2057 /* clear any PEX errors */
2058 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002059 u16 lstat;
2060 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
2061 0xffffffffUL);
2062 pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002063 }
2064
2065 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2066 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2067
2068 hw->ports = 1;
2069 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2070 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2071 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2072 ++hw->ports;
2073 }
2074 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2075
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002076 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002077
2078 for (i = 0; i < hw->ports; i++) {
2079 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2080 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2081 }
2082
2083 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2084
Stephen Hemminger793b8832005-09-14 16:06:14 -07002085 /* Clear I2C IRQ noise */
2086 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002087
2088 /* turn off hardware timer (unused) */
2089 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2090 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002091
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002092 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2093
Stephen Hemminger793b8832005-09-14 16:06:14 -07002094 /* Turn on descriptor polling (every 75us) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002095 sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
2096 sky2_write8(hw, B28_DPT_CTRL, DPT_START);
2097
2098 /* Turn off receive timestamp */
2099 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002100 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002101
2102 /* enable the Tx Arbiters */
2103 for (i = 0; i < hw->ports; i++)
2104 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2105
2106 /* Initialize ram interface */
2107 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002108 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002109
2110 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2111 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2112 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2113 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2114 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2115 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2116 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2117 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2118 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2119 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2120 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2121 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2122 }
2123
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002124 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002125 u16 pctrl;
2126
2127 /* change Max. Read Request Size to 2048 bytes */
2128 pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
2129 pctrl &= ~PEX_DC_MAX_RRS_MSK;
2130 pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
2131
2132
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002133 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002134 pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002135 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2136 }
2137
2138 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002140 spin_lock_bh(&hw->phy_lock);
2141 for (i = 0; i < hw->ports; i++)
2142 sky2_phy_reset(hw, i);
2143 spin_unlock_bh(&hw->phy_lock);
2144
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002145 memset(hw->st_le, 0, STATUS_LE_BYTES);
2146 hw->st_idx = 0;
2147
2148 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2149 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2150
2151 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002152 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002153
2154 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002155 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002156
Stephen Hemminger793b8832005-09-14 16:06:14 -07002157 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
2158
2159 /* These status setup values are copied from SysKonnect's driver */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002160 if (is_ec_a1(hw)) {
2161 /* WA for dev. #4.3 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002162 sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002163
2164 /* set Status-FIFO watermark */
2165 sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
2166
2167 /* set Status-FIFO ISR watermark */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002168 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002170 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002171 sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
2172
2173 /* set Status-FIFO watermark */
2174 sky2_write8(hw, STAT_FIFO_WM, 0x10);
2175
2176 /* set Status-FIFO ISR watermark */
2177 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2178 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
2179
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002180 else /* WA dev 4.109 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002181 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
2182
2183 sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
2184 }
2185
Stephen Hemminger793b8832005-09-14 16:06:14 -07002186 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002187 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2188
2189 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2190 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2191 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2192
2193 return 0;
2194}
2195
2196static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
2197{
2198 u32 modes;
2199 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002200 modes = SUPPORTED_10baseT_Half
2201 | SUPPORTED_10baseT_Full
2202 | SUPPORTED_100baseT_Half
2203 | SUPPORTED_100baseT_Full
2204 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002205
2206 if (hw->chip_id != CHIP_ID_YUKON_FE)
2207 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002208 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002209 } else
2210 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002211 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002212 return modes;
2213}
2214
Stephen Hemminger793b8832005-09-14 16:06:14 -07002215static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002216{
2217 struct sky2_port *sky2 = netdev_priv(dev);
2218 struct sky2_hw *hw = sky2->hw;
2219
2220 ecmd->transceiver = XCVR_INTERNAL;
2221 ecmd->supported = sky2_supported_modes(hw);
2222 ecmd->phy_address = PHY_ADDR_MARV;
2223 if (hw->copper) {
2224 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002225 | SUPPORTED_10baseT_Full
2226 | SUPPORTED_100baseT_Half
2227 | SUPPORTED_100baseT_Full
2228 | SUPPORTED_1000baseT_Half
2229 | SUPPORTED_1000baseT_Full
2230 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002231 ecmd->port = PORT_TP;
2232 } else
2233 ecmd->port = PORT_FIBRE;
2234
2235 ecmd->advertising = sky2->advertising;
2236 ecmd->autoneg = sky2->autoneg;
2237 ecmd->speed = sky2->speed;
2238 ecmd->duplex = sky2->duplex;
2239 return 0;
2240}
2241
2242static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2243{
2244 struct sky2_port *sky2 = netdev_priv(dev);
2245 const struct sky2_hw *hw = sky2->hw;
2246 u32 supported = sky2_supported_modes(hw);
2247
2248 if (ecmd->autoneg == AUTONEG_ENABLE) {
2249 ecmd->advertising = supported;
2250 sky2->duplex = -1;
2251 sky2->speed = -1;
2252 } else {
2253 u32 setting;
2254
Stephen Hemminger793b8832005-09-14 16:06:14 -07002255 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002256 case SPEED_1000:
2257 if (ecmd->duplex == DUPLEX_FULL)
2258 setting = SUPPORTED_1000baseT_Full;
2259 else if (ecmd->duplex == DUPLEX_HALF)
2260 setting = SUPPORTED_1000baseT_Half;
2261 else
2262 return -EINVAL;
2263 break;
2264 case SPEED_100:
2265 if (ecmd->duplex == DUPLEX_FULL)
2266 setting = SUPPORTED_100baseT_Full;
2267 else if (ecmd->duplex == DUPLEX_HALF)
2268 setting = SUPPORTED_100baseT_Half;
2269 else
2270 return -EINVAL;
2271 break;
2272
2273 case SPEED_10:
2274 if (ecmd->duplex == DUPLEX_FULL)
2275 setting = SUPPORTED_10baseT_Full;
2276 else if (ecmd->duplex == DUPLEX_HALF)
2277 setting = SUPPORTED_10baseT_Half;
2278 else
2279 return -EINVAL;
2280 break;
2281 default:
2282 return -EINVAL;
2283 }
2284
2285 if ((setting & supported) == 0)
2286 return -EINVAL;
2287
2288 sky2->speed = ecmd->speed;
2289 sky2->duplex = ecmd->duplex;
2290 }
2291
2292 sky2->autoneg = ecmd->autoneg;
2293 sky2->advertising = ecmd->advertising;
2294
2295 if (netif_running(dev)) {
2296 sky2_down(dev);
2297 sky2_up(dev);
2298 }
2299
2300 return 0;
2301}
2302
2303static void sky2_get_drvinfo(struct net_device *dev,
2304 struct ethtool_drvinfo *info)
2305{
2306 struct sky2_port *sky2 = netdev_priv(dev);
2307
2308 strcpy(info->driver, DRV_NAME);
2309 strcpy(info->version, DRV_VERSION);
2310 strcpy(info->fw_version, "N/A");
2311 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2312}
2313
2314static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002315 char name[ETH_GSTRING_LEN];
2316 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002317} sky2_stats[] = {
2318 { "tx_bytes", GM_TXO_OK_HI },
2319 { "rx_bytes", GM_RXO_OK_HI },
2320 { "tx_broadcast", GM_TXF_BC_OK },
2321 { "rx_broadcast", GM_RXF_BC_OK },
2322 { "tx_multicast", GM_TXF_MC_OK },
2323 { "rx_multicast", GM_RXF_MC_OK },
2324 { "tx_unicast", GM_TXF_UC_OK },
2325 { "rx_unicast", GM_RXF_UC_OK },
2326 { "tx_mac_pause", GM_TXF_MPAUSE },
2327 { "rx_mac_pause", GM_RXF_MPAUSE },
2328 { "collisions", GM_TXF_SNG_COL },
2329 { "late_collision",GM_TXF_LAT_COL },
2330 { "aborted", GM_TXF_ABO_COL },
2331 { "multi_collisions", GM_TXF_MUL_COL },
2332 { "fifo_underrun", GM_TXE_FIFO_UR },
2333 { "fifo_overflow", GM_RXE_FIFO_OV },
2334 { "rx_toolong", GM_RXF_LNG_ERR },
2335 { "rx_jabber", GM_RXF_JAB_PKT },
2336 { "rx_runt", GM_RXE_FRAG },
2337 { "rx_too_long", GM_RXF_LNG_ERR },
2338 { "rx_fcs_error", GM_RXF_FCS_ERR },
2339};
2340
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002341static u32 sky2_get_rx_csum(struct net_device *dev)
2342{
2343 struct sky2_port *sky2 = netdev_priv(dev);
2344
2345 return sky2->rx_csum;
2346}
2347
2348static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2349{
2350 struct sky2_port *sky2 = netdev_priv(dev);
2351
2352 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002353
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002354 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2355 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2356
2357 return 0;
2358}
2359
2360static u32 sky2_get_msglevel(struct net_device *netdev)
2361{
2362 struct sky2_port *sky2 = netdev_priv(netdev);
2363 return sky2->msg_enable;
2364}
2365
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002366static int sky2_nway_reset(struct net_device *dev)
2367{
2368 struct sky2_port *sky2 = netdev_priv(dev);
2369 struct sky2_hw *hw = sky2->hw;
2370
2371 if (sky2->autoneg != AUTONEG_ENABLE)
2372 return -EINVAL;
2373
2374 netif_stop_queue(dev);
2375
2376 spin_lock_irq(&hw->phy_lock);
2377 sky2_phy_reset(hw, sky2->port);
2378 sky2_phy_init(hw, sky2->port);
2379 spin_unlock_irq(&hw->phy_lock);
2380
2381 return 0;
2382}
2383
Stephen Hemminger793b8832005-09-14 16:06:14 -07002384static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002385{
2386 struct sky2_hw *hw = sky2->hw;
2387 unsigned port = sky2->port;
2388 int i;
2389
2390 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002391 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002393 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002394
Stephen Hemminger793b8832005-09-14 16:06:14 -07002395 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2397}
2398
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002399static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2400{
2401 struct sky2_port *sky2 = netdev_priv(netdev);
2402 sky2->msg_enable = value;
2403}
2404
2405static int sky2_get_stats_count(struct net_device *dev)
2406{
2407 return ARRAY_SIZE(sky2_stats);
2408}
2409
2410static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002411 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412{
2413 struct sky2_port *sky2 = netdev_priv(dev);
2414
Stephen Hemminger793b8832005-09-14 16:06:14 -07002415 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002416}
2417
Stephen Hemminger793b8832005-09-14 16:06:14 -07002418static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002419{
2420 int i;
2421
2422 switch (stringset) {
2423 case ETH_SS_STATS:
2424 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2425 memcpy(data + i * ETH_GSTRING_LEN,
2426 sky2_stats[i].name, ETH_GSTRING_LEN);
2427 break;
2428 }
2429}
2430
2431/* Use hardware MIB variables for critical path statistics and
2432 * transmit feedback not reported at interrupt.
2433 * Other errors are accounted for in interrupt handler.
2434 */
2435static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2436{
2437 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002438 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002439
Stephen Hemminger793b8832005-09-14 16:06:14 -07002440 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002441
2442 sky2->net_stats.tx_bytes = data[0];
2443 sky2->net_stats.rx_bytes = data[1];
2444 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2445 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2446 sky2->net_stats.multicast = data[5] + data[7];
2447 sky2->net_stats.collisions = data[10];
2448 sky2->net_stats.tx_aborted_errors = data[12];
2449
2450 return &sky2->net_stats;
2451}
2452
2453static int sky2_set_mac_address(struct net_device *dev, void *p)
2454{
2455 struct sky2_port *sky2 = netdev_priv(dev);
2456 struct sockaddr *addr = p;
2457 int err = 0;
2458
2459 if (!is_valid_ether_addr(addr->sa_data))
2460 return -EADDRNOTAVAIL;
2461
2462 sky2_down(dev);
2463 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002464 memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002465 dev->dev_addr, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002466 memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002467 dev->dev_addr, ETH_ALEN);
2468 if (dev->flags & IFF_UP)
2469 err = sky2_up(dev);
2470 return err;
2471}
2472
2473static void sky2_set_multicast(struct net_device *dev)
2474{
2475 struct sky2_port *sky2 = netdev_priv(dev);
2476 struct sky2_hw *hw = sky2->hw;
2477 unsigned port = sky2->port;
2478 struct dev_mc_list *list = dev->mc_list;
2479 u16 reg;
2480 u8 filter[8];
2481
2482 memset(filter, 0, sizeof(filter));
2483
2484 reg = gma_read16(hw, port, GM_RX_CTRL);
2485 reg |= GM_RXCR_UCF_ENA;
2486
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002487 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002488 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002489 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002490 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002491 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002492 reg &= ~GM_RXCR_MCF_ENA;
2493 else {
2494 int i;
2495 reg |= GM_RXCR_MCF_ENA;
2496
2497 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2498 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002499 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002500 }
2501 }
2502
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002503 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002504 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002505 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002506 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002507 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002508 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002509 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002510 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002511
2512 gma_write16(hw, port, GM_RX_CTRL, reg);
2513}
2514
2515/* Can have one global because blinking is controlled by
2516 * ethtool and that is always under RTNL mutex
2517 */
2518static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
2519{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002520 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002521
Stephen Hemminger793b8832005-09-14 16:06:14 -07002522 spin_lock_bh(&hw->phy_lock);
2523 switch (hw->chip_id) {
2524 case CHIP_ID_YUKON_XL:
2525 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2526 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2527 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2528 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2529 PHY_M_LEDC_INIT_CTRL(7) |
2530 PHY_M_LEDC_STA1_CTRL(7) |
2531 PHY_M_LEDC_STA0_CTRL(7))
2532 : 0);
2533
2534 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2535 break;
2536
2537 default:
2538 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2539 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2540 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2541 PHY_M_LED_MO_10(MO_LED_ON) |
2542 PHY_M_LED_MO_100(MO_LED_ON) |
2543 PHY_M_LED_MO_1000(MO_LED_ON) |
2544 PHY_M_LED_MO_RX(MO_LED_ON)
2545 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2546 PHY_M_LED_MO_10(MO_LED_OFF) |
2547 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002548 PHY_M_LED_MO_1000(MO_LED_OFF) |
2549 PHY_M_LED_MO_RX(MO_LED_OFF));
2550
Stephen Hemminger793b8832005-09-14 16:06:14 -07002551 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002552 spin_unlock_bh(&hw->phy_lock);
2553}
2554
2555/* blink LED's for finding board */
2556static int sky2_phys_id(struct net_device *dev, u32 data)
2557{
2558 struct sky2_port *sky2 = netdev_priv(dev);
2559 struct sky2_hw *hw = sky2->hw;
2560 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002561 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002562 long ms;
2563 int onoff = 1;
2564
Stephen Hemminger793b8832005-09-14 16:06:14 -07002565 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002566 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2567 else
2568 ms = data * 1000;
2569
2570 /* save initial values */
2571 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002572 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2573 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2574 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2575 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2576 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2577 } else {
2578 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2579 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2580 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581 spin_unlock_bh(&hw->phy_lock);
2582
2583 while (ms > 0) {
2584 sky2_led(hw, port, onoff);
2585 onoff = !onoff;
2586
2587 if (msleep_interruptible(250))
2588 break; /* interrupted */
2589 ms -= 250;
2590 }
2591
2592 /* resume regularly scheduled programming */
2593 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002594 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2595 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2596 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2597 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2598 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2599 } else {
2600 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2601 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2602 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002603 spin_unlock_bh(&hw->phy_lock);
2604
2605 return 0;
2606}
2607
2608static void sky2_get_pauseparam(struct net_device *dev,
2609 struct ethtool_pauseparam *ecmd)
2610{
2611 struct sky2_port *sky2 = netdev_priv(dev);
2612
2613 ecmd->tx_pause = sky2->tx_pause;
2614 ecmd->rx_pause = sky2->rx_pause;
2615 ecmd->autoneg = sky2->autoneg;
2616}
2617
2618static int sky2_set_pauseparam(struct net_device *dev,
2619 struct ethtool_pauseparam *ecmd)
2620{
2621 struct sky2_port *sky2 = netdev_priv(dev);
2622 int err = 0;
2623
2624 sky2->autoneg = ecmd->autoneg;
2625 sky2->tx_pause = ecmd->tx_pause != 0;
2626 sky2->rx_pause = ecmd->rx_pause != 0;
2627
2628 if (netif_running(dev)) {
2629 sky2_down(dev);
2630 err = sky2_up(dev);
2631 }
2632
2633 return err;
2634}
2635
2636#ifdef CONFIG_PM
2637static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2638{
2639 struct sky2_port *sky2 = netdev_priv(dev);
2640
2641 wol->supported = WAKE_MAGIC;
2642 wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
2643}
2644
2645static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2646{
2647 struct sky2_port *sky2 = netdev_priv(dev);
2648 struct sky2_hw *hw = sky2->hw;
2649
2650 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
2651 return -EOPNOTSUPP;
2652
2653 sky2->wol = wol->wolopts == WAKE_MAGIC;
2654
2655 if (sky2->wol) {
2656 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
2657
2658 sky2_write16(hw, WOL_CTRL_STAT,
2659 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
2660 WOL_CTL_ENA_MAGIC_PKT_UNIT);
2661 } else
2662 sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
2663
2664 return 0;
2665}
2666#endif
2667
Stephen Hemminger793b8832005-09-14 16:06:14 -07002668static void sky2_get_ringparam(struct net_device *dev,
2669 struct ethtool_ringparam *ering)
2670{
2671 struct sky2_port *sky2 = netdev_priv(dev);
2672
2673 ering->rx_max_pending = RX_MAX_PENDING;
2674 ering->rx_mini_max_pending = 0;
2675 ering->rx_jumbo_max_pending = 0;
2676 ering->tx_max_pending = TX_RING_SIZE - 1;
2677
2678 ering->rx_pending = sky2->rx_pending;
2679 ering->rx_mini_pending = 0;
2680 ering->rx_jumbo_pending = 0;
2681 ering->tx_pending = sky2->tx_pending;
2682}
2683
2684static int sky2_set_ringparam(struct net_device *dev,
2685 struct ethtool_ringparam *ering)
2686{
2687 struct sky2_port *sky2 = netdev_priv(dev);
2688 int err = 0;
2689
2690 if (ering->rx_pending > RX_MAX_PENDING ||
2691 ering->rx_pending < 8 ||
2692 ering->tx_pending < MAX_SKB_TX_LE ||
2693 ering->tx_pending > TX_RING_SIZE - 1)
2694 return -EINVAL;
2695
2696 if (netif_running(dev))
2697 sky2_down(dev);
2698
2699 sky2->rx_pending = ering->rx_pending;
2700 sky2->tx_pending = ering->tx_pending;
2701
2702 if (netif_running(dev))
2703 err = sky2_up(dev);
2704
2705 return err;
2706}
2707
Stephen Hemminger793b8832005-09-14 16:06:14 -07002708static int sky2_get_regs_len(struct net_device *dev)
2709{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002710 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002711}
2712
2713/*
2714 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002715 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002716 */
2717static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2718 void *p)
2719{
2720 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002721 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002722
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002723 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002724 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002725 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002726
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002727 memcpy_fromio(p, io, B3_RAM_ADDR);
2728
2729 memcpy_fromio(p + B3_RI_WTO_R1,
2730 io + B3_RI_WTO_R1,
2731 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002732}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002733
2734static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002735 .get_settings = sky2_get_settings,
2736 .set_settings = sky2_set_settings,
2737 .get_drvinfo = sky2_get_drvinfo,
2738 .get_msglevel = sky2_get_msglevel,
2739 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002740 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002741 .get_regs_len = sky2_get_regs_len,
2742 .get_regs = sky2_get_regs,
2743 .get_link = ethtool_op_get_link,
2744 .get_sg = ethtool_op_get_sg,
2745 .set_sg = ethtool_op_set_sg,
2746 .get_tx_csum = ethtool_op_get_tx_csum,
2747 .set_tx_csum = ethtool_op_set_tx_csum,
2748 .get_tso = ethtool_op_get_tso,
2749 .set_tso = ethtool_op_set_tso,
2750 .get_rx_csum = sky2_get_rx_csum,
2751 .set_rx_csum = sky2_set_rx_csum,
2752 .get_strings = sky2_get_strings,
2753 .get_ringparam = sky2_get_ringparam,
2754 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002755 .get_pauseparam = sky2_get_pauseparam,
2756 .set_pauseparam = sky2_set_pauseparam,
2757#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002758 .get_wol = sky2_get_wol,
2759 .set_wol = sky2_set_wol,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002760#endif
Stephen Hemminger793b8832005-09-14 16:06:14 -07002761 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002762 .get_stats_count = sky2_get_stats_count,
2763 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002764 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002765};
2766
2767/* Initialize network device */
2768static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2769 unsigned port, int highmem)
2770{
2771 struct sky2_port *sky2;
2772 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2773
2774 if (!dev) {
2775 printk(KERN_ERR "sky2 etherdev alloc failed");
2776 return NULL;
2777 }
2778
2779 SET_MODULE_OWNER(dev);
2780 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002781 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002782 dev->open = sky2_up;
2783 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002784 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002785 dev->hard_start_xmit = sky2_xmit_frame;
2786 dev->get_stats = sky2_get_stats;
2787 dev->set_multicast_list = sky2_set_multicast;
2788 dev->set_mac_address = sky2_set_mac_address;
2789 dev->change_mtu = sky2_change_mtu;
2790 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2791 dev->tx_timeout = sky2_tx_timeout;
2792 dev->watchdog_timeo = TX_WATCHDOG;
2793 if (port == 0)
2794 dev->poll = sky2_poll;
2795 dev->weight = NAPI_WEIGHT;
2796#ifdef CONFIG_NET_POLL_CONTROLLER
2797 dev->poll_controller = sky2_netpoll;
2798#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002799
2800 sky2 = netdev_priv(dev);
2801 sky2->netdev = dev;
2802 sky2->hw = hw;
2803 sky2->msg_enable = netif_msg_init(debug, default_msg);
2804
2805 spin_lock_init(&sky2->tx_lock);
2806 /* Auto speed and flow control */
2807 sky2->autoneg = AUTONEG_ENABLE;
2808 sky2->tx_pause = 0;
2809 sky2->rx_pause = 1;
2810 sky2->duplex = -1;
2811 sky2->speed = -1;
2812 sky2->advertising = sky2_supported_modes(hw);
2813 sky2->rx_csum = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002814 tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
2815 sky2->tx_pending = TX_DEF_PENDING;
2816 sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002817
2818 hw->dev[port] = dev;
2819
2820 sky2->port = port;
2821
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002822 dev->features |= NETIF_F_LLTX;
2823 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
2824 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002825 if (highmem)
2826 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002827 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002828
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002829#ifdef SKY2_VLAN_TAG_USED
2830 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
2831 dev->vlan_rx_register = sky2_vlan_rx_register;
2832 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
2833#endif
2834
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002835 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002836 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002837 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838
2839 /* device is off until link detection */
2840 netif_carrier_off(dev);
2841 netif_stop_queue(dev);
2842
2843 return dev;
2844}
2845
2846static inline void sky2_show_addr(struct net_device *dev)
2847{
2848 const struct sky2_port *sky2 = netdev_priv(dev);
2849
2850 if (netif_msg_probe(sky2))
2851 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
2852 dev->name,
2853 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
2854 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
2855}
2856
2857static int __devinit sky2_probe(struct pci_dev *pdev,
2858 const struct pci_device_id *ent)
2859{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002860 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002861 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002862 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002863
Stephen Hemminger793b8832005-09-14 16:06:14 -07002864 err = pci_enable_device(pdev);
2865 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002866 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
2867 pci_name(pdev));
2868 goto err_out;
2869 }
2870
Stephen Hemminger793b8832005-09-14 16:06:14 -07002871 err = pci_request_regions(pdev, DRV_NAME);
2872 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
2874 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002875 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876 }
2877
2878 pci_set_master(pdev);
2879
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002880 /* Find power-management capability. */
2881 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
2882 if (pm_cap == 0) {
2883 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
2884 "aborting.\n");
2885 err = -EIO;
2886 goto err_out_free_regions;
2887 }
2888
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002889 if (sizeof(dma_addr_t) > sizeof(u32)) {
2890 err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
2891 if (!err)
2892 using_dac = 1;
2893 }
2894
2895 if (!using_dac) {
2896 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2897 if (err) {
2898 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
2899 pci_name(pdev));
2900 goto err_out_free_regions;
2901 }
2902 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002903#ifdef __BIG_ENDIAN
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002904 /* byte swap descriptors in hardware */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905 {
2906 u32 reg;
2907
2908 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
2909 reg |= PCI_REV_DESC;
2910 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
2911 }
2912#endif
2913
2914 err = -ENOMEM;
2915 hw = kmalloc(sizeof(*hw), GFP_KERNEL);
2916 if (!hw) {
2917 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
2918 pci_name(pdev));
2919 goto err_out_free_regions;
2920 }
2921
2922 memset(hw, 0, sizeof(*hw));
2923 hw->pdev = pdev;
2924 spin_lock_init(&hw->phy_lock);
2925
2926 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
2927 if (!hw->regs) {
2928 printk(KERN_ERR PFX "%s: cannot map device registers\n",
2929 pci_name(pdev));
2930 goto err_out_free_hw;
2931 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002932 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002933
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002934 err = sky2_reset(hw);
2935 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002936 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937
Stephen Hemminger793b8832005-09-14 16:06:14 -07002938 printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002939 pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002940 yukon_name[hw->chip_id - CHIP_ID_YUKON],
2941 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002942
Stephen Hemminger793b8832005-09-14 16:06:14 -07002943 dev = sky2_init_netdev(hw, 0, using_dac);
2944 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002945 goto err_out_free_pci;
2946
Stephen Hemminger793b8832005-09-14 16:06:14 -07002947 err = register_netdev(dev);
2948 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002949 printk(KERN_ERR PFX "%s: cannot register net device\n",
2950 pci_name(pdev));
2951 goto err_out_free_netdev;
2952 }
2953
2954 sky2_show_addr(dev);
2955
2956 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
2957 if (register_netdev(dev1) == 0)
2958 sky2_show_addr(dev1);
2959 else {
2960 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002961 printk(KERN_WARNING PFX
2962 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002963 hw->dev[1] = NULL;
2964 free_netdev(dev1);
2965 }
2966 }
2967
Stephen Hemminger793b8832005-09-14 16:06:14 -07002968 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
2969 if (err) {
2970 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
2971 pci_name(pdev), pdev->irq);
2972 goto err_out_unregister;
2973 }
2974
2975 hw->intr_mask = Y2_IS_BASE;
2976 sky2_write32(hw, B0_IMSK, hw->intr_mask);
2977
2978 pci_set_drvdata(pdev, hw);
2979
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002980 return 0;
2981
Stephen Hemminger793b8832005-09-14 16:06:14 -07002982err_out_unregister:
2983 if (dev1) {
2984 unregister_netdev(dev1);
2985 free_netdev(dev1);
2986 }
2987 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002988err_out_free_netdev:
2989 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002990err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07002991 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002992 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
2993err_out_iounmap:
2994 iounmap(hw->regs);
2995err_out_free_hw:
2996 kfree(hw);
2997err_out_free_regions:
2998 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003000err_out:
3001 return err;
3002}
3003
3004static void __devexit sky2_remove(struct pci_dev *pdev)
3005{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003006 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003007 struct net_device *dev0, *dev1;
3008
Stephen Hemminger793b8832005-09-14 16:06:14 -07003009 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003010 return;
3011
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003012 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003013 dev1 = hw->dev[1];
3014 if (dev1)
3015 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003016 unregister_netdev(dev0);
3017
Stephen Hemminger793b8832005-09-14 16:06:14 -07003018 sky2_write32(hw, B0_IMSK, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003019 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003020 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003021 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003022 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003023
3024 free_irq(pdev->irq, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003025 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003026 pci_release_regions(pdev);
3027 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003028
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003029 if (dev1)
3030 free_netdev(dev1);
3031 free_netdev(dev0);
3032 iounmap(hw->regs);
3033 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003034
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003035 pci_set_drvdata(pdev, NULL);
3036}
3037
3038#ifdef CONFIG_PM
3039static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3040{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003041 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003042 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003043
3044 for (i = 0; i < 2; i++) {
3045 struct net_device *dev = hw->dev[i];
3046
3047 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003048 if (!netif_running(dev))
3049 continue;
3050
3051 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003052 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003053 }
3054 }
3055
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003056 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003057}
3058
3059static int sky2_resume(struct pci_dev *pdev)
3060{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003061 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003062 int i;
3063
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003064 pci_restore_state(pdev);
3065 pci_enable_wake(pdev, PCI_D0, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003066 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003067
3068 sky2_reset(hw);
3069
3070 for (i = 0; i < 2; i++) {
3071 struct net_device *dev = hw->dev[i];
3072 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003073 if (netif_running(dev)) {
3074 netif_device_attach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003075 sky2_up(dev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003076 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003077 }
3078 }
3079 return 0;
3080}
3081#endif
3082
3083static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003084 .name = DRV_NAME,
3085 .id_table = sky2_id_table,
3086 .probe = sky2_probe,
3087 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003088#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003089 .suspend = sky2_suspend,
3090 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003091#endif
3092};
3093
3094static int __init sky2_init_module(void)
3095{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003096 return pci_module_init(&sky2_driver);
3097}
3098
3099static void __exit sky2_cleanup_module(void)
3100{
3101 pci_unregister_driver(&sky2_driver);
3102}
3103
3104module_init(sky2_init_module);
3105module_exit(sky2_cleanup_module);
3106
3107MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3108MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3109MODULE_LICENSE("GPL");