blob: 3c6716e0b78eee2592a8c977550ce036ab4318c5 [file] [log] [blame]
Linus Walleij61f135b2009-11-19 19:49:17 +01001/*
2 * driver/dma/coh901318.c
3 *
4 * Copyright (C) 2007-2009 ST-Ericsson
5 * License terms: GNU General Public License (GPL) version 2
6 * DMA driver for COH 901 318
7 * Author: Per Friden <per.friden@stericsson.com>
8 */
9
10#include <linux/init.h>
11#include <linux/module.h>
12#include <linux/kernel.h> /* printk() */
13#include <linux/fs.h> /* everything... */
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000014#include <linux/scatterlist.h>
Linus Walleij61f135b2009-11-19 19:49:17 +010015#include <linux/slab.h> /* kmalloc() */
16#include <linux/dmaengine.h>
17#include <linux/platform_device.h>
18#include <linux/device.h>
19#include <linux/irqreturn.h>
20#include <linux/interrupt.h>
21#include <linux/io.h>
22#include <linux/uaccess.h>
23#include <linux/debugfs.h>
Linus Walleij9f575d92013-01-04 10:35:06 +010024#include <linux/platform_data/dma-coh901318.h>
Linus Walleijfaadc6e2013-04-19 13:42:55 +020025#include <linux/of_dma.h>
Linus Walleij61f135b2009-11-19 19:49:17 +010026
Linus Walleij2b9277a2013-01-04 13:56:16 +010027#include "coh901318.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000028#include "dmaengine.h"
Linus Walleij61f135b2009-11-19 19:49:17 +010029
Linus Walleij03b53572013-01-04 14:07:51 +010030#define COH901318_MOD32_MASK (0x1F)
31#define COH901318_WORD_MASK (0xFFFFFFFF)
32/* INT_STATUS - Interrupt Status Registers 32bit (R/-) */
33#define COH901318_INT_STATUS1 (0x0000)
34#define COH901318_INT_STATUS2 (0x0004)
35/* TC_INT_STATUS - Terminal Count Interrupt Status Registers 32bit (R/-) */
36#define COH901318_TC_INT_STATUS1 (0x0008)
37#define COH901318_TC_INT_STATUS2 (0x000C)
38/* TC_INT_CLEAR - Terminal Count Interrupt Clear Registers 32bit (-/W) */
39#define COH901318_TC_INT_CLEAR1 (0x0010)
40#define COH901318_TC_INT_CLEAR2 (0x0014)
41/* RAW_TC_INT_STATUS - Raw Term Count Interrupt Status Registers 32bit (R/-) */
42#define COH901318_RAW_TC_INT_STATUS1 (0x0018)
43#define COH901318_RAW_TC_INT_STATUS2 (0x001C)
44/* BE_INT_STATUS - Bus Error Interrupt Status Registers 32bit (R/-) */
45#define COH901318_BE_INT_STATUS1 (0x0020)
46#define COH901318_BE_INT_STATUS2 (0x0024)
47/* BE_INT_CLEAR - Bus Error Interrupt Clear Registers 32bit (-/W) */
48#define COH901318_BE_INT_CLEAR1 (0x0028)
49#define COH901318_BE_INT_CLEAR2 (0x002C)
50/* RAW_BE_INT_STATUS - Raw Term Count Interrupt Status Registers 32bit (R/-) */
51#define COH901318_RAW_BE_INT_STATUS1 (0x0030)
52#define COH901318_RAW_BE_INT_STATUS2 (0x0034)
53
54/*
55 * CX_CFG - Channel Configuration Registers 32bit (R/W)
56 */
57#define COH901318_CX_CFG (0x0100)
58#define COH901318_CX_CFG_SPACING (0x04)
59/* Channel enable activates tha dma job */
60#define COH901318_CX_CFG_CH_ENABLE (0x00000001)
61#define COH901318_CX_CFG_CH_DISABLE (0x00000000)
62/* Request Mode */
63#define COH901318_CX_CFG_RM_MASK (0x00000006)
64#define COH901318_CX_CFG_RM_MEMORY_TO_MEMORY (0x0 << 1)
65#define COH901318_CX_CFG_RM_PRIMARY_TO_MEMORY (0x1 << 1)
66#define COH901318_CX_CFG_RM_MEMORY_TO_PRIMARY (0x1 << 1)
67#define COH901318_CX_CFG_RM_PRIMARY_TO_SECONDARY (0x3 << 1)
68#define COH901318_CX_CFG_RM_SECONDARY_TO_PRIMARY (0x3 << 1)
69/* Linked channel request field. RM must == 11 */
70#define COH901318_CX_CFG_LCRF_SHIFT 3
71#define COH901318_CX_CFG_LCRF_MASK (0x000001F8)
72#define COH901318_CX_CFG_LCR_DISABLE (0x00000000)
73/* Terminal Counter Interrupt Request Mask */
74#define COH901318_CX_CFG_TC_IRQ_ENABLE (0x00000200)
75#define COH901318_CX_CFG_TC_IRQ_DISABLE (0x00000000)
76/* Bus Error interrupt Mask */
77#define COH901318_CX_CFG_BE_IRQ_ENABLE (0x00000400)
78#define COH901318_CX_CFG_BE_IRQ_DISABLE (0x00000000)
79
80/*
81 * CX_STAT - Channel Status Registers 32bit (R/-)
82 */
83#define COH901318_CX_STAT (0x0200)
84#define COH901318_CX_STAT_SPACING (0x04)
85#define COH901318_CX_STAT_RBE_IRQ_IND (0x00000008)
86#define COH901318_CX_STAT_RTC_IRQ_IND (0x00000004)
87#define COH901318_CX_STAT_ACTIVE (0x00000002)
88#define COH901318_CX_STAT_ENABLED (0x00000001)
89
90/*
91 * CX_CTRL - Channel Control Registers 32bit (R/W)
92 */
93#define COH901318_CX_CTRL (0x0400)
94#define COH901318_CX_CTRL_SPACING (0x10)
95/* Transfer Count Enable */
96#define COH901318_CX_CTRL_TC_ENABLE (0x00001000)
97#define COH901318_CX_CTRL_TC_DISABLE (0x00000000)
98/* Transfer Count Value 0 - 4095 */
99#define COH901318_CX_CTRL_TC_VALUE_MASK (0x00000FFF)
100/* Burst count */
101#define COH901318_CX_CTRL_BURST_COUNT_MASK (0x0000E000)
102#define COH901318_CX_CTRL_BURST_COUNT_64_BYTES (0x7 << 13)
103#define COH901318_CX_CTRL_BURST_COUNT_48_BYTES (0x6 << 13)
104#define COH901318_CX_CTRL_BURST_COUNT_32_BYTES (0x5 << 13)
105#define COH901318_CX_CTRL_BURST_COUNT_16_BYTES (0x4 << 13)
106#define COH901318_CX_CTRL_BURST_COUNT_8_BYTES (0x3 << 13)
107#define COH901318_CX_CTRL_BURST_COUNT_4_BYTES (0x2 << 13)
108#define COH901318_CX_CTRL_BURST_COUNT_2_BYTES (0x1 << 13)
109#define COH901318_CX_CTRL_BURST_COUNT_1_BYTE (0x0 << 13)
110/* Source bus size */
111#define COH901318_CX_CTRL_SRC_BUS_SIZE_MASK (0x00030000)
112#define COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS (0x2 << 16)
113#define COH901318_CX_CTRL_SRC_BUS_SIZE_16_BITS (0x1 << 16)
114#define COH901318_CX_CTRL_SRC_BUS_SIZE_8_BITS (0x0 << 16)
115/* Source address increment */
116#define COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE (0x00040000)
117#define COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE (0x00000000)
118/* Destination Bus Size */
119#define COH901318_CX_CTRL_DST_BUS_SIZE_MASK (0x00180000)
120#define COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS (0x2 << 19)
121#define COH901318_CX_CTRL_DST_BUS_SIZE_16_BITS (0x1 << 19)
122#define COH901318_CX_CTRL_DST_BUS_SIZE_8_BITS (0x0 << 19)
123/* Destination address increment */
124#define COH901318_CX_CTRL_DST_ADDR_INC_ENABLE (0x00200000)
125#define COH901318_CX_CTRL_DST_ADDR_INC_DISABLE (0x00000000)
126/* Master Mode (Master2 is only connected to MSL) */
127#define COH901318_CX_CTRL_MASTER_MODE_MASK (0x00C00000)
128#define COH901318_CX_CTRL_MASTER_MODE_M2R_M1W (0x3 << 22)
129#define COH901318_CX_CTRL_MASTER_MODE_M1R_M2W (0x2 << 22)
130#define COH901318_CX_CTRL_MASTER_MODE_M2RW (0x1 << 22)
131#define COH901318_CX_CTRL_MASTER_MODE_M1RW (0x0 << 22)
132/* Terminal Count flag to PER enable */
133#define COH901318_CX_CTRL_TCP_ENABLE (0x01000000)
134#define COH901318_CX_CTRL_TCP_DISABLE (0x00000000)
135/* Terminal Count flags to CPU enable */
136#define COH901318_CX_CTRL_TC_IRQ_ENABLE (0x02000000)
137#define COH901318_CX_CTRL_TC_IRQ_DISABLE (0x00000000)
138/* Hand shake to peripheral */
139#define COH901318_CX_CTRL_HSP_ENABLE (0x04000000)
140#define COH901318_CX_CTRL_HSP_DISABLE (0x00000000)
141#define COH901318_CX_CTRL_HSS_ENABLE (0x08000000)
142#define COH901318_CX_CTRL_HSS_DISABLE (0x00000000)
143/* DMA mode */
144#define COH901318_CX_CTRL_DDMA_MASK (0x30000000)
145#define COH901318_CX_CTRL_DDMA_LEGACY (0x0 << 28)
146#define COH901318_CX_CTRL_DDMA_DEMAND_DMA1 (0x1 << 28)
147#define COH901318_CX_CTRL_DDMA_DEMAND_DMA2 (0x2 << 28)
148/* Primary Request Data Destination */
149#define COH901318_CX_CTRL_PRDD_MASK (0x40000000)
150#define COH901318_CX_CTRL_PRDD_DEST (0x1 << 30)
151#define COH901318_CX_CTRL_PRDD_SOURCE (0x0 << 30)
152
153/*
154 * CX_SRC_ADDR - Channel Source Address Registers 32bit (R/W)
155 */
156#define COH901318_CX_SRC_ADDR (0x0404)
157#define COH901318_CX_SRC_ADDR_SPACING (0x10)
158
159/*
160 * CX_DST_ADDR - Channel Destination Address Registers 32bit R/W
161 */
162#define COH901318_CX_DST_ADDR (0x0408)
163#define COH901318_CX_DST_ADDR_SPACING (0x10)
164
165/*
166 * CX_LNK_ADDR - Channel Link Address Registers 32bit (R/W)
167 */
168#define COH901318_CX_LNK_ADDR (0x040C)
169#define COH901318_CX_LNK_ADDR_SPACING (0x10)
170#define COH901318_CX_LNK_LINK_IMMEDIATE (0x00000001)
171
172/**
173 * struct coh901318_params - parameters for DMAC configuration
174 * @config: DMA config register
175 * @ctrl_lli_last: DMA control register for the last lli in the list
176 * @ctrl_lli: DMA control register for an lli
177 * @ctrl_lli_chained: DMA control register for a chained lli
178 */
179struct coh901318_params {
180 u32 config;
181 u32 ctrl_lli_last;
182 u32 ctrl_lli;
183 u32 ctrl_lli_chained;
184};
185
186/**
187 * struct coh_dma_channel - dma channel base
188 * @name: ascii name of dma channel
189 * @number: channel id number
190 * @desc_nbr_max: number of preallocated descriptors
191 * @priority_high: prio of channel, 0 low otherwise high.
192 * @param: configuration parameters
193 */
194struct coh_dma_channel {
195 const char name[32];
196 const int number;
197 const int desc_nbr_max;
198 const int priority_high;
199 const struct coh901318_params param;
200};
201
202/**
Linus Walleij03b53572013-01-04 14:07:51 +0100203 * struct powersave - DMA power save structure
204 * @lock: lock protecting data in this struct
205 * @started_channels: bit mask indicating active dma channels
206 */
207struct powersave {
208 spinlock_t lock;
209 u64 started_channels;
210};
211
Linus Walleij24dbcd82013-01-04 13:38:18 +0100212/* points out all dma slave channels.
213 * Syntax is [A1, B1, A2, B2, .... ,-1,-1]
214 * Select all channels from A to B, end of list is marked with -1,-1
215 */
216static int dma_slave_channels[] = {
217 U300_DMA_MSL_TX_0, U300_DMA_SPI_RX,
218 U300_DMA_UART1_TX, U300_DMA_UART1_RX, -1, -1};
219
220/* points out all dma memcpy channels. */
221static int dma_memcpy_channels[] = {
222 U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_8, -1, -1};
223
Linus Walleij24dbcd82013-01-04 13:38:18 +0100224#define flags_memcpy_config (COH901318_CX_CFG_CH_DISABLE | \
225 COH901318_CX_CFG_RM_MEMORY_TO_MEMORY | \
226 COH901318_CX_CFG_LCR_DISABLE | \
227 COH901318_CX_CFG_TC_IRQ_ENABLE | \
228 COH901318_CX_CFG_BE_IRQ_ENABLE)
229#define flags_memcpy_lli_chained (COH901318_CX_CTRL_TC_ENABLE | \
230 COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
231 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
232 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
233 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
234 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
235 COH901318_CX_CTRL_MASTER_MODE_M1RW | \
236 COH901318_CX_CTRL_TCP_DISABLE | \
237 COH901318_CX_CTRL_TC_IRQ_DISABLE | \
238 COH901318_CX_CTRL_HSP_DISABLE | \
239 COH901318_CX_CTRL_HSS_DISABLE | \
240 COH901318_CX_CTRL_DDMA_LEGACY | \
241 COH901318_CX_CTRL_PRDD_SOURCE)
242#define flags_memcpy_lli (COH901318_CX_CTRL_TC_ENABLE | \
243 COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
244 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
245 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
246 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
247 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
248 COH901318_CX_CTRL_MASTER_MODE_M1RW | \
249 COH901318_CX_CTRL_TCP_DISABLE | \
250 COH901318_CX_CTRL_TC_IRQ_DISABLE | \
251 COH901318_CX_CTRL_HSP_DISABLE | \
252 COH901318_CX_CTRL_HSS_DISABLE | \
253 COH901318_CX_CTRL_DDMA_LEGACY | \
254 COH901318_CX_CTRL_PRDD_SOURCE)
255#define flags_memcpy_lli_last (COH901318_CX_CTRL_TC_ENABLE | \
256 COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
257 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
258 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
259 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
260 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
261 COH901318_CX_CTRL_MASTER_MODE_M1RW | \
262 COH901318_CX_CTRL_TCP_DISABLE | \
263 COH901318_CX_CTRL_TC_IRQ_ENABLE | \
264 COH901318_CX_CTRL_HSP_DISABLE | \
265 COH901318_CX_CTRL_HSS_DISABLE | \
266 COH901318_CX_CTRL_DDMA_LEGACY | \
267 COH901318_CX_CTRL_PRDD_SOURCE)
268
269const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {
270 {
271 .number = U300_DMA_MSL_TX_0,
272 .name = "MSL TX 0",
273 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100274 },
275 {
276 .number = U300_DMA_MSL_TX_1,
277 .name = "MSL TX 1",
278 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100279 .param.config = COH901318_CX_CFG_CH_DISABLE |
280 COH901318_CX_CFG_LCR_DISABLE |
281 COH901318_CX_CFG_TC_IRQ_ENABLE |
282 COH901318_CX_CFG_BE_IRQ_ENABLE,
283 .param.ctrl_lli_chained = 0 |
284 COH901318_CX_CTRL_TC_ENABLE |
285 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
286 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
287 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
288 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
289 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
290 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
291 COH901318_CX_CTRL_TCP_DISABLE |
292 COH901318_CX_CTRL_TC_IRQ_DISABLE |
293 COH901318_CX_CTRL_HSP_ENABLE |
294 COH901318_CX_CTRL_HSS_DISABLE |
295 COH901318_CX_CTRL_DDMA_LEGACY |
296 COH901318_CX_CTRL_PRDD_SOURCE,
297 .param.ctrl_lli = 0 |
298 COH901318_CX_CTRL_TC_ENABLE |
299 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
300 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
301 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
302 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
303 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
304 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
305 COH901318_CX_CTRL_TCP_ENABLE |
306 COH901318_CX_CTRL_TC_IRQ_DISABLE |
307 COH901318_CX_CTRL_HSP_ENABLE |
308 COH901318_CX_CTRL_HSS_DISABLE |
309 COH901318_CX_CTRL_DDMA_LEGACY |
310 COH901318_CX_CTRL_PRDD_SOURCE,
311 .param.ctrl_lli_last = 0 |
312 COH901318_CX_CTRL_TC_ENABLE |
313 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
314 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
315 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
316 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
317 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
318 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
319 COH901318_CX_CTRL_TCP_ENABLE |
320 COH901318_CX_CTRL_TC_IRQ_ENABLE |
321 COH901318_CX_CTRL_HSP_ENABLE |
322 COH901318_CX_CTRL_HSS_DISABLE |
323 COH901318_CX_CTRL_DDMA_LEGACY |
324 COH901318_CX_CTRL_PRDD_SOURCE,
325 },
326 {
327 .number = U300_DMA_MSL_TX_2,
328 .name = "MSL TX 2",
329 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100330 .param.config = COH901318_CX_CFG_CH_DISABLE |
331 COH901318_CX_CFG_LCR_DISABLE |
332 COH901318_CX_CFG_TC_IRQ_ENABLE |
333 COH901318_CX_CFG_BE_IRQ_ENABLE,
334 .param.ctrl_lli_chained = 0 |
335 COH901318_CX_CTRL_TC_ENABLE |
336 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
337 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
338 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
339 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
340 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
341 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
342 COH901318_CX_CTRL_TCP_DISABLE |
343 COH901318_CX_CTRL_TC_IRQ_DISABLE |
344 COH901318_CX_CTRL_HSP_ENABLE |
345 COH901318_CX_CTRL_HSS_DISABLE |
346 COH901318_CX_CTRL_DDMA_LEGACY |
347 COH901318_CX_CTRL_PRDD_SOURCE,
348 .param.ctrl_lli = 0 |
349 COH901318_CX_CTRL_TC_ENABLE |
350 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
351 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
352 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
353 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
354 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
355 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
356 COH901318_CX_CTRL_TCP_ENABLE |
357 COH901318_CX_CTRL_TC_IRQ_DISABLE |
358 COH901318_CX_CTRL_HSP_ENABLE |
359 COH901318_CX_CTRL_HSS_DISABLE |
360 COH901318_CX_CTRL_DDMA_LEGACY |
361 COH901318_CX_CTRL_PRDD_SOURCE,
362 .param.ctrl_lli_last = 0 |
363 COH901318_CX_CTRL_TC_ENABLE |
364 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
365 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
366 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
367 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
368 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
369 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
370 COH901318_CX_CTRL_TCP_ENABLE |
371 COH901318_CX_CTRL_TC_IRQ_ENABLE |
372 COH901318_CX_CTRL_HSP_ENABLE |
373 COH901318_CX_CTRL_HSS_DISABLE |
374 COH901318_CX_CTRL_DDMA_LEGACY |
375 COH901318_CX_CTRL_PRDD_SOURCE,
376 .desc_nbr_max = 10,
377 },
378 {
379 .number = U300_DMA_MSL_TX_3,
380 .name = "MSL TX 3",
381 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100382 .param.config = COH901318_CX_CFG_CH_DISABLE |
383 COH901318_CX_CFG_LCR_DISABLE |
384 COH901318_CX_CFG_TC_IRQ_ENABLE |
385 COH901318_CX_CFG_BE_IRQ_ENABLE,
386 .param.ctrl_lli_chained = 0 |
387 COH901318_CX_CTRL_TC_ENABLE |
388 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
389 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
390 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
391 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
392 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
393 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
394 COH901318_CX_CTRL_TCP_DISABLE |
395 COH901318_CX_CTRL_TC_IRQ_DISABLE |
396 COH901318_CX_CTRL_HSP_ENABLE |
397 COH901318_CX_CTRL_HSS_DISABLE |
398 COH901318_CX_CTRL_DDMA_LEGACY |
399 COH901318_CX_CTRL_PRDD_SOURCE,
400 .param.ctrl_lli = 0 |
401 COH901318_CX_CTRL_TC_ENABLE |
402 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
403 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
404 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
405 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
406 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
407 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
408 COH901318_CX_CTRL_TCP_ENABLE |
409 COH901318_CX_CTRL_TC_IRQ_DISABLE |
410 COH901318_CX_CTRL_HSP_ENABLE |
411 COH901318_CX_CTRL_HSS_DISABLE |
412 COH901318_CX_CTRL_DDMA_LEGACY |
413 COH901318_CX_CTRL_PRDD_SOURCE,
414 .param.ctrl_lli_last = 0 |
415 COH901318_CX_CTRL_TC_ENABLE |
416 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
417 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
418 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
419 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
420 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
421 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
422 COH901318_CX_CTRL_TCP_ENABLE |
423 COH901318_CX_CTRL_TC_IRQ_ENABLE |
424 COH901318_CX_CTRL_HSP_ENABLE |
425 COH901318_CX_CTRL_HSS_DISABLE |
426 COH901318_CX_CTRL_DDMA_LEGACY |
427 COH901318_CX_CTRL_PRDD_SOURCE,
428 },
429 {
430 .number = U300_DMA_MSL_TX_4,
431 .name = "MSL TX 4",
432 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100433 .param.config = COH901318_CX_CFG_CH_DISABLE |
434 COH901318_CX_CFG_LCR_DISABLE |
435 COH901318_CX_CFG_TC_IRQ_ENABLE |
436 COH901318_CX_CFG_BE_IRQ_ENABLE,
437 .param.ctrl_lli_chained = 0 |
438 COH901318_CX_CTRL_TC_ENABLE |
439 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
440 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
441 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
442 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
443 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
444 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
445 COH901318_CX_CTRL_TCP_DISABLE |
446 COH901318_CX_CTRL_TC_IRQ_DISABLE |
447 COH901318_CX_CTRL_HSP_ENABLE |
448 COH901318_CX_CTRL_HSS_DISABLE |
449 COH901318_CX_CTRL_DDMA_LEGACY |
450 COH901318_CX_CTRL_PRDD_SOURCE,
451 .param.ctrl_lli = 0 |
452 COH901318_CX_CTRL_TC_ENABLE |
453 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
454 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
455 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
456 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
457 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
458 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
459 COH901318_CX_CTRL_TCP_ENABLE |
460 COH901318_CX_CTRL_TC_IRQ_DISABLE |
461 COH901318_CX_CTRL_HSP_ENABLE |
462 COH901318_CX_CTRL_HSS_DISABLE |
463 COH901318_CX_CTRL_DDMA_LEGACY |
464 COH901318_CX_CTRL_PRDD_SOURCE,
465 .param.ctrl_lli_last = 0 |
466 COH901318_CX_CTRL_TC_ENABLE |
467 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
468 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
469 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
470 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
471 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
472 COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
473 COH901318_CX_CTRL_TCP_ENABLE |
474 COH901318_CX_CTRL_TC_IRQ_ENABLE |
475 COH901318_CX_CTRL_HSP_ENABLE |
476 COH901318_CX_CTRL_HSS_DISABLE |
477 COH901318_CX_CTRL_DDMA_LEGACY |
478 COH901318_CX_CTRL_PRDD_SOURCE,
479 },
480 {
481 .number = U300_DMA_MSL_TX_5,
482 .name = "MSL TX 5",
483 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100484 },
485 {
486 .number = U300_DMA_MSL_TX_6,
487 .name = "MSL TX 6",
488 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100489 },
490 {
491 .number = U300_DMA_MSL_RX_0,
492 .name = "MSL RX 0",
493 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100494 },
495 {
496 .number = U300_DMA_MSL_RX_1,
497 .name = "MSL RX 1",
498 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100499 .param.config = COH901318_CX_CFG_CH_DISABLE |
500 COH901318_CX_CFG_LCR_DISABLE |
501 COH901318_CX_CFG_TC_IRQ_ENABLE |
502 COH901318_CX_CFG_BE_IRQ_ENABLE,
503 .param.ctrl_lli_chained = 0 |
504 COH901318_CX_CTRL_TC_ENABLE |
505 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
506 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
507 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
508 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
509 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
510 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
511 COH901318_CX_CTRL_TCP_DISABLE |
512 COH901318_CX_CTRL_TC_IRQ_DISABLE |
513 COH901318_CX_CTRL_HSP_ENABLE |
514 COH901318_CX_CTRL_HSS_DISABLE |
515 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
516 COH901318_CX_CTRL_PRDD_DEST,
517 .param.ctrl_lli = 0,
518 .param.ctrl_lli_last = 0 |
519 COH901318_CX_CTRL_TC_ENABLE |
520 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
521 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
522 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
523 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
524 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
525 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
526 COH901318_CX_CTRL_TCP_DISABLE |
527 COH901318_CX_CTRL_TC_IRQ_ENABLE |
528 COH901318_CX_CTRL_HSP_ENABLE |
529 COH901318_CX_CTRL_HSS_DISABLE |
530 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
531 COH901318_CX_CTRL_PRDD_DEST,
532 },
533 {
534 .number = U300_DMA_MSL_RX_2,
535 .name = "MSL RX 2",
536 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100537 .param.config = COH901318_CX_CFG_CH_DISABLE |
538 COH901318_CX_CFG_LCR_DISABLE |
539 COH901318_CX_CFG_TC_IRQ_ENABLE |
540 COH901318_CX_CFG_BE_IRQ_ENABLE,
541 .param.ctrl_lli_chained = 0 |
542 COH901318_CX_CTRL_TC_ENABLE |
543 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
544 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
545 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
546 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
547 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
548 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
549 COH901318_CX_CTRL_TCP_DISABLE |
550 COH901318_CX_CTRL_TC_IRQ_DISABLE |
551 COH901318_CX_CTRL_HSP_ENABLE |
552 COH901318_CX_CTRL_HSS_DISABLE |
553 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
554 COH901318_CX_CTRL_PRDD_DEST,
555 .param.ctrl_lli = 0 |
556 COH901318_CX_CTRL_TC_ENABLE |
557 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
558 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
559 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
560 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
561 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
562 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
563 COH901318_CX_CTRL_TCP_DISABLE |
564 COH901318_CX_CTRL_TC_IRQ_ENABLE |
565 COH901318_CX_CTRL_HSP_ENABLE |
566 COH901318_CX_CTRL_HSS_DISABLE |
567 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
568 COH901318_CX_CTRL_PRDD_DEST,
569 .param.ctrl_lli_last = 0 |
570 COH901318_CX_CTRL_TC_ENABLE |
571 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
572 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
573 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
574 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
575 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
576 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
577 COH901318_CX_CTRL_TCP_DISABLE |
578 COH901318_CX_CTRL_TC_IRQ_ENABLE |
579 COH901318_CX_CTRL_HSP_ENABLE |
580 COH901318_CX_CTRL_HSS_DISABLE |
581 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
582 COH901318_CX_CTRL_PRDD_DEST,
583 },
584 {
585 .number = U300_DMA_MSL_RX_3,
586 .name = "MSL RX 3",
587 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100588 .param.config = COH901318_CX_CFG_CH_DISABLE |
589 COH901318_CX_CFG_LCR_DISABLE |
590 COH901318_CX_CFG_TC_IRQ_ENABLE |
591 COH901318_CX_CFG_BE_IRQ_ENABLE,
592 .param.ctrl_lli_chained = 0 |
593 COH901318_CX_CTRL_TC_ENABLE |
594 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
595 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
596 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
597 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
598 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
599 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
600 COH901318_CX_CTRL_TCP_DISABLE |
601 COH901318_CX_CTRL_TC_IRQ_DISABLE |
602 COH901318_CX_CTRL_HSP_ENABLE |
603 COH901318_CX_CTRL_HSS_DISABLE |
604 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
605 COH901318_CX_CTRL_PRDD_DEST,
606 .param.ctrl_lli = 0 |
607 COH901318_CX_CTRL_TC_ENABLE |
608 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
609 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
610 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
611 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
612 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
613 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
614 COH901318_CX_CTRL_TCP_DISABLE |
615 COH901318_CX_CTRL_TC_IRQ_ENABLE |
616 COH901318_CX_CTRL_HSP_ENABLE |
617 COH901318_CX_CTRL_HSS_DISABLE |
618 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
619 COH901318_CX_CTRL_PRDD_DEST,
620 .param.ctrl_lli_last = 0 |
621 COH901318_CX_CTRL_TC_ENABLE |
622 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
623 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
624 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
625 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
626 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
627 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
628 COH901318_CX_CTRL_TCP_DISABLE |
629 COH901318_CX_CTRL_TC_IRQ_ENABLE |
630 COH901318_CX_CTRL_HSP_ENABLE |
631 COH901318_CX_CTRL_HSS_DISABLE |
632 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
633 COH901318_CX_CTRL_PRDD_DEST,
634 },
635 {
636 .number = U300_DMA_MSL_RX_4,
637 .name = "MSL RX 4",
638 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100639 .param.config = COH901318_CX_CFG_CH_DISABLE |
640 COH901318_CX_CFG_LCR_DISABLE |
641 COH901318_CX_CFG_TC_IRQ_ENABLE |
642 COH901318_CX_CFG_BE_IRQ_ENABLE,
643 .param.ctrl_lli_chained = 0 |
644 COH901318_CX_CTRL_TC_ENABLE |
645 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
646 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
647 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
648 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
649 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
650 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
651 COH901318_CX_CTRL_TCP_DISABLE |
652 COH901318_CX_CTRL_TC_IRQ_DISABLE |
653 COH901318_CX_CTRL_HSP_ENABLE |
654 COH901318_CX_CTRL_HSS_DISABLE |
655 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
656 COH901318_CX_CTRL_PRDD_DEST,
657 .param.ctrl_lli = 0 |
658 COH901318_CX_CTRL_TC_ENABLE |
659 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
660 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
661 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
662 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
663 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
664 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
665 COH901318_CX_CTRL_TCP_DISABLE |
666 COH901318_CX_CTRL_TC_IRQ_ENABLE |
667 COH901318_CX_CTRL_HSP_ENABLE |
668 COH901318_CX_CTRL_HSS_DISABLE |
669 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
670 COH901318_CX_CTRL_PRDD_DEST,
671 .param.ctrl_lli_last = 0 |
672 COH901318_CX_CTRL_TC_ENABLE |
673 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
674 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
675 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
676 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
677 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
678 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
679 COH901318_CX_CTRL_TCP_DISABLE |
680 COH901318_CX_CTRL_TC_IRQ_ENABLE |
681 COH901318_CX_CTRL_HSP_ENABLE |
682 COH901318_CX_CTRL_HSS_DISABLE |
683 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
684 COH901318_CX_CTRL_PRDD_DEST,
685 },
686 {
687 .number = U300_DMA_MSL_RX_5,
688 .name = "MSL RX 5",
689 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100690 .param.config = COH901318_CX_CFG_CH_DISABLE |
691 COH901318_CX_CFG_LCR_DISABLE |
692 COH901318_CX_CFG_TC_IRQ_ENABLE |
693 COH901318_CX_CFG_BE_IRQ_ENABLE,
694 .param.ctrl_lli_chained = 0 |
695 COH901318_CX_CTRL_TC_ENABLE |
696 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
697 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
698 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
699 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
700 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
701 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
702 COH901318_CX_CTRL_TCP_DISABLE |
703 COH901318_CX_CTRL_TC_IRQ_DISABLE |
704 COH901318_CX_CTRL_HSP_ENABLE |
705 COH901318_CX_CTRL_HSS_DISABLE |
706 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
707 COH901318_CX_CTRL_PRDD_DEST,
708 .param.ctrl_lli = 0 |
709 COH901318_CX_CTRL_TC_ENABLE |
710 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
711 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
712 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
713 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
714 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
715 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
716 COH901318_CX_CTRL_TCP_DISABLE |
717 COH901318_CX_CTRL_TC_IRQ_ENABLE |
718 COH901318_CX_CTRL_HSP_ENABLE |
719 COH901318_CX_CTRL_HSS_DISABLE |
720 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
721 COH901318_CX_CTRL_PRDD_DEST,
722 .param.ctrl_lli_last = 0 |
723 COH901318_CX_CTRL_TC_ENABLE |
724 COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
725 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
726 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
727 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
728 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
729 COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
730 COH901318_CX_CTRL_TCP_DISABLE |
731 COH901318_CX_CTRL_TC_IRQ_ENABLE |
732 COH901318_CX_CTRL_HSP_ENABLE |
733 COH901318_CX_CTRL_HSS_DISABLE |
734 COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
735 COH901318_CX_CTRL_PRDD_DEST,
736 },
737 {
738 .number = U300_DMA_MSL_RX_6,
739 .name = "MSL RX 6",
740 .priority_high = 0,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100741 },
742 /*
743 * Don't set up device address, burst count or size of src
744 * or dst bus for this peripheral - handled by PrimeCell
745 * DMA extension.
746 */
747 {
748 .number = U300_DMA_MMCSD_RX_TX,
749 .name = "MMCSD RX TX",
750 .priority_high = 0,
751 .param.config = COH901318_CX_CFG_CH_DISABLE |
752 COH901318_CX_CFG_LCR_DISABLE |
753 COH901318_CX_CFG_TC_IRQ_ENABLE |
754 COH901318_CX_CFG_BE_IRQ_ENABLE,
755 .param.ctrl_lli_chained = 0 |
756 COH901318_CX_CTRL_TC_ENABLE |
757 COH901318_CX_CTRL_MASTER_MODE_M1RW |
758 COH901318_CX_CTRL_TCP_ENABLE |
759 COH901318_CX_CTRL_TC_IRQ_DISABLE |
760 COH901318_CX_CTRL_HSP_ENABLE |
761 COH901318_CX_CTRL_HSS_DISABLE |
762 COH901318_CX_CTRL_DDMA_LEGACY,
763 .param.ctrl_lli = 0 |
764 COH901318_CX_CTRL_TC_ENABLE |
765 COH901318_CX_CTRL_MASTER_MODE_M1RW |
766 COH901318_CX_CTRL_TCP_ENABLE |
767 COH901318_CX_CTRL_TC_IRQ_DISABLE |
768 COH901318_CX_CTRL_HSP_ENABLE |
769 COH901318_CX_CTRL_HSS_DISABLE |
770 COH901318_CX_CTRL_DDMA_LEGACY,
771 .param.ctrl_lli_last = 0 |
772 COH901318_CX_CTRL_TC_ENABLE |
773 COH901318_CX_CTRL_MASTER_MODE_M1RW |
774 COH901318_CX_CTRL_TCP_DISABLE |
775 COH901318_CX_CTRL_TC_IRQ_ENABLE |
776 COH901318_CX_CTRL_HSP_ENABLE |
777 COH901318_CX_CTRL_HSS_DISABLE |
778 COH901318_CX_CTRL_DDMA_LEGACY,
779
780 },
781 {
782 .number = U300_DMA_MSPRO_TX,
783 .name = "MSPRO TX",
784 .priority_high = 0,
785 },
786 {
787 .number = U300_DMA_MSPRO_RX,
788 .name = "MSPRO RX",
789 .priority_high = 0,
790 },
791 /*
792 * Don't set up device address, burst count or size of src
793 * or dst bus for this peripheral - handled by PrimeCell
794 * DMA extension.
795 */
796 {
797 .number = U300_DMA_UART0_TX,
798 .name = "UART0 TX",
799 .priority_high = 0,
800 .param.config = COH901318_CX_CFG_CH_DISABLE |
801 COH901318_CX_CFG_LCR_DISABLE |
802 COH901318_CX_CFG_TC_IRQ_ENABLE |
803 COH901318_CX_CFG_BE_IRQ_ENABLE,
804 .param.ctrl_lli_chained = 0 |
805 COH901318_CX_CTRL_TC_ENABLE |
806 COH901318_CX_CTRL_MASTER_MODE_M1RW |
807 COH901318_CX_CTRL_TCP_ENABLE |
808 COH901318_CX_CTRL_TC_IRQ_DISABLE |
809 COH901318_CX_CTRL_HSP_ENABLE |
810 COH901318_CX_CTRL_HSS_DISABLE |
811 COH901318_CX_CTRL_DDMA_LEGACY,
812 .param.ctrl_lli = 0 |
813 COH901318_CX_CTRL_TC_ENABLE |
814 COH901318_CX_CTRL_MASTER_MODE_M1RW |
815 COH901318_CX_CTRL_TCP_ENABLE |
816 COH901318_CX_CTRL_TC_IRQ_ENABLE |
817 COH901318_CX_CTRL_HSP_ENABLE |
818 COH901318_CX_CTRL_HSS_DISABLE |
819 COH901318_CX_CTRL_DDMA_LEGACY,
820 .param.ctrl_lli_last = 0 |
821 COH901318_CX_CTRL_TC_ENABLE |
822 COH901318_CX_CTRL_MASTER_MODE_M1RW |
823 COH901318_CX_CTRL_TCP_ENABLE |
824 COH901318_CX_CTRL_TC_IRQ_ENABLE |
825 COH901318_CX_CTRL_HSP_ENABLE |
826 COH901318_CX_CTRL_HSS_DISABLE |
827 COH901318_CX_CTRL_DDMA_LEGACY,
828 },
829 {
830 .number = U300_DMA_UART0_RX,
831 .name = "UART0 RX",
832 .priority_high = 0,
833 .param.config = COH901318_CX_CFG_CH_DISABLE |
834 COH901318_CX_CFG_LCR_DISABLE |
835 COH901318_CX_CFG_TC_IRQ_ENABLE |
836 COH901318_CX_CFG_BE_IRQ_ENABLE,
837 .param.ctrl_lli_chained = 0 |
838 COH901318_CX_CTRL_TC_ENABLE |
839 COH901318_CX_CTRL_MASTER_MODE_M1RW |
840 COH901318_CX_CTRL_TCP_ENABLE |
841 COH901318_CX_CTRL_TC_IRQ_DISABLE |
842 COH901318_CX_CTRL_HSP_ENABLE |
843 COH901318_CX_CTRL_HSS_DISABLE |
844 COH901318_CX_CTRL_DDMA_LEGACY,
845 .param.ctrl_lli = 0 |
846 COH901318_CX_CTRL_TC_ENABLE |
847 COH901318_CX_CTRL_MASTER_MODE_M1RW |
848 COH901318_CX_CTRL_TCP_ENABLE |
849 COH901318_CX_CTRL_TC_IRQ_ENABLE |
850 COH901318_CX_CTRL_HSP_ENABLE |
851 COH901318_CX_CTRL_HSS_DISABLE |
852 COH901318_CX_CTRL_DDMA_LEGACY,
853 .param.ctrl_lli_last = 0 |
854 COH901318_CX_CTRL_TC_ENABLE |
855 COH901318_CX_CTRL_MASTER_MODE_M1RW |
856 COH901318_CX_CTRL_TCP_ENABLE |
857 COH901318_CX_CTRL_TC_IRQ_ENABLE |
858 COH901318_CX_CTRL_HSP_ENABLE |
859 COH901318_CX_CTRL_HSS_DISABLE |
860 COH901318_CX_CTRL_DDMA_LEGACY,
861 },
862 {
863 .number = U300_DMA_APEX_TX,
864 .name = "APEX TX",
865 .priority_high = 0,
866 },
867 {
868 .number = U300_DMA_APEX_RX,
869 .name = "APEX RX",
870 .priority_high = 0,
871 },
872 {
873 .number = U300_DMA_PCM_I2S0_TX,
874 .name = "PCM I2S0 TX",
875 .priority_high = 1,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100876 .param.config = COH901318_CX_CFG_CH_DISABLE |
877 COH901318_CX_CFG_LCR_DISABLE |
878 COH901318_CX_CFG_TC_IRQ_ENABLE |
879 COH901318_CX_CFG_BE_IRQ_ENABLE,
880 .param.ctrl_lli_chained = 0 |
881 COH901318_CX_CTRL_TC_ENABLE |
882 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
883 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
884 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
885 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
886 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
887 COH901318_CX_CTRL_MASTER_MODE_M1RW |
888 COH901318_CX_CTRL_TCP_DISABLE |
889 COH901318_CX_CTRL_TC_IRQ_DISABLE |
890 COH901318_CX_CTRL_HSP_ENABLE |
891 COH901318_CX_CTRL_HSS_DISABLE |
892 COH901318_CX_CTRL_DDMA_LEGACY |
893 COH901318_CX_CTRL_PRDD_SOURCE,
894 .param.ctrl_lli = 0 |
895 COH901318_CX_CTRL_TC_ENABLE |
896 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
897 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
898 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
899 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
900 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
901 COH901318_CX_CTRL_MASTER_MODE_M1RW |
902 COH901318_CX_CTRL_TCP_ENABLE |
903 COH901318_CX_CTRL_TC_IRQ_DISABLE |
904 COH901318_CX_CTRL_HSP_ENABLE |
905 COH901318_CX_CTRL_HSS_DISABLE |
906 COH901318_CX_CTRL_DDMA_LEGACY |
907 COH901318_CX_CTRL_PRDD_SOURCE,
908 .param.ctrl_lli_last = 0 |
909 COH901318_CX_CTRL_TC_ENABLE |
910 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
911 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
912 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
913 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
914 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
915 COH901318_CX_CTRL_MASTER_MODE_M1RW |
916 COH901318_CX_CTRL_TCP_ENABLE |
917 COH901318_CX_CTRL_TC_IRQ_DISABLE |
918 COH901318_CX_CTRL_HSP_ENABLE |
919 COH901318_CX_CTRL_HSS_DISABLE |
920 COH901318_CX_CTRL_DDMA_LEGACY |
921 COH901318_CX_CTRL_PRDD_SOURCE,
922 },
923 {
924 .number = U300_DMA_PCM_I2S0_RX,
925 .name = "PCM I2S0 RX",
926 .priority_high = 1,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100927 .param.config = COH901318_CX_CFG_CH_DISABLE |
928 COH901318_CX_CFG_LCR_DISABLE |
929 COH901318_CX_CFG_TC_IRQ_ENABLE |
930 COH901318_CX_CFG_BE_IRQ_ENABLE,
931 .param.ctrl_lli_chained = 0 |
932 COH901318_CX_CTRL_TC_ENABLE |
933 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
934 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
935 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
936 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
937 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
938 COH901318_CX_CTRL_MASTER_MODE_M1RW |
939 COH901318_CX_CTRL_TCP_DISABLE |
940 COH901318_CX_CTRL_TC_IRQ_DISABLE |
941 COH901318_CX_CTRL_HSP_ENABLE |
942 COH901318_CX_CTRL_HSS_DISABLE |
943 COH901318_CX_CTRL_DDMA_LEGACY |
944 COH901318_CX_CTRL_PRDD_DEST,
945 .param.ctrl_lli = 0 |
946 COH901318_CX_CTRL_TC_ENABLE |
947 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
948 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
949 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
950 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
951 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
952 COH901318_CX_CTRL_MASTER_MODE_M1RW |
953 COH901318_CX_CTRL_TCP_ENABLE |
954 COH901318_CX_CTRL_TC_IRQ_DISABLE |
955 COH901318_CX_CTRL_HSP_ENABLE |
956 COH901318_CX_CTRL_HSS_DISABLE |
957 COH901318_CX_CTRL_DDMA_LEGACY |
958 COH901318_CX_CTRL_PRDD_DEST,
959 .param.ctrl_lli_last = 0 |
960 COH901318_CX_CTRL_TC_ENABLE |
961 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
962 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
963 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
964 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
965 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
966 COH901318_CX_CTRL_MASTER_MODE_M1RW |
967 COH901318_CX_CTRL_TCP_ENABLE |
968 COH901318_CX_CTRL_TC_IRQ_ENABLE |
969 COH901318_CX_CTRL_HSP_ENABLE |
970 COH901318_CX_CTRL_HSS_DISABLE |
971 COH901318_CX_CTRL_DDMA_LEGACY |
972 COH901318_CX_CTRL_PRDD_DEST,
973 },
974 {
975 .number = U300_DMA_PCM_I2S1_TX,
976 .name = "PCM I2S1 TX",
977 .priority_high = 1,
Linus Walleij24dbcd82013-01-04 13:38:18 +0100978 .param.config = COH901318_CX_CFG_CH_DISABLE |
979 COH901318_CX_CFG_LCR_DISABLE |
980 COH901318_CX_CFG_TC_IRQ_ENABLE |
981 COH901318_CX_CFG_BE_IRQ_ENABLE,
982 .param.ctrl_lli_chained = 0 |
983 COH901318_CX_CTRL_TC_ENABLE |
984 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
985 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
986 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
987 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
988 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
989 COH901318_CX_CTRL_MASTER_MODE_M1RW |
990 COH901318_CX_CTRL_TCP_DISABLE |
991 COH901318_CX_CTRL_TC_IRQ_DISABLE |
992 COH901318_CX_CTRL_HSP_ENABLE |
993 COH901318_CX_CTRL_HSS_DISABLE |
994 COH901318_CX_CTRL_DDMA_LEGACY |
995 COH901318_CX_CTRL_PRDD_SOURCE,
996 .param.ctrl_lli = 0 |
997 COH901318_CX_CTRL_TC_ENABLE |
998 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
999 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1000 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
1001 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1002 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
1003 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1004 COH901318_CX_CTRL_TCP_ENABLE |
1005 COH901318_CX_CTRL_TC_IRQ_DISABLE |
1006 COH901318_CX_CTRL_HSP_ENABLE |
1007 COH901318_CX_CTRL_HSS_DISABLE |
1008 COH901318_CX_CTRL_DDMA_LEGACY |
1009 COH901318_CX_CTRL_PRDD_SOURCE,
1010 .param.ctrl_lli_last = 0 |
1011 COH901318_CX_CTRL_TC_ENABLE |
1012 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
1013 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1014 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
1015 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1016 COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
1017 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1018 COH901318_CX_CTRL_TCP_ENABLE |
1019 COH901318_CX_CTRL_TC_IRQ_ENABLE |
1020 COH901318_CX_CTRL_HSP_ENABLE |
1021 COH901318_CX_CTRL_HSS_DISABLE |
1022 COH901318_CX_CTRL_DDMA_LEGACY |
1023 COH901318_CX_CTRL_PRDD_SOURCE,
1024 },
1025 {
1026 .number = U300_DMA_PCM_I2S1_RX,
1027 .name = "PCM I2S1 RX",
1028 .priority_high = 1,
Linus Walleij24dbcd82013-01-04 13:38:18 +01001029 .param.config = COH901318_CX_CFG_CH_DISABLE |
1030 COH901318_CX_CFG_LCR_DISABLE |
1031 COH901318_CX_CFG_TC_IRQ_ENABLE |
1032 COH901318_CX_CFG_BE_IRQ_ENABLE,
1033 .param.ctrl_lli_chained = 0 |
1034 COH901318_CX_CTRL_TC_ENABLE |
1035 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
1036 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1037 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
1038 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1039 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
1040 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1041 COH901318_CX_CTRL_TCP_DISABLE |
1042 COH901318_CX_CTRL_TC_IRQ_DISABLE |
1043 COH901318_CX_CTRL_HSP_ENABLE |
1044 COH901318_CX_CTRL_HSS_DISABLE |
1045 COH901318_CX_CTRL_DDMA_LEGACY |
1046 COH901318_CX_CTRL_PRDD_DEST,
1047 .param.ctrl_lli = 0 |
1048 COH901318_CX_CTRL_TC_ENABLE |
1049 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
1050 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1051 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
1052 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1053 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
1054 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1055 COH901318_CX_CTRL_TCP_ENABLE |
1056 COH901318_CX_CTRL_TC_IRQ_DISABLE |
1057 COH901318_CX_CTRL_HSP_ENABLE |
1058 COH901318_CX_CTRL_HSS_DISABLE |
1059 COH901318_CX_CTRL_DDMA_LEGACY |
1060 COH901318_CX_CTRL_PRDD_DEST,
1061 .param.ctrl_lli_last = 0 |
1062 COH901318_CX_CTRL_TC_ENABLE |
1063 COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
1064 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
1065 COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
1066 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
1067 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
1068 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1069 COH901318_CX_CTRL_TCP_ENABLE |
1070 COH901318_CX_CTRL_TC_IRQ_ENABLE |
1071 COH901318_CX_CTRL_HSP_ENABLE |
1072 COH901318_CX_CTRL_HSS_DISABLE |
1073 COH901318_CX_CTRL_DDMA_LEGACY |
1074 COH901318_CX_CTRL_PRDD_DEST,
1075 },
1076 {
1077 .number = U300_DMA_XGAM_CDI,
1078 .name = "XGAM CDI",
1079 .priority_high = 0,
1080 },
1081 {
1082 .number = U300_DMA_XGAM_PDI,
1083 .name = "XGAM PDI",
1084 .priority_high = 0,
1085 },
1086 /*
1087 * Don't set up device address, burst count or size of src
1088 * or dst bus for this peripheral - handled by PrimeCell
1089 * DMA extension.
1090 */
1091 {
1092 .number = U300_DMA_SPI_TX,
1093 .name = "SPI TX",
1094 .priority_high = 0,
1095 .param.config = COH901318_CX_CFG_CH_DISABLE |
1096 COH901318_CX_CFG_LCR_DISABLE |
1097 COH901318_CX_CFG_TC_IRQ_ENABLE |
1098 COH901318_CX_CFG_BE_IRQ_ENABLE,
1099 .param.ctrl_lli_chained = 0 |
1100 COH901318_CX_CTRL_TC_ENABLE |
1101 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1102 COH901318_CX_CTRL_TCP_DISABLE |
1103 COH901318_CX_CTRL_TC_IRQ_DISABLE |
1104 COH901318_CX_CTRL_HSP_ENABLE |
1105 COH901318_CX_CTRL_HSS_DISABLE |
1106 COH901318_CX_CTRL_DDMA_LEGACY,
1107 .param.ctrl_lli = 0 |
1108 COH901318_CX_CTRL_TC_ENABLE |
1109 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1110 COH901318_CX_CTRL_TCP_DISABLE |
1111 COH901318_CX_CTRL_TC_IRQ_ENABLE |
1112 COH901318_CX_CTRL_HSP_ENABLE |
1113 COH901318_CX_CTRL_HSS_DISABLE |
1114 COH901318_CX_CTRL_DDMA_LEGACY,
1115 .param.ctrl_lli_last = 0 |
1116 COH901318_CX_CTRL_TC_ENABLE |
1117 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1118 COH901318_CX_CTRL_TCP_DISABLE |
1119 COH901318_CX_CTRL_TC_IRQ_ENABLE |
1120 COH901318_CX_CTRL_HSP_ENABLE |
1121 COH901318_CX_CTRL_HSS_DISABLE |
1122 COH901318_CX_CTRL_DDMA_LEGACY,
1123 },
1124 {
1125 .number = U300_DMA_SPI_RX,
1126 .name = "SPI RX",
1127 .priority_high = 0,
1128 .param.config = COH901318_CX_CFG_CH_DISABLE |
1129 COH901318_CX_CFG_LCR_DISABLE |
1130 COH901318_CX_CFG_TC_IRQ_ENABLE |
1131 COH901318_CX_CFG_BE_IRQ_ENABLE,
1132 .param.ctrl_lli_chained = 0 |
1133 COH901318_CX_CTRL_TC_ENABLE |
1134 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1135 COH901318_CX_CTRL_TCP_DISABLE |
1136 COH901318_CX_CTRL_TC_IRQ_DISABLE |
1137 COH901318_CX_CTRL_HSP_ENABLE |
1138 COH901318_CX_CTRL_HSS_DISABLE |
1139 COH901318_CX_CTRL_DDMA_LEGACY,
1140 .param.ctrl_lli = 0 |
1141 COH901318_CX_CTRL_TC_ENABLE |
1142 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1143 COH901318_CX_CTRL_TCP_DISABLE |
1144 COH901318_CX_CTRL_TC_IRQ_ENABLE |
1145 COH901318_CX_CTRL_HSP_ENABLE |
1146 COH901318_CX_CTRL_HSS_DISABLE |
1147 COH901318_CX_CTRL_DDMA_LEGACY,
1148 .param.ctrl_lli_last = 0 |
1149 COH901318_CX_CTRL_TC_ENABLE |
1150 COH901318_CX_CTRL_MASTER_MODE_M1RW |
1151 COH901318_CX_CTRL_TCP_DISABLE |
1152 COH901318_CX_CTRL_TC_IRQ_ENABLE |
1153 COH901318_CX_CTRL_HSP_ENABLE |
1154 COH901318_CX_CTRL_HSS_DISABLE |
1155 COH901318_CX_CTRL_DDMA_LEGACY,
1156
1157 },
1158 {
1159 .number = U300_DMA_GENERAL_PURPOSE_0,
1160 .name = "GENERAL 00",
1161 .priority_high = 0,
1162
1163 .param.config = flags_memcpy_config,
1164 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1165 .param.ctrl_lli = flags_memcpy_lli,
1166 .param.ctrl_lli_last = flags_memcpy_lli_last,
1167 },
1168 {
1169 .number = U300_DMA_GENERAL_PURPOSE_1,
1170 .name = "GENERAL 01",
1171 .priority_high = 0,
1172
1173 .param.config = flags_memcpy_config,
1174 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1175 .param.ctrl_lli = flags_memcpy_lli,
1176 .param.ctrl_lli_last = flags_memcpy_lli_last,
1177 },
1178 {
1179 .number = U300_DMA_GENERAL_PURPOSE_2,
1180 .name = "GENERAL 02",
1181 .priority_high = 0,
1182
1183 .param.config = flags_memcpy_config,
1184 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1185 .param.ctrl_lli = flags_memcpy_lli,
1186 .param.ctrl_lli_last = flags_memcpy_lli_last,
1187 },
1188 {
1189 .number = U300_DMA_GENERAL_PURPOSE_3,
1190 .name = "GENERAL 03",
1191 .priority_high = 0,
1192
1193 .param.config = flags_memcpy_config,
1194 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1195 .param.ctrl_lli = flags_memcpy_lli,
1196 .param.ctrl_lli_last = flags_memcpy_lli_last,
1197 },
1198 {
1199 .number = U300_DMA_GENERAL_PURPOSE_4,
1200 .name = "GENERAL 04",
1201 .priority_high = 0,
1202
1203 .param.config = flags_memcpy_config,
1204 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1205 .param.ctrl_lli = flags_memcpy_lli,
1206 .param.ctrl_lli_last = flags_memcpy_lli_last,
1207 },
1208 {
1209 .number = U300_DMA_GENERAL_PURPOSE_5,
1210 .name = "GENERAL 05",
1211 .priority_high = 0,
1212
1213 .param.config = flags_memcpy_config,
1214 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1215 .param.ctrl_lli = flags_memcpy_lli,
1216 .param.ctrl_lli_last = flags_memcpy_lli_last,
1217 },
1218 {
1219 .number = U300_DMA_GENERAL_PURPOSE_6,
1220 .name = "GENERAL 06",
1221 .priority_high = 0,
1222
1223 .param.config = flags_memcpy_config,
1224 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1225 .param.ctrl_lli = flags_memcpy_lli,
1226 .param.ctrl_lli_last = flags_memcpy_lli_last,
1227 },
1228 {
1229 .number = U300_DMA_GENERAL_PURPOSE_7,
1230 .name = "GENERAL 07",
1231 .priority_high = 0,
1232
1233 .param.config = flags_memcpy_config,
1234 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1235 .param.ctrl_lli = flags_memcpy_lli,
1236 .param.ctrl_lli_last = flags_memcpy_lli_last,
1237 },
1238 {
1239 .number = U300_DMA_GENERAL_PURPOSE_8,
1240 .name = "GENERAL 08",
1241 .priority_high = 0,
1242
1243 .param.config = flags_memcpy_config,
1244 .param.ctrl_lli_chained = flags_memcpy_lli_chained,
1245 .param.ctrl_lli = flags_memcpy_lli,
1246 .param.ctrl_lli_last = flags_memcpy_lli_last,
1247 },
1248 {
1249 .number = U300_DMA_UART1_TX,
1250 .name = "UART1 TX",
1251 .priority_high = 0,
1252 },
1253 {
1254 .number = U300_DMA_UART1_RX,
1255 .name = "UART1 RX",
1256 .priority_high = 0,
1257 }
1258};
1259
Linus Walleij61f135b2009-11-19 19:49:17 +01001260#define COHC_2_DEV(cohc) (&cohc->chan.dev->device)
1261
1262#ifdef VERBOSE_DEBUG
1263#define COH_DBG(x) ({ if (1) x; 0; })
1264#else
1265#define COH_DBG(x) ({ if (0) x; 0; })
1266#endif
1267
1268struct coh901318_desc {
1269 struct dma_async_tx_descriptor desc;
1270 struct list_head node;
1271 struct scatterlist *sg;
1272 unsigned int sg_len;
Linus Walleijcecd87d2010-03-04 14:31:47 +01001273 struct coh901318_lli *lli;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301274 enum dma_transfer_direction dir;
Linus Walleij61f135b2009-11-19 19:49:17 +01001275 unsigned long flags;
Linus Walleijb89243d2011-07-01 16:47:28 +02001276 u32 head_config;
1277 u32 head_ctrl;
Linus Walleij61f135b2009-11-19 19:49:17 +01001278};
1279
1280struct coh901318_base {
1281 struct device *dev;
1282 void __iomem *virtbase;
1283 struct coh901318_pool pool;
1284 struct powersave pm;
1285 struct dma_device dma_slave;
1286 struct dma_device dma_memcpy;
1287 struct coh901318_chan *chans;
Linus Walleij61f135b2009-11-19 19:49:17 +01001288};
1289
1290struct coh901318_chan {
1291 spinlock_t lock;
1292 int allocated;
Linus Walleij61f135b2009-11-19 19:49:17 +01001293 int id;
1294 int stopped;
1295
1296 struct work_struct free_work;
1297 struct dma_chan chan;
1298
1299 struct tasklet_struct tasklet;
1300
1301 struct list_head active;
1302 struct list_head queue;
1303 struct list_head free;
1304
1305 unsigned long nbr_active_done;
1306 unsigned long busy;
Linus Walleij61f135b2009-11-19 19:49:17 +01001307
Linus Walleij9aab4d62013-01-04 13:50:49 +01001308 u32 addr;
1309 u32 ctrl;
Linus Walleij128f9042010-08-04 13:37:53 +02001310
Linus Walleij61f135b2009-11-19 19:49:17 +01001311 struct coh901318_base *base;
1312};
1313
1314static void coh901318_list_print(struct coh901318_chan *cohc,
1315 struct coh901318_lli *lli)
1316{
Linus Walleij848ad122010-03-02 14:17:15 -07001317 struct coh901318_lli *l = lli;
Linus Walleij61f135b2009-11-19 19:49:17 +01001318 int i = 0;
1319
Linus Walleij848ad122010-03-02 14:17:15 -07001320 while (l) {
Linus Walleij61f135b2009-11-19 19:49:17 +01001321 dev_vdbg(COHC_2_DEV(cohc), "i %d, lli %p, ctrl 0x%x, src 0x%x"
Linus Walleij848ad122010-03-02 14:17:15 -07001322 ", dst 0x%x, link 0x%x virt_link_addr 0x%p\n",
Linus Walleij61f135b2009-11-19 19:49:17 +01001323 i, l, l->control, l->src_addr, l->dst_addr,
Linus Walleij848ad122010-03-02 14:17:15 -07001324 l->link_addr, l->virt_link_addr);
Linus Walleij61f135b2009-11-19 19:49:17 +01001325 i++;
Linus Walleij848ad122010-03-02 14:17:15 -07001326 l = l->virt_link_addr;
Linus Walleij61f135b2009-11-19 19:49:17 +01001327 }
1328}
1329
1330#ifdef CONFIG_DEBUG_FS
1331
1332#define COH901318_DEBUGFS_ASSIGN(x, y) (x = y)
1333
1334static struct coh901318_base *debugfs_dma_base;
1335static struct dentry *dma_dentry;
1336
Linus Walleij61f135b2009-11-19 19:49:17 +01001337static int coh901318_debugfs_read(struct file *file, char __user *buf,
1338 size_t count, loff_t *f_pos)
1339{
1340 u64 started_channels = debugfs_dma_base->pm.started_channels;
1341 int pool_count = debugfs_dma_base->pool.debugfs_pool_counter;
Linus Walleij61f135b2009-11-19 19:49:17 +01001342 char *dev_buf;
1343 char *tmp;
Al Viro5d30b422013-07-16 17:58:45 +04001344 int ret;
1345 int i;
Linus Walleij61f135b2009-11-19 19:49:17 +01001346
1347 dev_buf = kmalloc(4*1024, GFP_KERNEL);
1348 if (dev_buf == NULL)
Al Viro5d30b422013-07-16 17:58:45 +04001349 return -ENOMEM;
Linus Walleij61f135b2009-11-19 19:49:17 +01001350 tmp = dev_buf;
1351
Linus Walleij848ad122010-03-02 14:17:15 -07001352 tmp += sprintf(tmp, "DMA -- enabled dma channels\n");
Linus Walleij61f135b2009-11-19 19:49:17 +01001353
Linus Walleij73b31ea2013-01-06 23:36:14 +01001354 for (i = 0; i < U300_DMA_CHANNELS; i++)
Linus Walleij61f135b2009-11-19 19:49:17 +01001355 if (started_channels & (1 << i))
1356 tmp += sprintf(tmp, "channel %d\n", i);
1357
1358 tmp += sprintf(tmp, "Pool alloc nbr %d\n", pool_count);
Linus Walleij61f135b2009-11-19 19:49:17 +01001359
Al Viro5d30b422013-07-16 17:58:45 +04001360 ret = simple_read_from_buffer(buf, count, f_pos, dev_buf,
1361 tmp - dev_buf);
Linus Walleij61f135b2009-11-19 19:49:17 +01001362 kfree(dev_buf);
1363 return ret;
Linus Walleij61f135b2009-11-19 19:49:17 +01001364}
1365
1366static const struct file_operations coh901318_debugfs_status_operations = {
1367 .owner = THIS_MODULE,
Stephen Boyd234e3402012-04-05 14:25:11 -07001368 .open = simple_open,
Linus Walleij61f135b2009-11-19 19:49:17 +01001369 .read = coh901318_debugfs_read,
Arnd Bergmann6038f372010-08-15 18:52:59 +02001370 .llseek = default_llseek,
Linus Walleij61f135b2009-11-19 19:49:17 +01001371};
1372
1373
1374static int __init init_coh901318_debugfs(void)
1375{
1376
1377 dma_dentry = debugfs_create_dir("dma", NULL);
1378
1379 (void) debugfs_create_file("status",
1380 S_IFREG | S_IRUGO,
1381 dma_dentry, NULL,
1382 &coh901318_debugfs_status_operations);
1383 return 0;
1384}
1385
1386static void __exit exit_coh901318_debugfs(void)
1387{
1388 debugfs_remove_recursive(dma_dentry);
1389}
1390
1391module_init(init_coh901318_debugfs);
1392module_exit(exit_coh901318_debugfs);
1393#else
1394
1395#define COH901318_DEBUGFS_ASSIGN(x, y)
1396
1397#endif /* CONFIG_DEBUG_FS */
1398
1399static inline struct coh901318_chan *to_coh901318_chan(struct dma_chan *chan)
1400{
1401 return container_of(chan, struct coh901318_chan, chan);
1402}
1403
Linus Walleij61f135b2009-11-19 19:49:17 +01001404static inline const struct coh901318_params *
1405cohc_chan_param(struct coh901318_chan *cohc)
1406{
Linus Walleij73b31ea2013-01-06 23:36:14 +01001407 return &chan_config[cohc->id].param;
Linus Walleij61f135b2009-11-19 19:49:17 +01001408}
1409
1410static inline const struct coh_dma_channel *
1411cohc_chan_conf(struct coh901318_chan *cohc)
1412{
Linus Walleij73b31ea2013-01-06 23:36:14 +01001413 return &chan_config[cohc->id];
Linus Walleij61f135b2009-11-19 19:49:17 +01001414}
1415
1416static void enable_powersave(struct coh901318_chan *cohc)
1417{
1418 unsigned long flags;
1419 struct powersave *pm = &cohc->base->pm;
1420
1421 spin_lock_irqsave(&pm->lock, flags);
1422
1423 pm->started_channels &= ~(1ULL << cohc->id);
1424
Linus Walleij61f135b2009-11-19 19:49:17 +01001425 spin_unlock_irqrestore(&pm->lock, flags);
1426}
1427static void disable_powersave(struct coh901318_chan *cohc)
1428{
1429 unsigned long flags;
1430 struct powersave *pm = &cohc->base->pm;
1431
1432 spin_lock_irqsave(&pm->lock, flags);
1433
Linus Walleij61f135b2009-11-19 19:49:17 +01001434 pm->started_channels |= (1ULL << cohc->id);
1435
1436 spin_unlock_irqrestore(&pm->lock, flags);
1437}
1438
1439static inline int coh901318_set_ctrl(struct coh901318_chan *cohc, u32 control)
1440{
1441 int channel = cohc->id;
1442 void __iomem *virtbase = cohc->base->virtbase;
1443
1444 writel(control,
1445 virtbase + COH901318_CX_CTRL +
1446 COH901318_CX_CTRL_SPACING * channel);
1447 return 0;
1448}
1449
1450static inline int coh901318_set_conf(struct coh901318_chan *cohc, u32 conf)
1451{
1452 int channel = cohc->id;
1453 void __iomem *virtbase = cohc->base->virtbase;
1454
1455 writel(conf,
1456 virtbase + COH901318_CX_CFG +
1457 COH901318_CX_CFG_SPACING*channel);
1458 return 0;
1459}
1460
1461
1462static int coh901318_start(struct coh901318_chan *cohc)
1463{
1464 u32 val;
1465 int channel = cohc->id;
1466 void __iomem *virtbase = cohc->base->virtbase;
1467
1468 disable_powersave(cohc);
1469
1470 val = readl(virtbase + COH901318_CX_CFG +
1471 COH901318_CX_CFG_SPACING * channel);
1472
1473 /* Enable channel */
1474 val |= COH901318_CX_CFG_CH_ENABLE;
1475 writel(val, virtbase + COH901318_CX_CFG +
1476 COH901318_CX_CFG_SPACING * channel);
1477
1478 return 0;
1479}
1480
1481static int coh901318_prep_linked_list(struct coh901318_chan *cohc,
Linus Walleijcecd87d2010-03-04 14:31:47 +01001482 struct coh901318_lli *lli)
Linus Walleij61f135b2009-11-19 19:49:17 +01001483{
1484 int channel = cohc->id;
1485 void __iomem *virtbase = cohc->base->virtbase;
1486
1487 BUG_ON(readl(virtbase + COH901318_CX_STAT +
1488 COH901318_CX_STAT_SPACING*channel) &
1489 COH901318_CX_STAT_ACTIVE);
1490
Linus Walleijcecd87d2010-03-04 14:31:47 +01001491 writel(lli->src_addr,
Linus Walleij61f135b2009-11-19 19:49:17 +01001492 virtbase + COH901318_CX_SRC_ADDR +
1493 COH901318_CX_SRC_ADDR_SPACING * channel);
1494
Linus Walleijcecd87d2010-03-04 14:31:47 +01001495 writel(lli->dst_addr, virtbase +
Linus Walleij61f135b2009-11-19 19:49:17 +01001496 COH901318_CX_DST_ADDR +
1497 COH901318_CX_DST_ADDR_SPACING * channel);
1498
Linus Walleijcecd87d2010-03-04 14:31:47 +01001499 writel(lli->link_addr, virtbase + COH901318_CX_LNK_ADDR +
Linus Walleij61f135b2009-11-19 19:49:17 +01001500 COH901318_CX_LNK_ADDR_SPACING * channel);
1501
Linus Walleijcecd87d2010-03-04 14:31:47 +01001502 writel(lli->control, virtbase + COH901318_CX_CTRL +
Linus Walleij61f135b2009-11-19 19:49:17 +01001503 COH901318_CX_CTRL_SPACING * channel);
1504
1505 return 0;
1506}
Linus Walleij61f135b2009-11-19 19:49:17 +01001507
1508static struct coh901318_desc *
1509coh901318_desc_get(struct coh901318_chan *cohc)
1510{
1511 struct coh901318_desc *desc;
1512
1513 if (list_empty(&cohc->free)) {
1514 /* alloc new desc because we're out of used ones
1515 * TODO: alloc a pile of descs instead of just one,
1516 * avoid many small allocations.
1517 */
Linus Walleijb87108a2010-03-02 14:17:20 -07001518 desc = kzalloc(sizeof(struct coh901318_desc), GFP_NOWAIT);
Linus Walleij61f135b2009-11-19 19:49:17 +01001519 if (desc == NULL)
1520 goto out;
1521 INIT_LIST_HEAD(&desc->node);
Linus Walleijb87108a2010-03-02 14:17:20 -07001522 dma_async_tx_descriptor_init(&desc->desc, &cohc->chan);
Linus Walleij61f135b2009-11-19 19:49:17 +01001523 } else {
1524 /* Reuse an old desc. */
1525 desc = list_first_entry(&cohc->free,
1526 struct coh901318_desc,
1527 node);
1528 list_del(&desc->node);
Linus Walleijb87108a2010-03-02 14:17:20 -07001529 /* Initialize it a bit so it's not insane */
1530 desc->sg = NULL;
1531 desc->sg_len = 0;
1532 desc->desc.callback = NULL;
1533 desc->desc.callback_param = NULL;
Linus Walleij61f135b2009-11-19 19:49:17 +01001534 }
1535
1536 out:
1537 return desc;
1538}
1539
1540static void
1541coh901318_desc_free(struct coh901318_chan *cohc, struct coh901318_desc *cohd)
1542{
1543 list_add_tail(&cohd->node, &cohc->free);
1544}
1545
1546/* call with irq lock held */
1547static void
1548coh901318_desc_submit(struct coh901318_chan *cohc, struct coh901318_desc *desc)
1549{
1550 list_add_tail(&desc->node, &cohc->active);
Linus Walleij61f135b2009-11-19 19:49:17 +01001551}
1552
1553static struct coh901318_desc *
1554coh901318_first_active_get(struct coh901318_chan *cohc)
1555{
1556 struct coh901318_desc *d;
1557
1558 if (list_empty(&cohc->active))
1559 return NULL;
1560
1561 d = list_first_entry(&cohc->active,
1562 struct coh901318_desc,
1563 node);
1564 return d;
1565}
1566
1567static void
1568coh901318_desc_remove(struct coh901318_desc *cohd)
1569{
1570 list_del(&cohd->node);
1571}
1572
1573static void
1574coh901318_desc_queue(struct coh901318_chan *cohc, struct coh901318_desc *desc)
1575{
1576 list_add_tail(&desc->node, &cohc->queue);
1577}
1578
1579static struct coh901318_desc *
1580coh901318_first_queued(struct coh901318_chan *cohc)
1581{
1582 struct coh901318_desc *d;
1583
1584 if (list_empty(&cohc->queue))
1585 return NULL;
1586
1587 d = list_first_entry(&cohc->queue,
1588 struct coh901318_desc,
1589 node);
1590 return d;
1591}
1592
Linus Walleij84c84472010-03-04 14:40:30 +01001593static inline u32 coh901318_get_bytes_in_lli(struct coh901318_lli *in_lli)
1594{
1595 struct coh901318_lli *lli = in_lli;
1596 u32 bytes = 0;
1597
1598 while (lli) {
1599 bytes += lli->control & COH901318_CX_CTRL_TC_VALUE_MASK;
1600 lli = lli->virt_link_addr;
1601 }
1602 return bytes;
1603}
1604
Linus Walleij61f135b2009-11-19 19:49:17 +01001605/*
Linus Walleij84c84472010-03-04 14:40:30 +01001606 * Get the number of bytes left to transfer on this channel,
1607 * it is unwise to call this before stopping the channel for
1608 * absolute measures, but for a rough guess you can still call
1609 * it.
Linus Walleij61f135b2009-11-19 19:49:17 +01001610 */
Linus Walleij07934482010-03-26 16:50:49 -07001611static u32 coh901318_get_bytes_left(struct dma_chan *chan)
Linus Walleij61f135b2009-11-19 19:49:17 +01001612{
Linus Walleij61f135b2009-11-19 19:49:17 +01001613 struct coh901318_chan *cohc = to_coh901318_chan(chan);
Linus Walleij84c84472010-03-04 14:40:30 +01001614 struct coh901318_desc *cohd;
1615 struct list_head *pos;
1616 unsigned long flags;
1617 u32 left = 0;
1618 int i = 0;
Linus Walleij61f135b2009-11-19 19:49:17 +01001619
1620 spin_lock_irqsave(&cohc->lock, flags);
1621
Linus Walleij84c84472010-03-04 14:40:30 +01001622 /*
1623 * If there are many queued jobs, we iterate and add the
1624 * size of them all. We take a special look on the first
1625 * job though, since it is probably active.
1626 */
1627 list_for_each(pos, &cohc->active) {
1628 /*
1629 * The first job in the list will be working on the
1630 * hardware. The job can be stopped but still active,
1631 * so that the transfer counter is somewhere inside
1632 * the buffer.
1633 */
1634 cohd = list_entry(pos, struct coh901318_desc, node);
1635
1636 if (i == 0) {
1637 struct coh901318_lli *lli;
1638 dma_addr_t ladd;
1639
1640 /* Read current transfer count value */
1641 left = readl(cohc->base->virtbase +
1642 COH901318_CX_CTRL +
1643 COH901318_CX_CTRL_SPACING * cohc->id) &
1644 COH901318_CX_CTRL_TC_VALUE_MASK;
1645
1646 /* See if the transfer is linked... */
1647 ladd = readl(cohc->base->virtbase +
1648 COH901318_CX_LNK_ADDR +
1649 COH901318_CX_LNK_ADDR_SPACING *
1650 cohc->id) &
1651 ~COH901318_CX_LNK_LINK_IMMEDIATE;
1652 /* Single transaction */
1653 if (!ladd)
1654 continue;
1655
1656 /*
1657 * Linked transaction, follow the lli, find the
1658 * currently processing lli, and proceed to the next
1659 */
1660 lli = cohd->lli;
1661 while (lli && lli->link_addr != ladd)
1662 lli = lli->virt_link_addr;
1663
1664 if (lli)
1665 lli = lli->virt_link_addr;
1666
1667 /*
1668 * Follow remaining lli links around to count the total
1669 * number of bytes left
1670 */
1671 left += coh901318_get_bytes_in_lli(lli);
1672 } else {
1673 left += coh901318_get_bytes_in_lli(cohd->lli);
1674 }
1675 i++;
1676 }
1677
1678 /* Also count bytes in the queued jobs */
1679 list_for_each(pos, &cohc->queue) {
1680 cohd = list_entry(pos, struct coh901318_desc, node);
1681 left += coh901318_get_bytes_in_lli(cohd->lli);
1682 }
Linus Walleij61f135b2009-11-19 19:49:17 +01001683
1684 spin_unlock_irqrestore(&cohc->lock, flags);
1685
Linus Walleij84c84472010-03-04 14:40:30 +01001686 return left;
Linus Walleij61f135b2009-11-19 19:49:17 +01001687}
Linus Walleij61f135b2009-11-19 19:49:17 +01001688
Linus Walleijc3635c72010-03-26 16:44:01 -07001689/*
1690 * Pauses a transfer without losing data. Enables power save.
1691 * Use this function in conjunction with coh901318_resume.
1692 */
1693static void coh901318_pause(struct dma_chan *chan)
Linus Walleij61f135b2009-11-19 19:49:17 +01001694{
1695 u32 val;
1696 unsigned long flags;
1697 struct coh901318_chan *cohc = to_coh901318_chan(chan);
1698 int channel = cohc->id;
1699 void __iomem *virtbase = cohc->base->virtbase;
1700
1701 spin_lock_irqsave(&cohc->lock, flags);
1702
1703 /* Disable channel in HW */
1704 val = readl(virtbase + COH901318_CX_CFG +
1705 COH901318_CX_CFG_SPACING * channel);
1706
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001707 /* Stopping infinite transfer */
Linus Walleij61f135b2009-11-19 19:49:17 +01001708 if ((val & COH901318_CX_CTRL_TC_ENABLE) == 0 &&
1709 (val & COH901318_CX_CFG_CH_ENABLE))
1710 cohc->stopped = 1;
1711
1712
1713 val &= ~COH901318_CX_CFG_CH_ENABLE;
1714 /* Enable twice, HW bug work around */
1715 writel(val, virtbase + COH901318_CX_CFG +
1716 COH901318_CX_CFG_SPACING * channel);
1717 writel(val, virtbase + COH901318_CX_CFG +
1718 COH901318_CX_CFG_SPACING * channel);
1719
1720 /* Spin-wait for it to actually go inactive */
1721 while (readl(virtbase + COH901318_CX_STAT+COH901318_CX_STAT_SPACING *
1722 channel) & COH901318_CX_STAT_ACTIVE)
1723 cpu_relax();
1724
1725 /* Check if we stopped an active job */
1726 if ((readl(virtbase + COH901318_CX_CTRL+COH901318_CX_CTRL_SPACING *
1727 channel) & COH901318_CX_CTRL_TC_VALUE_MASK) > 0)
1728 cohc->stopped = 1;
1729
1730 enable_powersave(cohc);
1731
1732 spin_unlock_irqrestore(&cohc->lock, flags);
1733}
Linus Walleij61f135b2009-11-19 19:49:17 +01001734
Linus Walleijc3635c72010-03-26 16:44:01 -07001735/* Resumes a transfer that has been stopped via 300_dma_stop(..).
Linus Walleij61f135b2009-11-19 19:49:17 +01001736 Power save is handled.
1737*/
Linus Walleijc3635c72010-03-26 16:44:01 -07001738static void coh901318_resume(struct dma_chan *chan)
Linus Walleij61f135b2009-11-19 19:49:17 +01001739{
1740 u32 val;
1741 unsigned long flags;
1742 struct coh901318_chan *cohc = to_coh901318_chan(chan);
1743 int channel = cohc->id;
1744
1745 spin_lock_irqsave(&cohc->lock, flags);
1746
1747 disable_powersave(cohc);
1748
1749 if (cohc->stopped) {
1750 /* Enable channel in HW */
1751 val = readl(cohc->base->virtbase + COH901318_CX_CFG +
1752 COH901318_CX_CFG_SPACING * channel);
1753
1754 val |= COH901318_CX_CFG_CH_ENABLE;
1755
1756 writel(val, cohc->base->virtbase + COH901318_CX_CFG +
1757 COH901318_CX_CFG_SPACING*channel);
1758
1759 cohc->stopped = 0;
1760 }
1761
1762 spin_unlock_irqrestore(&cohc->lock, flags);
1763}
Linus Walleij61f135b2009-11-19 19:49:17 +01001764
1765bool coh901318_filter_id(struct dma_chan *chan, void *chan_id)
1766{
1767 unsigned int ch_nr = (unsigned int) chan_id;
1768
1769 if (ch_nr == to_coh901318_chan(chan)->id)
1770 return true;
1771
1772 return false;
1773}
1774EXPORT_SYMBOL(coh901318_filter_id);
1775
Linus Walleijfaadc6e2013-04-19 13:42:55 +02001776struct coh901318_filter_args {
1777 struct coh901318_base *base;
1778 unsigned int ch_nr;
1779};
1780
1781static bool coh901318_filter_base_and_id(struct dma_chan *chan, void *data)
1782{
1783 struct coh901318_filter_args *args = data;
1784
1785 if (&args->base->dma_slave == chan->device &&
1786 args->ch_nr == to_coh901318_chan(chan)->id)
1787 return true;
1788
1789 return false;
1790}
1791
1792static struct dma_chan *coh901318_xlate(struct of_phandle_args *dma_spec,
1793 struct of_dma *ofdma)
1794{
1795 struct coh901318_filter_args args = {
1796 .base = ofdma->of_dma_data,
1797 .ch_nr = dma_spec->args[0],
1798 };
1799 dma_cap_mask_t cap;
1800 dma_cap_zero(cap);
1801 dma_cap_set(DMA_SLAVE, cap);
1802
1803 return dma_request_channel(cap, coh901318_filter_base_and_id, &args);
1804}
Linus Walleij61f135b2009-11-19 19:49:17 +01001805/*
1806 * DMA channel allocation
1807 */
1808static int coh901318_config(struct coh901318_chan *cohc,
1809 struct coh901318_params *param)
1810{
1811 unsigned long flags;
1812 const struct coh901318_params *p;
1813 int channel = cohc->id;
1814 void __iomem *virtbase = cohc->base->virtbase;
1815
1816 spin_lock_irqsave(&cohc->lock, flags);
1817
1818 if (param)
1819 p = param;
1820 else
Linus Walleij73b31ea2013-01-06 23:36:14 +01001821 p = cohc_chan_param(cohc);
Linus Walleij61f135b2009-11-19 19:49:17 +01001822
1823 /* Clear any pending BE or TC interrupt */
1824 if (channel < 32) {
1825 writel(1 << channel, virtbase + COH901318_BE_INT_CLEAR1);
1826 writel(1 << channel, virtbase + COH901318_TC_INT_CLEAR1);
1827 } else {
1828 writel(1 << (channel - 32), virtbase +
1829 COH901318_BE_INT_CLEAR2);
1830 writel(1 << (channel - 32), virtbase +
1831 COH901318_TC_INT_CLEAR2);
1832 }
1833
1834 coh901318_set_conf(cohc, p->config);
1835 coh901318_set_ctrl(cohc, p->ctrl_lli_last);
1836
1837 spin_unlock_irqrestore(&cohc->lock, flags);
1838
1839 return 0;
1840}
1841
1842/* must lock when calling this function
1843 * start queued jobs, if any
1844 * TODO: start all queued jobs in one go
1845 *
1846 * Returns descriptor if queued job is started otherwise NULL.
1847 * If the queue is empty NULL is returned.
1848 */
1849static struct coh901318_desc *coh901318_queue_start(struct coh901318_chan *cohc)
1850{
Linus Walleijcecd87d2010-03-04 14:31:47 +01001851 struct coh901318_desc *cohd;
Linus Walleij61f135b2009-11-19 19:49:17 +01001852
Linus Walleijcecd87d2010-03-04 14:31:47 +01001853 /*
1854 * start queued jobs, if any
Linus Walleij61f135b2009-11-19 19:49:17 +01001855 * TODO: transmit all queued jobs in one go
1856 */
Linus Walleijcecd87d2010-03-04 14:31:47 +01001857 cohd = coh901318_first_queued(cohc);
Linus Walleij61f135b2009-11-19 19:49:17 +01001858
Linus Walleijcecd87d2010-03-04 14:31:47 +01001859 if (cohd != NULL) {
Linus Walleij61f135b2009-11-19 19:49:17 +01001860 /* Remove from queue */
Linus Walleijcecd87d2010-03-04 14:31:47 +01001861 coh901318_desc_remove(cohd);
Linus Walleij61f135b2009-11-19 19:49:17 +01001862 /* initiate DMA job */
1863 cohc->busy = 1;
1864
Linus Walleijcecd87d2010-03-04 14:31:47 +01001865 coh901318_desc_submit(cohc, cohd);
Linus Walleij61f135b2009-11-19 19:49:17 +01001866
Linus Walleijb89243d2011-07-01 16:47:28 +02001867 /* Program the transaction head */
1868 coh901318_set_conf(cohc, cohd->head_config);
1869 coh901318_set_ctrl(cohc, cohd->head_ctrl);
Linus Walleijcecd87d2010-03-04 14:31:47 +01001870 coh901318_prep_linked_list(cohc, cohd->lli);
Linus Walleij61f135b2009-11-19 19:49:17 +01001871
Linus Walleijcecd87d2010-03-04 14:31:47 +01001872 /* start dma job on this channel */
Linus Walleij61f135b2009-11-19 19:49:17 +01001873 coh901318_start(cohc);
1874
1875 }
1876
Linus Walleijcecd87d2010-03-04 14:31:47 +01001877 return cohd;
Linus Walleij61f135b2009-11-19 19:49:17 +01001878}
1879
Linus Walleij848ad122010-03-02 14:17:15 -07001880/*
1881 * This tasklet is called from the interrupt handler to
1882 * handle each descriptor (DMA job) that is sent to a channel.
1883 */
Linus Walleij61f135b2009-11-19 19:49:17 +01001884static void dma_tasklet(unsigned long data)
1885{
1886 struct coh901318_chan *cohc = (struct coh901318_chan *) data;
1887 struct coh901318_desc *cohd_fin;
1888 unsigned long flags;
1889 dma_async_tx_callback callback;
1890 void *callback_param;
1891
Linus Walleij848ad122010-03-02 14:17:15 -07001892 dev_vdbg(COHC_2_DEV(cohc), "[%s] chan_id %d"
1893 " nbr_active_done %ld\n", __func__,
1894 cohc->id, cohc->nbr_active_done);
1895
Linus Walleij61f135b2009-11-19 19:49:17 +01001896 spin_lock_irqsave(&cohc->lock, flags);
1897
Linus Walleij848ad122010-03-02 14:17:15 -07001898 /* get first active descriptor entry from list */
Linus Walleij61f135b2009-11-19 19:49:17 +01001899 cohd_fin = coh901318_first_active_get(cohc);
1900
Linus Walleij61f135b2009-11-19 19:49:17 +01001901 if (cohd_fin == NULL)
1902 goto err;
1903
Linus Walleij0b588282010-03-02 14:17:44 -07001904 /* locate callback to client */
Linus Walleij61f135b2009-11-19 19:49:17 +01001905 callback = cohd_fin->desc.callback;
1906 callback_param = cohd_fin->desc.callback_param;
1907
Linus Walleij0b588282010-03-02 14:17:44 -07001908 /* sign this job as completed on the channel */
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +00001909 dma_cookie_complete(&cohd_fin->desc);
Linus Walleij61f135b2009-11-19 19:49:17 +01001910
Linus Walleij0b588282010-03-02 14:17:44 -07001911 /* release the lli allocation and remove the descriptor */
Linus Walleijcecd87d2010-03-04 14:31:47 +01001912 coh901318_lli_free(&cohc->base->pool, &cohd_fin->lli);
Linus Walleij0b588282010-03-02 14:17:44 -07001913
1914 /* return desc to free-list */
1915 coh901318_desc_remove(cohd_fin);
1916 coh901318_desc_free(cohc, cohd_fin);
1917
1918 spin_unlock_irqrestore(&cohc->lock, flags);
1919
1920 /* Call the callback when we're done */
1921 if (callback)
1922 callback(callback_param);
1923
1924 spin_lock_irqsave(&cohc->lock, flags);
Linus Walleij61f135b2009-11-19 19:49:17 +01001925
Linus Walleij848ad122010-03-02 14:17:15 -07001926 /*
1927 * If another interrupt fired while the tasklet was scheduling,
1928 * we don't get called twice, so we have this number of active
1929 * counter that keep track of the number of IRQs expected to
1930 * be handled for this channel. If there happen to be more than
1931 * one IRQ to be ack:ed, we simply schedule this tasklet again.
1932 */
Linus Walleij0b588282010-03-02 14:17:44 -07001933 cohc->nbr_active_done--;
Linus Walleij61f135b2009-11-19 19:49:17 +01001934 if (cohc->nbr_active_done) {
Linus Walleij848ad122010-03-02 14:17:15 -07001935 dev_dbg(COHC_2_DEV(cohc), "scheduling tasklet again, new IRQs "
1936 "came in while we were scheduling this tasklet\n");
Linus Walleij61f135b2009-11-19 19:49:17 +01001937 if (cohc_chan_conf(cohc)->priority_high)
1938 tasklet_hi_schedule(&cohc->tasklet);
1939 else
1940 tasklet_schedule(&cohc->tasklet);
1941 }
Linus Walleij61f135b2009-11-19 19:49:17 +01001942
Linus Walleij0b588282010-03-02 14:17:44 -07001943 spin_unlock_irqrestore(&cohc->lock, flags);
Linus Walleij61f135b2009-11-19 19:49:17 +01001944
1945 return;
1946
1947 err:
1948 spin_unlock_irqrestore(&cohc->lock, flags);
1949 dev_err(COHC_2_DEV(cohc), "[%s] No active dma desc\n", __func__);
1950}
1951
1952
1953/* called from interrupt context */
1954static void dma_tc_handle(struct coh901318_chan *cohc)
1955{
Linus Walleijcecd87d2010-03-04 14:31:47 +01001956 /*
1957 * If the channel is not allocated, then we shouldn't have
1958 * any TC interrupts on it.
1959 */
1960 if (!cohc->allocated) {
1961 dev_err(COHC_2_DEV(cohc), "spurious interrupt from "
1962 "unallocated channel\n");
Linus Walleij61f135b2009-11-19 19:49:17 +01001963 return;
Linus Walleijcecd87d2010-03-04 14:31:47 +01001964 }
Linus Walleij61f135b2009-11-19 19:49:17 +01001965
Linus Walleij0b588282010-03-02 14:17:44 -07001966 spin_lock(&cohc->lock);
Linus Walleij61f135b2009-11-19 19:49:17 +01001967
Linus Walleijcecd87d2010-03-04 14:31:47 +01001968 /*
1969 * When we reach this point, at least one queue item
1970 * should have been moved over from cohc->queue to
1971 * cohc->active and run to completion, that is why we're
1972 * getting a terminal count interrupt is it not?
1973 * If you get this BUG() the most probable cause is that
1974 * the individual nodes in the lli chain have IRQ enabled,
1975 * so check your platform config for lli chain ctrl.
1976 */
1977 BUG_ON(list_empty(&cohc->active));
1978
Linus Walleij61f135b2009-11-19 19:49:17 +01001979 cohc->nbr_active_done++;
1980
Linus Walleijcecd87d2010-03-04 14:31:47 +01001981 /*
1982 * This attempt to take a job from cohc->queue, put it
1983 * into cohc->active and start it.
1984 */
Linus Walleij0b588282010-03-02 14:17:44 -07001985 if (coh901318_queue_start(cohc) == NULL)
Linus Walleij61f135b2009-11-19 19:49:17 +01001986 cohc->busy = 0;
1987
Linus Walleij0b588282010-03-02 14:17:44 -07001988 spin_unlock(&cohc->lock);
1989
Linus Walleijcecd87d2010-03-04 14:31:47 +01001990 /*
1991 * This tasklet will remove items from cohc->active
1992 * and thus terminates them.
1993 */
Linus Walleij61f135b2009-11-19 19:49:17 +01001994 if (cohc_chan_conf(cohc)->priority_high)
1995 tasklet_hi_schedule(&cohc->tasklet);
1996 else
1997 tasklet_schedule(&cohc->tasklet);
1998}
1999
2000
2001static irqreturn_t dma_irq_handler(int irq, void *dev_id)
2002{
2003 u32 status1;
2004 u32 status2;
2005 int i;
2006 int ch;
2007 struct coh901318_base *base = dev_id;
2008 struct coh901318_chan *cohc;
2009 void __iomem *virtbase = base->virtbase;
2010
2011 status1 = readl(virtbase + COH901318_INT_STATUS1);
2012 status2 = readl(virtbase + COH901318_INT_STATUS2);
2013
2014 if (unlikely(status1 == 0 && status2 == 0)) {
2015 dev_warn(base->dev, "spurious DMA IRQ from no channel!\n");
2016 return IRQ_HANDLED;
2017 }
2018
2019 /* TODO: consider handle IRQ in tasklet here to
2020 * minimize interrupt latency */
2021
2022 /* Check the first 32 DMA channels for IRQ */
2023 while (status1) {
2024 /* Find first bit set, return as a number. */
2025 i = ffs(status1) - 1;
2026 ch = i;
2027
2028 cohc = &base->chans[ch];
2029 spin_lock(&cohc->lock);
2030
2031 /* Mask off this bit */
2032 status1 &= ~(1 << i);
2033 /* Check the individual channel bits */
2034 if (test_bit(i, virtbase + COH901318_BE_INT_STATUS1)) {
2035 dev_crit(COHC_2_DEV(cohc),
2036 "DMA bus error on channel %d!\n", ch);
2037 BUG_ON(1);
2038 /* Clear BE interrupt */
2039 __set_bit(i, virtbase + COH901318_BE_INT_CLEAR1);
2040 } else {
2041 /* Caused by TC, really? */
2042 if (unlikely(!test_bit(i, virtbase +
2043 COH901318_TC_INT_STATUS1))) {
2044 dev_warn(COHC_2_DEV(cohc),
2045 "ignoring interrupt not caused by terminal count on channel %d\n", ch);
2046 /* Clear TC interrupt */
2047 BUG_ON(1);
2048 __set_bit(i, virtbase + COH901318_TC_INT_CLEAR1);
2049 } else {
2050 /* Enable powersave if transfer has finished */
2051 if (!(readl(virtbase + COH901318_CX_STAT +
2052 COH901318_CX_STAT_SPACING*ch) &
2053 COH901318_CX_STAT_ENABLED)) {
2054 enable_powersave(cohc);
2055 }
2056
2057 /* Must clear TC interrupt before calling
2058 * dma_tc_handle
Justin P. Mattockbc0b44c2011-01-28 11:48:18 -08002059 * in case tc_handle initiate a new dma job
Linus Walleij61f135b2009-11-19 19:49:17 +01002060 */
2061 __set_bit(i, virtbase + COH901318_TC_INT_CLEAR1);
2062
2063 dma_tc_handle(cohc);
2064 }
2065 }
2066 spin_unlock(&cohc->lock);
2067 }
2068
2069 /* Check the remaining 32 DMA channels for IRQ */
2070 while (status2) {
2071 /* Find first bit set, return as a number. */
2072 i = ffs(status2) - 1;
2073 ch = i + 32;
2074 cohc = &base->chans[ch];
2075 spin_lock(&cohc->lock);
2076
2077 /* Mask off this bit */
2078 status2 &= ~(1 << i);
2079 /* Check the individual channel bits */
2080 if (test_bit(i, virtbase + COH901318_BE_INT_STATUS2)) {
2081 dev_crit(COHC_2_DEV(cohc),
2082 "DMA bus error on channel %d!\n", ch);
2083 /* Clear BE interrupt */
2084 BUG_ON(1);
2085 __set_bit(i, virtbase + COH901318_BE_INT_CLEAR2);
2086 } else {
2087 /* Caused by TC, really? */
2088 if (unlikely(!test_bit(i, virtbase +
2089 COH901318_TC_INT_STATUS2))) {
2090 dev_warn(COHC_2_DEV(cohc),
2091 "ignoring interrupt not caused by terminal count on channel %d\n", ch);
2092 /* Clear TC interrupt */
2093 __set_bit(i, virtbase + COH901318_TC_INT_CLEAR2);
2094 BUG_ON(1);
2095 } else {
2096 /* Enable powersave if transfer has finished */
2097 if (!(readl(virtbase + COH901318_CX_STAT +
2098 COH901318_CX_STAT_SPACING*ch) &
2099 COH901318_CX_STAT_ENABLED)) {
2100 enable_powersave(cohc);
2101 }
2102 /* Must clear TC interrupt before calling
2103 * dma_tc_handle
Justin P. Mattockbc0b44c2011-01-28 11:48:18 -08002104 * in case tc_handle initiate a new dma job
Linus Walleij61f135b2009-11-19 19:49:17 +01002105 */
2106 __set_bit(i, virtbase + COH901318_TC_INT_CLEAR2);
2107
2108 dma_tc_handle(cohc);
2109 }
2110 }
2111 spin_unlock(&cohc->lock);
2112 }
2113
2114 return IRQ_HANDLED;
2115}
2116
2117static int coh901318_alloc_chan_resources(struct dma_chan *chan)
2118{
2119 struct coh901318_chan *cohc = to_coh901318_chan(chan);
Linus Walleij84c84472010-03-04 14:40:30 +01002120 unsigned long flags;
Linus Walleij61f135b2009-11-19 19:49:17 +01002121
2122 dev_vdbg(COHC_2_DEV(cohc), "[%s] DMA channel %d\n",
2123 __func__, cohc->id);
2124
2125 if (chan->client_count > 1)
2126 return -EBUSY;
2127
Linus Walleij84c84472010-03-04 14:40:30 +01002128 spin_lock_irqsave(&cohc->lock, flags);
2129
Linus Walleij61f135b2009-11-19 19:49:17 +01002130 coh901318_config(cohc, NULL);
2131
2132 cohc->allocated = 1;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00002133 dma_cookie_init(chan);
Linus Walleij61f135b2009-11-19 19:49:17 +01002134
Linus Walleij84c84472010-03-04 14:40:30 +01002135 spin_unlock_irqrestore(&cohc->lock, flags);
2136
Linus Walleij61f135b2009-11-19 19:49:17 +01002137 return 1;
2138}
2139
2140static void
2141coh901318_free_chan_resources(struct dma_chan *chan)
2142{
2143 struct coh901318_chan *cohc = to_coh901318_chan(chan);
2144 int channel = cohc->id;
2145 unsigned long flags;
2146
2147 spin_lock_irqsave(&cohc->lock, flags);
2148
2149 /* Disable HW */
2150 writel(0x00000000U, cohc->base->virtbase + COH901318_CX_CFG +
2151 COH901318_CX_CFG_SPACING*channel);
2152 writel(0x00000000U, cohc->base->virtbase + COH901318_CX_CTRL +
2153 COH901318_CX_CTRL_SPACING*channel);
2154
2155 cohc->allocated = 0;
2156
2157 spin_unlock_irqrestore(&cohc->lock, flags);
2158
Linus Walleij05827632010-05-17 16:30:42 -07002159 chan->device->device_control(chan, DMA_TERMINATE_ALL, 0);
Linus Walleij61f135b2009-11-19 19:49:17 +01002160}
2161
2162
2163static dma_cookie_t
2164coh901318_tx_submit(struct dma_async_tx_descriptor *tx)
2165{
2166 struct coh901318_desc *cohd = container_of(tx, struct coh901318_desc,
2167 desc);
2168 struct coh901318_chan *cohc = to_coh901318_chan(tx->chan);
2169 unsigned long flags;
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00002170 dma_cookie_t cookie;
Linus Walleij61f135b2009-11-19 19:49:17 +01002171
2172 spin_lock_irqsave(&cohc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00002173 cookie = dma_cookie_assign(tx);
Linus Walleij61f135b2009-11-19 19:49:17 +01002174
2175 coh901318_desc_queue(cohc, cohd);
2176
2177 spin_unlock_irqrestore(&cohc->lock, flags);
2178
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00002179 return cookie;
Linus Walleij61f135b2009-11-19 19:49:17 +01002180}
2181
2182static struct dma_async_tx_descriptor *
2183coh901318_prep_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
2184 size_t size, unsigned long flags)
2185{
Linus Walleijcecd87d2010-03-04 14:31:47 +01002186 struct coh901318_lli *lli;
Linus Walleij61f135b2009-11-19 19:49:17 +01002187 struct coh901318_desc *cohd;
2188 unsigned long flg;
2189 struct coh901318_chan *cohc = to_coh901318_chan(chan);
2190 int lli_len;
2191 u32 ctrl_last = cohc_chan_param(cohc)->ctrl_lli_last;
Linus Walleijb87108a2010-03-02 14:17:20 -07002192 int ret;
Linus Walleij61f135b2009-11-19 19:49:17 +01002193
2194 spin_lock_irqsave(&cohc->lock, flg);
2195
2196 dev_vdbg(COHC_2_DEV(cohc),
2197 "[%s] channel %d src 0x%x dest 0x%x size %d\n",
2198 __func__, cohc->id, src, dest, size);
2199
2200 if (flags & DMA_PREP_INTERRUPT)
2201 /* Trigger interrupt after last lli */
2202 ctrl_last |= COH901318_CX_CTRL_TC_IRQ_ENABLE;
2203
2204 lli_len = size >> MAX_DMA_PACKET_SIZE_SHIFT;
2205 if ((lli_len << MAX_DMA_PACKET_SIZE_SHIFT) < size)
2206 lli_len++;
2207
Linus Walleijcecd87d2010-03-04 14:31:47 +01002208 lli = coh901318_lli_alloc(&cohc->base->pool, lli_len);
Linus Walleij61f135b2009-11-19 19:49:17 +01002209
Linus Walleijcecd87d2010-03-04 14:31:47 +01002210 if (lli == NULL)
Linus Walleij61f135b2009-11-19 19:49:17 +01002211 goto err;
2212
Linus Walleijb87108a2010-03-02 14:17:20 -07002213 ret = coh901318_lli_fill_memcpy(
Linus Walleijcecd87d2010-03-04 14:31:47 +01002214 &cohc->base->pool, lli, src, size, dest,
Linus Walleijb87108a2010-03-02 14:17:20 -07002215 cohc_chan_param(cohc)->ctrl_lli_chained,
2216 ctrl_last);
2217 if (ret)
2218 goto err;
Linus Walleij61f135b2009-11-19 19:49:17 +01002219
Linus Walleijcecd87d2010-03-04 14:31:47 +01002220 COH_DBG(coh901318_list_print(cohc, lli));
Linus Walleij61f135b2009-11-19 19:49:17 +01002221
Linus Walleijb87108a2010-03-02 14:17:20 -07002222 /* Pick a descriptor to handle this transfer */
2223 cohd = coh901318_desc_get(cohc);
Linus Walleijcecd87d2010-03-04 14:31:47 +01002224 cohd->lli = lli;
Linus Walleijb87108a2010-03-02 14:17:20 -07002225 cohd->flags = flags;
Linus Walleij61f135b2009-11-19 19:49:17 +01002226 cohd->desc.tx_submit = coh901318_tx_submit;
2227
2228 spin_unlock_irqrestore(&cohc->lock, flg);
2229
2230 return &cohd->desc;
2231 err:
2232 spin_unlock_irqrestore(&cohc->lock, flg);
2233 return NULL;
2234}
2235
2236static struct dma_async_tx_descriptor *
2237coh901318_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05302238 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05002239 unsigned long flags, void *context)
Linus Walleij61f135b2009-11-19 19:49:17 +01002240{
2241 struct coh901318_chan *cohc = to_coh901318_chan(chan);
Linus Walleijcecd87d2010-03-04 14:31:47 +01002242 struct coh901318_lli *lli;
Linus Walleij61f135b2009-11-19 19:49:17 +01002243 struct coh901318_desc *cohd;
Linus Walleij516fd432010-03-02 20:12:46 +01002244 const struct coh901318_params *params;
Linus Walleij61f135b2009-11-19 19:49:17 +01002245 struct scatterlist *sg;
2246 int len = 0;
2247 int size;
2248 int i;
2249 u32 ctrl_chained = cohc_chan_param(cohc)->ctrl_lli_chained;
2250 u32 ctrl = cohc_chan_param(cohc)->ctrl_lli;
2251 u32 ctrl_last = cohc_chan_param(cohc)->ctrl_lli_last;
Linus Walleij516fd432010-03-02 20:12:46 +01002252 u32 config;
Linus Walleij61f135b2009-11-19 19:49:17 +01002253 unsigned long flg;
Linus Walleij0b588282010-03-02 14:17:44 -07002254 int ret;
Linus Walleij61f135b2009-11-19 19:49:17 +01002255
2256 if (!sgl)
2257 goto out;
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02002258 if (sg_dma_len(sgl) == 0)
Linus Walleij61f135b2009-11-19 19:49:17 +01002259 goto out;
2260
2261 spin_lock_irqsave(&cohc->lock, flg);
2262
2263 dev_vdbg(COHC_2_DEV(cohc), "[%s] sg_len %d dir %d\n",
2264 __func__, sg_len, direction);
2265
2266 if (flags & DMA_PREP_INTERRUPT)
2267 /* Trigger interrupt after last lli */
2268 ctrl_last |= COH901318_CX_CTRL_TC_IRQ_ENABLE;
2269
Linus Walleij516fd432010-03-02 20:12:46 +01002270 params = cohc_chan_param(cohc);
2271 config = params->config;
Linus Walleij128f9042010-08-04 13:37:53 +02002272 /*
2273 * Add runtime-specific control on top, make
2274 * sure the bits you set per peripheral channel are
2275 * cleared in the default config from the platform.
2276 */
Linus Walleij9aab4d62013-01-04 13:50:49 +01002277 ctrl_chained |= cohc->ctrl;
2278 ctrl_last |= cohc->ctrl;
2279 ctrl |= cohc->ctrl;
Linus Walleij516fd432010-03-02 20:12:46 +01002280
Vinod Kouldb8196d2011-10-13 22:34:23 +05302281 if (direction == DMA_MEM_TO_DEV) {
Linus Walleij61f135b2009-11-19 19:49:17 +01002282 u32 tx_flags = COH901318_CX_CTRL_PRDD_SOURCE |
2283 COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE;
2284
Linus Walleij516fd432010-03-02 20:12:46 +01002285 config |= COH901318_CX_CFG_RM_MEMORY_TO_PRIMARY;
Linus Walleij61f135b2009-11-19 19:49:17 +01002286 ctrl_chained |= tx_flags;
2287 ctrl_last |= tx_flags;
2288 ctrl |= tx_flags;
Vinod Kouldb8196d2011-10-13 22:34:23 +05302289 } else if (direction == DMA_DEV_TO_MEM) {
Linus Walleij61f135b2009-11-19 19:49:17 +01002290 u32 rx_flags = COH901318_CX_CTRL_PRDD_DEST |
2291 COH901318_CX_CTRL_DST_ADDR_INC_ENABLE;
2292
Linus Walleij516fd432010-03-02 20:12:46 +01002293 config |= COH901318_CX_CFG_RM_PRIMARY_TO_MEMORY;
Linus Walleij61f135b2009-11-19 19:49:17 +01002294 ctrl_chained |= rx_flags;
2295 ctrl_last |= rx_flags;
2296 ctrl |= rx_flags;
2297 } else
2298 goto err_direction;
2299
Linus Walleij61f135b2009-11-19 19:49:17 +01002300 /* The dma only supports transmitting packages up to
2301 * MAX_DMA_PACKET_SIZE. Calculate to total number of
2302 * dma elemts required to send the entire sg list
2303 */
2304 for_each_sg(sgl, sg, sg_len, i) {
2305 unsigned int factor;
2306 size = sg_dma_len(sg);
2307
2308 if (size <= MAX_DMA_PACKET_SIZE) {
2309 len++;
2310 continue;
2311 }
2312
2313 factor = size >> MAX_DMA_PACKET_SIZE_SHIFT;
2314 if ((factor << MAX_DMA_PACKET_SIZE_SHIFT) < size)
2315 factor++;
2316
2317 len += factor;
2318 }
2319
Linus Walleij848ad122010-03-02 14:17:15 -07002320 pr_debug("Allocate %d lli:s for this transfer\n", len);
Linus Walleijcecd87d2010-03-04 14:31:47 +01002321 lli = coh901318_lli_alloc(&cohc->base->pool, len);
Linus Walleij61f135b2009-11-19 19:49:17 +01002322
Linus Walleijcecd87d2010-03-04 14:31:47 +01002323 if (lli == NULL)
Linus Walleij61f135b2009-11-19 19:49:17 +01002324 goto err_dma_alloc;
2325
Linus Walleijcecd87d2010-03-04 14:31:47 +01002326 /* initiate allocated lli list */
2327 ret = coh901318_lli_fill_sg(&cohc->base->pool, lli, sgl, sg_len,
Linus Walleij9aab4d62013-01-04 13:50:49 +01002328 cohc->addr,
Linus Walleij0b588282010-03-02 14:17:44 -07002329 ctrl_chained,
2330 ctrl,
2331 ctrl_last,
2332 direction, COH901318_CX_CTRL_TC_IRQ_ENABLE);
2333 if (ret)
2334 goto err_lli_fill;
Linus Walleij61f135b2009-11-19 19:49:17 +01002335
Linus Walleij128f9042010-08-04 13:37:53 +02002336
Linus Walleijcecd87d2010-03-04 14:31:47 +01002337 COH_DBG(coh901318_list_print(cohc, lli));
Linus Walleij61f135b2009-11-19 19:49:17 +01002338
Linus Walleijb87108a2010-03-02 14:17:20 -07002339 /* Pick a descriptor to handle this transfer */
2340 cohd = coh901318_desc_get(cohc);
Linus Walleijb89243d2011-07-01 16:47:28 +02002341 cohd->head_config = config;
2342 /*
2343 * Set the default head ctrl for the channel to the one from the
2344 * lli, things may have changed due to odd buffer alignment
2345 * etc.
2346 */
2347 cohd->head_ctrl = lli->control;
Linus Walleijb87108a2010-03-02 14:17:20 -07002348 cohd->dir = direction;
2349 cohd->flags = flags;
2350 cohd->desc.tx_submit = coh901318_tx_submit;
Linus Walleijcecd87d2010-03-04 14:31:47 +01002351 cohd->lli = lli;
Linus Walleijb87108a2010-03-02 14:17:20 -07002352
Linus Walleij61f135b2009-11-19 19:49:17 +01002353 spin_unlock_irqrestore(&cohc->lock, flg);
2354
2355 return &cohd->desc;
Linus Walleij0b588282010-03-02 14:17:44 -07002356 err_lli_fill:
Linus Walleij61f135b2009-11-19 19:49:17 +01002357 err_dma_alloc:
2358 err_direction:
Linus Walleij61f135b2009-11-19 19:49:17 +01002359 spin_unlock_irqrestore(&cohc->lock, flg);
2360 out:
2361 return NULL;
2362}
2363
2364static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07002365coh901318_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
2366 struct dma_tx_state *txstate)
Linus Walleij61f135b2009-11-19 19:49:17 +01002367{
2368 struct coh901318_chan *cohc = to_coh901318_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002369 enum dma_status ret;
Linus Walleij61f135b2009-11-19 19:49:17 +01002370
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002371 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul9ce6e502013-10-16 13:35:45 +05302372 if (ret == DMA_COMPLETE)
Andy Shevchenko9b562632013-02-14 11:00:18 +02002373 return ret;
2374
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002375 dma_set_residue(txstate, coh901318_get_bytes_left(chan));
Linus Walleij61f135b2009-11-19 19:49:17 +01002376
Linus Walleij07934482010-03-26 16:50:49 -07002377 if (ret == DMA_IN_PROGRESS && cohc->stopped)
2378 ret = DMA_PAUSED;
Linus Walleij61f135b2009-11-19 19:49:17 +01002379
2380 return ret;
2381}
2382
2383static void
2384coh901318_issue_pending(struct dma_chan *chan)
2385{
2386 struct coh901318_chan *cohc = to_coh901318_chan(chan);
2387 unsigned long flags;
2388
2389 spin_lock_irqsave(&cohc->lock, flags);
2390
Linus Walleijcecd87d2010-03-04 14:31:47 +01002391 /*
2392 * Busy means that pending jobs are already being processed,
2393 * and then there is no point in starting the queue: the
2394 * terminal count interrupt on the channel will take the next
2395 * job on the queue and execute it anyway.
2396 */
Linus Walleij61f135b2009-11-19 19:49:17 +01002397 if (!cohc->busy)
2398 coh901318_queue_start(cohc);
2399
2400 spin_unlock_irqrestore(&cohc->lock, flags);
2401}
2402
Linus Walleij128f9042010-08-04 13:37:53 +02002403/*
2404 * Here we wrap in the runtime dma control interface
2405 */
2406struct burst_table {
2407 int burst_8bit;
2408 int burst_16bit;
2409 int burst_32bit;
2410 u32 reg;
2411};
2412
2413static const struct burst_table burst_sizes[] = {
2414 {
2415 .burst_8bit = 64,
2416 .burst_16bit = 32,
2417 .burst_32bit = 16,
2418 .reg = COH901318_CX_CTRL_BURST_COUNT_64_BYTES,
2419 },
2420 {
2421 .burst_8bit = 48,
2422 .burst_16bit = 24,
2423 .burst_32bit = 12,
2424 .reg = COH901318_CX_CTRL_BURST_COUNT_48_BYTES,
2425 },
2426 {
2427 .burst_8bit = 32,
2428 .burst_16bit = 16,
2429 .burst_32bit = 8,
2430 .reg = COH901318_CX_CTRL_BURST_COUNT_32_BYTES,
2431 },
2432 {
2433 .burst_8bit = 16,
2434 .burst_16bit = 8,
2435 .burst_32bit = 4,
2436 .reg = COH901318_CX_CTRL_BURST_COUNT_16_BYTES,
2437 },
2438 {
2439 .burst_8bit = 8,
2440 .burst_16bit = 4,
2441 .burst_32bit = 2,
2442 .reg = COH901318_CX_CTRL_BURST_COUNT_8_BYTES,
2443 },
2444 {
2445 .burst_8bit = 4,
2446 .burst_16bit = 2,
2447 .burst_32bit = 1,
2448 .reg = COH901318_CX_CTRL_BURST_COUNT_4_BYTES,
2449 },
2450 {
2451 .burst_8bit = 2,
2452 .burst_16bit = 1,
2453 .burst_32bit = 0,
2454 .reg = COH901318_CX_CTRL_BURST_COUNT_2_BYTES,
2455 },
2456 {
2457 .burst_8bit = 1,
2458 .burst_16bit = 0,
2459 .burst_32bit = 0,
2460 .reg = COH901318_CX_CTRL_BURST_COUNT_1_BYTE,
2461 },
2462};
2463
2464static void coh901318_dma_set_runtimeconfig(struct dma_chan *chan,
2465 struct dma_slave_config *config)
2466{
2467 struct coh901318_chan *cohc = to_coh901318_chan(chan);
2468 dma_addr_t addr;
2469 enum dma_slave_buswidth addr_width;
2470 u32 maxburst;
Linus Walleij9aab4d62013-01-04 13:50:49 +01002471 u32 ctrl = 0;
Linus Walleij128f9042010-08-04 13:37:53 +02002472 int i = 0;
2473
2474 /* We only support mem to per or per to mem transfers */
Vinod Kouldb8196d2011-10-13 22:34:23 +05302475 if (config->direction == DMA_DEV_TO_MEM) {
Linus Walleij128f9042010-08-04 13:37:53 +02002476 addr = config->src_addr;
2477 addr_width = config->src_addr_width;
2478 maxburst = config->src_maxburst;
Vinod Kouldb8196d2011-10-13 22:34:23 +05302479 } else if (config->direction == DMA_MEM_TO_DEV) {
Linus Walleij128f9042010-08-04 13:37:53 +02002480 addr = config->dst_addr;
2481 addr_width = config->dst_addr_width;
2482 maxburst = config->dst_maxburst;
2483 } else {
2484 dev_err(COHC_2_DEV(cohc), "illegal channel mode\n");
2485 return;
2486 }
2487
2488 dev_dbg(COHC_2_DEV(cohc), "configure channel for %d byte transfers\n",
2489 addr_width);
2490 switch (addr_width) {
2491 case DMA_SLAVE_BUSWIDTH_1_BYTE:
Linus Walleij9aab4d62013-01-04 13:50:49 +01002492 ctrl |=
Linus Walleij128f9042010-08-04 13:37:53 +02002493 COH901318_CX_CTRL_SRC_BUS_SIZE_8_BITS |
2494 COH901318_CX_CTRL_DST_BUS_SIZE_8_BITS;
2495
2496 while (i < ARRAY_SIZE(burst_sizes)) {
2497 if (burst_sizes[i].burst_8bit <= maxburst)
2498 break;
2499 i++;
2500 }
2501
2502 break;
2503 case DMA_SLAVE_BUSWIDTH_2_BYTES:
Linus Walleij9aab4d62013-01-04 13:50:49 +01002504 ctrl |=
Linus Walleij128f9042010-08-04 13:37:53 +02002505 COH901318_CX_CTRL_SRC_BUS_SIZE_16_BITS |
2506 COH901318_CX_CTRL_DST_BUS_SIZE_16_BITS;
2507
2508 while (i < ARRAY_SIZE(burst_sizes)) {
2509 if (burst_sizes[i].burst_16bit <= maxburst)
2510 break;
2511 i++;
2512 }
2513
2514 break;
2515 case DMA_SLAVE_BUSWIDTH_4_BYTES:
2516 /* Direction doesn't matter here, it's 32/32 bits */
Linus Walleij9aab4d62013-01-04 13:50:49 +01002517 ctrl |=
Linus Walleij128f9042010-08-04 13:37:53 +02002518 COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
2519 COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS;
2520
2521 while (i < ARRAY_SIZE(burst_sizes)) {
2522 if (burst_sizes[i].burst_32bit <= maxburst)
2523 break;
2524 i++;
2525 }
2526
2527 break;
2528 default:
2529 dev_err(COHC_2_DEV(cohc),
2530 "bad runtimeconfig: alien address width\n");
2531 return;
2532 }
2533
Linus Walleij9aab4d62013-01-04 13:50:49 +01002534 ctrl |= burst_sizes[i].reg;
Linus Walleij128f9042010-08-04 13:37:53 +02002535 dev_dbg(COHC_2_DEV(cohc),
2536 "selected burst size %d bytes for address width %d bytes, maxburst %d\n",
2537 burst_sizes[i].burst_8bit, addr_width, maxburst);
2538
Linus Walleij9aab4d62013-01-04 13:50:49 +01002539 cohc->addr = addr;
2540 cohc->ctrl = ctrl;
Linus Walleij128f9042010-08-04 13:37:53 +02002541}
2542
Linus Walleijc3635c72010-03-26 16:44:01 -07002543static int
Linus Walleij05827632010-05-17 16:30:42 -07002544coh901318_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
2545 unsigned long arg)
Linus Walleij61f135b2009-11-19 19:49:17 +01002546{
2547 unsigned long flags;
2548 struct coh901318_chan *cohc = to_coh901318_chan(chan);
2549 struct coh901318_desc *cohd;
2550 void __iomem *virtbase = cohc->base->virtbase;
2551
Linus Walleij128f9042010-08-04 13:37:53 +02002552 if (cmd == DMA_SLAVE_CONFIG) {
2553 struct dma_slave_config *config =
2554 (struct dma_slave_config *) arg;
2555
2556 coh901318_dma_set_runtimeconfig(chan, config);
2557 return 0;
2558 }
2559
Linus Walleijc3635c72010-03-26 16:44:01 -07002560 if (cmd == DMA_PAUSE) {
2561 coh901318_pause(chan);
2562 return 0;
2563 }
Linus Walleij61f135b2009-11-19 19:49:17 +01002564
Linus Walleijc3635c72010-03-26 16:44:01 -07002565 if (cmd == DMA_RESUME) {
2566 coh901318_resume(chan);
2567 return 0;
2568 }
2569
2570 if (cmd != DMA_TERMINATE_ALL)
2571 return -ENXIO;
2572
2573 /* The remainder of this function terminates the transfer */
2574 coh901318_pause(chan);
Linus Walleij61f135b2009-11-19 19:49:17 +01002575 spin_lock_irqsave(&cohc->lock, flags);
2576
2577 /* Clear any pending BE or TC interrupt */
2578 if (cohc->id < 32) {
2579 writel(1 << cohc->id, virtbase + COH901318_BE_INT_CLEAR1);
2580 writel(1 << cohc->id, virtbase + COH901318_TC_INT_CLEAR1);
2581 } else {
2582 writel(1 << (cohc->id - 32), virtbase +
2583 COH901318_BE_INT_CLEAR2);
2584 writel(1 << (cohc->id - 32), virtbase +
2585 COH901318_TC_INT_CLEAR2);
2586 }
2587
2588 enable_powersave(cohc);
2589
2590 while ((cohd = coh901318_first_active_get(cohc))) {
2591 /* release the lli allocation*/
Linus Walleijcecd87d2010-03-04 14:31:47 +01002592 coh901318_lli_free(&cohc->base->pool, &cohd->lli);
Linus Walleij61f135b2009-11-19 19:49:17 +01002593
Linus Walleij61f135b2009-11-19 19:49:17 +01002594 /* return desc to free-list */
Linus Walleij848ad122010-03-02 14:17:15 -07002595 coh901318_desc_remove(cohd);
Linus Walleij61f135b2009-11-19 19:49:17 +01002596 coh901318_desc_free(cohc, cohd);
2597 }
2598
2599 while ((cohd = coh901318_first_queued(cohc))) {
2600 /* release the lli allocation*/
Linus Walleijcecd87d2010-03-04 14:31:47 +01002601 coh901318_lli_free(&cohc->base->pool, &cohd->lli);
Linus Walleij61f135b2009-11-19 19:49:17 +01002602
Linus Walleij61f135b2009-11-19 19:49:17 +01002603 /* return desc to free-list */
Linus Walleij848ad122010-03-02 14:17:15 -07002604 coh901318_desc_remove(cohd);
Linus Walleij61f135b2009-11-19 19:49:17 +01002605 coh901318_desc_free(cohc, cohd);
2606 }
2607
2608
2609 cohc->nbr_active_done = 0;
2610 cohc->busy = 0;
Linus Walleij61f135b2009-11-19 19:49:17 +01002611
2612 spin_unlock_irqrestore(&cohc->lock, flags);
Linus Walleijc3635c72010-03-26 16:44:01 -07002613
2614 return 0;
Linus Walleij61f135b2009-11-19 19:49:17 +01002615}
Linus Walleij128f9042010-08-04 13:37:53 +02002616
Linus Walleij61f135b2009-11-19 19:49:17 +01002617void coh901318_base_init(struct dma_device *dma, const int *pick_chans,
2618 struct coh901318_base *base)
2619{
2620 int chans_i;
2621 int i = 0;
2622 struct coh901318_chan *cohc;
2623
2624 INIT_LIST_HEAD(&dma->channels);
2625
2626 for (chans_i = 0; pick_chans[chans_i] != -1; chans_i += 2) {
2627 for (i = pick_chans[chans_i]; i <= pick_chans[chans_i+1]; i++) {
2628 cohc = &base->chans[i];
2629
2630 cohc->base = base;
2631 cohc->chan.device = dma;
2632 cohc->id = i;
2633
2634 /* TODO: do we really need this lock if only one
2635 * client is connected to each channel?
2636 */
2637
2638 spin_lock_init(&cohc->lock);
2639
Linus Walleij61f135b2009-11-19 19:49:17 +01002640 cohc->nbr_active_done = 0;
2641 cohc->busy = 0;
2642 INIT_LIST_HEAD(&cohc->free);
2643 INIT_LIST_HEAD(&cohc->active);
2644 INIT_LIST_HEAD(&cohc->queue);
2645
2646 tasklet_init(&cohc->tasklet, dma_tasklet,
2647 (unsigned long) cohc);
2648
2649 list_add_tail(&cohc->chan.device_node,
2650 &dma->channels);
2651 }
2652 }
2653}
2654
2655static int __init coh901318_probe(struct platform_device *pdev)
2656{
2657 int err = 0;
Linus Walleij61f135b2009-11-19 19:49:17 +01002658 struct coh901318_base *base;
2659 int irq;
2660 struct resource *io;
2661
2662 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2663 if (!io)
Linus Walleijf7ceb362012-06-12 20:19:24 +02002664 return -ENODEV;
Linus Walleij61f135b2009-11-19 19:49:17 +01002665
2666 /* Map DMA controller registers to virtual memory */
Linus Walleijf7ceb362012-06-12 20:19:24 +02002667 if (devm_request_mem_region(&pdev->dev,
2668 io->start,
2669 resource_size(io),
2670 pdev->dev.driver->name) == NULL)
2671 return -ENOMEM;
Linus Walleij61f135b2009-11-19 19:49:17 +01002672
Linus Walleijf7ceb362012-06-12 20:19:24 +02002673 base = devm_kzalloc(&pdev->dev,
2674 ALIGN(sizeof(struct coh901318_base), 4) +
Linus Walleij73b31ea2013-01-06 23:36:14 +01002675 U300_DMA_CHANNELS *
Linus Walleijf7ceb362012-06-12 20:19:24 +02002676 sizeof(struct coh901318_chan),
2677 GFP_KERNEL);
Linus Walleij61f135b2009-11-19 19:49:17 +01002678 if (!base)
Linus Walleijf7ceb362012-06-12 20:19:24 +02002679 return -ENOMEM;
Linus Walleij61f135b2009-11-19 19:49:17 +01002680
2681 base->chans = ((void *)base) + ALIGN(sizeof(struct coh901318_base), 4);
2682
Linus Walleijf7ceb362012-06-12 20:19:24 +02002683 base->virtbase = devm_ioremap(&pdev->dev, io->start, resource_size(io));
2684 if (!base->virtbase)
2685 return -ENOMEM;
Linus Walleij61f135b2009-11-19 19:49:17 +01002686
2687 base->dev = &pdev->dev;
Linus Walleij61f135b2009-11-19 19:49:17 +01002688 spin_lock_init(&base->pm.lock);
2689 base->pm.started_channels = 0;
2690
2691 COH901318_DEBUGFS_ASSIGN(debugfs_dma_base, base);
2692
Linus Walleij61f135b2009-11-19 19:49:17 +01002693 irq = platform_get_irq(pdev, 0);
2694 if (irq < 0)
Linus Walleijf7ceb362012-06-12 20:19:24 +02002695 return irq;
Linus Walleij61f135b2009-11-19 19:49:17 +01002696
Michael Opdenacker05864642013-10-13 07:00:00 +02002697 err = devm_request_irq(&pdev->dev, irq, dma_irq_handler, 0,
Linus Walleijf7ceb362012-06-12 20:19:24 +02002698 "coh901318", base);
2699 if (err)
2700 return err;
Linus Walleij61f135b2009-11-19 19:49:17 +01002701
2702 err = coh901318_pool_create(&base->pool, &pdev->dev,
2703 sizeof(struct coh901318_lli),
2704 32);
2705 if (err)
Linus Walleijf7ceb362012-06-12 20:19:24 +02002706 return err;
Linus Walleij61f135b2009-11-19 19:49:17 +01002707
2708 /* init channels for device transfers */
Linus Walleij73b31ea2013-01-06 23:36:14 +01002709 coh901318_base_init(&base->dma_slave, dma_slave_channels,
Linus Walleij61f135b2009-11-19 19:49:17 +01002710 base);
2711
2712 dma_cap_zero(base->dma_slave.cap_mask);
2713 dma_cap_set(DMA_SLAVE, base->dma_slave.cap_mask);
2714
2715 base->dma_slave.device_alloc_chan_resources = coh901318_alloc_chan_resources;
2716 base->dma_slave.device_free_chan_resources = coh901318_free_chan_resources;
2717 base->dma_slave.device_prep_slave_sg = coh901318_prep_slave_sg;
Linus Walleij07934482010-03-26 16:50:49 -07002718 base->dma_slave.device_tx_status = coh901318_tx_status;
Linus Walleij61f135b2009-11-19 19:49:17 +01002719 base->dma_slave.device_issue_pending = coh901318_issue_pending;
Linus Walleijc3635c72010-03-26 16:44:01 -07002720 base->dma_slave.device_control = coh901318_control;
Linus Walleij61f135b2009-11-19 19:49:17 +01002721 base->dma_slave.dev = &pdev->dev;
2722
2723 err = dma_async_device_register(&base->dma_slave);
2724
2725 if (err)
2726 goto err_register_slave;
2727
2728 /* init channels for memcpy */
Linus Walleij73b31ea2013-01-06 23:36:14 +01002729 coh901318_base_init(&base->dma_memcpy, dma_memcpy_channels,
Linus Walleij61f135b2009-11-19 19:49:17 +01002730 base);
2731
2732 dma_cap_zero(base->dma_memcpy.cap_mask);
2733 dma_cap_set(DMA_MEMCPY, base->dma_memcpy.cap_mask);
2734
2735 base->dma_memcpy.device_alloc_chan_resources = coh901318_alloc_chan_resources;
2736 base->dma_memcpy.device_free_chan_resources = coh901318_free_chan_resources;
2737 base->dma_memcpy.device_prep_dma_memcpy = coh901318_prep_memcpy;
Linus Walleij07934482010-03-26 16:50:49 -07002738 base->dma_memcpy.device_tx_status = coh901318_tx_status;
Linus Walleij61f135b2009-11-19 19:49:17 +01002739 base->dma_memcpy.device_issue_pending = coh901318_issue_pending;
Linus Walleijc3635c72010-03-26 16:44:01 -07002740 base->dma_memcpy.device_control = coh901318_control;
Linus Walleij61f135b2009-11-19 19:49:17 +01002741 base->dma_memcpy.dev = &pdev->dev;
Linus Walleij516fd432010-03-02 20:12:46 +01002742 /*
2743 * This controller can only access address at even 32bit boundaries,
2744 * i.e. 2^2
2745 */
2746 base->dma_memcpy.copy_align = 2;
Linus Walleij61f135b2009-11-19 19:49:17 +01002747 err = dma_async_device_register(&base->dma_memcpy);
2748
2749 if (err)
2750 goto err_register_memcpy;
2751
Linus Walleijfaadc6e2013-04-19 13:42:55 +02002752 err = of_dma_controller_register(pdev->dev.of_node, coh901318_xlate,
2753 base);
2754 if (err)
2755 goto err_register_of_dma;
2756
Linus Walleijf7ceb362012-06-12 20:19:24 +02002757 platform_set_drvdata(pdev, base);
Linus Walleij848ad122010-03-02 14:17:15 -07002758 dev_info(&pdev->dev, "Initialized COH901318 DMA on virtual base 0x%08x\n",
Linus Walleij61f135b2009-11-19 19:49:17 +01002759 (u32) base->virtbase);
2760
2761 return err;
2762
Linus Walleijfaadc6e2013-04-19 13:42:55 +02002763 err_register_of_dma:
2764 dma_async_device_unregister(&base->dma_memcpy);
Linus Walleij61f135b2009-11-19 19:49:17 +01002765 err_register_memcpy:
2766 dma_async_device_unregister(&base->dma_slave);
2767 err_register_slave:
2768 coh901318_pool_destroy(&base->pool);
Linus Walleij61f135b2009-11-19 19:49:17 +01002769 return err;
2770}
2771
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002772static int coh901318_remove(struct platform_device *pdev)
Linus Walleij61f135b2009-11-19 19:49:17 +01002773{
2774 struct coh901318_base *base = platform_get_drvdata(pdev);
2775
Linus Walleijfaadc6e2013-04-19 13:42:55 +02002776 of_dma_controller_free(pdev->dev.of_node);
Linus Walleij61f135b2009-11-19 19:49:17 +01002777 dma_async_device_unregister(&base->dma_memcpy);
2778 dma_async_device_unregister(&base->dma_slave);
2779 coh901318_pool_destroy(&base->pool);
Linus Walleij61f135b2009-11-19 19:49:17 +01002780 return 0;
2781}
2782
Linus Walleijfaadc6e2013-04-19 13:42:55 +02002783static const struct of_device_id coh901318_dt_match[] = {
2784 { .compatible = "stericsson,coh901318" },
2785 {},
2786};
Linus Walleij61f135b2009-11-19 19:49:17 +01002787
2788static struct platform_driver coh901318_driver = {
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002789 .remove = coh901318_remove,
Linus Walleij61f135b2009-11-19 19:49:17 +01002790 .driver = {
2791 .name = "coh901318",
Linus Walleijfaadc6e2013-04-19 13:42:55 +02002792 .of_match_table = coh901318_dt_match,
Linus Walleij61f135b2009-11-19 19:49:17 +01002793 },
2794};
2795
2796int __init coh901318_init(void)
2797{
2798 return platform_driver_probe(&coh901318_driver, coh901318_probe);
2799}
Linus Walleija0eb2212011-05-18 14:18:57 +02002800subsys_initcall(coh901318_init);
Linus Walleij61f135b2009-11-19 19:49:17 +01002801
2802void __exit coh901318_exit(void)
2803{
2804 platform_driver_unregister(&coh901318_driver);
2805}
2806module_exit(coh901318_exit);
2807
2808MODULE_LICENSE("GPL");
2809MODULE_AUTHOR("Per Friden");